intel_dp.c 157.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193
static enum drm_mode_status
194 195 196
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
197
	struct intel_dp *intel_dp = intel_attached_dp(connector);
198 199
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
200 201
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
202
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
203

204 205
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
206 207
			return MODE_PANEL;

208
		if (mode->vdisplay > fixed_mode->vdisplay)
209
			return MODE_PANEL;
210 211

		target_clock = fixed_mode->clock;
212 213
	}

214
	max_link_clock = intel_dp_max_link_rate(intel_dp);
215
	max_lanes = intel_dp_max_lane_count(intel_dp);
216 217 218 219

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

220
	if (mode_rate > max_rate || target_clock > max_dotclk)
221
		return MODE_CLOCK_HIGH;
222 223 224 225

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

226 227 228
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

229 230 231
	return MODE_OK;
}

232
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
233 234 235 236 237 238 239 240 241 242 243
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

244
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245 246 247 248 249 250 251 252
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

253 254
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
255
				    struct intel_dp *intel_dp);
256 257
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
258
					      struct intel_dp *intel_dp);
259

260 261 262 263 264
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
265
	struct drm_i915_private *dev_priv = to_i915(dev);
266 267 268 269 270 271
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
272
	power_domain = intel_display_port_aux_power_domain(encoder);
273 274 275 276 277 278 279 280 281 282
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
283
	struct drm_i915_private *dev_priv = to_i915(dev);
284 285 286 287
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

288
	power_domain = intel_display_port_aux_power_domain(encoder);
289 290 291
	intel_display_power_put(dev_priv, power_domain);
}

292 293 294 295 296
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
297
	struct drm_i915_private *dev_priv = to_i915(dev);
298
	enum pipe pipe = intel_dp->pps_pipe;
299 300 301
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

325 326 327 328 329 330
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
331 332 333 334
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

335 336 337 338 339 340
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
341
	}
342

343 344 345 346 347 348 349 350 351 352 353 354 355 356
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
357

358
	if (!pll_enabled) {
359
		vlv_force_pll_off(dev, pipe);
360 361 362 363

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
364 365
}

366 367 368 369 370
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
371
	struct drm_i915_private *dev_priv = to_i915(dev);
372 373
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
374
	enum pipe pipe;
375

V
Ville Syrjälä 已提交
376
	lockdep_assert_held(&dev_priv->pps_mutex);
377

378 379 380
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

381 382 383 384 385 386 387
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
388
	for_each_intel_encoder(dev, encoder) {
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
405 406 407
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
408

409 410
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
411 412 413 414 415 416

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
417 418
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
419

420 421 422 423 424
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
425 426 427 428

	return intel_dp->pps_pipe;
}

429 430 431 432 433
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
434
	struct drm_i915_private *dev_priv = to_i915(dev);
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
480

481
static enum pipe
482 483 484
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
485 486
{
	enum pipe pipe;
487 488 489 490

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
491 492 493 494

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

495 496 497
		if (!pipe_check(dev_priv, pipe))
			continue;

498
		return pipe;
499 500
	}

501 502 503 504 505 506 507 508
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
509
	struct drm_i915_private *dev_priv = to_i915(dev);
510 511 512 513 514
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
515 516 517 518 519 520 521 522 523 524 525
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
526 527 528 529 530 531

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
532 533
	}

534 535 536
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

537 538
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
539 540
}

541
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
542
{
543
	struct drm_device *dev = &dev_priv->drm;
544 545
	struct intel_encoder *encoder;

546 547
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
		    !IS_BROXTON(dev)))
548 549 550 551 552 553 554 555 556 557 558 559
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

560
	for_each_intel_encoder(dev, encoder) {
561 562 563 564 565 566
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
567 568 569 570
		if (IS_BROXTON(dev))
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
571
	}
572 573
}

574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
	memset(regs, 0, sizeof(*regs));

	if (IS_BROXTON(dev_priv)) {
		int idx = bxt_power_sequencer_idx(intel_dp);

		regs->pp_ctrl = BXT_PP_CONTROL(idx);
		regs->pp_stat = BXT_PP_STATUS(idx);
		regs->pp_on = BXT_PP_ON_DELAYS(idx);
		regs->pp_off = BXT_PP_OFF_DELAYS(idx);
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		regs->pp_ctrl = PCH_PP_CONTROL;
		regs->pp_stat = PCH_PP_STATUS;
		regs->pp_on = PCH_PP_ON_DELAYS;
		regs->pp_off = PCH_PP_OFF_DELAYS;
		regs->pp_div = PCH_PP_DIVISOR;
	} else {
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		regs->pp_ctrl = VLV_PIPE_PP_CONTROL(pipe);
		regs->pp_stat = VLV_PIPE_PP_STATUS(pipe);
		regs->pp_on = VLV_PIPE_PP_ON_DELAYS(pipe);
		regs->pp_off = VLV_PIPE_PP_OFF_DELAYS(pipe);
		regs->pp_div = VLV_PIPE_PP_DIVISOR(pipe);
	}
}

612 613
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
614
{
615
	struct pps_registers regs;
616

617 618 619 620
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
621 622
}

623 624
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
625
{
626
	struct pps_registers regs;
627

628 629 630 631
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
632 633
}

634 635 636 637 638 639 640 641
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
642
	struct drm_i915_private *dev_priv = to_i915(dev);
643 644 645 646

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

647
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
648

649
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
650
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
651
		i915_reg_t pp_ctrl_reg, pp_div_reg;
652
		u32 pp_div;
V
Ville Syrjälä 已提交
653

654 655 656 657 658 659 660 661 662 663 664
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

665
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
666

667 668 669
	return 0;
}

670
static bool edp_have_panel_power(struct intel_dp *intel_dp)
671
{
672
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
673
	struct drm_i915_private *dev_priv = to_i915(dev);
674

V
Ville Syrjälä 已提交
675 676
	lockdep_assert_held(&dev_priv->pps_mutex);

677
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
678 679 680
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

681
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
682 683
}

684
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
685
{
686
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
687
	struct drm_i915_private *dev_priv = to_i915(dev);
688

V
Ville Syrjälä 已提交
689 690
	lockdep_assert_held(&dev_priv->pps_mutex);

691
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
692 693 694
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

695
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
696 697
}

698 699 700
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
701
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
702
	struct drm_i915_private *dev_priv = to_i915(dev);
703

704 705
	if (!is_edp(intel_dp))
		return;
706

707
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
708 709
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
710 711
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
712 713 714
	}
}

715 716 717 718 719
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
720
	struct drm_i915_private *dev_priv = to_i915(dev);
721
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
722 723 724
	uint32_t status;
	bool done;

725
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
726
	if (has_aux_irq)
727
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
728
					  msecs_to_jiffies_timeout(10));
729
	else
730
		done = wait_for(C, 10) == 0;
731 732 733 734 735 736 737 738
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

739
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
740
{
741
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
742
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
743

744 745 746
	if (index)
		return 0;

747 748
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
749
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
750
	 */
751
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
752 753 754 755 756
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
757
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
758 759 760 761

	if (index)
		return 0;

762 763 764 765 766
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
767
	if (intel_dig_port->port == PORT_A)
768
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
769 770
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
771 772 773 774 775
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
776
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
777

778
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
779
		/* Workaround for non-ULT HSW */
780 781 782 783 784
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
785
	}
786 787

	return ilk_get_aux_clock_divider(intel_dp, index);
788 789
}

790 791 792 793 794 795 796 797 798 799
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

800 801 802 803
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
804 805 806 807 808 809 810 811 812 813
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

814
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
815 816 817 818 819
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
820
	       DP_AUX_CH_CTL_DONE |
821
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
822
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
823
	       timeout |
824
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
825 826
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
827
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
828 829
}

830 831 832 833 834 835 836 837 838 839 840 841
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
842
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
843 844 845
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

846 847
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
848
		const uint8_t *send, int send_bytes,
849 850 851 852
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
853
	struct drm_i915_private *dev_priv = to_i915(dev);
854
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
855
	uint32_t aux_clock_divider;
856 857
	int i, ret, recv_bytes;
	uint32_t status;
858
	int try, clock = 0;
859
	bool has_aux_irq = HAS_AUX_IRQ(dev);
860 861
	bool vdd;

862
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
863

864 865 866 867 868 869
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
870
	vdd = edp_panel_vdd_on(intel_dp);
871 872 873 874 875 876 877 878

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
879

880 881
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
882
		status = I915_READ_NOTRACE(ch_ctl);
883 884 885 886 887 888
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
889 890 891 892 893 894 895 896 897
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

898 899
		ret = -EBUSY;
		goto out;
900 901
	}

902 903 904 905 906 907
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

908
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
909 910 911 912
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
913

914 915 916 917
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
918
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
919 920
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
921 922

			/* Send the command and wait for it to complete */
923
			I915_WRITE(ch_ctl, send_ctl);
924 925 926 927 928 929 930 931 932 933

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

934
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
935
				continue;
936 937 938 939 940 941 942 943

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
944
				continue;
945
			}
946
			if (status & DP_AUX_CH_CTL_DONE)
947
				goto done;
948
		}
949 950 951
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
952
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
953 954
		ret = -EBUSY;
		goto out;
955 956
	}

957
done:
958 959 960
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
961
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
962
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
963 964
		ret = -EIO;
		goto out;
965
	}
966 967 968

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
969
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
970
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
971 972
		ret = -ETIMEDOUT;
		goto out;
973 974 975 976 977
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

999 1000
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1001

1002
	for (i = 0; i < recv_bytes; i += 4)
1003
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1004
				    recv + i, recv_bytes - i);
1005

1006 1007 1008 1009
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1010 1011 1012
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1013
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1014

1015
	return ret;
1016 1017
}

1018 1019
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1020 1021
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1022
{
1023 1024 1025
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1026 1027
	int ret;

1028 1029 1030
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1031 1032
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1033

1034 1035 1036
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1037
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1038
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1039
		rxsize = 2; /* 0 or 1 data bytes */
1040

1041 1042
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1043

1044 1045
		WARN_ON(!msg->buffer != !msg->size);

1046 1047
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1048

1049 1050 1051
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1052

1053 1054 1055 1056 1057 1058 1059
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1060 1061
		}
		break;
1062

1063 1064
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1065
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1066
		rxsize = msg->size + 1;
1067

1068 1069
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1070

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1082
		}
1083 1084 1085 1086 1087
		break;

	default:
		ret = -EINVAL;
		break;
1088
	}
1089

1090
	return ret;
1091 1092
}

1093 1094
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1107 1108
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1121 1122
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1137 1138
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1177 1178
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1195 1196
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1213 1214
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1215 1216 1217 1218 1219 1220 1221 1222 1223
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1224 1225
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1246
static void
1247 1248 1249 1250 1251
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1252
static void
1253 1254
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
1255 1256
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1257

1258
	intel_aux_reg_init(intel_dp);
1259
	drm_dp_aux_init(&intel_dp->aux);
1260

1261
	/* Failure to allocate our preferred name is not critical */
1262
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1263
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1264 1265
}

1266
static int
1267
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1268
{
1269 1270 1271
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1272
	}
1273 1274 1275 1276

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1277 1278
}

1279
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1280
{
1281 1282 1283
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1284
	/* WaDisableHBR2:skl */
1285
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1286 1287 1288 1289 1290 1291 1292 1293 1294
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1295
static int
1296
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1297
{
1298 1299
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1300 1301
	int size;

1302 1303
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1304
		size = ARRAY_SIZE(bxt_rates);
1305
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1306
		*source_rates = skl_rates;
1307 1308 1309 1310
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1311
	}
1312

1313
	/* This depends on the fact that 5.4 is last value in the array */
1314
	if (!intel_dp_source_supports_hbr2(intel_dp))
1315
		size--;
1316

1317
	return size;
1318 1319
}

1320 1321
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1322
		   struct intel_crtc_state *pipe_config)
1323 1324
{
	struct drm_device *dev = encoder->base.dev;
1325 1326
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1327 1328

	if (IS_G4X(dev)) {
1329 1330
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1331
	} else if (HAS_PCH_SPLIT(dev)) {
1332 1333
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1334 1335 1336
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1337
	} else if (IS_VALLEYVIEW(dev)) {
1338 1339
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1340
	}
1341 1342 1343

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1344
			if (pipe_config->port_clock == divisor[i].clock) {
1345 1346 1347 1348 1349
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1350 1351 1352
	}
}

1353 1354
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1355
			   int *common_rates)
1356 1357 1358 1359 1360
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1361 1362
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1363
			common_rates[k] = source_rates[i];
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1376 1377
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1378 1379 1380 1381 1382
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1383
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1384 1385 1386

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1387
			       common_rates);
1388 1389
}

1390 1391 1392 1393 1394 1395 1396 1397
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1398
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1409 1410
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1411 1412 1413 1414 1415
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1416
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1417 1418 1419 1420 1421 1422 1423
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1424 1425 1426
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1427 1428
}

1429
static int rate_to_index(int find, const int *rates)
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1440 1441 1442 1443 1444 1445
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1446
	len = intel_dp_common_rates(intel_dp, rates);
1447 1448 1449 1450 1451 1452
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1453 1454
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1455
	return rate_to_index(rate, intel_dp->sink_rates);
1456 1457
}

1458 1459
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1471
bool
1472
intel_dp_compute_config(struct intel_encoder *encoder,
1473
			struct intel_crtc_state *pipe_config)
1474
{
1475
	struct drm_device *dev = encoder->base.dev;
1476
	struct drm_i915_private *dev_priv = to_i915(dev);
1477
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1478
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1479
	enum port port = dp_to_dig_port(intel_dp)->port;
1480
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1481
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1482
	int lane_count, clock;
1483
	int min_lane_count = 1;
1484
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1485
	/* Conveniently, the link BW constants become indices with a shift...*/
1486
	int min_clock = 0;
1487
	int max_clock;
1488
	int bpp, mode_rate;
1489
	int link_avail, link_clock;
1490 1491
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1492
	uint8_t link_bw, rate_select;
1493

1494
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1495 1496

	/* No common link rates between source and sink */
1497
	WARN_ON(common_len <= 0);
1498

1499
	max_clock = common_len - 1;
1500

1501
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1502 1503
		pipe_config->has_pch_encoder = true;

1504
	pipe_config->has_drrs = false;
1505
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1506

1507 1508 1509
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1510 1511 1512

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1513
			ret = skl_update_scaler_crtc(pipe_config);
1514 1515 1516 1517
			if (ret)
				return ret;
		}

1518
		if (HAS_GMCH_DISPLAY(dev))
1519 1520 1521
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1522 1523
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1524 1525
	}

1526
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1527 1528
		return false;

1529
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1530
		      "max bw %d pixel clock %iKHz\n",
1531
		      max_lane_count, common_rates[max_clock],
1532
		      adjusted_mode->crtc_clock);
1533

1534 1535
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1536
	bpp = pipe_config->pipe_bpp;
1537
	if (is_edp(intel_dp)) {
1538 1539 1540

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1541
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1542
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1543 1544
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1545 1546
		}

1547 1548 1549 1550 1551 1552 1553 1554 1555
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1556
	}
1557

1558
	for (; bpp >= 6*3; bpp -= 2*3) {
1559 1560
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1561

1562
		for (clock = min_clock; clock <= max_clock; clock++) {
1563 1564 1565 1566
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1567
				link_clock = common_rates[clock];
1568 1569 1570 1571 1572 1573 1574 1575 1576
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1577

1578
	return false;
1579

1580
found:
1581 1582 1583 1584 1585 1586
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1587 1588 1589 1590 1591
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1592 1593
	}

1594
	pipe_config->lane_count = lane_count;
1595

1596
	pipe_config->pipe_bpp = bpp;
1597
	pipe_config->port_clock = common_rates[clock];
1598

1599 1600 1601 1602 1603
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1604
		      pipe_config->port_clock, bpp);
1605 1606
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1607

1608
	intel_link_compute_m_n(bpp, lane_count,
1609 1610
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1611
			       &pipe_config->dp_m_n);
1612

1613
	if (intel_connector->panel.downclock_mode != NULL &&
1614
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1615
			pipe_config->has_drrs = true;
1616 1617 1618 1619 1620 1621
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1633
			vco = 8640000;
1634 1635
			break;
		default:
1636
			vco = 8100000;
1637 1638 1639 1640 1641 1642
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1643
	if (!HAS_DDI(dev))
1644
		intel_dp_set_clock(encoder, pipe_config);
1645

1646
	return true;
1647 1648
}

1649 1650 1651 1652 1653 1654 1655
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
}

1656
static void intel_dp_prepare(struct intel_encoder *encoder)
1657
{
1658
	struct drm_device *dev = encoder->base.dev;
1659
	struct drm_i915_private *dev_priv = to_i915(dev);
1660
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1661
	enum port port = dp_to_dig_port(intel_dp)->port;
1662
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1663
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1664

1665 1666
	intel_dp_set_link_params(intel_dp, crtc->config);

1667
	/*
K
Keith Packard 已提交
1668
	 * There are four kinds of DP registers:
1669 1670
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1671 1672
	 * 	SNB CPU
	 *	IVB CPU
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1683

1684 1685 1686 1687
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1688

1689 1690
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1691
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1692

1693
	/* Split out the IBX/CPU vs CPT settings */
1694

1695
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1696 1697 1698 1699 1700 1701
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1702
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1703 1704
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1705
		intel_dp->DP |= crtc->pipe << 29;
1706
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1707 1708
		u32 trans_dp;

1709
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1710 1711 1712 1713 1714 1715 1716

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1717
	} else {
1718
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1719
		    !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
1720
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1721 1722 1723 1724 1725 1726 1727

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1728
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1729 1730
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1731
		if (IS_CHERRYVIEW(dev))
1732
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1733 1734
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1735
	}
1736 1737
}

1738 1739
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1740

1741 1742
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1743

1744 1745
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1746

I
Imre Deak 已提交
1747 1748 1749
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1750
static void wait_panel_status(struct intel_dp *intel_dp,
1751 1752
				       u32 mask,
				       u32 value)
1753
{
1754
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1755
	struct drm_i915_private *dev_priv = to_i915(dev);
1756
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1757

V
Ville Syrjälä 已提交
1758 1759
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1760 1761
	intel_pps_verify_state(dev_priv, intel_dp);

1762 1763
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1764

1765
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1766 1767 1768
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1769

1770 1771 1772
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1773
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1774 1775
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1776 1777

	DRM_DEBUG_KMS("Wait complete\n");
1778
}
1779

1780
static void wait_panel_on(struct intel_dp *intel_dp)
1781 1782
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1783
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1784 1785
}

1786
static void wait_panel_off(struct intel_dp *intel_dp)
1787 1788
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1789
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1790 1791
}

1792
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1793
{
1794 1795 1796
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1797
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1798

1799 1800 1801 1802 1803
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1804 1805
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1806 1807 1808
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1809

1810
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1811 1812
}

1813
static void wait_backlight_on(struct intel_dp *intel_dp)
1814 1815 1816 1817 1818
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1819
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1820 1821 1822 1823
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1824

1825 1826 1827 1828
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1829
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1830
{
1831
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1832
	struct drm_i915_private *dev_priv = to_i915(dev);
1833
	u32 control;
1834

V
Ville Syrjälä 已提交
1835 1836
	lockdep_assert_held(&dev_priv->pps_mutex);

1837
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1838 1839 1840 1841
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1842
	return control;
1843 1844
}

1845 1846 1847 1848 1849
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1850
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1851
{
1852
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1853 1854
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1855
	struct drm_i915_private *dev_priv = to_i915(dev);
1856
	enum intel_display_power_domain power_domain;
1857
	u32 pp;
1858
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1859
	bool need_to_disable = !intel_dp->want_panel_vdd;
1860

V
Ville Syrjälä 已提交
1861 1862
	lockdep_assert_held(&dev_priv->pps_mutex);

1863
	if (!is_edp(intel_dp))
1864
		return false;
1865

1866
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1867
	intel_dp->want_panel_vdd = true;
1868

1869
	if (edp_have_panel_vdd(intel_dp))
1870
		return need_to_disable;
1871

1872
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1873
	intel_display_power_get(dev_priv, power_domain);
1874

V
Ville Syrjälä 已提交
1875 1876
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1877

1878 1879
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1880

1881
	pp = ironlake_get_pp_control(intel_dp);
1882
	pp |= EDP_FORCE_VDD;
1883

1884 1885
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1886 1887 1888 1889 1890

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1891 1892 1893
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1894
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1895 1896
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1897 1898
		msleep(intel_dp->panel_power_up_delay);
	}
1899 1900 1901 1902

	return need_to_disable;
}

1903 1904 1905 1906 1907 1908 1909
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1910
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1911
{
1912
	bool vdd;
1913

1914 1915 1916
	if (!is_edp(intel_dp))
		return;

1917
	pps_lock(intel_dp);
1918
	vdd = edp_panel_vdd_on(intel_dp);
1919
	pps_unlock(intel_dp);
1920

R
Rob Clark 已提交
1921
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1922
	     port_name(dp_to_dig_port(intel_dp)->port));
1923 1924
}

1925
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1926
{
1927
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1928
	struct drm_i915_private *dev_priv = to_i915(dev);
1929 1930 1931 1932
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1933
	u32 pp;
1934
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1935

V
Ville Syrjälä 已提交
1936
	lockdep_assert_held(&dev_priv->pps_mutex);
1937

1938
	WARN_ON(intel_dp->want_panel_vdd);
1939

1940
	if (!edp_have_panel_vdd(intel_dp))
1941
		return;
1942

V
Ville Syrjälä 已提交
1943 1944
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1945

1946 1947
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1948

1949 1950
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1951

1952 1953
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1954

1955 1956 1957
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1958

1959
	if ((pp & POWER_TARGET_ON) == 0)
1960
		intel_dp->panel_power_off_time = ktime_get_boottime();
1961

1962
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1963
	intel_display_power_put(dev_priv, power_domain);
1964
}
1965

1966
static void edp_panel_vdd_work(struct work_struct *__work)
1967 1968 1969 1970
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1971
	pps_lock(intel_dp);
1972 1973
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1974
	pps_unlock(intel_dp);
1975 1976
}

1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1990 1991 1992 1993 1994
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1995
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1996
{
1997
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
1998 1999 2000

	lockdep_assert_held(&dev_priv->pps_mutex);

2001 2002
	if (!is_edp(intel_dp))
		return;
2003

R
Rob Clark 已提交
2004
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2005
	     port_name(dp_to_dig_port(intel_dp)->port));
2006

2007 2008
	intel_dp->want_panel_vdd = false;

2009
	if (sync)
2010
		edp_panel_vdd_off_sync(intel_dp);
2011 2012
	else
		edp_panel_vdd_schedule_off(intel_dp);
2013 2014
}

2015
static void edp_panel_on(struct intel_dp *intel_dp)
2016
{
2017
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2018
	struct drm_i915_private *dev_priv = to_i915(dev);
2019
	u32 pp;
2020
	i915_reg_t pp_ctrl_reg;
2021

2022 2023
	lockdep_assert_held(&dev_priv->pps_mutex);

2024
	if (!is_edp(intel_dp))
2025
		return;
2026

V
Ville Syrjälä 已提交
2027 2028
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2029

2030 2031 2032
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2033
		return;
2034

2035
	wait_panel_power_cycle(intel_dp);
2036

2037
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2038
	pp = ironlake_get_pp_control(intel_dp);
2039 2040 2041
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2042 2043
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2044
	}
2045

2046
	pp |= POWER_TARGET_ON;
2047 2048 2049
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2050 2051
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2052

2053
	wait_panel_on(intel_dp);
2054
	intel_dp->last_power_on = jiffies;
2055

2056 2057
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2058 2059
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2060
	}
2061
}
V
Ville Syrjälä 已提交
2062

2063 2064 2065 2066 2067 2068 2069
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2070
	pps_unlock(intel_dp);
2071 2072
}

2073 2074

static void edp_panel_off(struct intel_dp *intel_dp)
2075
{
2076 2077
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2078
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2079
	struct drm_i915_private *dev_priv = to_i915(dev);
2080
	enum intel_display_power_domain power_domain;
2081
	u32 pp;
2082
	i915_reg_t pp_ctrl_reg;
2083

2084 2085
	lockdep_assert_held(&dev_priv->pps_mutex);

2086 2087
	if (!is_edp(intel_dp))
		return;
2088

V
Ville Syrjälä 已提交
2089 2090
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2091

V
Ville Syrjälä 已提交
2092 2093
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2094

2095
	pp = ironlake_get_pp_control(intel_dp);
2096 2097
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2098 2099
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
2100

2101
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2102

2103 2104
	intel_dp->want_panel_vdd = false;

2105 2106
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2107

2108
	intel_dp->panel_power_off_time = ktime_get_boottime();
2109
	wait_panel_off(intel_dp);
2110 2111

	/* We got a reference when we enabled the VDD. */
2112
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2113
	intel_display_power_put(dev_priv, power_domain);
2114
}
V
Ville Syrjälä 已提交
2115

2116 2117 2118 2119
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2120

2121 2122
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2123
	pps_unlock(intel_dp);
2124 2125
}

2126 2127
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2128
{
2129 2130
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2131
	struct drm_i915_private *dev_priv = to_i915(dev);
2132
	u32 pp;
2133
	i915_reg_t pp_ctrl_reg;
2134

2135 2136 2137 2138 2139 2140
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2141
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2142

2143
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2144

2145
	pp = ironlake_get_pp_control(intel_dp);
2146
	pp |= EDP_BLC_ENABLE;
2147

2148
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2149 2150 2151

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2152

2153
	pps_unlock(intel_dp);
2154 2155
}

2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2170
{
2171
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2172
	struct drm_i915_private *dev_priv = to_i915(dev);
2173
	u32 pp;
2174
	i915_reg_t pp_ctrl_reg;
2175

2176 2177 2178
	if (!is_edp(intel_dp))
		return;

2179
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2180

2181
	pp = ironlake_get_pp_control(intel_dp);
2182
	pp &= ~EDP_BLC_ENABLE;
2183

2184
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2185 2186 2187

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2188

2189
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2190 2191

	intel_dp->last_backlight_off = jiffies;
2192
	edp_wait_backlight_off(intel_dp);
2193
}
2194

2195 2196 2197 2198 2199 2200 2201
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2202

2203
	_intel_edp_backlight_off(intel_dp);
2204
	intel_panel_disable_backlight(intel_dp->attached_connector);
2205
}
2206

2207 2208 2209 2210 2211 2212 2213 2214
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2215 2216
	bool is_enabled;

2217
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2218
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2219
	pps_unlock(intel_dp);
2220 2221 2222 2223

	if (is_enabled == enable)
		return;

2224 2225
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2226 2227 2228 2229 2230 2231 2232

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2233 2234 2235 2236 2237 2238 2239 2240 2241
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2242
			onoff(state), onoff(cur_state));
2243 2244 2245 2246 2247 2248 2249 2250 2251
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2252
			onoff(state), onoff(cur_state));
2253 2254 2255 2256
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2257
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2258
{
2259
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2260 2261
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2262

2263 2264 2265
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2266

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
		      crtc->config->port_clock);

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

	if (crtc->config->port_clock == 162000)
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2281 2282 2283 2284 2285 2286 2287
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2288
		intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
2289

2290
	intel_dp->DP |= DP_PLL_ENABLE;
2291

2292
	I915_WRITE(DP_A, intel_dp->DP);
2293 2294
	POSTING_READ(DP_A);
	udelay(200);
2295 2296
}

2297
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2298
{
2299
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2300 2301
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2302

2303 2304 2305
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2306

2307 2308
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2309
	intel_dp->DP &= ~DP_PLL_ENABLE;
2310

2311
	I915_WRITE(DP_A, intel_dp->DP);
2312
	POSTING_READ(DP_A);
2313 2314 2315
	udelay(200);
}

2316
/* If the sink supports it, try to set the power state appropriately */
2317
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2318 2319 2320 2321 2322 2323 2324 2325
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2326 2327
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2328 2329 2330 2331 2332 2333
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2334 2335
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2336 2337 2338 2339 2340
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2341 2342 2343 2344

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2345 2346
}

2347 2348
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2349
{
2350
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2351
	enum port port = dp_to_dig_port(intel_dp)->port;
2352
	struct drm_device *dev = encoder->base.dev;
2353
	struct drm_i915_private *dev_priv = to_i915(dev);
2354 2355
	enum intel_display_power_domain power_domain;
	u32 tmp;
2356
	bool ret;
2357 2358

	power_domain = intel_display_port_power_domain(encoder);
2359
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2360 2361
		return false;

2362 2363
	ret = false;

2364
	tmp = I915_READ(intel_dp->output_reg);
2365 2366

	if (!(tmp & DP_PORT_EN))
2367
		goto out;
2368

2369
	if (IS_GEN7(dev) && port == PORT_A) {
2370
		*pipe = PORT_TO_PIPE_CPT(tmp);
2371
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2372
		enum pipe p;
2373

2374 2375 2376 2377
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2378 2379 2380
				ret = true;

				goto out;
2381 2382 2383
			}
		}

2384
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2385
			      i915_mmio_reg_offset(intel_dp->output_reg));
2386 2387 2388 2389
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2390
	}
2391

2392 2393 2394 2395 2396 2397
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2398
}
2399

2400
static void intel_dp_get_config(struct intel_encoder *encoder,
2401
				struct intel_crtc_state *pipe_config)
2402 2403 2404
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2405
	struct drm_device *dev = encoder->base.dev;
2406
	struct drm_i915_private *dev_priv = to_i915(dev);
2407 2408
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2409

2410
	tmp = I915_READ(intel_dp->output_reg);
2411 2412

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2413

2414
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2415 2416 2417
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2418 2419 2420
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2421

2422
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2423 2424 2425 2426
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2427
		if (tmp & DP_SYNC_HS_HIGH)
2428 2429 2430
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2431

2432
		if (tmp & DP_SYNC_VS_HIGH)
2433 2434 2435 2436
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2437

2438
	pipe_config->base.adjusted_mode.flags |= flags;
2439

2440
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2441
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2442 2443
		pipe_config->limited_color_range = true;

2444 2445 2446
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2447 2448
	intel_dp_get_m_n(crtc, pipe_config);

2449
	if (port == PORT_A) {
2450
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2451 2452 2453 2454
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2455

2456 2457 2458
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2459

2460 2461
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2476 2477
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2478
	}
2479 2480
}

2481
static void intel_disable_dp(struct intel_encoder *encoder)
2482
{
2483
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2484
	struct drm_device *dev = encoder->base.dev;
2485 2486
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2487
	if (crtc->config->has_audio)
2488
		intel_audio_codec_disable(encoder);
2489

2490 2491 2492
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2493 2494
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2495
	intel_edp_panel_vdd_on(intel_dp);
2496
	intel_edp_backlight_off(intel_dp);
2497
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2498
	intel_edp_panel_off(intel_dp);
2499

2500 2501
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2502
		intel_dp_link_down(intel_dp);
2503 2504
}

2505
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2506
{
2507
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2508
	enum port port = dp_to_dig_port(intel_dp)->port;
2509

2510
	intel_dp_link_down(intel_dp);
2511 2512

	/* Only ilk+ has port A */
2513 2514
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2515 2516 2517 2518 2519 2520 2521
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2522 2523
}

2524 2525 2526 2527
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2528
	struct drm_i915_private *dev_priv = to_i915(dev);
2529

2530 2531 2532 2533 2534 2535
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2536

V
Ville Syrjälä 已提交
2537
	mutex_unlock(&dev_priv->sb_lock);
2538 2539
}

2540 2541 2542 2543 2544 2545 2546
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2547
	struct drm_i915_private *dev_priv = to_i915(dev);
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2576 2577
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2627
	struct drm_i915_private *dev_priv = to_i915(dev);
2628 2629
	struct intel_crtc *crtc =
		to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
2630 2631 2632 2633 2634 2635 2636

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2637 2638 2639 2640 2641 2642 2643 2644

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2645 2646
	if (crtc->config->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2647 2648 2649

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2650 2651
}

2652
static void intel_enable_dp(struct intel_encoder *encoder)
2653
{
2654 2655
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2656
	struct drm_i915_private *dev_priv = to_i915(dev);
2657
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2658
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2659
	enum pipe pipe = crtc->pipe;
2660

2661 2662
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2663

2664 2665
	pps_lock(intel_dp);

2666
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2667 2668
		vlv_init_panel_power_sequencer(intel_dp);

2669
	intel_dp_enable_port(intel_dp);
2670 2671 2672 2673 2674 2675 2676

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2677
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2678 2679 2680 2681 2682
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2683 2684
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2685
	}
2686

2687
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2688
	intel_dp_start_link_train(intel_dp);
2689
	intel_dp_stop_link_train(intel_dp);
2690

2691
	if (crtc->config->has_audio) {
2692
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2693
				 pipe_name(pipe));
2694 2695
		intel_audio_codec_enable(encoder);
	}
2696
}
2697

2698 2699
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2700 2701
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2702
	intel_enable_dp(encoder);
2703
	intel_edp_backlight_on(intel_dp);
2704
}
2705

2706 2707
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2708 2709
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2710
	intel_edp_backlight_on(intel_dp);
2711
	intel_psr_enable(intel_dp);
2712 2713
}

2714
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2715 2716
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2717
	enum port port = dp_to_dig_port(intel_dp)->port;
2718

2719 2720
	intel_dp_prepare(encoder);

2721
	/* Only ilk+ has port A */
2722
	if (port == PORT_A)
2723 2724 2725
		ironlake_edp_pll_on(intel_dp);
}

2726 2727 2728
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2729
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2730
	enum pipe pipe = intel_dp->pps_pipe;
2731
	i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2752 2753 2754
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2755
	struct drm_i915_private *dev_priv = to_i915(dev);
2756 2757 2758 2759
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2760 2761 2762
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2763
	for_each_intel_encoder(dev, encoder) {
2764
		struct intel_dp *intel_dp;
2765
		enum port port;
2766 2767 2768 2769 2770

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2771
		port = dp_to_dig_port(intel_dp)->port;
2772 2773 2774 2775 2776

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2777
			      pipe_name(pipe), port_name(port));
2778

2779
		WARN(encoder->base.crtc,
2780 2781
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2782 2783

		/* make sure vdd is off before we steal it */
2784
		vlv_detach_power_sequencer(intel_dp);
2785 2786 2787 2788 2789 2790 2791 2792
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2793
	struct drm_i915_private *dev_priv = to_i915(dev);
2794 2795 2796 2797
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2798 2799 2800
	if (!is_edp(intel_dp))
		return;

2801 2802 2803 2804 2805 2806 2807 2808 2809
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2810
		vlv_detach_power_sequencer(intel_dp);
2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2825 2826
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2827 2828
}

2829
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2830
{
2831
	vlv_phy_pre_encoder_enable(encoder);
2832 2833

	intel_enable_dp(encoder);
2834 2835
}

2836
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2837
{
2838 2839
	intel_dp_prepare(encoder);

2840
	vlv_phy_pre_pll_enable(encoder);
2841 2842
}

2843 2844
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
2845
	chv_phy_pre_encoder_enable(encoder);
2846 2847

	intel_enable_dp(encoder);
2848 2849

	/* Second common lane will stay alive on its own now */
2850
	chv_phy_release_cl2_override(encoder);
2851 2852
}

2853 2854
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
2855 2856
	intel_dp_prepare(encoder);

2857
	chv_phy_pre_pll_enable(encoder);
2858 2859
}

2860 2861
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
2862
	chv_phy_post_pll_disable(encoder);
2863 2864
}

2865 2866 2867 2868
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2869
bool
2870
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2871
{
2872 2873
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2874 2875
}

2876
/* These are source-specific values. */
2877
uint8_t
K
Keith Packard 已提交
2878
intel_dp_voltage_max(struct intel_dp *intel_dp)
2879
{
2880
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2881
	struct drm_i915_private *dev_priv = to_i915(dev);
2882
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2883

2884 2885 2886
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2887
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2888
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2889
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2890
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2891
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2892
	else if (IS_GEN7(dev) && port == PORT_A)
2893
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2894
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2895
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2896
	else
2897
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2898 2899
}

2900
uint8_t
K
Keith Packard 已提交
2901 2902
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2903
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2904
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2905

2906 2907 2908 2909 2910 2911 2912 2913
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2914 2915
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2916 2917 2918 2919
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2920
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2921 2922 2923 2924 2925 2926 2927
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2928
		default:
2929
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2930
		}
2931
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2932
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2933 2934 2935 2936 2937 2938 2939
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2940
		default:
2941
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2942
		}
2943
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2944
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2945 2946 2947 2948 2949
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2950
		default:
2951
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2952 2953 2954
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2955 2956 2957 2958 2959 2960 2961
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2962
		default:
2963
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2964
		}
2965 2966 2967
	}
}

2968
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
2969
{
2970
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2971 2972 2973 2974 2975
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2976
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2977 2978
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2979
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2980 2981 2982
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2983
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2984 2985 2986
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2987
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2988 2989 2990
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2991
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2992 2993 2994 2995 2996 2997 2998
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2999
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3000 3001
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3002
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3003 3004 3005
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3006
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3007 3008 3009
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3010
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3011 3012 3013 3014 3015 3016 3017
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3018
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3019 3020
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3021
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3022 3023 3024
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3025
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3026 3027 3028 3029 3030 3031 3032
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3033
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3034 3035
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3036
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3048 3049
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3050 3051 3052 3053

	return 0;
}

3054
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3055
{
3056 3057 3058
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3059 3060 3061
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3062
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3063
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3064
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3065 3066 3067
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3068
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3069 3070 3071
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3072
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3073 3074 3075
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3076
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3077 3078
			deemph_reg_value = 128;
			margin_reg_value = 154;
3079
			uniq_trans_scale = true;
3080 3081 3082 3083 3084
			break;
		default:
			return 0;
		}
		break;
3085
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3086
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3087
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3088 3089 3090
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3091
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3092 3093 3094
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3095
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3096 3097 3098 3099 3100 3101 3102
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3103
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3104
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3105
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3106 3107 3108
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3109
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3110 3111 3112 3113 3114 3115 3116
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3117
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3118
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3119
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3131 3132
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3133 3134 3135 3136

	return 0;
}

3137
static uint32_t
3138
gen4_signal_levels(uint8_t train_set)
3139
{
3140
	uint32_t	signal_levels = 0;
3141

3142
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3143
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3144 3145 3146
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3147
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3148 3149
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3150
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3151 3152
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3153
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3154 3155 3156
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3157
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3158
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3159 3160 3161
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3162
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3163 3164
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3165
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3166 3167
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3168
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3169 3170 3171 3172 3173 3174
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3175 3176
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3177
gen6_edp_signal_levels(uint8_t train_set)
3178
{
3179 3180 3181
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3182 3183
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3184
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3185
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3186
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3187 3188
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3189
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3190 3191
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3192
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3193 3194
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3195
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3196
	default:
3197 3198 3199
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3200 3201 3202
	}
}

K
Keith Packard 已提交
3203 3204
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3205
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3206 3207 3208 3209
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3210
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3211
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3212
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3213
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3214
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3215 3216
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3217
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3218
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3219
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3220 3221
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3222
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3223
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3224
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3225 3226 3227 3228 3229 3230 3231 3232 3233
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3234
void
3235
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3236 3237
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3238
	enum port port = intel_dig_port->port;
3239
	struct drm_device *dev = intel_dig_port->base.base.dev;
3240
	struct drm_i915_private *dev_priv = to_i915(dev);
3241
	uint32_t signal_levels, mask = 0;
3242 3243
	uint8_t train_set = intel_dp->train_set[0];

3244 3245 3246 3247 3248 3249 3250
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3251
	} else if (IS_CHERRYVIEW(dev)) {
3252
		signal_levels = chv_signal_levels(intel_dp);
3253
	} else if (IS_VALLEYVIEW(dev)) {
3254
		signal_levels = vlv_signal_levels(intel_dp);
3255
	} else if (IS_GEN7(dev) && port == PORT_A) {
3256
		signal_levels = gen7_edp_signal_levels(train_set);
3257
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3258
	} else if (IS_GEN6(dev) && port == PORT_A) {
3259
		signal_levels = gen6_edp_signal_levels(train_set);
3260 3261
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3262
		signal_levels = gen4_signal_levels(train_set);
3263 3264 3265
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3266 3267 3268 3269 3270 3271 3272 3273
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3274

3275
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3276 3277 3278

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3279 3280
}

3281
void
3282 3283
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3284
{
3285
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3286 3287
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3288

3289
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3290

3291
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3292
	POSTING_READ(intel_dp->output_reg);
3293 3294
}

3295
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3296 3297 3298
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3299
	struct drm_i915_private *dev_priv = to_i915(dev);
3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3321 3322 3323 3324
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3325 3326 3327
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3328
static void
C
Chris Wilson 已提交
3329
intel_dp_link_down(struct intel_dp *intel_dp)
3330
{
3331
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3332
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3333
	enum port port = intel_dig_port->port;
3334
	struct drm_device *dev = intel_dig_port->base.base.dev;
3335
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3336
	uint32_t DP = intel_dp->DP;
3337

3338
	if (WARN_ON(HAS_DDI(dev)))
3339 3340
		return;

3341
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3342 3343
		return;

3344
	DRM_DEBUG_KMS("\n");
3345

3346 3347
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3348
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3349
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3350
	} else {
3351 3352 3353 3354
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3355
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3356
	}
3357
	I915_WRITE(intel_dp->output_reg, DP);
3358
	POSTING_READ(intel_dp->output_reg);
3359

3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3370 3371 3372 3373 3374 3375 3376
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3377 3378 3379 3380 3381 3382 3383
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3384
		I915_WRITE(intel_dp->output_reg, DP);
3385
		POSTING_READ(intel_dp->output_reg);
3386

3387
		intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
3388 3389
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3390 3391
	}

3392
	msleep(intel_dp->panel_power_down_delay);
3393 3394

	intel_dp->DP = DP;
3395 3396
}

3397
static bool
3398
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3399
{
3400 3401
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3402
		return false; /* aux transfer failed */
3403

3404
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3405

3406 3407
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3408

3409 3410 3411 3412 3413
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3414

3415 3416
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3417

3418
	if (!intel_dp_read_dpcd(intel_dp))
3419 3420
		return false;

3421 3422 3423
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3424

3425 3426 3427 3428 3429 3430 3431 3432
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3433

3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3447 3448
	}

3449 3450 3451 3452 3453 3454 3455
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
			     sizeof(intel_dp->edp_dpcd)))
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3456

3457
	/* Intermediate frequency support */
3458
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3459
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3460 3461
		int i;

3462 3463
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3464

3465 3466
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3467 3468 3469 3470

			if (val == 0)
				break;

3471 3472
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3473
		}
3474
		intel_dp->num_sink_rates = i;
3475
	}
3476

3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3507

3508 3509 3510 3511 3512 3513 3514
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3515 3516 3517
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3518 3519 3520
		return false; /* downstream port status fetch failed */

	return true;
3521 3522
}

3523 3524 3525 3526 3527 3528 3529 3530
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3531
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3532 3533 3534
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3535
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3536 3537 3538 3539
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3540 3541 3542 3543 3544
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

3545 3546 3547
	if (!i915.enable_dp_mst)
		return false;

3548 3549 3550 3551 3552 3553
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3554
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3568
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3569
{
3570
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3571
	struct drm_device *dev = dig_port->base.base.dev;
3572
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3573
	u8 buf;
3574
	int ret = 0;
3575 3576
	int count = 0;
	int attempts = 10;
3577

3578 3579
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3580 3581
		ret = -EIO;
		goto out;
3582 3583
	}

3584
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3585
			       buf & ~DP_TEST_SINK_START) < 0) {
3586
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3587 3588 3589
		ret = -EIO;
		goto out;
	}
3590

3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3603
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3604 3605 3606
		ret = -ETIMEDOUT;
	}

3607
 out:
3608
	hsw_enable_ips(intel_crtc);
3609
	return ret;
3610 3611 3612 3613 3614
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3615
	struct drm_device *dev = dig_port->base.base.dev;
3616 3617
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3618 3619
	int ret;

3620 3621 3622 3623 3624 3625 3626 3627 3628
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3629 3630 3631 3632 3633 3634
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3635
	hsw_disable_ips(intel_crtc);
3636

3637
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3638 3639 3640
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3641 3642
	}

3643
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3644 3645 3646 3647 3648 3649 3650 3651 3652
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3653
	int count, ret;
3654 3655 3656 3657 3658 3659
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3660
	do {
3661 3662
		intel_wait_for_vblank(dev, intel_crtc->pipe);

3663
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3664 3665
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3666
			goto stop;
3667
		}
3668
		count = buf & DP_TEST_COUNT_MASK;
3669

3670
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3671 3672

	if (attempts == 0) {
3673 3674 3675 3676 3677 3678 3679 3680
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3681
	}
3682

3683
stop:
3684
	intel_dp_sink_crc_stop(intel_dp);
3685
	return ret;
3686 3687
}

3688 3689 3690
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3691
	return drm_dp_dpcd_read(&intel_dp->aux,
3692 3693
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3694 3695
}

3696 3697 3698 3699 3700
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3701
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3702 3703 3704 3705 3706 3707 3708 3709
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3723
{
3724
	uint8_t test_result = DP_TEST_NAK;
3725 3726 3727 3728
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3729
	    connector->edid_corrupt ||
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3745 3746 3747 3748 3749 3750 3751
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3752 3753
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3754
					&block->checksum,
D
Dan Carpenter 已提交
3755
					1))
3756 3757 3758 3759 3760 3761 3762 3763 3764
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3765 3766 3767 3768
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3769
{
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3818 3819
}

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3835
			if (intel_dp->active_mst_links &&
3836
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3837 3838 3839 3840 3841
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3842
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3858
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
		intel_dp_start_link_train(intel_dp);
		intel_dp_stop_link_train(intel_dp);
	}
}

3907 3908 3909 3910 3911 3912 3913
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
3914 3915 3916 3917 3918
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
3919
 */
3920
static bool
3921
intel_dp_short_pulse(struct intel_dp *intel_dp)
3922
{
3923
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3924
	u8 sink_irq_vector;
3925 3926
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
3927

3928 3929 3930 3931 3932 3933 3934 3935
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
3947 3948
	}

3949 3950 3951 3952
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3953 3954 3955
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3956 3957

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3958
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
3959 3960 3961 3962
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3963 3964 3965
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
3966 3967

	return true;
3968 3969
}

3970
/* XXX this is probably wrong for multiple downstream ports */
3971
static enum drm_connector_status
3972
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3973
{
3974 3975 3976 3977 3978 3979
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

3980 3981 3982
	if (is_edp(intel_dp))
		return connector_status_connected;

3983 3984
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3985
		return connector_status_connected;
3986 3987

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3988 3989
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3990

3991 3992
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
3993 3994 3995
	}

	/* If no HPD, poke DDC gently */
3996
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3997
		return connector_status_connected;
3998 3999

	/* Well we tried, say unknown for unreliable port types */
4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4012 4013 4014

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4015
	return connector_status_disconnected;
4016 4017
}

4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4031 4032
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4033
{
4034
	u32 bit;
4035

4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4073 4074 4075
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4076 4077 4078
	default:
		MISSING_CASE(port->port);
		return false;
4079
	}
4080

4081
	return I915_READ(SDEISR) & bit;
4082 4083
}

4084
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4085
				       struct intel_digital_port *port)
4086
{
4087
	u32 bit;
4088

4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4107 4108
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4109 4110 4111 4112 4113
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4114
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4115 4116
		break;
	case PORT_C:
4117
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4118 4119
		break;
	case PORT_D:
4120
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4121 4122 4123 4124
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4125 4126
	}

4127
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4128 4129
}

4130
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4131
				       struct intel_digital_port *intel_dig_port)
4132
{
4133 4134
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4135 4136
	u32 bit;

4137 4138
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4139 4140 4141 4142 4143 4144 4145 4146 4147 4148
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4149
		MISSING_CASE(port);
4150 4151 4152 4153 4154 4155
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4156 4157 4158 4159 4160 4161 4162
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4163
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4164 4165
					 struct intel_digital_port *port)
{
4166
	if (HAS_PCH_IBX(dev_priv))
4167
		return ibx_digital_port_connected(dev_priv, port);
4168
	else if (HAS_PCH_SPLIT(dev_priv))
4169
		return cpt_digital_port_connected(dev_priv, port);
4170 4171
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4172 4173
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4174 4175 4176 4177
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4178
static struct edid *
4179
intel_dp_get_edid(struct intel_dp *intel_dp)
4180
{
4181
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4182

4183 4184 4185 4186
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4187 4188
			return NULL;

J
Jani Nikula 已提交
4189
		return drm_edid_duplicate(intel_connector->edid);
4190 4191 4192 4193
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4194

4195 4196 4197 4198 4199
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4200

4201
	intel_dp_unset_edid(intel_dp);
4202 4203 4204 4205 4206 4207 4208
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4209 4210
}

4211 4212
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4213
{
4214
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4215

4216 4217
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4218

4219 4220
	intel_dp->has_audio = false;
}
4221

4222 4223
static void
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4224
{
4225
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4226
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4227 4228
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4229
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4230
	enum drm_connector_status status;
4231
	enum intel_display_power_domain power_domain;
4232
	bool ret;
4233
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4234

4235 4236
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4237

4238 4239 4240
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4241 4242 4243
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4244
	else
4245 4246
		status = connector_status_disconnected;

4247 4248 4249 4250 4251
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4252 4253 4254 4255 4256 4257 4258 4259 4260
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4261
		goto out;
4262
	}
Z
Zhenyu Wang 已提交
4263

4264
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4265
		intel_encoder->type = INTEL_OUTPUT_DP;
4266

4267 4268 4269 4270 4271 4272
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

	intel_dp_print_rates(intel_dp);

4273 4274
	intel_dp_probe_oui(intel_dp);

4275 4276
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
4277 4278 4279 4280 4281
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4282 4283
		status = connector_status_disconnected;
		goto out;
4284 4285 4286 4287 4288 4289 4290 4291 4292 4293
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4294 4295
	}

4296 4297 4298 4299 4300 4301 4302 4303
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4304
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4305

4306
	status = connector_status_connected;
4307
	intel_dp->detect_done = true;
4308

4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4323
out:
4324 4325
	if ((status != connector_status_connected) &&
	    (intel_dp->is_mst == false))
4326
		intel_dp_unset_edid(intel_dp);
4327

4328
	intel_display_power_put(to_i915(dev), power_domain);
4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346
	return;
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
4347
			intel_encoder->type = INTEL_OUTPUT_DP;
4348 4349 4350
		return connector_status_disconnected;
	}

4351 4352 4353 4354 4355
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
		intel_dp_long_pulse(intel_dp->attached_connector);

	intel_dp->detect_done = false;
4356

4357
	if (is_edp(intel_dp) || intel_connector->detect_edid)
4358 4359 4360
		return connector_status_connected;
	else
		return connector_status_disconnected;
4361 4362
}

4363 4364
static void
intel_dp_force(struct drm_connector *connector)
4365
{
4366
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4367
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4368
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4369
	enum intel_display_power_domain power_domain;
4370

4371 4372 4373
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4374

4375 4376
	if (connector->status != connector_status_connected)
		return;
4377

4378 4379
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4380 4381 4382

	intel_dp_set_edid(intel_dp);

4383
	intel_display_power_put(dev_priv, power_domain);
4384 4385

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4386
		intel_encoder->type = INTEL_OUTPUT_DP;
4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4400

4401
	/* if eDP has no EDID, fall back to fixed mode */
4402 4403
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4404
		struct drm_display_mode *mode;
4405 4406

		mode = drm_mode_duplicate(connector->dev,
4407
					  intel_connector->panel.fixed_mode);
4408
		if (mode) {
4409 4410 4411 4412
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4413

4414
	return 0;
4415 4416
}

4417 4418 4419 4420
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4421
	struct edid *edid;
4422

4423 4424
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4425
		has_audio = drm_detect_monitor_audio(edid);
4426

4427 4428 4429
	return has_audio;
}

4430 4431 4432 4433 4434
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4435
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4436
	struct intel_connector *intel_connector = to_intel_connector(connector);
4437 4438
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4439 4440
	int ret;

4441
	ret = drm_object_property_set_value(&connector->base, property, val);
4442 4443 4444
	if (ret)
		return ret;

4445
	if (property == dev_priv->force_audio_property) {
4446 4447 4448 4449
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4450 4451
			return 0;

4452
		intel_dp->force_audio = i;
4453

4454
		if (i == HDMI_AUDIO_AUTO)
4455 4456
			has_audio = intel_dp_detect_audio(connector);
		else
4457
			has_audio = (i == HDMI_AUDIO_ON);
4458 4459

		if (has_audio == intel_dp->has_audio)
4460 4461
			return 0;

4462
		intel_dp->has_audio = has_audio;
4463 4464 4465
		goto done;
	}

4466
	if (property == dev_priv->broadcast_rgb_property) {
4467
		bool old_auto = intel_dp->color_range_auto;
4468
		bool old_range = intel_dp->limited_color_range;
4469

4470 4471 4472 4473 4474 4475
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4476
			intel_dp->limited_color_range = false;
4477 4478 4479
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4480
			intel_dp->limited_color_range = true;
4481 4482 4483 4484
			break;
		default:
			return -EINVAL;
		}
4485 4486

		if (old_auto == intel_dp->color_range_auto &&
4487
		    old_range == intel_dp->limited_color_range)
4488 4489
			return 0;

4490 4491 4492
		goto done;
	}

4493 4494 4495 4496 4497 4498
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4499 4500 4501 4502 4503
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4504 4505 4506 4507 4508 4509 4510 4511 4512 4513

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4514 4515 4516
	return -EINVAL;

done:
4517 4518
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4519 4520 4521 4522

	return 0;
}

4523 4524 4525 4526
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4527 4528 4529 4530 4531
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4532 4533 4534 4535 4536 4537 4538 4539 4540 4541

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4542 4543 4544 4545 4546 4547 4548
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4549
static void
4550
intel_dp_connector_destroy(struct drm_connector *connector)
4551
{
4552
	struct intel_connector *intel_connector = to_intel_connector(connector);
4553

4554
	kfree(intel_connector->detect_edid);
4555

4556 4557 4558
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4559 4560 4561
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4562
		intel_panel_fini(&intel_connector->panel);
4563

4564
	drm_connector_cleanup(connector);
4565
	kfree(connector);
4566 4567
}

P
Paulo Zanoni 已提交
4568
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4569
{
4570 4571
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4572

4573
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4574 4575
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4576 4577 4578 4579
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4580
		pps_lock(intel_dp);
4581
		edp_panel_vdd_off_sync(intel_dp);
4582 4583
		pps_unlock(intel_dp);

4584 4585 4586 4587
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4588
	}
4589 4590 4591

	intel_dp_aux_fini(intel_dp);

4592
	drm_encoder_cleanup(encoder);
4593
	kfree(intel_dig_port);
4594 4595
}

4596
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4597 4598 4599 4600 4601 4602
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4603 4604 4605 4606
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4607
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4608
	pps_lock(intel_dp);
4609
	edp_panel_vdd_off_sync(intel_dp);
4610
	pps_unlock(intel_dp);
4611 4612
}

4613 4614 4615 4616
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4617
	struct drm_i915_private *dev_priv = to_i915(dev);
4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4632
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4633 4634 4635 4636 4637
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4638
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4639
{
4640 4641 4642 4643 4644
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4645 4646 4647 4648 4649 4650 4651 4652 4653 4654

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
4655
	if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
4656 4657 4658 4659 4660
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4661 4662
}

4663
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4664
	.dpms = drm_atomic_helper_connector_dpms,
4665
	.detect = intel_dp_detect,
4666
	.force = intel_dp_force,
4667
	.fill_modes = drm_helper_probe_single_connector_modes,
4668
	.set_property = intel_dp_set_property,
4669
	.atomic_get_property = intel_connector_atomic_get_property,
4670
	.late_register = intel_dp_connector_register,
4671
	.early_unregister = intel_dp_connector_unregister,
4672
	.destroy = intel_dp_connector_destroy,
4673
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4674
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4675 4676 4677 4678 4679 4680 4681 4682
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4683
	.reset = intel_dp_encoder_reset,
4684
	.destroy = intel_dp_encoder_destroy,
4685 4686
};

4687
enum irqreturn
4688 4689 4690
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4691
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4692
	struct drm_device *dev = intel_dig_port->base.base.dev;
4693
	struct drm_i915_private *dev_priv = to_i915(dev);
4694
	enum intel_display_power_domain power_domain;
4695
	enum irqreturn ret = IRQ_NONE;
4696

4697 4698
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4699
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4700

4701 4702 4703 4704 4705 4706 4707 4708 4709
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4710
		return IRQ_HANDLED;
4711 4712
	}

4713 4714
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4715
		      long_hpd ? "long" : "short");
4716

4717
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4718 4719
	intel_display_power_get(dev_priv, power_domain);

4720
	if (long_hpd) {
4721 4722 4723 4724
		intel_dp_long_pulse(intel_dp->attached_connector);
		if (intel_dp->is_mst)
			ret = IRQ_HANDLED;
		goto put_power;
4725 4726 4727

	} else {
		if (intel_dp->is_mst) {
4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
				/*
				 * If we were in MST mode, and device is not
				 * there, get out of MST mode
				 */
				DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
					      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
				intel_dp->is_mst = false;
				drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
								intel_dp->is_mst);
				goto put_power;
			}
4740 4741
		}

4742 4743 4744 4745 4746 4747
		if (!intel_dp->is_mst) {
			if (!intel_dp_short_pulse(intel_dp)) {
				intel_dp_long_pulse(intel_dp->attached_connector);
				goto put_power;
			}
		}
4748
	}
4749 4750 4751

	ret = IRQ_HANDLED;

4752 4753 4754 4755
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4756 4757
}

4758
/* check the VBT to see whether the eDP is on another port */
4759
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4760
{
4761
	struct drm_i915_private *dev_priv = to_i915(dev);
4762

4763 4764 4765 4766 4767 4768 4769
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4770 4771 4772
	if (port == PORT_A)
		return true;

4773
	return intel_bios_is_port_edp(dev_priv, port);
4774 4775
}

4776
void
4777 4778
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4779 4780
	struct intel_connector *intel_connector = to_intel_connector(connector);

4781
	intel_attach_force_audio_property(connector);
4782
	intel_attach_broadcast_rgb_property(connector);
4783
	intel_dp->color_range_auto = true;
4784 4785 4786

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4787 4788
		drm_object_attach_property(
			&connector->base,
4789
			connector->dev->mode_config.scaling_mode_property,
4790 4791
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4792
	}
4793 4794
}

4795 4796
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4797
	intel_dp->panel_power_off_time = ktime_get_boottime();
4798 4799 4800 4801
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4802
static void
4803 4804
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4805
{
4806
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4807
	struct pps_registers regs;
4808

4809
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4810 4811 4812

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4813
	pp_ctl = ironlake_get_pp_control(intel_dp);
4814

4815 4816
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4817
	if (!IS_BROXTON(dev_priv)) {
4818 4819
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4820
	}
4821 4822

	/* Pull timing values out of registers */
4823 4824
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4825

4826 4827
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4828

4829 4830
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4831

4832 4833
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4834

4835
	if (IS_BROXTON(dev_priv)) {
4836 4837 4838
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4839
			seq->t11_t12 = (tmp - 1) * 1000;
4840
		else
4841
			seq->t11_t12 = 0;
4842
	} else {
4843
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4844
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4845
	}
4846 4847
}

I
Imre Deak 已提交
4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

4873 4874 4875 4876
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
4877
	struct drm_i915_private *dev_priv = to_i915(dev);
4878 4879 4880 4881 4882 4883 4884 4885 4886 4887
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
4888

I
Imre Deak 已提交
4889
	intel_pps_dump_state("cur", &cur);
4890

4891
	vbt = dev_priv->vbt.edp.pps;
4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
4905
	intel_pps_dump_state("vbt", &vbt);
4906 4907 4908

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4909
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4910 4911 4912 4913 4914 4915 4916 4917 4918
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4919
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4920 4921 4922 4923 4924 4925 4926
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4927 4928 4929 4930 4931 4932
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
4933 4934 4935 4936 4937 4938 4939 4940 4941 4942

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
4943 4944 4945 4946
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4947
					      struct intel_dp *intel_dp)
4948
{
4949
	struct drm_i915_private *dev_priv = to_i915(dev);
4950
	u32 pp_on, pp_off, pp_div, port_sel = 0;
4951
	int div = dev_priv->rawclk_freq / 1000;
4952
	struct pps_registers regs;
4953
	enum port port = dp_to_dig_port(intel_dp)->port;
4954
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4955

V
Ville Syrjälä 已提交
4956
	lockdep_assert_held(&dev_priv->pps_mutex);
4957

4958
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4959

4960
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
4961 4962
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4963
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4964 4965
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4966
	if (IS_BROXTON(dev)) {
4967
		pp_div = I915_READ(regs.pp_ctrl);
4968 4969 4970 4971 4972 4973 4974 4975
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
4976 4977 4978

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4979
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4980
		port_sel = PANEL_PORT_SELECT_VLV(port);
4981
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4982
		if (port == PORT_A)
4983
			port_sel = PANEL_PORT_SELECT_DPA;
4984
		else
4985
			port_sel = PANEL_PORT_SELECT_DPD;
4986 4987
	}

4988 4989
	pp_on |= port_sel;

4990 4991
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
4992
	if (IS_BROXTON(dev))
4993
		I915_WRITE(regs.pp_ctrl, pp_div);
4994
	else
4995
		I915_WRITE(regs.pp_div, pp_div);
4996 4997

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4998 4999
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5000
		      IS_BROXTON(dev) ?
5001 5002
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5003 5004
}

5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5017
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5018
{
5019
	struct drm_i915_private *dev_priv = to_i915(dev);
5020
	struct intel_encoder *encoder;
5021 5022
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5023
	struct intel_crtc_state *config = NULL;
5024
	struct intel_crtc *intel_crtc = NULL;
5025
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5026 5027 5028 5029 5030 5031

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5032 5033
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5034 5035 5036
		return;
	}

5037
	/*
5038 5039
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5040
	 */
5041

5042 5043
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5044
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5045 5046 5047 5048 5049 5050

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5051
	config = intel_crtc->config;
5052

5053
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5054 5055 5056 5057
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5058 5059
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5060 5061
		index = DRRS_LOW_RR;

5062
	if (index == dev_priv->drrs.refresh_rate_type) {
5063 5064 5065 5066 5067 5068 5069 5070 5071 5072
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5073
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5086
		i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5087
		u32 val;
5088

5089
		val = I915_READ(reg);
5090
		if (index > DRRS_HIGH_RR) {
5091
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5092 5093 5094
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5095
		} else {
5096
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5097 5098 5099
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5100 5101 5102 5103
		}
		I915_WRITE(reg, val);
	}

5104 5105 5106 5107 5108
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5109 5110 5111 5112 5113 5114
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5115 5116 5117
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5118
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5142 5143 5144 5145 5146
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5147 5148 5149
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5150
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5165 5166 5167
		intel_dp_set_drrs_state(&dev_priv->drm,
					intel_dp->attached_connector->panel.
					fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5168 5169 5170 5171 5172 5173 5174

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5188
	/*
5189 5190
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5191 5192
	 */

5193 5194
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5195

5196
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5197 5198 5199
		intel_dp_set_drrs_state(&dev_priv->drm,
					intel_dp->attached_connector->panel.
					downclock_mode->vrefresh);
5200

5201 5202
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5203 5204
}

5205
/**
5206
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5207 5208 5209
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5210 5211
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5212 5213 5214
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5215 5216 5217
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
5218
	struct drm_i915_private *dev_priv = to_i915(dev);
5219 5220 5221
	struct drm_crtc *crtc;
	enum pipe pipe;

5222
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5223 5224
		return;

5225
	cancel_delayed_work(&dev_priv->drrs.work);
5226

5227
	mutex_lock(&dev_priv->drrs.mutex);
5228 5229 5230 5231 5232
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5233 5234 5235
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5236 5237 5238
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5239
	/* invalidate means busy screen hence upclock */
5240
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5241 5242 5243
		intel_dp_set_drrs_state(&dev_priv->drm,
					dev_priv->drrs.dp->attached_connector->panel.
					fixed_mode->vrefresh);
5244 5245 5246 5247

	mutex_unlock(&dev_priv->drrs.mutex);
}

5248
/**
5249
 * intel_edp_drrs_flush - Restart Idleness DRRS
5250 5251 5252
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5253 5254 5255 5256
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5257 5258 5259
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5260 5261 5262
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
5263
	struct drm_i915_private *dev_priv = to_i915(dev);
5264 5265 5266
	struct drm_crtc *crtc;
	enum pipe pipe;

5267
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5268 5269
		return;

5270
	cancel_delayed_work(&dev_priv->drrs.work);
5271

5272
	mutex_lock(&dev_priv->drrs.mutex);
5273 5274 5275 5276 5277
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5278 5279
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5280 5281

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5282 5283
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5284
	/* flush means busy screen hence upclock */
5285
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5286 5287 5288
		intel_dp_set_drrs_state(&dev_priv->drm,
					dev_priv->drrs.dp->attached_connector->panel.
					fixed_mode->vrefresh);
5289 5290 5291 5292 5293 5294

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5295 5296 5297 5298 5299
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5323 5324 5325 5326 5327 5328 5329 5330
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5350
static struct drm_display_mode *
5351 5352
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5353 5354
{
	struct drm_connector *connector = &intel_connector->base;
5355
	struct drm_device *dev = connector->dev;
5356
	struct drm_i915_private *dev_priv = to_i915(dev);
5357 5358
	struct drm_display_mode *downclock_mode = NULL;

5359 5360 5361
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5362 5363 5364 5365 5366 5367
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5368
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5369 5370 5371 5372 5373 5374 5375
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5376
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5377 5378 5379
		return NULL;
	}

5380
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5381

5382
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5383
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5384 5385 5386
	return downclock_mode;
}

5387
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5388
				     struct intel_connector *intel_connector)
5389 5390 5391
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5392 5393
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5394
	struct drm_i915_private *dev_priv = to_i915(dev);
5395
	struct drm_display_mode *fixed_mode = NULL;
5396
	struct drm_display_mode *downclock_mode = NULL;
5397 5398 5399
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5400
	enum pipe pipe = INVALID_PIPE;
5401 5402 5403 5404

	if (!is_edp(intel_dp))
		return true;

5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5418
	pps_lock(intel_dp);
5419 5420 5421 5422 5423 5424 5425 5426 5427 5428

	intel_dp_init_panel_power_timestamps(intel_dp);

	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}

5429
	intel_edp_panel_vdd_sanitize(intel_dp);
5430

5431
	pps_unlock(intel_dp);
5432

5433
	/* Cache DPCD and EDID for edp. */
5434
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5435

5436
	if (!has_dpcd) {
5437 5438
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5439
		goto out_vdd_off;
5440 5441
	}

5442
	mutex_lock(&dev->mode_config.mutex);
5443
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5462 5463
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5464 5465 5466 5467 5468 5469 5470 5471
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5472
		if (fixed_mode) {
5473
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5474 5475 5476
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5477
	}
5478
	mutex_unlock(&dev->mode_config.mutex);
5479

5480
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5481 5482
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5502 5503
	}

5504
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5505
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5506
	intel_panel_setup_backlight(connector, pipe);
5507 5508

	return true;
5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5521 5522
}

5523
bool
5524 5525
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5526
{
5527 5528 5529 5530
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5531
	struct drm_i915_private *dev_priv = to_i915(dev);
5532
	enum port port = intel_dig_port->port;
5533
	int type;
5534

5535 5536 5537 5538 5539
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5540 5541
	intel_dp->pps_pipe = INVALID_PIPE;

5542
	/* intel_dp vfuncs */
5543 5544
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5545 5546 5547 5548 5549
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5550
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5551

5552 5553 5554
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5555
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5556

5557 5558 5559
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5560 5561
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5562
	intel_dp->attached_connector = intel_connector;
5563

5564
	if (intel_dp_is_edp(dev, port))
5565
		type = DRM_MODE_CONNECTOR_eDP;
5566 5567
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5568

5569 5570 5571 5572 5573 5574 5575 5576
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5577
	/* eDP only on port B and/or C on vlv/chv */
5578 5579
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5580 5581
		return false;

5582 5583 5584 5585
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5586
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5587 5588 5589 5590 5591
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5592 5593
	intel_dp_aux_init(intel_dp, intel_connector);

5594
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5595
			  edp_panel_vdd_work);
5596

5597
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5598

P
Paulo Zanoni 已提交
5599
	if (HAS_DDI(dev))
5600 5601 5602 5603
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5604
	/* Set up the hotplug pin. */
5605 5606
	switch (port) {
	case PORT_A:
5607
		intel_encoder->hpd_pin = HPD_PORT_A;
5608 5609
		break;
	case PORT_B:
5610
		intel_encoder->hpd_pin = HPD_PORT_B;
5611
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5612
			intel_encoder->hpd_pin = HPD_PORT_A;
5613 5614
		break;
	case PORT_C:
5615
		intel_encoder->hpd_pin = HPD_PORT_C;
5616 5617
		break;
	case PORT_D:
5618
		intel_encoder->hpd_pin = HPD_PORT_D;
5619
		break;
X
Xiong Zhang 已提交
5620 5621 5622
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5623
	default:
5624
		BUG();
5625 5626
	}

5627
	/* init MST on ports that can support it */
5628
	if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
5629 5630 5631
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5632

5633
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5634 5635 5636
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5637
	}
5638

5639 5640
	intel_dp_add_properties(intel_dp, connector);

5641 5642 5643 5644 5645 5646 5647 5648
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5649 5650

	return true;
5651 5652 5653 5654 5655

fail:
	drm_connector_cleanup(connector);

	return false;
5656
}
5657

5658 5659 5660
bool intel_dp_init(struct drm_device *dev,
		   i915_reg_t output_reg,
		   enum port port)
5661
{
5662
	struct drm_i915_private *dev_priv = to_i915(dev);
5663 5664 5665 5666 5667
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5668
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5669
	if (!intel_dig_port)
5670
		return false;
5671

5672
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5673 5674
	if (!intel_connector)
		goto err_connector_alloc;
5675 5676 5677 5678

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5679
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5680
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5681
		goto err_encoder_init;
5682

5683
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5684 5685
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5686
	intel_encoder->get_config = intel_dp_get_config;
5687
	intel_encoder->suspend = intel_dp_encoder_suspend;
5688
	if (IS_CHERRYVIEW(dev)) {
5689
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5690 5691
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5692
		intel_encoder->post_disable = chv_post_disable_dp;
5693
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5694
	} else if (IS_VALLEYVIEW(dev)) {
5695
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5696 5697
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5698
		intel_encoder->post_disable = vlv_post_disable_dp;
5699
	} else {
5700 5701
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5702 5703
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5704
	}
5705

5706
	intel_dig_port->port = port;
5707
	intel_dig_port->dp.output_reg = output_reg;
5708
	intel_dig_port->max_lanes = 4;
5709

5710
	intel_encoder->type = INTEL_OUTPUT_DP;
5711 5712 5713 5714 5715 5716 5717 5718
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5719
	intel_encoder->cloneable = 0;
5720

5721
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5722
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5723

S
Sudip Mukherjee 已提交
5724 5725 5726
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5727
	return true;
S
Sudip Mukherjee 已提交
5728 5729 5730

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5731
err_encoder_init:
S
Sudip Mukherjee 已提交
5732 5733 5734
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5735
	return false;
5736
}
5737 5738 5739

void intel_dp_mst_suspend(struct drm_device *dev)
{
5740
	struct drm_i915_private *dev_priv = to_i915(dev);
5741 5742 5743 5744
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5745
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5746 5747

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5748 5749
			continue;

5750 5751
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5752 5753 5754 5755 5756
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5757
	struct drm_i915_private *dev_priv = to_i915(dev);
5758 5759 5760
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5761
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5762
		int ret;
5763

5764 5765
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5766

5767 5768 5769
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5770 5771
	}
}