i915_debugfs.c 138.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39 40 41 42 43 44 45 46 47 48
static __always_inline void seq_print_param(struct seq_file *m,
					    const char *name,
					    const char *type,
					    const void *x)
{
	if (!__builtin_strcmp(type, "bool"))
		seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
	else if (!__builtin_strcmp(type, "int"))
		seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
	else if (!__builtin_strcmp(type, "unsigned int"))
		seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
49 50
	else if (!__builtin_strcmp(type, "char *"))
		seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
51 52 53 54
	else
		BUILD_BUG();
}

55 56
static int i915_capabilities(struct seq_file *m, void *data)
{
57 58
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
59

60
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
61
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
63

64
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
65
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
66
#undef PRINT_FLAG
67

68 69 70 71 72 73
	kernel_param_lock(THIS_MODULE);
#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
	I915_PARAMS_FOR_EACH(PRINT_PARAM);
#undef PRINT_PARAM
	kernel_param_unlock(THIS_MODULE);

74 75
	return 0;
}
76

77
static char get_active_flag(struct drm_i915_gem_object *obj)
78
{
79
	return i915_gem_object_is_active(obj) ? '*' : ' ';
80 81
}

82
static char get_pin_flag(struct drm_i915_gem_object *obj)
83 84 85 86
{
	return obj->pin_display ? 'p' : ' ';
}

87
static char get_tiling_flag(struct drm_i915_gem_object *obj)
88
{
89
	switch (i915_gem_object_get_tiling(obj)) {
90
	default:
91 92 93
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
94
	}
95 96
}

97
static char get_global_flag(struct drm_i915_gem_object *obj)
98
{
99
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
100 101
}

102
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
103
{
C
Chris Wilson 已提交
104
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
105 106
}

107 108 109 110 111
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

112
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
113
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
114 115 116 117 118 119
			size += vma->node.size;
	}

	return size;
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
123
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
126
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
127 128
	int pin_count = 0;

129 130
	lockdep_assert_held(&obj->base.dev->struct_mutex);

131
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
132
		   &obj->base,
133
		   get_active_flag(obj),
134 135
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
136
		   get_global_flag(obj),
137
		   get_pin_mapped_flag(obj),
138
		   obj->base.size / 1024,
139
		   obj->base.read_domains,
140
		   obj->base.write_domain,
141
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
142 143
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
144 145
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
146
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
147
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
148
			pin_count++;
D
Dan Carpenter 已提交
149 150
	}
	seq_printf(m, " (pinned x %d)", pin_count);
151 152
	if (obj->pin_display)
		seq_printf(m, " (display)");
153
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
154 155 156
		if (!drm_mm_node_allocated(&vma->node))
			continue;

157
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
158
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
159
			   vma->node.start, vma->node.size);
160 161 162 163 164 165 166 167
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
168 169
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
170 171 172 173
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
174 175 176 177 178 179 180 181
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
182 183 184 185 186 187 188
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
189 190 191 192
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
193
		seq_puts(m, ")");
B
Ben Widawsky 已提交
194
	}
195
	if (obj->stolen)
196
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
197

198
	engine = i915_gem_object_last_write_engine(obj);
199 200 201
	if (engine)
		seq_printf(m, " (%s)", engine->name);

202 203 204
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
205 206
}

207
static int obj_rank_by_stolen(const void *A, const void *B)
208
{
209 210 211 212
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
213

R
Rasmus Villemoes 已提交
214 215 216 217 218
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
219 220 221 222
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
223 224
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
225
	struct drm_i915_gem_object **objects;
226
	struct drm_i915_gem_object *obj;
227
	u64 total_obj_size, total_gtt_size;
228 229 230 231 232 233 234
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
	objects = drm_malloc_ab(total, sizeof(*objects));
	if (!objects)
		return -ENOMEM;
235 236 237

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
238
		goto out;
239 240

	total_obj_size = total_gtt_size = count = 0;
241
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
242 243 244
		if (count == total)
			break;

245 246 247
		if (obj->stolen == NULL)
			continue;

248
		objects[count++] = obj;
249
		total_obj_size += obj->base.size;
250
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
251

252
	}
253
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
254 255 256
		if (count == total)
			break;

257 258 259
		if (obj->stolen == NULL)
			continue;

260
		objects[count++] = obj;
261 262
		total_obj_size += obj->base.size;
	}
263 264 265

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

266
	seq_puts(m, "Stolen:\n");
267
	for (n = 0; n < count; n++) {
268
		seq_puts(m, "   ");
269
		describe_obj(m, objects[n]);
270 271
		seq_putc(m, '\n');
	}
272
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
273
		   count, total_obj_size, total_gtt_size);
274 275 276 277 278

	mutex_unlock(&dev->struct_mutex);
out:
	drm_free_large(objects);
	return ret;
279 280
}

281
struct file_stats {
282
	struct drm_i915_file_private *file_priv;
283 284 285 286
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
287 288 289 290 291 292
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
293
	struct i915_vma *vma;
294 295 296

	stats->count++;
	stats->total += obj->base.size;
297 298
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
299 300 301
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

302 303 304
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
305

306
		if (i915_vma_is_ggtt(vma)) {
307 308 309
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
310

311
			if (ppgtt->base.file != stats->file_priv)
312 313
				continue;
		}
314

315
		if (i915_vma_is_active(vma))
316 317 318
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
319 320 321 322 323
	}

	return 0;
}

324 325
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
326
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
327 328 329 330 331 332 333 334 335
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
336 337 338 339 340 341

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
342
	struct intel_engine_cs *engine;
343
	enum intel_engine_id id;
344
	int j;
345 346 347

	memset(&stats, 0, sizeof(stats));

348
	for_each_engine(engine, dev_priv, id) {
349
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
350
			list_for_each_entry(obj,
351
					    &engine->batch_pool.cache_list[j],
352 353 354
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
355
	}
356

357
	print_file_stats(m, "[k]batch pool", stats);
358 359
}

360 361 362 363 364 365 366
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
367
			per_file_stats(0, ctx->engine[n].state->obj, data);
368
		if (ctx->engine[n].ring)
369
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
370 371 372 373 374 375 376 377
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
378
	struct drm_device *dev = &dev_priv->drm;
379 380 381 382 383
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

384
	mutex_lock(&dev->struct_mutex);
385 386 387
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

388
	list_for_each_entry(file, &dev->filelist, lhead) {
389 390 391
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
392
	mutex_unlock(&dev->struct_mutex);
393 394 395 396

	print_file_stats(m, "[k]contexts", stats);
}

397
static int i915_gem_object_info(struct seq_file *m, void *data)
398
{
399 400
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
401
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
402 403
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
404
	struct drm_i915_gem_object *obj;
405
	struct drm_file *file;
406 407 408 409 410 411
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

412
	seq_printf(m, "%u objects, %llu bytes\n",
413 414 415
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

416 417 418
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
419
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
420 421 422
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
423
		if (obj->mm.madv == I915_MADV_DONTNEED) {
424 425 426 427
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
428
		if (obj->mm.mapping) {
429 430
			mapped_count++;
			mapped_size += obj->base.size;
431
		}
432
	}
433
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
434

435
	size = count = dpy_size = dpy_count = 0;
436
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
437 438 439
		size += obj->base.size;
		++count;

440
		if (obj->pin_display) {
441 442
			dpy_size += obj->base.size;
			++dpy_count;
443
		}
444

C
Chris Wilson 已提交
445
		if (obj->mm.madv == I915_MADV_DONTNEED) {
446 447 448
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
449

C
Chris Wilson 已提交
450
		if (obj->mm.mapping) {
451 452
			mapped_count++;
			mapped_size += obj->base.size;
453
		}
454
	}
455 456
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
457
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
458
		   purgeable_count, purgeable_size);
459 460 461 462
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
463

464
	seq_printf(m, "%llu [%llu] gtt total\n",
465
		   ggtt->base.total, ggtt->mappable_end);
466

467 468
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
469 470 471
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
472
	print_context_stats(m, dev_priv);
473 474
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
475 476
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
477
		struct task_struct *task;
478 479

		memset(&stats, 0, sizeof(stats));
480
		stats.file_priv = file->driver_priv;
481
		spin_lock(&file->table_lock);
482
		idr_for_each(&file->object_idr, per_file_stats, &stats);
483
		spin_unlock(&file->table_lock);
484 485 486 487 488 489
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
490 491 492
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
493
						   client_link);
494
		rcu_read_lock();
495 496 497
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
498
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
499
		rcu_read_unlock();
500
		mutex_unlock(&dev->struct_mutex);
501
	}
502
	mutex_unlock(&dev->filelist_mutex);
503 504 505 506

	return 0;
}

507
static int i915_gem_gtt_info(struct seq_file *m, void *data)
508
{
509
	struct drm_info_node *node = m->private;
510 511
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
512
	bool show_pin_display_only = !!node->info_ent->data;
513
	struct drm_i915_gem_object *obj;
514
	u64 total_obj_size, total_gtt_size;
515 516 517 518 519 520 521
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
522
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
523
		if (show_pin_display_only && !obj->pin_display)
524 525
			continue;

526
		seq_puts(m, "   ");
527
		describe_obj(m, obj);
528
		seq_putc(m, '\n');
529
		total_obj_size += obj->base.size;
530
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
531 532 533 534 535
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

536
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
537 538 539 540 541
		   count, total_obj_size, total_gtt_size);

	return 0;
}

542 543
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
544 545
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
546
	struct intel_crtc *crtc;
547 548 549 550 551
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
552

553
	for_each_intel_crtc(dev, crtc) {
554 555
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
556
		struct intel_flip_work *work;
557

558
		spin_lock_irq(&dev->event_lock);
559 560
		work = crtc->flip_work;
		if (work == NULL) {
561
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
562 563
				   pipe, plane);
		} else {
564 565 566 567 568 569 570 571 572 573 574 575
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
576
				struct intel_engine_cs *engine = work->flip_queued_req->engine;
577

578
				seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
579
					   engine->name,
580
					   work->flip_queued_req->global_seqno,
581
					   intel_engine_last_submit(engine),
582
					   intel_engine_get_seqno(engine),
583
					   i915_gem_request_completed(work->flip_queued_req));
584 585 586 587 588 589 590 591
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

592
			if (INTEL_GEN(dev_priv) >= 4)
593 594 595 596 597 598 599 600
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
601 602
			}
		}
603
		spin_unlock_irq(&dev->event_lock);
604 605
	}

606 607
	mutex_unlock(&dev->struct_mutex);

608 609 610
	return 0;
}

611 612
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
613 614
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
615
	struct drm_i915_gem_object *obj;
616
	struct intel_engine_cs *engine;
617
	enum intel_engine_id id;
618
	int total = 0;
619
	int ret, j;
620 621 622 623 624

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

625
	for_each_engine(engine, dev_priv, id) {
626
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
627 628 629 630
			int count;

			count = 0;
			list_for_each_entry(obj,
631
					    &engine->batch_pool.cache_list[j],
632 633 634
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
635
				   engine->name, j, count);
636 637

			list_for_each_entry(obj,
638
					    &engine->batch_pool.cache_list[j],
639 640 641 642 643 644 645
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
646
		}
647 648
	}

649
	seq_printf(m, "total: %d\n", total);
650 651 652 653 654 655

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

656 657 658 659
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
660
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
661
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
662
		   rq->priotree.priority,
663
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
664
		   rq->timeline->common->name);
665 666
}

667 668
static int i915_gem_request_info(struct seq_file *m, void *data)
{
669 670
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
671
	struct drm_i915_gem_request *req;
672 673
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
674
	int ret, any;
675 676 677 678

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
679

680
	any = 0;
681
	for_each_engine(engine, dev_priv, id) {
682 683 684
		int count;

		count = 0;
685
		list_for_each_entry(req, &engine->timeline->requests, link)
686 687
			count++;
		if (count == 0)
688 689
			continue;

690
		seq_printf(m, "%s requests: %d\n", engine->name, count);
691
		list_for_each_entry(req, &engine->timeline->requests, link)
692
			print_request(m, req, "    ");
693 694

		any++;
695
	}
696 697
	mutex_unlock(&dev->struct_mutex);

698
	if (any == 0)
699
		seq_puts(m, "No requests\n");
700

701 702 703
	return 0;
}

704
static void i915_ring_seqno_info(struct seq_file *m,
705
				 struct intel_engine_cs *engine)
706
{
707 708 709
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

710
	seq_printf(m, "Current sequence (%s): %x\n",
711
		   engine->name, intel_engine_get_seqno(engine));
712

713
	spin_lock_irq(&b->rb_lock);
714
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
715
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
716 717 718 719

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
720
	spin_unlock_irq(&b->rb_lock);
721 722
}

723 724
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
725
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
726
	struct intel_engine_cs *engine;
727
	enum intel_engine_id id;
728

729
	for_each_engine(engine, dev_priv, id)
730
		i915_ring_seqno_info(m, engine);
731

732 733 734 735 736 737
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
738
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
739
	struct intel_engine_cs *engine;
740
	enum intel_engine_id id;
741
	int i, pipe;
742

743
	intel_runtime_pm_get(dev_priv);
744

745
	if (IS_CHERRYVIEW(dev_priv)) {
746 747 748 749 750 751 752 753 754 755 756
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
757 758 759 760 761 762 763 764 765 766 767
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

768 769 770 771
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

772 773 774 775
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
776 777 778 779 780 781
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
782
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
799
	} else if (INTEL_GEN(dev_priv) >= 8) {
800 801 802 803 804 805 806 807 808 809 810 811
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

812
		for_each_pipe(dev_priv, pipe) {
813 814 815 816 817
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
818 819 820 821
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
822
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
823 824
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
825
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
826 827
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
828
			seq_printf(m, "Pipe %c IER:\t%08x\n",
829 830
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
831 832

			intel_display_power_put(dev_priv, power_domain);
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
855
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
856 857 858 859 860 861 862 863
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
864 865 866 867 868 869 870 871 872 873 874
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
875 876 877
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
878 879
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

905
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
906 907 908 909 910 911
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
912
		for_each_pipe(dev_priv, pipe)
913 914 915
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
936
	for_each_engine(engine, dev_priv, id) {
937
		if (INTEL_GEN(dev_priv) >= 6) {
938 939
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
940
				   engine->name, I915_READ_IMR(engine));
941
		}
942
		i915_ring_seqno_info(m, engine);
943
	}
944
	intel_runtime_pm_put(dev_priv);
945

946 947 948
	return 0;
}

949 950
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
951 952
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
953 954 955 956 957
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
958 959 960

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
961
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
962

C
Chris Wilson 已提交
963 964
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
965
		if (!vma)
966
			seq_puts(m, "unused");
967
		else
968
			describe_obj(m, vma->obj);
969
		seq_putc(m, '\n');
970 971
	}

972
	mutex_unlock(&dev->struct_mutex);
973 974 975
	return 0;
}

976
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
977 978
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
979
{
980 981 982 983
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
984

985 986
	if (!error)
		return 0;
987

988 989 990
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
991

992 993 994
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
995

996 997 998 999
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
1000

1001 1002 1003 1004 1005
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
1006

1007 1008 1009
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
1010
	return 0;
1011 1012
}

1013
static int i915_gpu_info_open(struct inode *inode, struct file *file)
1014
{
1015
	struct i915_gpu_state *gpu;
1016

1017 1018 1019
	gpu = i915_capture_gpu_state(inode->i_private);
	if (!gpu)
		return -ENOMEM;
1020

1021
	file->private_data = gpu;
1022 1023 1024
	return 0;
}

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1038
{
1039
	struct i915_gpu_state *error = filp->private_data;
1040

1041 1042
	if (!error)
		return 0;
1043

1044 1045
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1046

1047 1048
	return cnt;
}
1049

1050 1051 1052 1053
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1054 1055 1056 1057 1058
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1059
	.read = gpu_state_read,
1060 1061
	.write = i915_error_state_write,
	.llseek = default_llseek,
1062
	.release = gpu_state_release,
1063
};
1064 1065
#endif

1066 1067 1068
static int
i915_next_seqno_set(void *data, u64 val)
{
1069 1070
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1071 1072 1073 1074 1075 1076
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1077
	ret = i915_gem_set_global_seqno(dev, val);
1078 1079
	mutex_unlock(&dev->struct_mutex);

1080
	return ret;
1081 1082
}

1083
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1084
			NULL, i915_next_seqno_set,
1085
			"0x%llx\n");
1086

1087
static int i915_frequency_info(struct seq_file *m, void *unused)
1088
{
1089
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1090 1091 1092
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1093

1094
	if (IS_GEN5(dev_priv)) {
1095 1096 1097 1098 1099 1100 1101 1102 1103
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1104
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1131
	} else if (INTEL_GEN(dev_priv) >= 6) {
1132 1133 1134
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1135
		u32 rpmodectl, rpinclimit, rpdeclimit;
1136
		u32 rpstat, cagf, reqf;
1137 1138
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1139
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1140 1141
		int max_freq;

1142
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1143
		if (IS_GEN9_LP(dev_priv)) {
1144 1145 1146 1147 1148 1149 1150
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1151
		/* RPSTAT1 is in the GT power well */
1152
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1153

1154
		reqf = I915_READ(GEN6_RPNSWREQ);
1155
		if (IS_GEN9(dev_priv))
1156 1157 1158
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1159
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1160 1161 1162 1163
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1164
		reqf = intel_gpu_freq(dev_priv, reqf);
1165

1166 1167 1168 1169
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1170
		rpstat = I915_READ(GEN6_RPSTAT1);
1171 1172 1173 1174 1175 1176
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1177
		if (IS_GEN9(dev_priv))
1178
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1179
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1180 1181 1182
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1183
		cagf = intel_gpu_freq(dev_priv, cagf);
1184

1185
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1186

1187
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1200
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1201
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1202 1203
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
			   dev_priv->rps.pm_intrmsk_mbz);
1204 1205
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1206
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1207 1208 1209 1210
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1211 1212 1213 1214
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1215
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1216
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1217 1218 1219 1220 1221 1222
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1223 1224 1225
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1226 1227 1228 1229 1230 1231
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1232 1233
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1234

1235
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1236
			    rp_state_cap >> 16) & 0xff;
1237
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1238
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1239
			   intel_gpu_freq(dev_priv, max_freq));
1240 1241

		max_freq = (rp_state_cap & 0xff00) >> 8;
1242
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1243
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1244
			   intel_gpu_freq(dev_priv, max_freq));
1245

1246
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1247
			    rp_state_cap >> 0) & 0xff;
1248
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1249
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1250
			   intel_gpu_freq(dev_priv, max_freq));
1251
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1252
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1253

1254 1255 1256
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1257 1258
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1259 1260
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1261 1262
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1263 1264 1265 1266 1267
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1268
	} else {
1269
		seq_puts(m, "no P-state info available\n");
1270
	}
1271

1272
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1273 1274 1275
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1276 1277
	intel_runtime_pm_put(dev_priv);
	return ret;
1278 1279
}

1280 1281 1282 1283
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1284 1285 1286
	int slice;
	int subslice;

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1299 1300 1301 1302 1303 1304 1305
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1306 1307
}

1308 1309
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1310
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1311
	struct intel_engine_cs *engine;
1312 1313
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1314
	struct intel_instdone instdone;
1315
	enum intel_engine_id id;
1316

1317
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1318 1319 1320 1321 1322
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1323
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1324
		seq_puts(m, "Waiter holding struct mutex\n");
1325
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1326
		seq_puts(m, "struct_mutex blocked for reset\n");
1327

1328
	if (!i915.enable_hangcheck) {
1329
		seq_puts(m, "Hangcheck disabled\n");
1330 1331 1332
		return 0;
	}

1333 1334
	intel_runtime_pm_get(dev_priv);

1335
	for_each_engine(engine, dev_priv, id) {
1336
		acthd[id] = intel_engine_get_active_head(engine);
1337
		seqno[id] = intel_engine_get_seqno(engine);
1338 1339
	}

1340
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1341

1342 1343
	intel_runtime_pm_put(dev_priv);

1344 1345
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1346 1347
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1348 1349 1350 1351
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1352

1353 1354
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1355
	for_each_engine(engine, dev_priv, id) {
1356 1357 1358
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1359
		seq_printf(m, "%s:\n", engine->name);
1360
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1361
			   engine->hangcheck.seqno, seqno[id],
1362 1363
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1364
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1365 1366
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1367 1368 1369
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1370
		spin_lock_irq(&b->rb_lock);
1371
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1372
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1373 1374 1375 1376

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1377
		spin_unlock_irq(&b->rb_lock);
1378

1379
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1380
			   (long long)engine->hangcheck.acthd,
1381
			   (long long)acthd[id]);
1382 1383 1384 1385 1386
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1387

1388
		if (engine->id == RCS) {
1389
			seq_puts(m, "\tinstdone read =\n");
1390

1391
			i915_instdone_info(dev_priv, m, &instdone);
1392

1393
			seq_puts(m, "\tinstdone accu =\n");
1394

1395 1396
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1397
		}
1398 1399 1400 1401 1402
	}

	return 0;
}

1403
static int ironlake_drpc_info(struct seq_file *m)
1404
{
1405
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1406 1407 1408 1409 1410 1411 1412
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1413
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1414 1415 1416 1417
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1418
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1419
	seq_printf(m, "SW control enabled: %s\n",
1420
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1421
	seq_printf(m, "Gated voltage change: %s\n",
1422
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1423 1424
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1425
	seq_printf(m, "Max P-state: P%d\n",
1426
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1427 1428 1429 1430
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1431
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1432
	seq_puts(m, "Current RS state: ");
1433 1434
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1435
		seq_puts(m, "on\n");
1436 1437
		break;
	case RSX_STATUS_RC1:
1438
		seq_puts(m, "RC1\n");
1439 1440
		break;
	case RSX_STATUS_RC1E:
1441
		seq_puts(m, "RC1E\n");
1442 1443
		break;
	case RSX_STATUS_RS1:
1444
		seq_puts(m, "RS1\n");
1445 1446
		break;
	case RSX_STATUS_RS2:
1447
		seq_puts(m, "RS2 (RC6)\n");
1448 1449
		break;
	case RSX_STATUS_RS3:
1450
		seq_puts(m, "RC3 (RC6+)\n");
1451 1452
		break;
	default:
1453
		seq_puts(m, "unknown\n");
1454 1455
		break;
	}
1456 1457 1458 1459

	return 0;
}

1460
static int i915_forcewake_domains(struct seq_file *m, void *data)
1461
{
1462
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1463 1464 1465
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1466
	for_each_fw_domain(fw_domain, dev_priv) {
1467
		seq_printf(m, "%s.wake_count = %u\n",
1468
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1469 1470 1471
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1472

1473 1474 1475
	return 0;
}

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1487 1488
static int vlv_drpc_info(struct seq_file *m)
{
1489
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1490
	u32 rpmodectl1, rcctl1, pw_status;
1491

1492
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1509
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1510
	seq_printf(m, "Media Power Well: %s\n",
1511
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1512

1513 1514
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1515

1516
	return i915_forcewake_domains(m, NULL);
1517 1518
}

1519 1520
static int gen6_drpc_info(struct seq_file *m)
{
1521
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
B
Ben Widawsky 已提交
1522
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1523
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1524
	unsigned forcewake_count;
1525
	int count = 0;
1526

1527
	forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
1528
	if (forcewake_count) {
1529 1530
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1531 1532 1533 1534 1535 1536 1537
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1538
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1539
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1540 1541 1542

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1543
	if (INTEL_GEN(dev_priv) >= 9) {
1544 1545 1546
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1547

1548 1549 1550
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1551 1552 1553 1554 1555 1556 1557 1558

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1559
	seq_printf(m, "RC1e Enabled: %s\n",
1560 1561 1562
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1563
	if (INTEL_GEN(dev_priv) >= 9) {
1564 1565 1566 1567 1568
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1569 1570 1571 1572
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1573
	seq_puts(m, "Current RC state: ");
1574 1575 1576
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1577
			seq_puts(m, "Core Power Down\n");
1578
		else
1579
			seq_puts(m, "on\n");
1580 1581
		break;
	case GEN6_RC3:
1582
		seq_puts(m, "RC3\n");
1583 1584
		break;
	case GEN6_RC6:
1585
		seq_puts(m, "RC6\n");
1586 1587
		break;
	case GEN6_RC7:
1588
		seq_puts(m, "RC7\n");
1589 1590
		break;
	default:
1591
		seq_puts(m, "Unknown\n");
1592 1593 1594 1595 1596
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1597
	if (INTEL_GEN(dev_priv) >= 9) {
1598 1599 1600 1601 1602 1603 1604
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1605 1606

	/* Not exactly sure what this is */
1607 1608 1609 1610 1611
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1612

B
Ben Widawsky 已提交
1613 1614 1615 1616 1617 1618
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1619
	return i915_forcewake_domains(m, NULL);
1620 1621 1622 1623
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1624
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1625 1626 1627
	int err;

	intel_runtime_pm_get(dev_priv);
1628

1629
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1630
		err = vlv_drpc_info(m);
1631
	else if (INTEL_GEN(dev_priv) >= 6)
1632
		err = gen6_drpc_info(m);
1633
	else
1634 1635 1636 1637 1638
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1639 1640
}

1641 1642
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1643
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1654 1655
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1656
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1657

1658
	if (!HAS_FBC(dev_priv)) {
1659
		seq_puts(m, "FBC unsupported on this chipset\n");
1660 1661 1662
		return 0;
	}

1663
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1664
	mutex_lock(&dev_priv->fbc.lock);
1665

1666
	if (intel_fbc_is_active(dev_priv))
1667
		seq_puts(m, "FBC enabled\n");
1668 1669
	else
		seq_printf(m, "FBC disabled: %s\n",
1670
			   dev_priv->fbc.no_fbc_reason);
1671

1672 1673 1674 1675
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1676
		seq_printf(m, "Compressing: %s\n",
1677 1678
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1679

P
Paulo Zanoni 已提交
1680
	mutex_unlock(&dev_priv->fbc.lock);
1681 1682
	intel_runtime_pm_put(dev_priv);

1683 1684 1685
	return 0;
}

1686 1687
static int i915_fbc_fc_get(void *data, u64 *val)
{
1688
	struct drm_i915_private *dev_priv = data;
1689

1690
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1691 1692 1693 1694 1695 1696 1697 1698 1699
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1700
	struct drm_i915_private *dev_priv = data;
1701 1702
	u32 reg;

1703
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1704 1705
		return -ENODEV;

P
Paulo Zanoni 已提交
1706
	mutex_lock(&dev_priv->fbc.lock);
1707 1708 1709 1710 1711 1712 1713 1714

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1715
	mutex_unlock(&dev_priv->fbc.lock);
1716 1717 1718 1719 1720 1721 1722
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1723 1724
static int i915_ips_status(struct seq_file *m, void *unused)
{
1725
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1726

1727
	if (!HAS_IPS(dev_priv)) {
1728 1729 1730 1731
		seq_puts(m, "not supported\n");
		return 0;
	}

1732 1733
	intel_runtime_pm_get(dev_priv);

1734 1735 1736
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1737
	if (INTEL_GEN(dev_priv) >= 8) {
1738 1739 1740 1741 1742 1743 1744
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1745

1746 1747
	intel_runtime_pm_put(dev_priv);

1748 1749 1750
	return 0;
}

1751 1752
static int i915_sr_status(struct seq_file *m, void *unused)
{
1753
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1754 1755
	bool sr_enabled = false;

1756
	intel_runtime_pm_get(dev_priv);
1757
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1758

1759 1760 1761
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1762
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1763
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1764
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1765
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1766
	else if (IS_I915GM(dev_priv))
1767
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1768
	else if (IS_PINEVIEW(dev_priv))
1769
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1770
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1771
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1772

1773
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1774 1775
	intel_runtime_pm_put(dev_priv);

1776
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1777 1778 1779 1780

	return 0;
}

1781 1782
static int i915_emon_status(struct seq_file *m, void *unused)
{
1783 1784
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1785
	unsigned long temp, chipset, gfx;
1786 1787
	int ret;

1788
	if (!IS_GEN5(dev_priv))
1789 1790
		return -ENODEV;

1791 1792 1793
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1794 1795 1796 1797

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1798
	mutex_unlock(&dev->struct_mutex);
1799 1800 1801 1802 1803 1804 1805 1806 1807

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1808 1809
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1810
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1811
	int ret = 0;
1812
	int gpu_freq, ia_freq;
1813
	unsigned int max_gpu_freq, min_gpu_freq;
1814

1815
	if (!HAS_LLC(dev_priv)) {
1816
		seq_puts(m, "unsupported on this chipset\n");
1817 1818 1819
		return 0;
	}

1820 1821
	intel_runtime_pm_get(dev_priv);

1822
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1823
	if (ret)
1824
		goto out;
1825

1826
	if (IS_GEN9_BC(dev_priv)) {
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1837
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1838

1839
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1840 1841 1842 1843
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1844
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1845
			   intel_gpu_freq(dev_priv, (gpu_freq *
1846 1847
						     (IS_GEN9_BC(dev_priv) ?
						      GEN9_FREQ_SCALER : 1))),
1848 1849
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1850 1851
	}

1852
	mutex_unlock(&dev_priv->rps.hw_lock);
1853

1854 1855 1856
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1857 1858
}

1859 1860
static int i915_opregion(struct seq_file *m, void *unused)
{
1861 1862
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1863 1864 1865 1866 1867
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1868
		goto out;
1869

1870 1871
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1872 1873 1874

	mutex_unlock(&dev->struct_mutex);

1875
out:
1876 1877 1878
	return 0;
}

1879 1880
static int i915_vbt(struct seq_file *m, void *unused)
{
1881
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1882 1883 1884 1885 1886 1887 1888

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1889 1890
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1891 1892
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1893
	struct intel_framebuffer *fbdev_fb = NULL;
1894
	struct drm_framebuffer *drm_fb;
1895 1896 1897 1898 1899
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1900

1901
#ifdef CONFIG_DRM_FBDEV_EMULATION
1902 1903
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1904 1905 1906 1907

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1908
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1909
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1910
			   fbdev_fb->base.modifier,
1911 1912 1913 1914
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1915
#endif
1916

1917
	mutex_lock(&dev->mode_config.fb_lock);
1918
	drm_for_each_fb(drm_fb, dev) {
1919 1920
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1921 1922
			continue;

1923
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1924 1925
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1926
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1927
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1928
			   fb->base.modifier,
1929
			   drm_framebuffer_read_refcount(&fb->base));
1930
		describe_obj(m, fb->obj);
1931
		seq_putc(m, '\n');
1932
	}
1933
	mutex_unlock(&dev->mode_config.fb_lock);
1934
	mutex_unlock(&dev->struct_mutex);
1935 1936 1937 1938

	return 0;
}

1939
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1940
{
1941 1942
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1943 1944
}

1945 1946
static int i915_context_status(struct seq_file *m, void *unused)
{
1947 1948
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1949
	struct intel_engine_cs *engine;
1950
	struct i915_gem_context *ctx;
1951
	enum intel_engine_id id;
1952
	int ret;
1953

1954
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1955 1956 1957
	if (ret)
		return ret;

1958
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1959
		seq_printf(m, "HW context %u ", ctx->hw_id);
1960
		if (ctx->pid) {
1961 1962
			struct task_struct *task;

1963
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1964 1965 1966 1967 1968
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1969 1970
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1971 1972 1973 1974
		} else {
			seq_puts(m, "(kernel) ");
		}

1975 1976
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1977

1978
		for_each_engine(engine, dev_priv, id) {
1979 1980 1981 1982 1983
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1984
				describe_obj(m, ce->state->obj);
1985
			if (ce->ring)
1986
				describe_ctx_ring(m, ce->ring);
1987 1988
			seq_putc(m, '\n');
		}
1989 1990

		seq_putc(m, '\n');
1991 1992
	}

1993
	mutex_unlock(&dev->struct_mutex);
1994 1995 1996 1997

	return 0;
}

1998
static void i915_dump_lrc_obj(struct seq_file *m,
1999
			      struct i915_gem_context *ctx,
2000
			      struct intel_engine_cs *engine)
2001
{
2002
	struct i915_vma *vma = ctx->engine[engine->id].state;
2003 2004 2005
	struct page *page;
	int j;

2006 2007
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2008 2009
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2010 2011 2012
		return;
	}

2013 2014
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2015
			   i915_ggtt_offset(vma));
2016

C
Chris Wilson 已提交
2017
	if (i915_gem_object_pin_pages(vma->obj)) {
2018
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2019 2020 2021
		return;
	}

2022 2023 2024
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2025 2026

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2027 2028 2029
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2030 2031 2032 2033 2034 2035
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2036
	i915_gem_object_unpin_pages(vma->obj);
2037 2038 2039
	seq_putc(m, '\n');
}

2040 2041
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2042 2043
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2044
	struct intel_engine_cs *engine;
2045
	struct i915_gem_context *ctx;
2046
	enum intel_engine_id id;
2047
	int ret;
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2058
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2059
		for_each_engine(engine, dev_priv, id)
2060
			i915_dump_lrc_obj(m, ctx, engine);
2061 2062 2063 2064 2065 2066

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2067 2068
static const char *swizzle_string(unsigned swizzle)
{
2069
	switch (swizzle) {
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2085
		return "unknown";
2086 2087 2088 2089 2090 2091 2092
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2093
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2094

2095
	intel_runtime_pm_get(dev_priv);
2096 2097 2098 2099 2100 2101

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2102
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2103 2104
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2105 2106
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2107 2108 2109 2110
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2111
	} else if (INTEL_GEN(dev_priv) >= 6) {
2112 2113 2114 2115 2116 2117 2118 2119
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2120
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2121 2122 2123 2124 2125
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2126 2127
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2128
	}
2129 2130 2131 2132

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2133
	intel_runtime_pm_put(dev_priv);
2134 2135 2136 2137

	return 0;
}

B
Ben Widawsky 已提交
2138 2139
static int per_file_ctx(int id, void *ptr, void *data)
{
2140
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2141
	struct seq_file *m = data;
2142 2143 2144 2145 2146 2147 2148
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2149

2150 2151 2152
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2153
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2154 2155 2156 2157 2158
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2159 2160
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2161
{
B
Ben Widawsky 已提交
2162
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2163 2164
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2165
	int i;
D
Daniel Vetter 已提交
2166

B
Ben Widawsky 已提交
2167 2168 2169
	if (!ppgtt)
		return;

2170
	for_each_engine(engine, dev_priv, id) {
2171
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2172
		for (i = 0; i < 4; i++) {
2173
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2174
			pdp <<= 32;
2175
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2176
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2177 2178 2179 2180
		}
	}
}

2181 2182
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2183
{
2184
	struct intel_engine_cs *engine;
2185
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2186

2187
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2188 2189
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2190
	for_each_engine(engine, dev_priv, id) {
2191
		seq_printf(m, "%s\n", engine->name);
2192
		if (IS_GEN7(dev_priv))
2193 2194 2195 2196 2197 2198 2199 2200
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2201 2202 2203 2204
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2205
		seq_puts(m, "aliasing PPGTT:\n");
2206
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2207

B
Ben Widawsky 已提交
2208
		ppgtt->debug_dump(ppgtt, m);
2209
	}
B
Ben Widawsky 已提交
2210

D
Daniel Vetter 已提交
2211
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2212 2213 2214 2215
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2216 2217
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2218
	struct drm_file *file;
2219
	int ret;
B
Ben Widawsky 已提交
2220

2221 2222
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2223
	if (ret)
2224 2225
		goto out_unlock;

2226
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2227

2228 2229 2230 2231
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2232

2233 2234
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2235
		struct task_struct *task;
2236

2237
		task = get_pid_task(file->pid, PIDTYPE_PID);
2238 2239
		if (!task) {
			ret = -ESRCH;
2240
			goto out_rpm;
2241
		}
2242 2243
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2244 2245 2246 2247
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2248
out_rpm:
2249
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2250
	mutex_unlock(&dev->struct_mutex);
2251 2252
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2253
	return ret;
D
Daniel Vetter 已提交
2254 2255
}

2256 2257
static int count_irq_waiters(struct drm_i915_private *i915)
{
2258
	struct intel_engine_cs *engine;
2259
	enum intel_engine_id id;
2260 2261
	int count = 0;

2262
	for_each_engine(engine, i915, id)
2263
		count += intel_engine_has_waiter(engine);
2264 2265 2266 2267

	return count;
}

2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2282 2283
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2284 2285
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2286 2287
	struct drm_file *file;

2288
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2289 2290
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2291
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2292 2293 2294
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2295 2296 2297 2298
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2299 2300 2301 2302
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2303 2304

	mutex_lock(&dev->filelist_mutex);
2305
	spin_lock(&dev_priv->rps.client_lock);
2306 2307 2308 2309 2310 2311 2312 2313 2314
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2315 2316
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2317 2318
		rcu_read_unlock();
	}
2319
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2320
	spin_unlock(&dev_priv->rps.client_lock);
2321
	mutex_unlock(&dev->filelist_mutex);
2322

2323 2324
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2325
	    dev_priv->gt.active_requests) {
2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2339
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2340 2341
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2342
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2343 2344 2345 2346 2347
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2348
	return 0;
2349 2350
}

2351 2352
static int i915_llc(struct seq_file *m, void *data)
{
2353
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2354
	const bool edram = INTEL_GEN(dev_priv) > 8;
2355

2356
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2357 2358
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2359 2360 2361 2362

	return 0;
}

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

2388
	intel_runtime_pm_get(dev_priv);
2389
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2390
	intel_runtime_pm_put(dev_priv);
2391 2392 2393 2394

	return 0;
}

2395 2396
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2397
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2398
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2399 2400
	u32 tmp, i;

2401
	if (!HAS_GUC_UCODE(dev_priv))
2402 2403 2404 2405
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2406
		guc_fw->path);
2407
	seq_printf(m, "\tfetch: %s\n",
2408
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2409
	seq_printf(m, "\tload: %s\n",
2410
		intel_uc_fw_status_repr(guc_fw->load_status));
2411
	seq_printf(m, "\tversion wanted: %d.%d\n",
2412
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2413
	seq_printf(m, "\tversion found: %d.%d\n",
2414
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2415 2416 2417 2418 2419 2420
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2421

2422 2423
	intel_runtime_pm_get(dev_priv);

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2437 2438
	intel_runtime_pm_put(dev_priv);

2439 2440 2441
	return 0;
}

2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2468 2469 2470 2471
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2472
	struct intel_engine_cs *engine;
2473
	enum intel_engine_id id;
2474 2475 2476 2477 2478
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2479
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2480 2481 2482
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2483
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2484 2485 2486
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2487
	for_each_engine(engine, dev_priv, id) {
2488 2489
		u64 submissions = client->submissions[id];
		tot += submissions;
2490
		seq_printf(m, "\tSubmissions: %llu %s\n",
2491
				submissions, engine->name);
2492 2493 2494 2495 2496 2497
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2498
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2499
	const struct intel_guc *guc = &dev_priv->guc;
2500
	struct intel_engine_cs *engine;
2501
	enum intel_engine_id id;
2502
	u64 total;
2503

2504 2505 2506 2507 2508
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
A
Alex Dai 已提交
2509
		return 0;
2510
	}
2511

2512
	seq_printf(m, "Doorbell map:\n");
2513 2514
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2515

2516 2517 2518 2519 2520
	seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
2521

2522
	total = 0;
2523
	seq_printf(m, "\nGuC submissions:\n");
2524
	for_each_engine(engine, dev_priv, id) {
2525
		u64 submissions = guc->submissions[id];
2526
		total += submissions;
2527
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2528
			engine->name, submissions, guc->last_seqno[id]);
2529 2530 2531
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

2532 2533
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2534

2535 2536
	i915_guc_log_info(m, dev_priv);

2537 2538 2539 2540 2541
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2542 2543
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2544
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2545
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2546 2547
	int i = 0, pg;

2548
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2549 2550
		return 0;

2551
	obj = dev_priv->guc.log.vma->obj;
2552 2553
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2629 2630
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2631
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2632
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2633 2634
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2635
	bool enabled = false;
2636

2637
	if (!HAS_PSR(dev_priv)) {
2638 2639 2640 2641
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2642 2643
	intel_runtime_pm_get(dev_priv);

2644
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2645 2646
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2647
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2648
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2649 2650 2651 2652
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2653

2654 2655 2656 2657 2658 2659
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2660
		for_each_pipe(dev_priv, pipe) {
2661 2662 2663 2664 2665 2666 2667 2668 2669
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2670 2671 2672 2673 2674
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2675 2676

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2677 2678
		}
	}
2679 2680 2681 2682

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2683 2684
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2685
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2686 2687 2688 2689 2690 2691
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2692

2693 2694 2695 2696
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2697
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2698
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2699
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2700 2701 2702

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2703
	if (dev_priv->psr.psr2_support) {
2704 2705 2706 2707
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2708
	}
2709
	mutex_unlock(&dev_priv->psr.lock);
2710

2711
	intel_runtime_pm_put(dev_priv);
2712 2713 2714
	return 0;
}

2715 2716
static int i915_sink_crc(struct seq_file *m, void *data)
{
2717 2718
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2719
	struct intel_connector *connector;
2720
	struct drm_connector_list_iter conn_iter;
2721 2722 2723 2724 2725
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2726 2727
	drm_connector_list_iter_begin(dev, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
2728
		struct drm_crtc *crtc;
2729

2730
		if (!connector->base.state->best_encoder)
2731 2732
			continue;

2733 2734
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2735 2736
			continue;

2737
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2738 2739
			continue;

2740
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
2753
	drm_connector_list_iter_end(&conn_iter);
2754 2755 2756 2757
	drm_modeset_unlock_all(dev);
	return ret;
}

2758 2759
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2760
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2761 2762 2763
	u64 power;
	u32 units;

2764
	if (INTEL_GEN(dev_priv) < 6)
2765 2766
		return -ENODEV;

2767 2768
	intel_runtime_pm_get(dev_priv);

2769 2770 2771 2772 2773 2774
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2775 2776
	intel_runtime_pm_put(dev_priv);

2777
	seq_printf(m, "%llu", (long long unsigned)power);
2778 2779 2780 2781

	return 0;
}

2782
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2783
{
2784
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2785
	struct pci_dev *pdev = dev_priv->drm.pdev;
2786

2787 2788
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2789

2790
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2791
	seq_printf(m, "IRQs disabled: %s\n",
2792
		   yesno(!intel_irqs_enabled(dev_priv)));
2793
#ifdef CONFIG_PM
2794
	seq_printf(m, "Usage count: %d\n",
2795
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2796 2797 2798
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2799
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2800 2801
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2802

2803 2804 2805
	return 0;
}

2806 2807
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2808
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2823
		for_each_power_domain(power_domain, power_well->domains)
2824
			seq_printf(m, "  %-23s %d\n",
2825
				 intel_display_power_domain_str(power_domain),
2826 2827 2828 2829 2830 2831 2832 2833
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2834 2835
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2836
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2837 2838
	struct intel_csr *csr;

2839
	if (!HAS_CSR(dev_priv)) {
2840 2841 2842 2843 2844 2845
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2846 2847
	intel_runtime_pm_get(dev_priv);

2848 2849 2850 2851
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2852
		goto out;
2853 2854 2855 2856

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2857
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2858 2859 2860 2861
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2862
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2863 2864
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2865 2866
	}

2867 2868 2869 2870 2871
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2872 2873
	intel_runtime_pm_put(dev_priv);

2874 2875 2876
	return 0;
}

2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2899 2900
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2901 2902 2903 2904 2905 2906
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2907
		   encoder->base.id, encoder->name);
2908 2909 2910 2911
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2912
			   connector->name,
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2926 2927
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2928 2929
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2930 2931
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2932

2933
	if (fb)
2934
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2935 2936
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2937 2938
	else
		seq_puts(m, "\tprimary plane disabled\n");
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2958
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2959
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2960
		intel_panel_info(m, &intel_connector->panel);
2961 2962 2963

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2964 2965
}

L
Libin Yang 已提交
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2980 2981 2982 2983 2984 2985
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2986
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3000
	struct drm_display_mode *mode;
3001 3002

	seq_printf(m, "connector %d: type %s, status: %s\n",
3003
		   connector->base.id, connector->name,
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3015 3016 3017 3018 3019 3020 3021

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3022 3023 3024 3025
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3026 3027 3028
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3029
			intel_lvds_info(m, intel_connector);
3030 3031 3032 3033 3034 3035 3036 3037
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3038
	}
3039

3040 3041 3042
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3043 3044
}

3045
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
3046 3047 3048
{
	u32 state;

3049
	if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
3050
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
3051
	else
3052
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
3053 3054 3055 3056

	return state;
}

3057 3058
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
3059 3060 3061
{
	u32 pos;

3062
	pos = I915_READ(CURPOS(pipe));
3063 3064 3065 3066 3067 3068 3069 3070 3071

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

3072
	return cursor_active(dev_priv, pipe);
3073 3074
}

3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3102 3103 3104 3105 3106 3107
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3108 3109 3110 3111 3112 3113 3114
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3115 3116
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3117 3118 3119 3120 3121
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3122
		struct drm_format_name_buf format_name;
3123 3124 3125 3126 3127 3128 3129 3130

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3131
		if (state->fb) {
V
Ville Syrjälä 已提交
3132 3133
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3134
		} else {
3135
			sprintf(format_name.str, "N/A");
3136 3137
		}

3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3151
			   format_name.str,
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3171
		for (i = 0; i < num_scalers; i++) {
3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3184 3185
static int i915_display_info(struct seq_file *m, void *unused)
{
3186 3187
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3188
	struct intel_crtc *crtc;
3189
	struct drm_connector *connector;
3190
	struct drm_connector_list_iter conn_iter;
3191

3192
	intel_runtime_pm_get(dev_priv);
3193 3194
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3195
	for_each_intel_crtc(dev, crtc) {
3196
		bool active;
3197
		struct intel_crtc_state *pipe_config;
3198
		int x, y;
3199

3200
		drm_modeset_lock(&crtc->base.mutex, NULL);
3201 3202
		pipe_config = to_intel_crtc_state(crtc->base.state);

3203
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3204
			   crtc->base.base.id, pipe_name(crtc->pipe),
3205
			   yesno(pipe_config->base.active),
3206 3207 3208
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3209
		if (pipe_config->base.active) {
3210 3211
			intel_crtc_info(m, crtc);

3212
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3213
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3214
				   yesno(crtc->cursor_base),
3215 3216
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3217
				   crtc->cursor_addr, yesno(active));
3218 3219
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3220
		}
3221 3222 3223 3224

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3225
		drm_modeset_unlock(&crtc->base.mutex);
3226 3227 3228 3229 3230
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3231 3232 3233
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3234
		intel_connector_info(m, connector);
3235 3236 3237
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3238
	intel_runtime_pm_put(dev_priv);
3239 3240 3241 3242

	return 0;
}

3243 3244 3245 3246
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3247
	enum intel_engine_id id;
3248

3249 3250
	intel_runtime_pm_get(dev_priv);

3251 3252 3253 3254 3255
	seq_printf(m, "GT awake? %s\n",
		   yesno(dev_priv->gt.awake));
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);

3256
	for_each_engine(engine, dev_priv, id) {
3257 3258 3259 3260 3261 3262
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3263
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
3264
			   intel_engine_get_seqno(engine),
3265
			   intel_engine_last_submit(engine),
3266
			   engine->hangcheck.seqno,
3267 3268
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
			   engine->timeline->inflight_seqnos);
3269 3270 3271 3272 3273

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3274 3275 3276
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3277 3278
			print_request(m, rq, "\t\tfirst  ");

3279 3280 3281
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3318
			struct rb_node *rb;
3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
3346 3347 3348 3349 3350
			if (rq) {
				seq_printf(m, "\t\tELSP[0] count=%d, ",
					   engine->execlist_port[0].count);
				print_request(m, rq, "rq: ");
			} else {
3351
				seq_printf(m, "\t\tELSP[0] idle\n");
3352
			}
3353
			rq = READ_ONCE(engine->execlist_port[1].request);
3354 3355 3356 3357 3358
			if (rq) {
				seq_printf(m, "\t\tELSP[1] count=%d, ",
					   engine->execlist_port[1].count);
				print_request(m, rq, "rq: ");
			} else {
3359
				seq_printf(m, "\t\tELSP[1] idle\n");
3360
			}
3361
			rcu_read_unlock();
3362

3363
			spin_lock_irq(&engine->timeline->lock);
3364 3365
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
				rq = rb_entry(rb, typeof(*rq), priotree.node);
3366 3367
				print_request(m, rq, "\t\tQ ");
			}
3368
			spin_unlock_irq(&engine->timeline->lock);
3369 3370 3371 3372 3373 3374 3375 3376 3377
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3378
		spin_lock_irq(&b->rb_lock);
3379
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3380
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3381 3382 3383 3384

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3385
		spin_unlock_irq(&b->rb_lock);
3386 3387 3388 3389

		seq_puts(m, "\n");
	}

3390 3391
	intel_runtime_pm_put(dev_priv);

3392 3393 3394
	return 0;
}

B
Ben Widawsky 已提交
3395 3396
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3397 3398
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3399
	struct intel_engine_cs *engine;
3400
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3401 3402
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3403

3404
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3405 3406 3407 3408 3409 3410 3411
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3412
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3413

3414
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3415 3416 3417
		struct page *page;
		uint64_t *seqno;

3418
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3419 3420

		seqno = (uint64_t *)kmap_atomic(page);
3421
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3422 3423
			uint64_t offset;

3424
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3425 3426 3427

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3428
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3429 3430 3431 3432 3433 3434 3435
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3436
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3437 3438 3439 3440 3441 3442 3443 3444 3445
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3446
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3447 3448
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3449
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3450 3451 3452
		seq_putc(m, '\n');
	}

3453
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3454 3455 3456 3457
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3458 3459
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3460 3461
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3462 3463 3464 3465 3466 3467 3468
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3469
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3470
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3471
		seq_printf(m, " tracked hardware state:\n");
3472
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3473
		seq_printf(m, " dpll_md: 0x%08x\n",
3474 3475 3476 3477
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3478 3479 3480 3481 3482 3483
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3484
static int i915_wa_registers(struct seq_file *m, void *unused)
3485 3486 3487
{
	int i;
	int ret;
3488
	struct intel_engine_cs *engine;
3489 3490
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3491
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3492
	enum intel_engine_id id;
3493 3494 3495 3496 3497 3498 3499

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3500
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3501
	for_each_engine(engine, dev_priv, id)
3502
		seq_printf(m, "HW whitelist count for %s: %d\n",
3503
			   engine->name, workarounds->hw_whitelist_count[id]);
3504
	for (i = 0; i < workarounds->count; ++i) {
3505 3506
		i915_reg_t addr;
		u32 mask, value, read;
3507
		bool ok;
3508

3509 3510 3511
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3512 3513 3514
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3515
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3516 3517 3518 3519 3520 3521 3522 3523
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3524 3525
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3526 3527
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3528 3529 3530 3531 3532
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3533
	if (INTEL_GEN(dev_priv) < 9)
3534 3535
		return 0;

3536 3537 3538 3539 3540 3541 3542 3543 3544
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3545
		for_each_universal_plane(dev_priv, pipe, plane) {
3546 3547 3548 3549 3550 3551
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3552
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3553 3554 3555 3556 3557 3558 3559 3560 3561
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3562
static void drrs_status_per_crtc(struct seq_file *m,
3563 3564
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3565
{
3566
	struct drm_i915_private *dev_priv = to_i915(dev);
3567 3568
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3569
	struct drm_connector *connector;
3570
	struct drm_connector_list_iter conn_iter;
3571

3572 3573
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3574 3575 3576 3577
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3578
	}
3579
	drm_connector_list_iter_end(&conn_iter);
3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3592
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3636 3637
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3638 3639 3640
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3641
	drm_modeset_lock_all(dev);
3642
	for_each_intel_crtc(dev, intel_crtc) {
3643
		if (intel_crtc->base.state->active) {
3644 3645 3646 3647 3648 3649
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3650
	drm_modeset_unlock_all(dev);
3651 3652 3653 3654 3655 3656 3657

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3658 3659
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3660 3661
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3662 3663
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3664
	struct drm_connector *connector;
3665
	struct drm_connector_list_iter conn_iter;
3666

3667 3668
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3669
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3670
			continue;
3671 3672 3673 3674 3675 3676

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3677 3678
		if (!intel_dig_port->dp.can_mst)
			continue;
3679

3680 3681
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3682 3683
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3684 3685
	drm_connector_list_iter_end(&conn_iter);

3686 3687 3688
	return 0;
}

3689
static ssize_t i915_displayport_test_active_write(struct file *file,
3690 3691
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3692 3693 3694 3695 3696
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3697
	struct drm_connector_list_iter conn_iter;
3698 3699 3700
	struct intel_dp *intel_dp;
	int val = 0;

3701
	dev = ((struct seq_file *)file->private_data)->private;
3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3718 3719
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3720 3721 3722 3723
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3724
		if (connector->status == connector_status_connected &&
3725 3726 3727 3728
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3729
				break;
3730 3731 3732 3733 3734
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3735
				intel_dp->compliance.test_active = 1;
3736
			else
3737
				intel_dp->compliance.test_active = 0;
3738 3739
		}
	}
3740
	drm_connector_list_iter_end(&conn_iter);
3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3754
	struct drm_connector_list_iter conn_iter;
3755 3756
	struct intel_dp *intel_dp;

3757 3758
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3759 3760 3761 3762 3763 3764 3765
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3766
			if (intel_dp->compliance.test_active)
3767 3768 3769 3770 3771 3772
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3773
	drm_connector_list_iter_end(&conn_iter);
3774 3775 3776 3777 3778

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3779
					     struct file *file)
3780
{
3781
	struct drm_i915_private *dev_priv = inode->i_private;
3782

3783 3784
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3800
	struct drm_connector_list_iter conn_iter;
3801 3802
	struct intel_dp *intel_dp;

3803 3804
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3805 3806 3807 3808 3809 3810 3811
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3812 3813 3814 3815
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3816 3817 3818 3819 3820 3821 3822 3823 3824
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3825 3826 3827
		} else
			seq_puts(m, "0");
	}
3828
	drm_connector_list_iter_end(&conn_iter);
3829 3830 3831 3832

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3833
					   struct file *file)
3834
{
3835
	struct drm_i915_private *dev_priv = inode->i_private;
3836

3837 3838
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3853
	struct drm_connector_list_iter conn_iter;
3854 3855
	struct intel_dp *intel_dp;

3856 3857
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3858 3859 3860 3861 3862 3863 3864
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3865
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3866 3867 3868
		} else
			seq_puts(m, "0");
	}
3869
	drm_connector_list_iter_end(&conn_iter);
3870 3871 3872 3873 3874 3875 3876

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3877
	struct drm_i915_private *dev_priv = inode->i_private;
3878

3879 3880
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3881 3882 3883 3884 3885 3886 3887 3888 3889 3890
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3891
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3892
{
3893 3894
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3895
	int level;
3896 3897
	int num_levels;

3898
	if (IS_CHERRYVIEW(dev_priv))
3899
		num_levels = 3;
3900
	else if (IS_VALLEYVIEW(dev_priv))
3901 3902
		num_levels = 1;
	else
3903
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3904 3905 3906 3907 3908 3909

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3910 3911
		/*
		 * - WM1+ latency values in 0.5us units
3912
		 * - latencies are in us on gen9/vlv/chv
3913
		 */
3914 3915
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
3916 3917
			latency *= 10;
		else if (level > 0)
3918 3919 3920
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3921
			   level, wm[level], latency / 10, latency % 10);
3922 3923 3924 3925 3926 3927 3928
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3929
	struct drm_i915_private *dev_priv = m->private;
3930 3931
	const uint16_t *latencies;

3932
	if (INTEL_GEN(dev_priv) >= 9)
3933 3934
		latencies = dev_priv->wm.skl_latency;
	else
3935
		latencies = dev_priv->wm.pri_latency;
3936

3937
	wm_latency_show(m, latencies);
3938 3939 3940 3941 3942 3943

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3944
	struct drm_i915_private *dev_priv = m->private;
3945 3946
	const uint16_t *latencies;

3947
	if (INTEL_GEN(dev_priv) >= 9)
3948 3949
		latencies = dev_priv->wm.skl_latency;
	else
3950
		latencies = dev_priv->wm.spr_latency;
3951

3952
	wm_latency_show(m, latencies);
3953 3954 3955 3956 3957 3958

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3959
	struct drm_i915_private *dev_priv = m->private;
3960 3961
	const uint16_t *latencies;

3962
	if (INTEL_GEN(dev_priv) >= 9)
3963 3964
		latencies = dev_priv->wm.skl_latency;
	else
3965
		latencies = dev_priv->wm.cur_latency;
3966

3967
	wm_latency_show(m, latencies);
3968 3969 3970 3971 3972 3973

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3974
	struct drm_i915_private *dev_priv = inode->i_private;
3975

3976
	if (INTEL_GEN(dev_priv) < 5)
3977 3978
		return -ENODEV;

3979
	return single_open(file, pri_wm_latency_show, dev_priv);
3980 3981 3982 3983
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3984
	struct drm_i915_private *dev_priv = inode->i_private;
3985

3986
	if (HAS_GMCH_DISPLAY(dev_priv))
3987 3988
		return -ENODEV;

3989
	return single_open(file, spr_wm_latency_show, dev_priv);
3990 3991 3992 3993
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3994
	struct drm_i915_private *dev_priv = inode->i_private;
3995

3996
	if (HAS_GMCH_DISPLAY(dev_priv))
3997 3998
		return -ENODEV;

3999
	return single_open(file, cur_wm_latency_show, dev_priv);
4000 4001 4002
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4003
				size_t len, loff_t *offp, uint16_t wm[8])
4004 4005
{
	struct seq_file *m = file->private_data;
4006 4007
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4008
	uint16_t new[8] = { 0 };
4009
	int num_levels;
4010 4011 4012 4013
	int level;
	int ret;
	char tmp[32];

4014
	if (IS_CHERRYVIEW(dev_priv))
4015
		num_levels = 3;
4016
	else if (IS_VALLEYVIEW(dev_priv))
4017 4018
		num_levels = 1;
	else
4019
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4020

4021 4022 4023 4024 4025 4026 4027 4028
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4029 4030 4031
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4050
	struct drm_i915_private *dev_priv = m->private;
4051
	uint16_t *latencies;
4052

4053
	if (INTEL_GEN(dev_priv) >= 9)
4054 4055
		latencies = dev_priv->wm.skl_latency;
	else
4056
		latencies = dev_priv->wm.pri_latency;
4057 4058

	return wm_latency_write(file, ubuf, len, offp, latencies);
4059 4060 4061 4062 4063 4064
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4065
	struct drm_i915_private *dev_priv = m->private;
4066
	uint16_t *latencies;
4067

4068
	if (INTEL_GEN(dev_priv) >= 9)
4069 4070
		latencies = dev_priv->wm.skl_latency;
	else
4071
		latencies = dev_priv->wm.spr_latency;
4072 4073

	return wm_latency_write(file, ubuf, len, offp, latencies);
4074 4075 4076 4077 4078 4079
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4080
	struct drm_i915_private *dev_priv = m->private;
4081 4082
	uint16_t *latencies;

4083
	if (INTEL_GEN(dev_priv) >= 9)
4084 4085
		latencies = dev_priv->wm.skl_latency;
	else
4086
		latencies = dev_priv->wm.cur_latency;
4087

4088
	return wm_latency_write(file, ubuf, len, offp, latencies);
4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4118 4119
static int
i915_wedged_get(void *data, u64 *val)
4120
{
4121
	struct drm_i915_private *dev_priv = data;
4122

4123
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4124

4125
	return 0;
4126 4127
}

4128 4129
static int
i915_wedged_set(void *data, u64 val)
4130
{
4131
	struct drm_i915_private *dev_priv = data;
4132

4133 4134 4135 4136 4137 4138 4139 4140
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4141
	if (i915_reset_backoff(&dev_priv->gpu_error))
4142 4143
		return -EAGAIN;

4144
	i915_handle_error(dev_priv, val,
4145
			  "Manually setting wedged to %llu", val);
4146

4147 4148 4149 4150
	wait_on_bit(&dev_priv->gpu_error.flags,
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4151
	return 0;
4152 4153
}

4154 4155
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4156
			"%llu\n");
4157

4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	/* Retire to kick idle work */
	i915_gem_retire_requests(i915);
	GEM_BUG_ON(i915->gt.active_requests);

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
	while (flush_delayed_work(&i915->gt.idle_work))
		;

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4193 4194 4195
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4196
	struct drm_i915_private *dev_priv = data;
4197 4198 4199 4200 4201 4202 4203 4204

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4205
	struct drm_i915_private *i915 = data;
4206

4207
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4208 4209 4210 4211 4212 4213 4214 4215 4216
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4217
	struct drm_i915_private *dev_priv = data;
4218 4219 4220 4221 4222 4223 4224 4225 4226

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4227
	struct drm_i915_private *i915 = data;
4228

4229
	val &= INTEL_INFO(i915)->ring_mask;
4230 4231
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4232
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4233 4234 4235 4236 4237 4238
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4239 4240 4241 4242
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4243
#define DROP_FREED 0x10
4244
#define DROP_SHRINK_ALL 0x20
4245 4246 4247 4248
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4249 4250
		  DROP_FREED	| \
		  DROP_SHRINK_ALL)
4251 4252
static int
i915_drop_caches_get(void *data, u64 *val)
4253
{
4254
	*val = DROP_ALL;
4255

4256
	return 0;
4257 4258
}

4259 4260
static int
i915_drop_caches_set(void *data, u64 val)
4261
{
4262 4263
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4264
	int ret;
4265

4266
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4267 4268 4269 4270 4271 4272 4273 4274

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4275 4276 4277
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4278 4279 4280 4281 4282
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4283
		i915_gem_retire_requests(dev_priv);
4284

4285
	lockdep_set_current_reclaim_state(GFP_KERNEL);
4286 4287
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4288

4289 4290
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4291

4292 4293
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4294
	lockdep_clear_current_reclaim_state();
4295

4296 4297 4298
unlock:
	mutex_unlock(&dev->struct_mutex);

4299 4300
	if (val & DROP_FREED) {
		synchronize_rcu();
4301
		i915_gem_drain_freed_objects(dev_priv);
4302 4303
	}

4304
	return ret;
4305 4306
}

4307 4308 4309
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4310

4311 4312
static int
i915_max_freq_get(void *data, u64 *val)
4313
{
4314
	struct drm_i915_private *dev_priv = data;
4315

4316
	if (INTEL_GEN(dev_priv) < 6)
4317 4318
		return -ENODEV;

4319
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4320
	return 0;
4321 4322
}

4323 4324
static int
i915_max_freq_set(void *data, u64 val)
4325
{
4326
	struct drm_i915_private *dev_priv = data;
4327
	u32 hw_max, hw_min;
4328
	int ret;
4329

4330
	if (INTEL_GEN(dev_priv) < 6)
4331
		return -ENODEV;
4332

4333
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4334

4335
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4336 4337 4338
	if (ret)
		return ret;

4339 4340 4341
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4342
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4343

4344 4345
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4346

4347
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4348 4349
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4350 4351
	}

4352
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4353

4354 4355
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4356

4357
	mutex_unlock(&dev_priv->rps.hw_lock);
4358

4359
	return 0;
4360 4361
}

4362 4363
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4364
			"%llu\n");
4365

4366 4367
static int
i915_min_freq_get(void *data, u64 *val)
4368
{
4369
	struct drm_i915_private *dev_priv = data;
4370

4371
	if (INTEL_GEN(dev_priv) < 6)
4372 4373
		return -ENODEV;

4374
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4375
	return 0;
4376 4377
}

4378 4379
static int
i915_min_freq_set(void *data, u64 val)
4380
{
4381
	struct drm_i915_private *dev_priv = data;
4382
	u32 hw_max, hw_min;
4383
	int ret;
4384

4385
	if (INTEL_GEN(dev_priv) < 6)
4386
		return -ENODEV;
4387

4388
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4389

4390
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4391 4392 4393
	if (ret)
		return ret;

4394 4395 4396
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4397
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4398

4399 4400
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4401

4402 4403
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4404 4405
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4406
	}
J
Jeff McGee 已提交
4407

4408
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4409

4410 4411
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4412

4413
	mutex_unlock(&dev_priv->rps.hw_lock);
4414

4415
	return 0;
4416 4417
}

4418 4419
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4420
			"%llu\n");
4421

4422 4423
static int
i915_cache_sharing_get(void *data, u64 *val)
4424
{
4425
	struct drm_i915_private *dev_priv = data;
4426 4427
	u32 snpcr;

4428
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4429 4430
		return -ENODEV;

4431
	intel_runtime_pm_get(dev_priv);
4432

4433
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4434 4435

	intel_runtime_pm_put(dev_priv);
4436

4437
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4438

4439
	return 0;
4440 4441
}

4442 4443
static int
i915_cache_sharing_set(void *data, u64 val)
4444
{
4445
	struct drm_i915_private *dev_priv = data;
4446 4447
	u32 snpcr;

4448
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4449 4450
		return -ENODEV;

4451
	if (val > 3)
4452 4453
		return -EINVAL;

4454
	intel_runtime_pm_get(dev_priv);
4455
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4456 4457 4458 4459 4460 4461 4462

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4463
	intel_runtime_pm_put(dev_priv);
4464
	return 0;
4465 4466
}

4467 4468 4469
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4470

4471
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4472
					  struct sseu_dev_info *sseu)
4473
{
4474
	int ss_max = 2;
4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4490
		sseu->slice_mask = BIT(0);
4491
		sseu->subslice_mask |= BIT(ss);
4492 4493 4494 4495
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4496 4497 4498
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4499 4500 4501
	}
}

4502
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4503
				    struct sseu_dev_info *sseu)
4504
{
4505
	int s_max = 3, ss_max = 4;
4506 4507 4508
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4509
	/* BXT has a single slice and at most 3 subslices. */
4510
	if (IS_GEN9_LP(dev_priv)) {
4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4535
		sseu->slice_mask |= BIT(s);
4536

4537
		if (IS_GEN9_BC(dev_priv))
4538 4539
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4540

4541 4542 4543
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4544
			if (IS_GEN9_LP(dev_priv)) {
4545 4546 4547
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4548

4549 4550
				sseu->subslice_mask |= BIT(ss);
			}
4551

4552 4553
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4554 4555 4556 4557
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4558 4559 4560 4561
		}
	}
}

4562
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4563
					 struct sseu_dev_info *sseu)
4564 4565
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4566
	int s;
4567

4568
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4569

4570
	if (sseu->slice_mask) {
4571
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4572 4573
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4574 4575
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4576 4577

		/* subtract fused off EU(s) from enabled slice(s) */
4578
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4579 4580
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4581

4582
			sseu->eu_total -= hweight8(subslice_7eu);
4583 4584 4585 4586
		}
	}
}

4587 4588 4589 4590 4591 4592
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4593 4594
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4595
	seq_printf(m, "  %s Slice Total: %u\n", type,
4596
		   hweight8(sseu->slice_mask));
4597
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4598
		   sseu_subslice_total(sseu));
4599 4600
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4601
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4602
		   hweight8(sseu->subslice_mask));
4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4623 4624
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4625
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4626
	struct sseu_dev_info sseu;
4627

4628
	if (INTEL_GEN(dev_priv) < 8)
4629 4630 4631
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4632
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4633

4634
	seq_puts(m, "SSEU Device Status\n");
4635
	memset(&sseu, 0, sizeof(sseu));
4636 4637 4638

	intel_runtime_pm_get(dev_priv);

4639
	if (IS_CHERRYVIEW(dev_priv)) {
4640
		cherryview_sseu_device_status(dev_priv, &sseu);
4641
	} else if (IS_BROADWELL(dev_priv)) {
4642
		broadwell_sseu_device_status(dev_priv, &sseu);
4643
	} else if (INTEL_GEN(dev_priv) >= 9) {
4644
		gen9_sseu_device_status(dev_priv, &sseu);
4645
	}
4646 4647 4648

	intel_runtime_pm_put(dev_priv);

4649
	i915_print_sseu_info(m, false, &sseu);
4650

4651 4652 4653
	return 0;
}

4654 4655
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4656
	struct drm_i915_private *dev_priv = inode->i_private;
4657

4658
	if (INTEL_GEN(dev_priv) < 6)
4659 4660
		return 0;

4661
	intel_runtime_pm_get(dev_priv);
4662
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4663 4664 4665 4666

	return 0;
}

4667
static int i915_forcewake_release(struct inode *inode, struct file *file)
4668
{
4669
	struct drm_i915_private *dev_priv = inode->i_private;
4670

4671
	if (INTEL_GEN(dev_priv) < 6)
4672 4673
		return 0;

4674
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4675
	intel_runtime_pm_put(dev_priv);
4676 4677 4678 4679 4680 4681 4682 4683 4684 4685

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4761
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4762
	{"i915_capabilities", i915_capabilities, 0},
4763
	{"i915_gem_objects", i915_gem_object_info, 0},
4764
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4765
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4766
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4767
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4768 4769
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4770
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4771
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4772
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4773
	{"i915_guc_info", i915_guc_info, 0},
4774
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4775
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4776
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4777
	{"i915_frequency_info", i915_frequency_info, 0},
4778
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4779
	{"i915_drpc_info", i915_drpc_info, 0},
4780
	{"i915_emon_status", i915_emon_status, 0},
4781
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4782
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4783
	{"i915_fbc_status", i915_fbc_status, 0},
4784
	{"i915_ips_status", i915_ips_status, 0},
4785
	{"i915_sr_status", i915_sr_status, 0},
4786
	{"i915_opregion", i915_opregion, 0},
4787
	{"i915_vbt", i915_vbt, 0},
4788
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4789
	{"i915_context_status", i915_context_status, 0},
4790
	{"i915_dump_lrc", i915_dump_lrc, 0},
4791
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4792
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4793
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4794
	{"i915_llc", i915_llc, 0},
4795
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4796
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4797
	{"i915_energy_uJ", i915_energy_uJ, 0},
4798
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4799
	{"i915_power_domain_info", i915_power_domain_info, 0},
4800
	{"i915_dmc_info", i915_dmc_info, 0},
4801
	{"i915_display_info", i915_display_info, 0},
4802
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4803
	{"i915_semaphore_status", i915_semaphore_status, 0},
4804
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4805
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4806
	{"i915_wa_registers", i915_wa_registers, 0},
4807
	{"i915_ddb_info", i915_ddb_info, 0},
4808
	{"i915_sseu_status", i915_sseu_status, 0},
4809
	{"i915_drrs_status", i915_drrs_status, 0},
4810
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4811
};
4812
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4813

4814
static const struct i915_debugfs_files {
4815 4816 4817 4818 4819 4820 4821
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4822 4823
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4824
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4825
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4826
	{"i915_error_state", &i915_error_state_fops},
4827
	{"i915_gpu_info", &i915_gpu_info_fops},
4828
#endif
4829
	{"i915_next_seqno", &i915_next_seqno_fops},
4830
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4831 4832 4833
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4834
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4835 4836
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4837
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4838 4839
	{"i915_guc_log_control", &i915_guc_log_control_fops},
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
4840 4841
};

4842
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4843
{
4844
	struct drm_minor *minor = dev_priv->drm.primary;
4845
	struct dentry *ent;
4846
	int ret, i;
4847

4848 4849 4850 4851 4852
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4853

4854 4855 4856
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4857

4858
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4859 4860 4861 4862
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4863
					  i915_debugfs_files[i].fops);
4864 4865
		if (!ent)
			return -ENOMEM;
4866
	}
4867

4868 4869
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4870 4871 4872
					minor->debugfs_root, minor);
}

4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4906 4907 4908
	if (connector->status != connector_status_connected)
		return -ENODEV;

4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4929
	}
4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5000 5001 5002 5003 5004 5005
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5006 5007 5008

	return 0;
}