i915_debugfs.c 148.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

75 76
static int i915_capabilities(struct seq_file *m, void *data)
{
77
	struct drm_info_node *node = m->private;
78 79 80 81
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
82
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
83 84 85 86 87
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
88 89 90

	return 0;
}
91

92
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
93
{
94
	if (obj->pin_display)
95 96 97 98 99
		return "p";
	else
		return " ";
}

100
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
101
{
102 103 104 105 106 107
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
108 109
}

B
Ben Widawsky 已提交
110 111
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
112
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
113 114
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (i915_is_ggtt(vma->vm) &&
		    drm_mm_node_allocated(&vma->node))
			size += vma->node.size;
	}

	return size;
}

129 130 131
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
132 133
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
134
	struct i915_vma *vma;
B
Ben Widawsky 已提交
135
	int pin_count = 0;
136
	int i;
B
Ben Widawsky 已提交
137

138
	seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
139
		   &obj->base,
140
		   obj->active ? "*" : " ",
141 142
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
143
		   get_global_flag(obj),
144
		   obj->base.size / 1024,
145
		   obj->base.read_domains,
146 147 148 149 150
		   obj->base.write_domain);
	for_each_ring(ring, dev_priv, i)
		seq_printf(m, "%x ",
				i915_gem_request_get_seqno(obj->last_read_req[i]));
	seq_printf(m, "] %x %x%s%s%s",
151 152
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
153
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
154 155 156 157
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
D
Dan Carpenter 已提交
158
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
159 160
		if (vma->pin_count > 0)
			pin_count++;
D
Dan Carpenter 已提交
161 162
	}
	seq_printf(m, " (pinned x %d)", pin_count);
163 164
	if (obj->pin_display)
		seq_printf(m, " (display)");
165 166
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
167
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
168 169 170 171 172
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
			   i915_is_ggtt(vma->vm) ? "g" : "pp",
			   vma->node.start, vma->node.size);
		if (i915_is_ggtt(vma->vm))
			seq_printf(m, ", type: %u)", vma->ggtt_view.type);
B
Ben Widawsky 已提交
173
		else
174
			seq_puts(m, ")");
B
Ben Widawsky 已提交
175
	}
176
	if (obj->stolen)
177
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
178
	if (obj->pin_display || obj->fault_mappable) {
179
		char s[3], *t = s;
180
		if (obj->pin_display)
181 182 183 184 185 186
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
187
	if (obj->last_write_req != NULL)
188
		seq_printf(m, " (%s)",
189
			   i915_gem_request_get_ring(obj->last_write_req)->name);
190 191
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
192 193
}

194
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
195
{
196
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
197 198 199 200
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

201
static int i915_gem_object_list_info(struct seq_file *m, void *data)
202
{
203
	struct drm_info_node *node = m->private;
204 205
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
206
	struct drm_device *dev = node->minor->dev;
207 208
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
209
	struct i915_vma *vma;
210
	u64 total_obj_size, total_gtt_size;
211
	int count, ret;
212 213 214 215

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
216

B
Ben Widawsky 已提交
217
	/* FIXME: the user of this interface might want more than just GGTT */
218 219
	switch (list) {
	case ACTIVE_LIST:
220
		seq_puts(m, "Active:\n");
221
		head = &vm->active_list;
222 223
		break;
	case INACTIVE_LIST:
224
		seq_puts(m, "Inactive:\n");
225
		head = &vm->inactive_list;
226 227
		break;
	default:
228 229
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
230 231
	}

232
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
233 234 235 236 237 238
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
239
		count++;
240
	}
241
	mutex_unlock(&dev->struct_mutex);
242

243
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
244
		   count, total_obj_size, total_gtt_size);
245 246 247
	return 0;
}

248 249 250 251
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
252
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
253
	struct drm_i915_gem_object *b =
254
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
255

R
Rasmus Villemoes 已提交
256 257 258 259 260
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
261 262 263 264
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
265
	struct drm_info_node *node = m->private;
266 267 268
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
269
	u64 total_obj_size, total_gtt_size;
270 271 272 273 274 275 276 277 278 279 280 281
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

282
		list_add(&obj->obj_exec_link, &stolen);
283 284

		total_obj_size += obj->base.size;
285
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
286 287 288 289 290 291
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

292
		list_add(&obj->obj_exec_link, &stolen);
293 294 295 296 297 298 299

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
300
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
301 302 303
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
304
		list_del_init(&obj->obj_exec_link);
305 306 307
	}
	mutex_unlock(&dev->struct_mutex);

308
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
309 310 311 312
		   count, total_obj_size, total_gtt_size);
	return 0;
}

313 314
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
315
		size += i915_gem_obj_total_ggtt_size(obj); \
316 317
		++count; \
		if (obj->map_and_fenceable) { \
318
			mappable_size += i915_gem_obj_ggtt_size(obj); \
319 320 321
			++mappable_count; \
		} \
	} \
322
} while (0)
323

324
struct file_stats {
325
	struct drm_i915_file_private *file_priv;
326 327 328 329
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
330 331 332 333 334 335
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
336
	struct i915_vma *vma;
337 338 339 340

	stats->count++;
	stats->total += obj->base.size;

341 342 343
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

344 345 346 347 348 349 350 351 352 353 354 355 356
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
357
			if (ppgtt->file_priv != stats->file_priv)
358 359
				continue;

360
			if (obj->active) /* XXX per-vma statistic */
361 362 363 364 365 366
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
367
	} else {
368 369
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
370
			if (obj->active)
371 372 373 374 375
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
376 377
	}

378 379 380
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

381 382 383
	return 0;
}

384 385
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
386
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
387 388 389 390 391 392 393 394 395
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
396 397 398 399 400 401

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
402
	struct intel_engine_cs *ring;
403
	int i, j;
404 405 406

	memset(&stats, 0, sizeof(stats));

407
	for_each_ring(ring, dev_priv, i) {
408 409 410 411 412 413
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
414
	}
415

416
	print_file_stats(m, "[k]batch pool", stats);
417 418
}

B
Ben Widawsky 已提交
419 420
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
421
		size += i915_gem_obj_total_ggtt_size(vma->obj); \
B
Ben Widawsky 已提交
422 423 424 425 426 427 428 429 430
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
431
{
432
	struct drm_info_node *node = m->private;
433 434
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
435
	u32 count, mappable_count, purgeable_count;
436
	u64 size, mappable_size, purgeable_size;
437
	struct drm_i915_gem_object *obj;
438
	struct i915_address_space *vm = &dev_priv->gtt.base;
439
	struct drm_file *file;
B
Ben Widawsky 已提交
440
	struct i915_vma *vma;
441 442 443 444 445 446
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

447 448 449 450 451
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
452
	count_objects(&dev_priv->mm.bound_list, global_list);
453
	seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
454 455 456
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
457
	count_vmas(&vm->active_list, mm_list);
458
	seq_printf(m, "  %u [%u] active objects, %llu [%llu] bytes\n",
459 460 461
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
462
	count_vmas(&vm->inactive_list, mm_list);
463
	seq_printf(m, "  %u [%u] inactive objects, %llu [%llu] bytes\n",
464 465
		   count, mappable_count, size, mappable_size);

466
	size = count = purgeable_size = purgeable_count = 0;
467
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
468
		size += obj->base.size, ++count;
469 470 471
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
472
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
473

474
	size = count = mappable_size = mappable_count = 0;
475
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
476
		if (obj->fault_mappable) {
477
			size += i915_gem_obj_ggtt_size(obj);
478 479
			++count;
		}
480
		if (obj->pin_display) {
481
			mappable_size += i915_gem_obj_ggtt_size(obj);
482 483
			++mappable_count;
		}
484 485 486 487
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
488
	}
489
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
490
		   purgeable_count, purgeable_size);
491
	seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
492
		   mappable_count, mappable_size);
493
	seq_printf(m, "%u fault mappable objects, %llu bytes\n",
494 495
		   count, size);

496
	seq_printf(m, "%llu [%llu] gtt total\n",
497
		   dev_priv->gtt.base.total,
498
		   (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
499

500 501
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
502 503
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
504
		struct task_struct *task;
505 506

		memset(&stats, 0, sizeof(stats));
507
		stats.file_priv = file->driver_priv;
508
		spin_lock(&file->table_lock);
509
		idr_for_each(&file->object_idr, per_file_stats, &stats);
510
		spin_unlock(&file->table_lock);
511 512 513 514 515 516 517 518
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
519
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
520
		rcu_read_unlock();
521 522
	}

523 524 525 526 527
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

528
static int i915_gem_gtt_info(struct seq_file *m, void *data)
529
{
530
	struct drm_info_node *node = m->private;
531
	struct drm_device *dev = node->minor->dev;
532
	uintptr_t list = (uintptr_t) node->info_ent->data;
533 534
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
535
	u64 total_obj_size, total_gtt_size;
536 537 538 539 540 541 542
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
543
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
544
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
545 546
			continue;

547
		seq_puts(m, "   ");
548
		describe_obj(m, obj);
549
		seq_putc(m, '\n');
550
		total_obj_size += obj->base.size;
551
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
552 553 554 555 556
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

557
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
558 559 560 561 562
		   count, total_obj_size, total_gtt_size);

	return 0;
}

563 564
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
565
	struct drm_info_node *node = m->private;
566
	struct drm_device *dev = node->minor->dev;
567
	struct drm_i915_private *dev_priv = dev->dev_private;
568
	struct intel_crtc *crtc;
569 570 571 572 573
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
574

575
	for_each_intel_crtc(dev, crtc) {
576 577
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
578 579
		struct intel_unpin_work *work;

580
		spin_lock_irq(&dev->event_lock);
581 582
		work = crtc->unpin_work;
		if (work == NULL) {
583
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
584 585
				   pipe, plane);
		} else {
586 587
			u32 addr;

588
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
589
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
590 591
					   pipe, plane);
			} else {
592
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
593 594
					   pipe, plane);
			}
595 596 597 598
			if (work->flip_queued_req) {
				struct intel_engine_cs *ring =
					i915_gem_request_get_ring(work->flip_queued_req);

599
				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
600
					   ring->name,
601
					   i915_gem_request_get_seqno(work->flip_queued_req),
602
					   dev_priv->next_seqno,
603
					   ring->get_seqno(ring, true),
604
					   i915_gem_request_completed(work->flip_queued_req, true));
605 606 607 608 609
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
610
				   drm_crtc_vblank_count(&crtc->base));
611
			if (work->enable_stall_check)
612
				seq_puts(m, "Stall check enabled, ");
613
			else
614
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
615
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
616

617 618 619 620 621 622
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

623
			if (work->pending_flip_obj) {
624 625
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
626 627
			}
		}
628
		spin_unlock_irq(&dev->event_lock);
629 630
	}

631 632
	mutex_unlock(&dev->struct_mutex);

633 634 635
	return 0;
}

636 637 638 639 640 641
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
642
	struct intel_engine_cs *ring;
643 644
	int total = 0;
	int ret, i, j;
645 646 647 648 649

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

650
	for_each_ring(ring, dev_priv, i) {
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			int count;

			count = 0;
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
				   ring->name, j, count);

			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
671
		}
672 673
	}

674
	seq_printf(m, "total: %d\n", total);
675 676 677 678 679 680

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

681 682
static int i915_gem_request_info(struct seq_file *m, void *data)
{
683
	struct drm_info_node *node = m->private;
684
	struct drm_device *dev = node->minor->dev;
685
	struct drm_i915_private *dev_priv = dev->dev_private;
686
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
687
	struct drm_i915_gem_request *req;
688
	int ret, any, i;
689 690 691 692

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
693

694
	any = 0;
695
	for_each_ring(ring, dev_priv, i) {
696 697 698
		int count;

		count = 0;
D
Daniel Vetter 已提交
699
		list_for_each_entry(req, &ring->request_list, list)
700 701
			count++;
		if (count == 0)
702 703
			continue;

704
		seq_printf(m, "%s requests: %d\n", ring->name, count);
D
Daniel Vetter 已提交
705
		list_for_each_entry(req, &ring->request_list, list) {
706 707 708 709
			struct task_struct *task;

			rcu_read_lock();
			task = NULL;
D
Daniel Vetter 已提交
710 711
			if (req->pid)
				task = pid_task(req->pid, PIDTYPE_PID);
712
			seq_printf(m, "    %x @ %d: %s [%d]\n",
D
Daniel Vetter 已提交
713 714
				   req->seqno,
				   (int) (jiffies - req->emitted_jiffies),
715 716 717
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
718
		}
719 720

		any++;
721
	}
722 723
	mutex_unlock(&dev->struct_mutex);

724
	if (any == 0)
725
		seq_puts(m, "No requests\n");
726

727 728 729
	return 0;
}

730
static void i915_ring_seqno_info(struct seq_file *m,
731
				 struct intel_engine_cs *ring)
732 733
{
	if (ring->get_seqno) {
734
		seq_printf(m, "Current sequence (%s): %x\n",
735
			   ring->name, ring->get_seqno(ring, false));
736 737 738
	}
}

739 740
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
741
	struct drm_info_node *node = m->private;
742
	struct drm_device *dev = node->minor->dev;
743
	struct drm_i915_private *dev_priv = dev->dev_private;
744
	struct intel_engine_cs *ring;
745
	int ret, i;
746 747 748 749

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
750
	intel_runtime_pm_get(dev_priv);
751

752 753
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
754

755
	intel_runtime_pm_put(dev_priv);
756 757
	mutex_unlock(&dev->struct_mutex);

758 759 760 761 762 763
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
764
	struct drm_info_node *node = m->private;
765
	struct drm_device *dev = node->minor->dev;
766
	struct drm_i915_private *dev_priv = dev->dev_private;
767
	struct intel_engine_cs *ring;
768
	int ret, i, pipe;
769 770 771 772

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
773
	intel_runtime_pm_get(dev_priv);
774

775 776 777 778 779 780 781 782 783 784 785 786
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
787
		for_each_pipe(dev_priv, pipe)
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
815 816 817 818 819 820 821 822 823 824 825 826
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

827
		for_each_pipe(dev_priv, pipe) {
828
			if (!intel_display_power_is_enabled(dev_priv,
829 830 831 832 833
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
834
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
835 836
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
837
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
838 839
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
840
			seq_printf(m, "Pipe %c IER:\t%08x\n",
841 842
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
866 867 868 869 870 871 872 873
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
874
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
904 905 906 907 908 909
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
910
		for_each_pipe(dev_priv, pipe)
911 912 913
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
934
	for_each_ring(ring, dev_priv, i) {
935
		if (INTEL_INFO(dev)->gen >= 6) {
936 937 938
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
939
		}
940
		i915_ring_seqno_info(m, ring);
941
	}
942
	intel_runtime_pm_put(dev_priv);
943 944
	mutex_unlock(&dev->struct_mutex);

945 946 947
	return 0;
}

948 949
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
950
	struct drm_info_node *node = m->private;
951
	struct drm_device *dev = node->minor->dev;
952
	struct drm_i915_private *dev_priv = dev->dev_private;
953 954 955 956 957
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
958 959 960

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
961
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
962

C
Chris Wilson 已提交
963 964
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
965
		if (obj == NULL)
966
			seq_puts(m, "unused");
967
		else
968
			describe_obj(m, obj);
969
		seq_putc(m, '\n');
970 971
	}

972
	mutex_unlock(&dev->struct_mutex);
973 974 975
	return 0;
}

976 977
static int i915_hws_info(struct seq_file *m, void *data)
{
978
	struct drm_info_node *node = m->private;
979
	struct drm_device *dev = node->minor->dev;
980
	struct drm_i915_private *dev_priv = dev->dev_private;
981
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
982
	const u32 *hws;
983 984
	int i;

985
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
986
	hws = ring->status_page.page_addr;
987 988 989 990 991 992 993 994 995 996 997
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

998 999 1000 1001 1002 1003
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
1004
	struct i915_error_state_file_priv *error_priv = filp->private_data;
1005
	struct drm_device *dev = error_priv->dev;
1006
	int ret;
1007 1008 1009

	DRM_DEBUG_DRIVER("Resetting error state\n");

1010 1011 1012 1013
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

1031
	i915_error_state_get(dev, error_priv);
1032

1033 1034 1035
	file->private_data = error_priv;

	return 0;
1036 1037 1038 1039
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1040
	struct i915_error_state_file_priv *error_priv = file->private_data;
1041

1042
	i915_error_state_put(error_priv);
1043 1044
	kfree(error_priv);

1045 1046 1047
	return 0;
}

1048 1049 1050 1051 1052 1053 1054 1055 1056
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1057
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1058 1059
	if (ret)
		return ret;
1060

1061
	ret = i915_error_state_to_str(&error_str, error_priv);
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1074
	i915_error_state_buf_release(&error_str);
1075
	return ret ?: ret_count;
1076 1077 1078 1079 1080
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1081
	.read = i915_error_state_read,
1082 1083 1084 1085 1086
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1087 1088
static int
i915_next_seqno_get(void *data, u64 *val)
1089
{
1090
	struct drm_device *dev = data;
1091
	struct drm_i915_private *dev_priv = dev->dev_private;
1092 1093 1094 1095 1096 1097
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1098
	*val = dev_priv->next_seqno;
1099 1100
	mutex_unlock(&dev->struct_mutex);

1101
	return 0;
1102 1103
}

1104 1105 1106 1107
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1108 1109 1110 1111 1112 1113
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1114
	ret = i915_gem_set_seqno(dev, val);
1115 1116
	mutex_unlock(&dev->struct_mutex);

1117
	return ret;
1118 1119
}

1120 1121
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1122
			"0x%llx\n");
1123

1124
static int i915_frequency_info(struct seq_file *m, void *unused)
1125
{
1126
	struct drm_info_node *node = m->private;
1127
	struct drm_device *dev = node->minor->dev;
1128
	struct drm_i915_private *dev_priv = dev->dev_private;
1129 1130 1131
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1132

1133 1134
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1145
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1146
		   IS_BROADWELL(dev) || IS_GEN9(dev)) {
1147 1148 1149
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1150
		u32 rpmodectl, rpinclimit, rpdeclimit;
1151
		u32 rpstat, cagf, reqf;
1152 1153
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1154
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1155 1156
		int max_freq;

1157 1158 1159 1160 1161 1162 1163 1164 1165
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		if (IS_BROXTON(dev)) {
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1166
		/* RPSTAT1 is in the GT power well */
1167 1168
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1169
			goto out;
1170

1171
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1172

1173
		reqf = I915_READ(GEN6_RPNSWREQ);
1174 1175 1176 1177 1178 1179 1180 1181 1182
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1183
		reqf = intel_gpu_freq(dev_priv, reqf);
1184

1185 1186 1187 1188
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1189 1190 1191 1192 1193 1194 1195
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1196 1197 1198
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1199 1200 1201
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1202
		cagf = intel_gpu_freq(dev_priv, cagf);
1203

1204
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1205 1206
		mutex_unlock(&dev->struct_mutex);

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1220
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1221
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1222 1223
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1224
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1225 1226 1227 1228
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1229 1230 1231 1232
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1233
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1234
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1235 1236 1237 1238 1239 1240
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
1241 1242 1243
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1244 1245 1246 1247 1248 1249
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1250 1251
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1252

1253 1254
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
			    rp_state_cap >> 16) & 0xff;
1255 1256
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1257
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1258
			   intel_gpu_freq(dev_priv, max_freq));
1259 1260

		max_freq = (rp_state_cap & 0xff00) >> 8;
1261 1262
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1263
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1264
			   intel_gpu_freq(dev_priv, max_freq));
1265

1266 1267
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
			    rp_state_cap >> 0) & 0xff;
1268 1269
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1270
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1271
			   intel_gpu_freq(dev_priv, max_freq));
1272
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1273
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1274

1275 1276 1277
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1278 1279
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1280 1281 1282 1283 1284 1285 1286
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1287
	} else if (IS_VALLEYVIEW(dev)) {
1288
		u32 freq_sts;
1289

1290
		mutex_lock(&dev_priv->rps.hw_lock);
1291
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1292 1293 1294
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1295 1296 1297 1298 1299 1300
		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

1301
		seq_printf(m, "max GPU freq: %d MHz\n",
1302
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1303 1304

		seq_printf(m, "min GPU freq: %d MHz\n",
1305
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1306

1307 1308 1309
		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

1310 1311 1312
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1313
		mutex_unlock(&dev_priv->rps.hw_lock);
1314
	} else {
1315
		seq_puts(m, "no P-state info available\n");
1316
	}
1317

1318 1319 1320 1321
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1322 1323 1324
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1325 1326
}

1327 1328 1329
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1330 1331
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1332
	struct intel_engine_cs *ring;
1333 1334
	u64 acthd[I915_NUM_RINGS];
	u32 seqno[I915_NUM_RINGS];
1335 1336 1337 1338 1339 1340 1341
	int i;

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1342 1343 1344 1345 1346 1347 1348 1349 1350
	intel_runtime_pm_get(dev_priv);

	for_each_ring(ring, dev_priv, i) {
		seqno[i] = ring->get_seqno(ring, false);
		acthd[i] = intel_ring_get_active_head(ring);
	}

	intel_runtime_pm_put(dev_priv);

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "%s:\n", ring->name);
		seq_printf(m, "\tseqno = %x [current %x]\n",
1361
			   ring->hangcheck.seqno, seqno[i]);
1362 1363
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
			   (long long)ring->hangcheck.acthd,
1364
			   (long long)acthd[i]);
1365 1366
		seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
			   (long long)ring->hangcheck.max_acthd);
1367 1368
		seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
		seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
1369 1370 1371 1372 1373
	}

	return 0;
}

1374
static int ironlake_drpc_info(struct seq_file *m)
1375
{
1376
	struct drm_info_node *node = m->private;
1377
	struct drm_device *dev = node->minor->dev;
1378
	struct drm_i915_private *dev_priv = dev->dev_private;
1379 1380 1381 1382 1383 1384 1385
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1386
	intel_runtime_pm_get(dev_priv);
1387 1388 1389 1390 1391

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1392
	intel_runtime_pm_put(dev_priv);
1393
	mutex_unlock(&dev->struct_mutex);
1394

1395
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1396 1397 1398 1399
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1400
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1401
	seq_printf(m, "SW control enabled: %s\n",
1402
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1403
	seq_printf(m, "Gated voltage change: %s\n",
1404
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1405 1406
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1407
	seq_printf(m, "Max P-state: P%d\n",
1408
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1409 1410 1411 1412
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1413
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1414
	seq_puts(m, "Current RS state: ");
1415 1416
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1417
		seq_puts(m, "on\n");
1418 1419
		break;
	case RSX_STATUS_RC1:
1420
		seq_puts(m, "RC1\n");
1421 1422
		break;
	case RSX_STATUS_RC1E:
1423
		seq_puts(m, "RC1E\n");
1424 1425
		break;
	case RSX_STATUS_RS1:
1426
		seq_puts(m, "RS1\n");
1427 1428
		break;
	case RSX_STATUS_RS2:
1429
		seq_puts(m, "RS2 (RC6)\n");
1430 1431
		break;
	case RSX_STATUS_RS3:
1432
		seq_puts(m, "RC3 (RC6+)\n");
1433 1434
		break;
	default:
1435
		seq_puts(m, "unknown\n");
1436 1437
		break;
	}
1438 1439 1440 1441

	return 0;
}

1442
static int i915_forcewake_domains(struct seq_file *m, void *data)
1443
{
1444 1445 1446 1447 1448 1449 1450 1451 1452
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_uncore_forcewake_domain *fw_domain;
	int i;

	spin_lock_irq(&dev_priv->uncore.lock);
	for_each_fw_domain(fw_domain, dev_priv, i) {
		seq_printf(m, "%s.wake_count = %u\n",
1453
			   intel_uncore_forcewake_domain_to_str(i),
1454 1455 1456
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1457

1458 1459 1460 1461 1462
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1463
	struct drm_info_node *node = m->private;
1464 1465
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1466
	u32 rpmodectl1, rcctl1, pw_status;
1467

1468 1469
	intel_runtime_pm_get(dev_priv);

1470
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1471 1472 1473
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1474 1475
	intel_runtime_pm_put(dev_priv);

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1489
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1490
	seq_printf(m, "Media Power Well: %s\n",
1491
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1492

1493 1494 1495 1496 1497
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1498
	return i915_forcewake_domains(m, NULL);
1499 1500
}

1501 1502
static int gen6_drpc_info(struct seq_file *m)
{
1503
	struct drm_info_node *node = m->private;
1504 1505
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1506
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1507
	unsigned forcewake_count;
1508
	int count = 0, ret;
1509 1510 1511 1512

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1513
	intel_runtime_pm_get(dev_priv);
1514

1515
	spin_lock_irq(&dev_priv->uncore.lock);
1516
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1517
	spin_unlock_irq(&dev_priv->uncore.lock);
1518 1519

	if (forcewake_count) {
1520 1521
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1522 1523 1524 1525 1526 1527 1528
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1529
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1530
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1531 1532 1533 1534

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1535 1536 1537
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1538

1539 1540
	intel_runtime_pm_put(dev_priv);

1541 1542 1543 1544 1545 1546 1547
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1548
	seq_printf(m, "RC1e Enabled: %s\n",
1549 1550 1551 1552 1553 1554 1555
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1556
	seq_puts(m, "Current RC state: ");
1557 1558 1559
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1560
			seq_puts(m, "Core Power Down\n");
1561
		else
1562
			seq_puts(m, "on\n");
1563 1564
		break;
	case GEN6_RC3:
1565
		seq_puts(m, "RC3\n");
1566 1567
		break;
	case GEN6_RC6:
1568
		seq_puts(m, "RC6\n");
1569 1570
		break;
	case GEN6_RC7:
1571
		seq_puts(m, "RC7\n");
1572 1573
		break;
	default:
1574
		seq_puts(m, "Unknown\n");
1575 1576 1577 1578 1579
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1591 1592 1593 1594 1595 1596
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1597 1598 1599 1600 1601
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1602
	struct drm_info_node *node = m->private;
1603 1604
	struct drm_device *dev = node->minor->dev;

1605 1606
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
1607
	else if (INTEL_INFO(dev)->gen >= 6)
1608 1609 1610 1611 1612
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1628 1629
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1630
	struct drm_info_node *node = m->private;
1631
	struct drm_device *dev = node->minor->dev;
1632
	struct drm_i915_private *dev_priv = dev->dev_private;
1633

1634
	if (!HAS_FBC(dev)) {
1635
		seq_puts(m, "FBC unsupported on this chipset\n");
1636 1637 1638
		return 0;
	}

1639
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1640
	mutex_lock(&dev_priv->fbc.lock);
1641

1642
	if (intel_fbc_enabled(dev_priv))
1643
		seq_puts(m, "FBC enabled\n");
1644 1645
	else
		seq_printf(m, "FBC disabled: %s\n",
1646
			   dev_priv->fbc.no_fbc_reason);
1647

1648 1649 1650 1651 1652
	if (INTEL_INFO(dev_priv)->gen >= 7)
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1653
	mutex_unlock(&dev_priv->fbc.lock);
1654 1655
	intel_runtime_pm_put(dev_priv);

1656 1657 1658
	return 0;
}

1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

P
Paulo Zanoni 已提交
1681
	mutex_lock(&dev_priv->fbc.lock);
1682 1683 1684 1685 1686 1687 1688 1689

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1690
	mutex_unlock(&dev_priv->fbc.lock);
1691 1692 1693 1694 1695 1696 1697
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1698 1699
static int i915_ips_status(struct seq_file *m, void *unused)
{
1700
	struct drm_info_node *node = m->private;
1701 1702 1703
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1704
	if (!HAS_IPS(dev)) {
1705 1706 1707 1708
		seq_puts(m, "not supported\n");
		return 0;
	}

1709 1710
	intel_runtime_pm_get(dev_priv);

1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1722

1723 1724
	intel_runtime_pm_put(dev_priv);

1725 1726 1727
	return 0;
}

1728 1729
static int i915_sr_status(struct seq_file *m, void *unused)
{
1730
	struct drm_info_node *node = m->private;
1731
	struct drm_device *dev = node->minor->dev;
1732
	struct drm_i915_private *dev_priv = dev->dev_private;
1733 1734
	bool sr_enabled = false;

1735 1736
	intel_runtime_pm_get(dev_priv);

1737
	if (HAS_PCH_SPLIT(dev))
1738
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1739 1740
	else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
		 IS_I945G(dev) || IS_I945GM(dev))
1741 1742 1743 1744 1745
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1746 1747
	else if (IS_VALLEYVIEW(dev))
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1748

1749 1750
	intel_runtime_pm_put(dev_priv);

1751 1752
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1753 1754 1755 1756

	return 0;
}

1757 1758
static int i915_emon_status(struct seq_file *m, void *unused)
{
1759
	struct drm_info_node *node = m->private;
1760
	struct drm_device *dev = node->minor->dev;
1761
	struct drm_i915_private *dev_priv = dev->dev_private;
1762
	unsigned long temp, chipset, gfx;
1763 1764
	int ret;

1765 1766 1767
	if (!IS_GEN5(dev))
		return -ENODEV;

1768 1769 1770
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1771 1772 1773 1774

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1775
	mutex_unlock(&dev->struct_mutex);
1776 1777 1778 1779 1780 1781 1782 1783 1784

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1785 1786
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1787
	struct drm_info_node *node = m->private;
1788
	struct drm_device *dev = node->minor->dev;
1789
	struct drm_i915_private *dev_priv = dev->dev_private;
1790
	int ret = 0;
1791
	int gpu_freq, ia_freq;
1792
	unsigned int max_gpu_freq, min_gpu_freq;
1793

1794
	if (!HAS_CORE_RING_FREQ(dev)) {
1795
		seq_puts(m, "unsupported on this chipset\n");
1796 1797 1798
		return 0;
	}

1799 1800
	intel_runtime_pm_get(dev_priv);

1801 1802
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1803
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1804
	if (ret)
1805
		goto out;
1806

1807
	if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1818
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1819

1820
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1821 1822 1823 1824
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1825
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1826
			   intel_gpu_freq(dev_priv, (gpu_freq *
1827 1828
				(IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
				 GEN9_FREQ_SCALER : 1))),
1829 1830
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1831 1832
	}

1833
	mutex_unlock(&dev_priv->rps.hw_lock);
1834

1835 1836 1837
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1838 1839
}

1840 1841
static int i915_opregion(struct seq_file *m, void *unused)
{
1842
	struct drm_info_node *node = m->private;
1843
	struct drm_device *dev = node->minor->dev;
1844
	struct drm_i915_private *dev_priv = dev->dev_private;
1845
	struct intel_opregion *opregion = &dev_priv->opregion;
1846
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1847 1848
	int ret;

1849 1850 1851
	if (data == NULL)
		return -ENOMEM;

1852 1853
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1854
		goto out;
1855

1856
	if (opregion->header) {
1857
		memcpy(data, opregion->header, OPREGION_SIZE);
1858 1859
		seq_write(m, data, OPREGION_SIZE);
	}
1860 1861 1862

	mutex_unlock(&dev->struct_mutex);

1863 1864
out:
	kfree(data);
1865 1866 1867
	return 0;
}

1868 1869
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1870
	struct drm_info_node *node = m->private;
1871
	struct drm_device *dev = node->minor->dev;
1872
	struct intel_fbdev *ifbdev = NULL;
1873
	struct intel_framebuffer *fb;
1874
	struct drm_framebuffer *drm_fb;
1875

1876
#ifdef CONFIG_DRM_FBDEV_EMULATION
1877
	struct drm_i915_private *dev_priv = dev->dev_private;
1878 1879

	ifbdev = dev_priv->fbdev;
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
	if (ifbdev) {
		fb = to_intel_framebuffer(ifbdev->helper.fb);

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
			   fb->base.bits_per_pixel,
			   fb->base.modifier[0],
			   atomic_read(&fb->base.refcount.refcount));
		describe_obj(m, fb->obj);
		seq_putc(m, '\n');
	}
1893
#endif
1894

1895
	mutex_lock(&dev->mode_config.fb_lock);
1896 1897
	drm_for_each_fb(drm_fb, dev) {
		fb = to_intel_framebuffer(drm_fb);
1898
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1899 1900
			continue;

1901
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1902 1903 1904
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1905
			   fb->base.bits_per_pixel,
1906
			   fb->base.modifier[0],
1907
			   atomic_read(&fb->base.refcount.refcount));
1908
		describe_obj(m, fb->obj);
1909
		seq_putc(m, '\n');
1910
	}
1911
	mutex_unlock(&dev->mode_config.fb_lock);
1912 1913 1914 1915

	return 0;
}

1916 1917 1918 1919 1920 1921 1922 1923
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1924 1925
static int i915_context_status(struct seq_file *m, void *unused)
{
1926
	struct drm_info_node *node = m->private;
1927
	struct drm_device *dev = node->minor->dev;
1928
	struct drm_i915_private *dev_priv = dev->dev_private;
1929
	struct intel_engine_cs *ring;
1930
	struct intel_context *ctx;
1931
	int ret, i;
1932

1933
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1934 1935 1936
	if (ret)
		return ret;

1937
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1938 1939
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1940 1941
			continue;

1942
		seq_puts(m, "HW context ");
1943
		describe_ctx(m, ctx);
1944
		for_each_ring(ring, dev_priv, i) {
1945
			if (ring->default_context == ctx)
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1968 1969

		seq_putc(m, '\n');
1970 1971
	}

1972
	mutex_unlock(&dev->struct_mutex);
1973 1974 1975 1976

	return 0;
}

1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

2005
	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
2041 2042 2043
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
2044 2045 2046 2047 2048 2049 2050 2051
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2076 2077
	intel_runtime_pm_get(dev_priv);

2078
	for_each_ring(ring, dev_priv, ring_id) {
2079
		struct drm_i915_gem_request *head_req = NULL;
2080 2081 2082 2083 2084
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

2085 2086
		status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
2101 2102
			status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
2103 2104 2105 2106 2107 2108 2109 2110 2111

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
2112
				struct drm_i915_gem_request, execlist_link);
2113 2114 2115 2116 2117 2118
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

2119
			ctx_obj = head_req->ctx->engine[ring_id].state;
2120 2121 2122
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
2123
				   head_req->tail);
2124 2125 2126 2127 2128
		}

		seq_putc(m, '\n');
	}

2129
	intel_runtime_pm_put(dev_priv);
2130 2131 2132 2133 2134
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2135 2136
static const char *swizzle_string(unsigned swizzle)
{
2137
	switch (swizzle) {
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2153
		return "unknown";
2154 2155 2156 2157 2158 2159 2160
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2161
	struct drm_info_node *node = m->private;
2162 2163
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2164 2165 2166 2167 2168
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2169
	intel_runtime_pm_get(dev_priv);
2170 2171 2172 2173 2174 2175 2176 2177 2178

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2179 2180
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2181 2182 2183 2184
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2185
	} else if (INTEL_INFO(dev)->gen >= 6) {
2186 2187 2188 2189 2190 2191 2192 2193
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2194
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2195 2196 2197 2198 2199
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2200 2201
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2202
	}
2203 2204 2205 2206

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2207
	intel_runtime_pm_put(dev_priv);
2208 2209 2210 2211 2212
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2213 2214
static int per_file_ctx(int id, void *ptr, void *data)
{
2215
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2216
	struct seq_file *m = data;
2217 2218 2219 2220 2221 2222 2223
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2224

2225 2226 2227
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2228
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2229 2230 2231 2232 2233
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2234
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2235 2236
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2237
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2238 2239
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2240

B
Ben Widawsky 已提交
2241 2242 2243 2244 2245 2246
	if (!ppgtt)
		return;

	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
2247
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
B
Ben Widawsky 已提交
2248
			pdp <<= 32;
2249
			pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
2250
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2251 2252 2253 2254 2255 2256 2257
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2258
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2259
	int i;
D
Daniel Vetter 已提交
2260 2261 2262 2263

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2264
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2275
		seq_puts(m, "aliasing PPGTT:\n");
2276
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2277

B
Ben Widawsky 已提交
2278
		ppgtt->debug_dump(ppgtt, m);
2279
	}
B
Ben Widawsky 已提交
2280

D
Daniel Vetter 已提交
2281
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2282 2283 2284 2285
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2286
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2287
	struct drm_device *dev = node->minor->dev;
2288
	struct drm_i915_private *dev_priv = dev->dev_private;
2289
	struct drm_file *file;
B
Ben Widawsky 已提交
2290 2291 2292 2293

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2294
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2295 2296 2297 2298 2299 2300

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2301 2302
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2303
		struct task_struct *task;
2304

2305
		task = get_pid_task(file->pid, PIDTYPE_PID);
2306 2307 2308 2309
		if (!task) {
			ret = -ESRCH;
			goto out_put;
		}
2310 2311
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2312 2313 2314 2315
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2316
out_put:
2317
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2318 2319
	mutex_unlock(&dev->struct_mutex);

2320
	return ret;
D
Daniel Vetter 已提交
2321 2322
}

2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
static int count_irq_waiters(struct drm_i915_private *i915)
{
	struct intel_engine_cs *ring;
	int count = 0;
	int i;

	for_each_ring(ring, i915, i)
		count += ring->irq_refcount;

	return count;
}

2335 2336 2337 2338 2339 2340 2341
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_file *file;

2342 2343 2344 2345 2346 2347 2348 2349 2350
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
	seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
	seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2351
	spin_lock(&dev_priv->rps.client_lock);
2352 2353 2354 2355 2356 2357 2358 2359 2360
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2361 2362
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2363 2364
		rcu_read_unlock();
	}
2365 2366 2367 2368 2369 2370
	seq_printf(m, "Semaphore boosts: %d%s\n",
		   dev_priv->rps.semaphores.boosts,
		   list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
	seq_printf(m, "MMIO flip boosts: %d%s\n",
		   dev_priv->rps.mmioflips.boosts,
		   list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
2371
	seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
2372
	spin_unlock(&dev_priv->rps.client_lock);
2373

2374
	return 0;
2375 2376
}

2377 2378
static int i915_llc(struct seq_file *m, void *data)
{
2379
	struct drm_info_node *node = m->private;
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

	if (!HAS_GUC_UCODE(dev_priv->dev))
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2411 2412 2413 2414 2415 2416
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
	struct intel_engine_cs *ring;
	uint64_t tot = 0;
	uint32_t i;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

	seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "\tSubmissions: %llu %s\n",
				client->submissions[i],
				ring->name);
		tot += client->submissions[i];
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_guc guc;
2468
	struct i915_guc_client client = {};
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
	struct intel_engine_cs *ring;
	enum intel_ring_id i;
	u64 total = 0;

	if (!HAS_GUC_SCHED(dev_priv->dev))
		return 0;

	/* Take a local copy of the GuC data, so we can dump it at leisure */
	spin_lock(&dev_priv->guc.host2guc_lock);
	guc = dev_priv->guc;
	if (guc.execbuf_client) {
		spin_lock(&guc.execbuf_client->wq_lock);
		client = *guc.execbuf_client;
		spin_unlock(&guc.execbuf_client->wq_lock);
	}
	spin_unlock(&dev_priv->guc.host2guc_lock);

	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x %9d\n",
			ring->name, guc.submissions[i],
			guc.last_seqno[i], guc.last_seqno[i]);
		total += guc.submissions[i];
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
	u32 *log;
	int i = 0, pg;

	if (!log_obj)
		return 0;

	for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
		log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2537 2538 2539 2540 2541
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2542
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2543 2544
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2545
	bool enabled = false;
2546

2547 2548 2549 2550 2551
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2552 2553
	intel_runtime_pm_get(dev_priv);

2554
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2555 2556
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2557
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2558
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2559 2560 2561 2562
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2563

2564
	if (HAS_DDI(dev))
2565
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2566 2567 2568 2569 2570 2571 2572
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2584

R
Rodrigo Vivi 已提交
2585
	/* CHV PSR has no kind of performance counter */
2586
	if (HAS_DDI(dev)) {
2587
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2588
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2589 2590 2591

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2592
	mutex_unlock(&dev_priv->psr.lock);
2593

2594
	intel_runtime_pm_put(dev_priv);
2595 2596 2597
	return 0;
}

2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2609
	for_each_intel_connector(dev, connector) {
2610 2611 2612 2613

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2614 2615 2616
		if (!connector->base.encoder)
			continue;

2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2649 2650
	intel_runtime_pm_get(dev_priv);

2651 2652 2653 2654 2655 2656
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2657 2658
	intel_runtime_pm_put(dev_priv);

2659
	seq_printf(m, "%llu", (long long unsigned)power);
2660 2661 2662 2663

	return 0;
}

2664
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2665
{
2666
	struct drm_info_node *node = m->private;
2667 2668 2669
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2670
	if (!HAS_RUNTIME_PM(dev)) {
2671 2672 2673 2674
		seq_puts(m, "not supported\n");
		return 0;
	}

2675
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2676
	seq_printf(m, "IRQs disabled: %s\n",
2677
		   yesno(!intel_irqs_enabled(dev_priv)));
2678
#ifdef CONFIG_PM
2679 2680
	seq_printf(m, "Usage count: %d\n",
		   atomic_read(&dev->dev->power.usage_count));
2681 2682 2683
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2684

2685 2686 2687
	return 0;
}

2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
	case POWER_DOMAIN_PORT_DDI_A_LANES:
		return "PORT_DDI_A_LANES";
	case POWER_DOMAIN_PORT_DDI_B_LANES:
		return "PORT_DDI_B_LANES";
	case POWER_DOMAIN_PORT_DDI_C_LANES:
		return "PORT_DDI_C_LANES";
	case POWER_DOMAIN_PORT_DDI_D_LANES:
		return "PORT_DDI_D_LANES";
	case POWER_DOMAIN_PORT_DDI_E_LANES:
		return "PORT_DDI_E_LANES";
I
Imre Deak 已提交
2721 2722 2723 2724 2725 2726
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2727 2728 2729 2730
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2731 2732
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2733 2734 2735 2736 2737 2738 2739 2740
	case POWER_DOMAIN_AUX_A:
		return "AUX_A";
	case POWER_DOMAIN_AUX_B:
		return "AUX_B";
	case POWER_DOMAIN_AUX_C:
		return "AUX_C";
	case POWER_DOMAIN_AUX_D:
		return "AUX_D";
2741 2742
	case POWER_DOMAIN_GMBUS:
		return "GMBUS";
2743 2744
	case POWER_DOMAIN_MODESET:
		return "MODESET";
2745 2746 2747
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
2748
		MISSING_CASE(domain);
2749 2750 2751 2752 2753 2754
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2755
	struct drm_info_node *node = m->private;
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
static int i915_dmc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_csr *csr;

	if (!HAS_CSR(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2802 2803
	intel_runtime_pm_get(dev_priv);

2804 2805 2806 2807
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2808
		goto out;
2809 2810 2811 2812

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2813 2814 2815 2816 2817
	if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2818 2819 2820
	} else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2821 2822
	}

2823 2824 2825 2826 2827
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2828 2829
	intel_runtime_pm_put(dev_priv);

2830 2831 2832
	return 0;
}

2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2855
	struct drm_info_node *node = m->private;
2856 2857 2858 2859 2860 2861 2862
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2863
		   encoder->base.id, encoder->name);
2864 2865 2866 2867
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2868
			   connector->name,
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2882
	struct drm_info_node *node = m->private;
2883 2884 2885
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2886 2887
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2888

2889
	if (fb)
2890
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2891 2892
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2893 2894
	else
		seq_puts(m, "\tprimary plane disabled\n");
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2914
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2925
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2939
	struct drm_display_mode *mode;
2940 2941

	seq_printf(m, "connector %d: type %s, status: %s\n",
2942
		   connector->base.id, connector->name,
2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2954 2955 2956 2957 2958 2959 2960 2961 2962
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2963

2964 2965 2966
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2967 2968
}

2969 2970 2971 2972 2973 2974
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
2975
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2976
	else
2977
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2978 2979 2980 2981 2982 2983 2984 2985 2986

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2987
	pos = I915_READ(CURPOS(pipe));
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
		 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
		 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
		 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
		 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
		 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
		 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
			   state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3101 3102
static int i915_display_info(struct seq_file *m, void *unused)
{
3103
	struct drm_info_node *node = m->private;
3104
	struct drm_device *dev = node->minor->dev;
3105
	struct drm_i915_private *dev_priv = dev->dev_private;
3106
	struct intel_crtc *crtc;
3107 3108
	struct drm_connector *connector;

3109
	intel_runtime_pm_get(dev_priv);
3110 3111 3112
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3113
	for_each_intel_crtc(dev, crtc) {
3114
		bool active;
3115
		struct intel_crtc_state *pipe_config;
3116
		int x, y;
3117

3118 3119
		pipe_config = to_intel_crtc_state(crtc->base.state);

3120
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3121
			   crtc->base.base.id, pipe_name(crtc->pipe),
3122
			   yesno(pipe_config->base.active),
3123 3124 3125
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3126
		if (pipe_config->base.active) {
3127 3128
			intel_crtc_info(m, crtc);

3129
			active = cursor_position(dev, crtc->pipe, &x, &y);
3130
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3131
				   yesno(crtc->cursor_base),
3132 3133
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3134
				   crtc->cursor_addr, yesno(active));
3135 3136
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3137
		}
3138 3139 3140 3141

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3142 3143 3144 3145 3146 3147 3148 3149 3150
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3151
	intel_runtime_pm_put(dev_priv);
3152 3153 3154 3155

	return 0;
}

B
Ben Widawsky 已提交
3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3173
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3223
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3224 3225 3226 3227
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3240
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3241
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
3242
		seq_printf(m, " tracked hardware state:\n");
3243 3244 3245 3246 3247 3248
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3249 3250 3251 3252 3253 3254
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3255
static int i915_wa_registers(struct seq_file *m, void *unused)
3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3269 3270
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
3271 3272
		i915_reg_t addr;
		u32 mask, value, read;
3273
		bool ok;
3274

3275 3276
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
3277 3278 3279 3280
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3281
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3282 3283 3284 3285 3286 3287 3288 3289
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3290 3291 3292 3293 3294 3295 3296 3297 3298 3299
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3300 3301 3302
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

3303 3304 3305 3306 3307 3308 3309 3310 3311
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3312
		for_each_plane(dev_priv, pipe, plane) {
3313 3314 3315 3316 3317 3318
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3319
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3320 3321 3322 3323 3324 3325 3326 3327 3328
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
	struct intel_encoder *intel_encoder;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;

	for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
		/* Encoder connected on this CRTC */
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_EDP:
			seq_puts(m, "eDP:\n");
			break;
		case INTEL_OUTPUT_DSI:
			seq_puts(m, "DSI:\n");
			break;
		case INTEL_OUTPUT_HDMI:
			seq_puts(m, "HDMI:\n");
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			seq_puts(m, "DP:\n");
			break;
		default:
			seq_printf(m, "Other encoder (id=%d).\n",
						intel_encoder->type);
			return;
		}
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3370
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

	for_each_intel_crtc(dev, intel_crtc) {
		drm_modeset_lock(&intel_crtc->base.mutex, NULL);

3422
		if (intel_crtc->base.state->active) {
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);
	}

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3438 3439 3440 3441 3442 3443
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3466 3467
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3468 3469 3470 3471
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3472 3473 3474
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3475 3476 3477 3478
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3479 3480 3481
		return -EBUSY; /* already open */
	}

3482
	pipe_crc->opened = true;
3483 3484
	filep->private_data = inode->i_private;

3485 3486
	spin_unlock_irq(&pipe_crc->lock);

3487 3488 3489 3490 3491
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3492 3493 3494 3495
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3496 3497 3498
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3499

3500 3501 3502 3503 3504 3505 3506 3507 3508
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3509
{
3510 3511 3512
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3524
	int n_entries;
3525 3526 3527 3528 3529 3530 3531 3532 3533 3534
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3535
		return 0;
3536 3537

	/* nothing to read */
3538
	spin_lock_irq(&pipe_crc->lock);
3539
	while (pipe_crc_data_count(pipe_crc) == 0) {
3540 3541 3542 3543
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3544
			return -EAGAIN;
3545
		}
3546

3547 3548 3549 3550 3551 3552
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3553 3554
	}

3555
	/* We now have one or more entries to read */
3556
	n_entries = count / PIPE_CRC_LINE_LEN;
3557

3558
	bytes_read = 0;
3559 3560 3561
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3562
		int ret;
3563

3564 3565 3566 3567 3568 3569 3570
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3571 3572 3573 3574 3575 3576
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3577 3578 3579
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
3580 3581
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
3582

3583 3584 3585 3586 3587
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3588

3589 3590
	spin_unlock_irq(&pipe_crc->lock);

3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3626 3627
	if (!ent)
		return -ENOMEM;
3628 3629

	return drm_add_fake_info_node(minor, ent, info);
3630 3631
}

D
Daniel Vetter 已提交
3632
static const char * const pipe_crc_sources[] = {
3633 3634 3635 3636
	"none",
	"plane1",
	"plane2",
	"pf",
3637
	"pipe",
D
Daniel Vetter 已提交
3638 3639 3640 3641
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3642
	"auto",
3643 3644 3645 3646 3647 3648 3649 3650
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3651
static int display_crc_ctl_show(struct seq_file *m, void *data)
3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3664
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3665 3666 3667
{
	struct drm_device *dev = inode->i_private;

3668
	return single_open(file, display_crc_ctl_show, dev);
3669 3670
}

3671
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3672 3673
				 uint32_t *val)
{
3674 3675 3676 3677
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3691 3692 3693 3694 3695
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3696
	struct intel_digital_port *dig_port;
3697 3698 3699 3700
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3701
	drm_modeset_lock_all(dev);
3702
	for_each_intel_encoder(dev, encoder) {
3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3733
			break;
3734 3735
		default:
			break;
3736 3737
		}
	}
3738
	drm_modeset_unlock_all(dev);
3739 3740 3741 3742 3743 3744 3745

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3746 3747
				uint32_t *val)
{
3748 3749 3750
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3751 3752 3753 3754 3755 3756 3757
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3758 3759 3760 3761 3762
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3763
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3764 3765 3766
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3767
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3768
		break;
3769 3770 3771 3772 3773 3774
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3775 3776 3777 3778 3779 3780 3781
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3795 3796
		switch (pipe) {
		case PIPE_A:
3797
			tmp |= PIPE_A_SCRAMBLE_RESET;
3798 3799
			break;
		case PIPE_B:
3800
			tmp |= PIPE_B_SCRAMBLE_RESET;
3801 3802 3803 3804 3805 3806 3807
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3808 3809 3810
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3811 3812 3813
	return 0;
}

3814
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3815 3816
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3817 3818
				 uint32_t *val)
{
3819 3820 3821
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3822 3823 3824 3825 3826 3827 3828
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3841
		need_stable_symbols = true;
3842 3843 3844 3845 3846
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3847
		need_stable_symbols = true;
3848 3849 3850 3851 3852
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3853
		need_stable_symbols = true;
3854 3855 3856 3857 3858 3859 3860 3861
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3887 3888 3889
	return 0;
}

3890 3891 3892 3893 3894 3895
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3896 3897
	switch (pipe) {
	case PIPE_A:
3898
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3899 3900
		break;
	case PIPE_B:
3901
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3902 3903 3904 3905 3906 3907 3908
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3909 3910 3911 3912 3913 3914
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3933
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3934 3935
				uint32_t *val)
{
3936 3937 3938 3939
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3940 3941 3942 3943 3944 3945 3946 3947 3948
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3949
	case INTEL_PIPE_CRC_SOURCE_NONE:
3950 3951
		*val = 0;
		break;
D
Daniel Vetter 已提交
3952 3953
	default:
		return -EINVAL;
3954 3955 3956 3957 3958
	}

	return 0;
}

3959
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
3960 3961 3962 3963
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3964
	struct intel_crtc_state *pipe_config;
3965 3966
	struct drm_atomic_state *state;
	int ret = 0;
3967 3968

	drm_modeset_lock_all(dev);
3969 3970 3971 3972
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
3973 3974
	}

3975 3976 3977 3978 3979 3980
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
3981

3982 3983 3984 3985
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
3986

3987 3988
	ret = drm_atomic_commit(state);
out:
3989
	drm_modeset_unlock_all(dev);
3990 3991 3992
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
3993 3994 3995 3996 3997
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3998 3999
				uint32_t *val)
{
4000 4001 4002 4003
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4004 4005 4006 4007 4008 4009 4010
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4011
		if (IS_HASWELL(dev) && pipe == PIPE_A)
4012
			hsw_trans_edp_pipe_A_crc_wa(dev, true);
4013

4014 4015
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4016
	case INTEL_PIPE_CRC_SOURCE_NONE:
4017 4018
		*val = 0;
		break;
D
Daniel Vetter 已提交
4019 4020
	default:
		return -EINVAL;
4021 4022 4023 4024 4025
	}

	return 0;
}

4026 4027 4028 4029
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4030
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4031 4032
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
4033
	u32 val = 0; /* shut up gcc */
4034
	int ret;
4035

4036 4037 4038
	if (pipe_crc->source == source)
		return 0;

4039 4040 4041 4042
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4043 4044 4045 4046 4047
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
4048
	if (IS_GEN2(dev))
4049
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
4050
	else if (INTEL_INFO(dev)->gen < 5)
4051
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
4052
	else if (IS_VALLEYVIEW(dev))
4053
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4054
	else if (IS_GEN5(dev) || IS_GEN6(dev))
4055
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4056
	else
4057
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4058 4059 4060 4061

	if (ret != 0)
		return ret;

4062 4063
	/* none -> real source transition */
	if (source) {
4064 4065
		struct intel_pipe_crc_entry *entries;

4066 4067 4068
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4069 4070
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4071 4072
				  GFP_KERNEL);
		if (!entries)
4073 4074
			return -ENOMEM;

4075 4076 4077 4078 4079 4080 4081 4082
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4083
		spin_lock_irq(&pipe_crc->lock);
4084
		kfree(pipe_crc->entries);
4085
		pipe_crc->entries = entries;
4086 4087 4088
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4089 4090
	}

4091
	pipe_crc->source = source;
4092 4093 4094 4095

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4096 4097
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4098
		struct intel_pipe_crc_entry *entries;
4099 4100
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4101

4102 4103 4104
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4105
		drm_modeset_lock(&crtc->base.mutex, NULL);
4106
		if (crtc->base.state->active)
4107 4108
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4109

4110 4111
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4112
		pipe_crc->entries = NULL;
4113 4114
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4115 4116 4117
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4118 4119 4120

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
4121 4122
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
4123
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
4124
			hsw_trans_edp_pipe_A_crc_wa(dev, false);
4125 4126

		hsw_enable_ips(crtc);
4127 4128
	}

4129 4130 4131 4132 4133
	return 0;
}

/*
 * Parse pipe CRC command strings:
4134 4135 4136
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4137 4138 4139 4140
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4141 4142
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4143
 */
4144
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4175 4176 4177 4178
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4179
static const char * const pipe_crc_objects[] = {
4180 4181 4182 4183
	"pipe",
};

static int
4184
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4185 4186 4187 4188 4189
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4190
			*o = i;
4191 4192 4193 4194 4195 4196
			return 0;
		    }

	return -EINVAL;
}

4197
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4210
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4211 4212 4213 4214 4215
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4216
			*s = i;
4217 4218 4219 4220 4221 4222
			return 0;
		    }

	return -EINVAL;
}

4223
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
4224
{
4225
#define N_WORDS 3
4226
	int n_words;
4227
	char *words[N_WORDS];
4228
	enum pipe pipe;
4229
	enum intel_pipe_crc_object object;
4230 4231
	enum intel_pipe_crc_source source;

4232
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4233 4234 4235 4236 4237 4238
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4239
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4240
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4241 4242 4243
		return -EINVAL;
	}

4244
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4245
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4246 4247 4248
		return -EINVAL;
	}

4249
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4250
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4251 4252 4253 4254 4255 4256
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

4257 4258
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4284
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
4285 4286 4287 4288 4289 4290 4291 4292 4293 4294

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4295
static const struct file_operations i915_display_crc_ctl_fops = {
4296
	.owner = THIS_MODULE,
4297
	.open = display_crc_ctl_open,
4298 4299 4300
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4301
	.write = display_crc_ctl_write
4302 4303
};

4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315
static ssize_t i915_displayport_test_active_write(struct file *file,
					    const char __user *ubuf,
					    size_t len, loff_t *offp)
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4316
	dev = ((struct seq_file *)file->private_data)->private;
4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4341
		if (connector->status == connector_status_connected &&
4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_active_show, dev);
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_data_show, dev);
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_type_show, dev);
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4489
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4490 4491 4492
{
	struct drm_device *dev = m->private;
	int level;
4493 4494 4495 4496 4497 4498 4499 4500
	int num_levels;

	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4501 4502 4503 4504 4505 4506

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4507 4508
		/*
		 * - WM1+ latency values in 0.5us units
4509
		 * - latencies are in us on gen9/vlv/chv
4510
		 */
4511
		if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev))
4512 4513
			latency *= 10;
		else if (level > 0)
4514 4515 4516
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4517
			   level, wm[level], latency / 10, latency % 10);
4518 4519 4520 4521 4522 4523 4524 4525
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4526 4527 4528 4529 4530 4531 4532
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
4533

4534
	wm_latency_show(m, latencies);
4535 4536 4537 4538 4539 4540 4541

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4542 4543 4544 4545 4546 4547 4548
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
4549

4550
	wm_latency_show(m, latencies);
4551 4552 4553 4554 4555 4556 4557

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4558 4559 4560 4561 4562 4563 4564
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4565

4566
	wm_latency_show(m, latencies);
4567 4568 4569 4570 4571 4572 4573 4574

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4575
	if (INTEL_INFO(dev)->gen < 5)
4576 4577 4578 4579 4580 4581 4582 4583 4584
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4585
	if (HAS_GMCH_DISPLAY(dev))
4586 4587 4588 4589 4590 4591 4592 4593 4594
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4595
	if (HAS_GMCH_DISPLAY(dev))
4596 4597 4598 4599 4600 4601
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4602
				size_t len, loff_t *offp, uint16_t wm[8])
4603 4604 4605
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4606
	uint16_t new[8] = { 0 };
4607
	int num_levels;
4608 4609 4610 4611
	int level;
	int ret;
	char tmp[32];

4612 4613 4614 4615 4616 4617 4618
	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4619 4620 4621 4622 4623 4624 4625 4626
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4627 4628 4629
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4649 4650
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4651

4652 4653 4654 4655 4656 4657
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4658 4659 4660 4661 4662 4663 4664
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4665 4666
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4667

4668 4669 4670 4671 4672 4673
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4674 4675 4676 4677 4678 4679 4680
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4681 4682 4683 4684 4685 4686 4687
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4688

4689
	return wm_latency_write(file, ubuf, len, offp, latencies);
4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4719 4720
static int
i915_wedged_get(void *data, u64 *val)
4721
{
4722
	struct drm_device *dev = data;
4723
	struct drm_i915_private *dev_priv = dev->dev_private;
4724

4725
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
4726

4727
	return 0;
4728 4729
}

4730 4731
static int
i915_wedged_set(void *data, u64 val)
4732
{
4733
	struct drm_device *dev = data;
4734 4735
	struct drm_i915_private *dev_priv = dev->dev_private;

4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return -EAGAIN;

4747
	intel_runtime_pm_get(dev_priv);
4748

4749 4750
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
4751 4752 4753

	intel_runtime_pm_put(dev_priv);

4754
	return 0;
4755 4756
}

4757 4758
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4759
			"%llu\n");
4760

4761 4762
static int
i915_ring_stop_get(void *data, u64 *val)
4763
{
4764
	struct drm_device *dev = data;
4765
	struct drm_i915_private *dev_priv = dev->dev_private;
4766

4767
	*val = dev_priv->gpu_error.stop_rings;
4768

4769
	return 0;
4770 4771
}

4772 4773
static int
i915_ring_stop_set(void *data, u64 val)
4774
{
4775
	struct drm_device *dev = data;
4776
	struct drm_i915_private *dev_priv = dev->dev_private;
4777
	int ret;
4778

4779
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
4780

4781 4782 4783 4784
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

4785
	dev_priv->gpu_error.stop_rings = val;
4786 4787
	mutex_unlock(&dev->struct_mutex);

4788
	return 0;
4789 4790
}

4791 4792 4793
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
4794

4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4861 4862 4863 4864 4865 4866 4867 4868
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4869 4870
static int
i915_drop_caches_get(void *data, u64 *val)
4871
{
4872
	*val = DROP_ALL;
4873

4874
	return 0;
4875 4876
}

4877 4878
static int
i915_drop_caches_set(void *data, u64 val)
4879
{
4880
	struct drm_device *dev = data;
4881
	struct drm_i915_private *dev_priv = dev->dev_private;
4882
	int ret;
4883

4884
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4901 4902
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4903

4904 4905
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4906 4907 4908 4909

unlock:
	mutex_unlock(&dev->struct_mutex);

4910
	return ret;
4911 4912
}

4913 4914 4915
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4916

4917 4918
static int
i915_max_freq_get(void *data, u64 *val)
4919
{
4920
	struct drm_device *dev = data;
4921
	struct drm_i915_private *dev_priv = dev->dev_private;
4922
	int ret;
4923

4924
	if (INTEL_INFO(dev)->gen < 6)
4925 4926
		return -ENODEV;

4927 4928
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4929
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4930 4931
	if (ret)
		return ret;
4932

4933
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4934
	mutex_unlock(&dev_priv->rps.hw_lock);
4935

4936
	return 0;
4937 4938
}

4939 4940
static int
i915_max_freq_set(void *data, u64 val)
4941
{
4942
	struct drm_device *dev = data;
4943
	struct drm_i915_private *dev_priv = dev->dev_private;
4944
	u32 hw_max, hw_min;
4945
	int ret;
4946

4947
	if (INTEL_INFO(dev)->gen < 6)
4948
		return -ENODEV;
4949

4950 4951
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4952
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4953

4954
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4955 4956 4957
	if (ret)
		return ret;

4958 4959 4960
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4961
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4962

4963 4964
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4965

4966
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4967 4968
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4969 4970
	}

4971
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4972

4973
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4974

4975
	mutex_unlock(&dev_priv->rps.hw_lock);
4976

4977
	return 0;
4978 4979
}

4980 4981
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4982
			"%llu\n");
4983

4984 4985
static int
i915_min_freq_get(void *data, u64 *val)
4986
{
4987
	struct drm_device *dev = data;
4988
	struct drm_i915_private *dev_priv = dev->dev_private;
4989
	int ret;
4990

4991
	if (INTEL_INFO(dev)->gen < 6)
4992 4993
		return -ENODEV;

4994 4995
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4996
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4997 4998
	if (ret)
		return ret;
4999

5000
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
5001
	mutex_unlock(&dev_priv->rps.hw_lock);
5002

5003
	return 0;
5004 5005
}

5006 5007
static int
i915_min_freq_set(void *data, u64 val)
5008
{
5009
	struct drm_device *dev = data;
5010
	struct drm_i915_private *dev_priv = dev->dev_private;
5011
	u32 hw_max, hw_min;
5012
	int ret;
5013

5014
	if (INTEL_INFO(dev)->gen < 6)
5015
		return -ENODEV;
5016

5017 5018
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

5019
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
5020

5021
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5022 5023 5024
	if (ret)
		return ret;

5025 5026 5027
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
5028
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5029

5030 5031
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5032

5033
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
5034 5035
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5036
	}
J
Jeff McGee 已提交
5037

5038
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5039

5040
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
5041

5042
	mutex_unlock(&dev_priv->rps.hw_lock);
5043

5044
	return 0;
5045 5046
}

5047 5048
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5049
			"%llu\n");
5050

5051 5052
static int
i915_cache_sharing_get(void *data, u64 *val)
5053
{
5054
	struct drm_device *dev = data;
5055
	struct drm_i915_private *dev_priv = dev->dev_private;
5056
	u32 snpcr;
5057
	int ret;
5058

5059 5060 5061
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

5062 5063 5064
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
5065
	intel_runtime_pm_get(dev_priv);
5066

5067
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5068 5069

	intel_runtime_pm_put(dev_priv);
5070 5071
	mutex_unlock(&dev_priv->dev->struct_mutex);

5072
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5073

5074
	return 0;
5075 5076
}

5077 5078
static int
i915_cache_sharing_set(void *data, u64 val)
5079
{
5080
	struct drm_device *dev = data;
5081 5082 5083
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

5084 5085 5086
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

5087
	if (val > 3)
5088 5089
		return -EINVAL;

5090
	intel_runtime_pm_get(dev_priv);
5091
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5092 5093 5094 5095 5096 5097 5098

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5099
	intel_runtime_pm_put(dev_priv);
5100
	return 0;
5101 5102
}

5103 5104 5105
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5106

5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5119
	int ss_max = 2;
5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5151
	int s_max = 3, ss_max = 4;
5152 5153 5154
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166
	/* BXT has a single slice and at most 3 subslices. */
	if (IS_BROXTON(dev)) {
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5167 5168 5169 5170 5171 5172 5173 5174 5175 5176
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
5177 5178
		unsigned int ss_cnt = 0;

5179 5180 5181 5182 5183
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
5184

5185
		if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
5186 5187
			ss_cnt = INTEL_INFO(dev)->subslice_per_slice;

5188 5189 5190
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5191 5192 5193 5194 5195 5196 5197 5198
			if (IS_BROXTON(dev) &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			if (IS_BROXTON(dev))
				ss_cnt++;

5199 5200 5201 5202 5203 5204
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
5205 5206 5207 5208

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
5209 5210 5211
	}
}

5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236
static void broadwell_sseu_device_status(struct drm_device *dev,
					 struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int s;
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);

	stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);

	if (stat->slice_total) {
		stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
		stat->subslice_total = stat->slice_total *
				       stat->subslice_per_slice;
		stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
		stat->eu_total = stat->eu_per_subslice * stat->subslice_total;

		/* subtract fused off EU(s) from enabled slice(s) */
		for (s = 0; s < stat->slice_total; s++) {
			u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];

			stat->eu_total -= hweight8(subslice_7eu);
		}
	}
}

5237 5238 5239 5240
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
5241
	struct sseu_dev_status stat;
5242

5243
	if (INTEL_INFO(dev)->gen < 8)
5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

5264
	seq_puts(m, "SSEU Device Status\n");
5265
	memset(&stat, 0, sizeof(stat));
5266
	if (IS_CHERRYVIEW(dev)) {
5267
		cherryview_sseu_device_status(dev, &stat);
5268 5269
	} else if (IS_BROADWELL(dev)) {
		broadwell_sseu_device_status(dev, &stat);
5270
	} else if (INTEL_INFO(dev)->gen >= 9) {
5271
		gen9_sseu_device_status(dev, &stat);
5272
	}
5273 5274 5275 5276 5277 5278 5279 5280 5281 5282
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
5283

5284 5285 5286
	return 0;
}

5287 5288 5289 5290 5291
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5292
	if (INTEL_INFO(dev)->gen < 6)
5293 5294
		return 0;

5295
	intel_runtime_pm_get(dev_priv);
5296
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5297 5298 5299 5300

	return 0;
}

5301
static int i915_forcewake_release(struct inode *inode, struct file *file)
5302 5303 5304 5305
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5306
	if (INTEL_INFO(dev)->gen < 6)
5307 5308
		return 0;

5309
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5310
	intel_runtime_pm_put(dev_priv);
5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5327
				  S_IRUSR,
5328 5329
				  root, dev,
				  &i915_forcewake_fops);
5330 5331
	if (!ent)
		return -ENOMEM;
5332

B
Ben Widawsky 已提交
5333
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5334 5335
}

5336 5337 5338 5339
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5340 5341 5342 5343
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

5344
	ent = debugfs_create_file(name,
5345 5346
				  S_IRUGO | S_IWUSR,
				  root, dev,
5347
				  fops);
5348 5349
	if (!ent)
		return -ENOMEM;
5350

5351
	return drm_add_fake_info_node(minor, ent, fops);
5352 5353
}

5354
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5355
	{"i915_capabilities", i915_capabilities, 0},
5356
	{"i915_gem_objects", i915_gem_object_info, 0},
5357
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5358
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
5359 5360
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
5361
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5362
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5363 5364
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5365
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5366
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5367 5368 5369
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5370
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5371
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5372
	{"i915_guc_info", i915_guc_info, 0},
5373
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5374
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5375
	{"i915_frequency_info", i915_frequency_info, 0},
5376
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5377
	{"i915_drpc_info", i915_drpc_info, 0},
5378
	{"i915_emon_status", i915_emon_status, 0},
5379
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5380
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5381
	{"i915_fbc_status", i915_fbc_status, 0},
5382
	{"i915_ips_status", i915_ips_status, 0},
5383
	{"i915_sr_status", i915_sr_status, 0},
5384
	{"i915_opregion", i915_opregion, 0},
5385
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5386
	{"i915_context_status", i915_context_status, 0},
5387
	{"i915_dump_lrc", i915_dump_lrc, 0},
5388
	{"i915_execlists", i915_execlists, 0},
5389
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5390
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5391
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5392
	{"i915_llc", i915_llc, 0},
5393
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5394
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5395
	{"i915_energy_uJ", i915_energy_uJ, 0},
5396
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5397
	{"i915_power_domain_info", i915_power_domain_info, 0},
5398
	{"i915_dmc_info", i915_dmc_info, 0},
5399
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5400
	{"i915_semaphore_status", i915_semaphore_status, 0},
5401
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5402
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5403
	{"i915_wa_registers", i915_wa_registers, 0},
5404
	{"i915_ddb_info", i915_ddb_info, 0},
5405
	{"i915_sseu_status", i915_sseu_status, 0},
5406
	{"i915_drrs_status", i915_drrs_status, 0},
5407
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5408
};
5409
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5410

5411
static const struct i915_debugfs_files {
5412 5413 5414 5415 5416 5417 5418 5419
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
5420 5421
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5422 5423 5424
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5425
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5426 5427 5428
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5429
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5430 5431 5432
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5433 5434
};

5435 5436 5437
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5438
	enum pipe pipe;
5439

5440
	for_each_pipe(dev_priv, pipe) {
5441
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5442

5443 5444
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5445 5446 5447 5448
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5449
int i915_debugfs_init(struct drm_minor *minor)
5450
{
5451
	int ret, i;
5452

5453
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5454 5455
	if (ret)
		return ret;
5456

5457 5458 5459 5460 5461 5462
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5463 5464 5465 5466 5467 5468 5469
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5470

5471 5472
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5473 5474 5475
					minor->debugfs_root, minor);
}

5476
void i915_debugfs_cleanup(struct drm_minor *minor)
5477
{
5478 5479
	int i;

5480 5481
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5482

5483 5484
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
5485

D
Daniel Vetter 已提交
5486
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5487 5488 5489 5490 5491 5492
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5493 5494 5495 5496 5497 5498
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5499
}
5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5534 5535 5536
	if (connector->status != connector_status_connected)
		return -ENODEV;

5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5557
	}
5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}