i915_debugfs.c 137.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/list_sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39 40 41 42 43 44 45 46 47 48
static __always_inline void seq_print_param(struct seq_file *m,
					    const char *name,
					    const char *type,
					    const void *x)
{
	if (!__builtin_strcmp(type, "bool"))
		seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
	else if (!__builtin_strcmp(type, "int"))
		seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
	else if (!__builtin_strcmp(type, "unsigned int"))
		seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
49 50
	else if (!__builtin_strcmp(type, "char *"))
		seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
51 52 53 54
	else
		BUILD_BUG();
}

55 56
static int i915_capabilities(struct seq_file *m, void *data)
{
57 58
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
59

60
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
61
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
63

64
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
65
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
66
#undef PRINT_FLAG
67

68 69 70 71 72 73
	kernel_param_lock(THIS_MODULE);
#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
	I915_PARAMS_FOR_EACH(PRINT_PARAM);
#undef PRINT_PARAM
	kernel_param_unlock(THIS_MODULE);

74 75
	return 0;
}
76

77
static char get_active_flag(struct drm_i915_gem_object *obj)
78
{
79
	return i915_gem_object_is_active(obj) ? '*' : ' ';
80 81
}

82
static char get_pin_flag(struct drm_i915_gem_object *obj)
83 84 85 86
{
	return obj->pin_display ? 'p' : ' ';
}

87
static char get_tiling_flag(struct drm_i915_gem_object *obj)
88
{
89
	switch (i915_gem_object_get_tiling(obj)) {
90
	default:
91 92 93
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
94
	}
95 96
}

97
static char get_global_flag(struct drm_i915_gem_object *obj)
98
{
99
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
100 101
}

102
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
103
{
C
Chris Wilson 已提交
104
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
105 106
}

107 108 109 110 111
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

112
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
113
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
114 115 116 117 118 119
			size += vma->node.size;
	}

	return size;
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
123
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
126
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
127 128
	int pin_count = 0;

129 130
	lockdep_assert_held(&obj->base.dev->struct_mutex);

131
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
132
		   &obj->base,
133
		   get_active_flag(obj),
134 135
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
136
		   get_global_flag(obj),
137
		   get_pin_mapped_flag(obj),
138
		   obj->base.size / 1024,
139
		   obj->base.read_domains,
140
		   obj->base.write_domain,
141
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
142 143
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
144 145
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
146
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
147
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
148
			pin_count++;
D
Dan Carpenter 已提交
149 150
	}
	seq_printf(m, " (pinned x %d)", pin_count);
151 152
	if (obj->pin_display)
		seq_printf(m, " (display)");
153
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
154 155 156
		if (!drm_mm_node_allocated(&vma->node))
			continue;

157
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
158
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
159
			   vma->node.start, vma->node.size);
160 161 162 163 164 165 166 167
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
168 169
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
170 171 172 173
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
174 175 176 177 178 179 180 181
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
182 183 184 185 186 187 188
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
189 190 191 192
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
193
		seq_puts(m, ")");
B
Ben Widawsky 已提交
194
	}
195
	if (obj->stolen)
196
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
197

198
	engine = i915_gem_object_last_write_engine(obj);
199 200 201
	if (engine)
		seq_printf(m, " (%s)", engine->name);

202 203 204
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
205 206
}

207 208 209 210
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
211
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
212
	struct drm_i915_gem_object *b =
213
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
214

R
Rasmus Villemoes 已提交
215 216 217 218 219
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
220 221 222 223
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
224 225
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
226
	struct drm_i915_gem_object *obj;
227
	u64 total_obj_size, total_gtt_size;
228 229 230 231 232 233 234 235
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
236
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
237 238 239
		if (obj->stolen == NULL)
			continue;

240
		list_add(&obj->obj_exec_link, &stolen);
241 242

		total_obj_size += obj->base.size;
243
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
244 245
		count++;
	}
246
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
247 248 249
		if (obj->stolen == NULL)
			continue;

250
		list_add(&obj->obj_exec_link, &stolen);
251 252 253 254 255 256 257

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
258
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
259 260 261
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
262
		list_del_init(&obj->obj_exec_link);
263 264 265
	}
	mutex_unlock(&dev->struct_mutex);

266
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
267 268 269 270
		   count, total_obj_size, total_gtt_size);
	return 0;
}

271
struct file_stats {
272
	struct drm_i915_file_private *file_priv;
273 274 275 276
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
277 278 279 280 281 282
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
283
	struct i915_vma *vma;
284 285 286

	stats->count++;
	stats->total += obj->base.size;
287 288
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
289 290 291
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

292 293 294
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
295

296
		if (i915_vma_is_ggtt(vma)) {
297 298 299
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
300

301
			if (ppgtt->base.file != stats->file_priv)
302 303
				continue;
		}
304

305
		if (i915_vma_is_active(vma))
306 307 308
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
309 310 311 312 313
	}

	return 0;
}

314 315
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
316
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
317 318 319 320 321 322 323 324 325
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
326 327 328 329 330 331

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
332
	struct intel_engine_cs *engine;
333
	enum intel_engine_id id;
334
	int j;
335 336 337

	memset(&stats, 0, sizeof(stats));

338
	for_each_engine(engine, dev_priv, id) {
339
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
340
			list_for_each_entry(obj,
341
					    &engine->batch_pool.cache_list[j],
342 343 344
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
345
	}
346

347
	print_file_stats(m, "[k]batch pool", stats);
348 349
}

350 351 352 353 354 355 356
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
357
			per_file_stats(0, ctx->engine[n].state->obj, data);
358
		if (ctx->engine[n].ring)
359
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
360 361 362 363 364 365 366 367
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
368
	struct drm_device *dev = &dev_priv->drm;
369 370 371 372 373
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

374
	mutex_lock(&dev->struct_mutex);
375 376 377
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

378
	list_for_each_entry(file, &dev->filelist, lhead) {
379 380 381
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
382
	mutex_unlock(&dev->struct_mutex);
383 384 385 386

	print_file_stats(m, "[k]contexts", stats);
}

387
static int i915_gem_object_info(struct seq_file *m, void *data)
388
{
389 390
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
391
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
392 393
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
394
	struct drm_i915_gem_object *obj;
395
	struct drm_file *file;
396 397 398 399 400 401
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

402
	seq_printf(m, "%u objects, %llu bytes\n",
403 404 405
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

406 407 408
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
409
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
410 411 412
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
413
		if (obj->mm.madv == I915_MADV_DONTNEED) {
414 415 416 417
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
418
		if (obj->mm.mapping) {
419 420
			mapped_count++;
			mapped_size += obj->base.size;
421
		}
422
	}
423
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
424

425
	size = count = dpy_size = dpy_count = 0;
426
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
427 428 429
		size += obj->base.size;
		++count;

430
		if (obj->pin_display) {
431 432
			dpy_size += obj->base.size;
			++dpy_count;
433
		}
434

C
Chris Wilson 已提交
435
		if (obj->mm.madv == I915_MADV_DONTNEED) {
436 437 438
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
439

C
Chris Wilson 已提交
440
		if (obj->mm.mapping) {
441 442
			mapped_count++;
			mapped_size += obj->base.size;
443
		}
444
	}
445 446
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
447
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
448
		   purgeable_count, purgeable_size);
449 450 451 452
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
453

454
	seq_printf(m, "%llu [%llu] gtt total\n",
455
		   ggtt->base.total, ggtt->mappable_end);
456

457 458
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
459 460 461
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
462
	print_context_stats(m, dev_priv);
463 464
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
465 466
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
467
		struct task_struct *task;
468 469

		memset(&stats, 0, sizeof(stats));
470
		stats.file_priv = file->driver_priv;
471
		spin_lock(&file->table_lock);
472
		idr_for_each(&file->object_idr, per_file_stats, &stats);
473
		spin_unlock(&file->table_lock);
474 475 476 477 478 479
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
480 481 482
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
483
						   client_link);
484
		rcu_read_lock();
485 486 487
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
488
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
489
		rcu_read_unlock();
490
		mutex_unlock(&dev->struct_mutex);
491
	}
492
	mutex_unlock(&dev->filelist_mutex);
493 494 495 496

	return 0;
}

497
static int i915_gem_gtt_info(struct seq_file *m, void *data)
498
{
499
	struct drm_info_node *node = m->private;
500 501
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
502
	bool show_pin_display_only = !!node->info_ent->data;
503
	struct drm_i915_gem_object *obj;
504
	u64 total_obj_size, total_gtt_size;
505 506 507 508 509 510 511
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
512
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
513
		if (show_pin_display_only && !obj->pin_display)
514 515
			continue;

516
		seq_puts(m, "   ");
517
		describe_obj(m, obj);
518
		seq_putc(m, '\n');
519
		total_obj_size += obj->base.size;
520
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
521 522 523 524 525
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

526
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
527 528 529 530 531
		   count, total_obj_size, total_gtt_size);

	return 0;
}

532 533
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
534 535
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
536
	struct intel_crtc *crtc;
537 538 539 540 541
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
542

543
	for_each_intel_crtc(dev, crtc) {
544 545
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
546
		struct intel_flip_work *work;
547

548
		spin_lock_irq(&dev->event_lock);
549 550
		work = crtc->flip_work;
		if (work == NULL) {
551
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
552 553
				   pipe, plane);
		} else {
554 555 556 557 558 559 560 561 562 563 564 565
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
566
				struct intel_engine_cs *engine = work->flip_queued_req->engine;
567

568
				seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
569
					   engine->name,
570
					   work->flip_queued_req->global_seqno,
571
					   intel_engine_last_submit(engine),
572
					   intel_engine_get_seqno(engine),
573
					   i915_gem_request_completed(work->flip_queued_req));
574 575 576 577 578 579 580 581
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

582
			if (INTEL_GEN(dev_priv) >= 4)
583 584 585 586 587 588 589 590
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
591 592
			}
		}
593
		spin_unlock_irq(&dev->event_lock);
594 595
	}

596 597
	mutex_unlock(&dev->struct_mutex);

598 599 600
	return 0;
}

601 602
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
603 604
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
605
	struct drm_i915_gem_object *obj;
606
	struct intel_engine_cs *engine;
607
	enum intel_engine_id id;
608
	int total = 0;
609
	int ret, j;
610 611 612 613 614

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

615
	for_each_engine(engine, dev_priv, id) {
616
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
617 618 619 620
			int count;

			count = 0;
			list_for_each_entry(obj,
621
					    &engine->batch_pool.cache_list[j],
622 623 624
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
625
				   engine->name, j, count);
626 627

			list_for_each_entry(obj,
628
					    &engine->batch_pool.cache_list[j],
629 630 631 632 633 634 635
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
636
		}
637 638
	}

639
	seq_printf(m, "total: %d\n", total);
640 641 642 643 644 645

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

646 647 648 649
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
650
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
651
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
652
		   rq->priotree.priority,
653
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
654
		   rq->timeline->common->name);
655 656
}

657 658
static int i915_gem_request_info(struct seq_file *m, void *data)
{
659 660
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
661
	struct drm_i915_gem_request *req;
662 663
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
664
	int ret, any;
665 666 667 668

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
669

670
	any = 0;
671
	for_each_engine(engine, dev_priv, id) {
672 673 674
		int count;

		count = 0;
675
		list_for_each_entry(req, &engine->timeline->requests, link)
676 677
			count++;
		if (count == 0)
678 679
			continue;

680
		seq_printf(m, "%s requests: %d\n", engine->name, count);
681
		list_for_each_entry(req, &engine->timeline->requests, link)
682
			print_request(m, req, "    ");
683 684

		any++;
685
	}
686 687
	mutex_unlock(&dev->struct_mutex);

688
	if (any == 0)
689
		seq_puts(m, "No requests\n");
690

691 692 693
	return 0;
}

694
static void i915_ring_seqno_info(struct seq_file *m,
695
				 struct intel_engine_cs *engine)
696
{
697 698 699
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

700
	seq_printf(m, "Current sequence (%s): %x\n",
701
		   engine->name, intel_engine_get_seqno(engine));
702

703
	spin_lock_irq(&b->rb_lock);
704
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
705
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
706 707 708 709

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
710
	spin_unlock_irq(&b->rb_lock);
711 712
}

713 714
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
715
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
716
	struct intel_engine_cs *engine;
717
	enum intel_engine_id id;
718

719
	for_each_engine(engine, dev_priv, id)
720
		i915_ring_seqno_info(m, engine);
721

722 723 724 725 726 727
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
728
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
729
	struct intel_engine_cs *engine;
730
	enum intel_engine_id id;
731
	int i, pipe;
732

733
	intel_runtime_pm_get(dev_priv);
734

735
	if (IS_CHERRYVIEW(dev_priv)) {
736 737 738 739 740 741 742 743 744 745 746
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
747 748 749 750 751 752 753 754 755 756 757
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

758 759 760 761
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

762 763 764 765
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
766 767 768 769 770 771
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
772
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
789
	} else if (INTEL_GEN(dev_priv) >= 8) {
790 791 792 793 794 795 796 797 798 799 800 801
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

802
		for_each_pipe(dev_priv, pipe) {
803 804 805 806 807
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
808 809 810 811
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
812
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
813 814
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
815
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
816 817
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
818
			seq_printf(m, "Pipe %c IER:\t%08x\n",
819 820
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
821 822

			intel_display_power_put(dev_priv, power_domain);
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
845
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
846 847 848 849 850 851 852 853
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
854 855 856 857 858 859 860 861 862 863 864
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
865 866 867
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
868 869
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

895
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
896 897 898 899 900 901
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
902
		for_each_pipe(dev_priv, pipe)
903 904 905
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
926
	for_each_engine(engine, dev_priv, id) {
927
		if (INTEL_GEN(dev_priv) >= 6) {
928 929
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
930
				   engine->name, I915_READ_IMR(engine));
931
		}
932
		i915_ring_seqno_info(m, engine);
933
	}
934
	intel_runtime_pm_put(dev_priv);
935

936 937 938
	return 0;
}

939 940
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
941 942
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
943 944 945 946 947
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
948 949 950

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
951
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
952

C
Chris Wilson 已提交
953 954
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
955
		if (!vma)
956
			seq_puts(m, "unused");
957
		else
958
			describe_obj(m, vma->obj);
959
		seq_putc(m, '\n');
960 961
	}

962
	mutex_unlock(&dev->struct_mutex);
963 964 965
	return 0;
}

966
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
967 968
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
969
{
970 971 972 973
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
974

975 976
	if (!error)
		return 0;
977

978 979 980
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
981

982 983 984
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
985

986 987 988 989
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
990

991 992 993 994 995
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
996

997 998 999
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
1000
	return 0;
1001 1002
}

1003
static int i915_gpu_info_open(struct inode *inode, struct file *file)
1004
{
1005
	struct i915_gpu_state *gpu;
1006

1007 1008 1009
	gpu = i915_capture_gpu_state(inode->i_private);
	if (!gpu)
		return -ENOMEM;
1010

1011
	file->private_data = gpu;
1012 1013 1014
	return 0;
}

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1028
{
1029
	struct i915_gpu_state *error = filp->private_data;
1030

1031 1032
	if (!error)
		return 0;
1033

1034 1035
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1036

1037 1038
	return cnt;
}
1039

1040 1041 1042 1043
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1044 1045 1046 1047 1048
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1049
	.read = gpu_state_read,
1050 1051
	.write = i915_error_state_write,
	.llseek = default_llseek,
1052
	.release = gpu_state_release,
1053
};
1054 1055
#endif

1056 1057 1058
static int
i915_next_seqno_set(void *data, u64 val)
{
1059 1060
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1061 1062 1063 1064 1065 1066
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1067
	ret = i915_gem_set_global_seqno(dev, val);
1068 1069
	mutex_unlock(&dev->struct_mutex);

1070
	return ret;
1071 1072
}

1073
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1074
			NULL, i915_next_seqno_set,
1075
			"0x%llx\n");
1076

1077
static int i915_frequency_info(struct seq_file *m, void *unused)
1078
{
1079
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1080 1081 1082
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1083

1084
	if (IS_GEN5(dev_priv)) {
1085 1086 1087 1088 1089 1090 1091 1092 1093
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1094
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1121
	} else if (INTEL_GEN(dev_priv) >= 6) {
1122 1123 1124
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1125
		u32 rpmodectl, rpinclimit, rpdeclimit;
1126
		u32 rpstat, cagf, reqf;
1127 1128
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1129
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1130 1131
		int max_freq;

1132
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1133
		if (IS_GEN9_LP(dev_priv)) {
1134 1135 1136 1137 1138 1139 1140
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1141
		/* RPSTAT1 is in the GT power well */
1142
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1143

1144
		reqf = I915_READ(GEN6_RPNSWREQ);
1145
		if (IS_GEN9(dev_priv))
1146 1147 1148
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1149
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1150 1151 1152 1153
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1154
		reqf = intel_gpu_freq(dev_priv, reqf);
1155

1156 1157 1158 1159
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1160
		rpstat = I915_READ(GEN6_RPSTAT1);
1161 1162 1163 1164 1165 1166
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1167
		if (IS_GEN9(dev_priv))
1168
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1169
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1170 1171 1172
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1173
		cagf = intel_gpu_freq(dev_priv, cagf);
1174

1175
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1176

1177
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1190
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1191
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1192
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1193 1194
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1195
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1196 1197 1198 1199
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1200 1201 1202 1203
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1204
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1205
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1206 1207 1208 1209 1210 1211
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1212 1213 1214
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1215 1216 1217 1218 1219 1220
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1221 1222
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1223

1224
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1225
			    rp_state_cap >> 16) & 0xff;
1226
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1227
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1228
			   intel_gpu_freq(dev_priv, max_freq));
1229 1230

		max_freq = (rp_state_cap & 0xff00) >> 8;
1231
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1232
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1233
			   intel_gpu_freq(dev_priv, max_freq));
1234

1235
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1236
			    rp_state_cap >> 0) & 0xff;
1237
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1238
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1239
			   intel_gpu_freq(dev_priv, max_freq));
1240
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1241
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1242

1243 1244 1245
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1246 1247
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1248 1249
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1250 1251
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1252 1253 1254 1255 1256
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1257
	} else {
1258
		seq_puts(m, "no P-state info available\n");
1259
	}
1260

1261
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1262 1263 1264
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1265 1266
	intel_runtime_pm_put(dev_priv);
	return ret;
1267 1268
}

1269 1270 1271 1272
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1273 1274 1275
	int slice;
	int subslice;

1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1288 1289 1290 1291 1292 1293 1294
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1295 1296
}

1297 1298
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1299
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1300
	struct intel_engine_cs *engine;
1301 1302
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1303
	struct intel_instdone instdone;
1304
	enum intel_engine_id id;
1305

1306 1307 1308 1309 1310 1311 1312 1313 1314
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1315 1316 1317 1318 1319
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1320 1321
	intel_runtime_pm_get(dev_priv);

1322
	for_each_engine(engine, dev_priv, id) {
1323
		acthd[id] = intel_engine_get_active_head(engine);
1324
		seqno[id] = intel_engine_get_seqno(engine);
1325 1326
	}

1327
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1328

1329 1330
	intel_runtime_pm_put(dev_priv);

1331 1332
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1333 1334
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1335 1336 1337 1338
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1339

1340 1341
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1342
	for_each_engine(engine, dev_priv, id) {
1343 1344 1345
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1346
		seq_printf(m, "%s:\n", engine->name);
1347
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1348
			   engine->hangcheck.seqno, seqno[id],
1349 1350
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1351
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1352 1353
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1354 1355 1356
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1357
		spin_lock_irq(&b->rb_lock);
1358
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1359
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1360 1361 1362 1363

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1364
		spin_unlock_irq(&b->rb_lock);
1365

1366
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1367
			   (long long)engine->hangcheck.acthd,
1368
			   (long long)acthd[id]);
1369 1370 1371 1372 1373
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1374

1375
		if (engine->id == RCS) {
1376
			seq_puts(m, "\tinstdone read =\n");
1377

1378
			i915_instdone_info(dev_priv, m, &instdone);
1379

1380
			seq_puts(m, "\tinstdone accu =\n");
1381

1382 1383
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1384
		}
1385 1386 1387 1388 1389
	}

	return 0;
}

1390
static int ironlake_drpc_info(struct seq_file *m)
1391
{
1392
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1393 1394 1395
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1396
	intel_runtime_pm_get(dev_priv);
1397 1398 1399 1400 1401

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1402
	intel_runtime_pm_put(dev_priv);
1403

1404
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1405 1406 1407 1408
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1409
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1410
	seq_printf(m, "SW control enabled: %s\n",
1411
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1412
	seq_printf(m, "Gated voltage change: %s\n",
1413
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1414 1415
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1416
	seq_printf(m, "Max P-state: P%d\n",
1417
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1418 1419 1420 1421
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1422
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1423
	seq_puts(m, "Current RS state: ");
1424 1425
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1426
		seq_puts(m, "on\n");
1427 1428
		break;
	case RSX_STATUS_RC1:
1429
		seq_puts(m, "RC1\n");
1430 1431
		break;
	case RSX_STATUS_RC1E:
1432
		seq_puts(m, "RC1E\n");
1433 1434
		break;
	case RSX_STATUS_RS1:
1435
		seq_puts(m, "RS1\n");
1436 1437
		break;
	case RSX_STATUS_RS2:
1438
		seq_puts(m, "RS2 (RC6)\n");
1439 1440
		break;
	case RSX_STATUS_RS3:
1441
		seq_puts(m, "RC3 (RC6+)\n");
1442 1443
		break;
	default:
1444
		seq_puts(m, "unknown\n");
1445 1446
		break;
	}
1447 1448 1449 1450

	return 0;
}

1451
static int i915_forcewake_domains(struct seq_file *m, void *data)
1452
{
1453
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1454 1455 1456
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1457
	for_each_fw_domain(fw_domain, dev_priv) {
1458
		seq_printf(m, "%s.wake_count = %u\n",
1459
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1460 1461 1462
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1463

1464 1465 1466 1467 1468
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1469
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1470
	u32 rpmodectl1, rcctl1, pw_status;
1471

1472 1473
	intel_runtime_pm_get(dev_priv);

1474
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1475 1476 1477
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1478 1479
	intel_runtime_pm_put(dev_priv);

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1493
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1494
	seq_printf(m, "Media Power Well: %s\n",
1495
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1496

1497 1498 1499 1500 1501
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1502
	return i915_forcewake_domains(m, NULL);
1503 1504
}

1505 1506
static int gen6_drpc_info(struct seq_file *m)
{
1507 1508
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1509
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1510
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1511
	unsigned forcewake_count;
1512
	int count = 0, ret;
1513 1514 1515 1516

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1517
	intel_runtime_pm_get(dev_priv);
1518

1519
	spin_lock_irq(&dev_priv->uncore.lock);
1520
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1521
	spin_unlock_irq(&dev_priv->uncore.lock);
1522 1523

	if (forcewake_count) {
1524 1525
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1526 1527 1528 1529 1530 1531 1532
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1533
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1534
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1535 1536 1537

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1538
	if (INTEL_GEN(dev_priv) >= 9) {
1539 1540 1541
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1542
	mutex_unlock(&dev->struct_mutex);
1543 1544 1545
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1546

1547 1548
	intel_runtime_pm_put(dev_priv);

1549 1550 1551 1552 1553 1554 1555
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1556
	seq_printf(m, "RC1e Enabled: %s\n",
1557 1558 1559
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1560
	if (INTEL_GEN(dev_priv) >= 9) {
1561 1562 1563 1564 1565
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1566 1567 1568 1569
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1570
	seq_puts(m, "Current RC state: ");
1571 1572 1573
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1574
			seq_puts(m, "Core Power Down\n");
1575
		else
1576
			seq_puts(m, "on\n");
1577 1578
		break;
	case GEN6_RC3:
1579
		seq_puts(m, "RC3\n");
1580 1581
		break;
	case GEN6_RC6:
1582
		seq_puts(m, "RC6\n");
1583 1584
		break;
	case GEN6_RC7:
1585
		seq_puts(m, "RC7\n");
1586 1587
		break;
	default:
1588
		seq_puts(m, "Unknown\n");
1589 1590 1591 1592 1593
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1594
	if (INTEL_GEN(dev_priv) >= 9) {
1595 1596 1597 1598 1599 1600 1601
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1613 1614 1615 1616 1617 1618
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1619
	return i915_forcewake_domains(m, NULL);
1620 1621 1622 1623
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1624
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1625

1626
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1627
		return vlv_drpc_info(m);
1628
	else if (INTEL_GEN(dev_priv) >= 6)
1629 1630 1631 1632 1633
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1634 1635
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1636
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1647 1648
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1649
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1650

1651
	if (!HAS_FBC(dev_priv)) {
1652
		seq_puts(m, "FBC unsupported on this chipset\n");
1653 1654 1655
		return 0;
	}

1656
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1657
	mutex_lock(&dev_priv->fbc.lock);
1658

1659
	if (intel_fbc_is_active(dev_priv))
1660
		seq_puts(m, "FBC enabled\n");
1661 1662
	else
		seq_printf(m, "FBC disabled: %s\n",
1663
			   dev_priv->fbc.no_fbc_reason);
1664

1665 1666 1667 1668
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1669
		seq_printf(m, "Compressing: %s\n",
1670 1671
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1672

P
Paulo Zanoni 已提交
1673
	mutex_unlock(&dev_priv->fbc.lock);
1674 1675
	intel_runtime_pm_put(dev_priv);

1676 1677 1678
	return 0;
}

1679 1680
static int i915_fbc_fc_get(void *data, u64 *val)
{
1681
	struct drm_i915_private *dev_priv = data;
1682

1683
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1684 1685 1686 1687 1688 1689 1690 1691 1692
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1693
	struct drm_i915_private *dev_priv = data;
1694 1695
	u32 reg;

1696
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1697 1698
		return -ENODEV;

P
Paulo Zanoni 已提交
1699
	mutex_lock(&dev_priv->fbc.lock);
1700 1701 1702 1703 1704 1705 1706 1707

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1708
	mutex_unlock(&dev_priv->fbc.lock);
1709 1710 1711 1712 1713 1714 1715
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1716 1717
static int i915_ips_status(struct seq_file *m, void *unused)
{
1718
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1719

1720
	if (!HAS_IPS(dev_priv)) {
1721 1722 1723 1724
		seq_puts(m, "not supported\n");
		return 0;
	}

1725 1726
	intel_runtime_pm_get(dev_priv);

1727 1728 1729
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1730
	if (INTEL_GEN(dev_priv) >= 8) {
1731 1732 1733 1734 1735 1736 1737
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1738

1739 1740
	intel_runtime_pm_put(dev_priv);

1741 1742 1743
	return 0;
}

1744 1745
static int i915_sr_status(struct seq_file *m, void *unused)
{
1746
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1747 1748
	bool sr_enabled = false;

1749
	intel_runtime_pm_get(dev_priv);
1750
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1751

1752 1753 1754
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1755
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1756
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1757
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1758
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1759
	else if (IS_I915GM(dev_priv))
1760
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1761
	else if (IS_PINEVIEW(dev_priv))
1762
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1763
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1764
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1765

1766
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1767 1768
	intel_runtime_pm_put(dev_priv);

1769
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1770 1771 1772 1773

	return 0;
}

1774 1775
static int i915_emon_status(struct seq_file *m, void *unused)
{
1776 1777
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1778
	unsigned long temp, chipset, gfx;
1779 1780
	int ret;

1781
	if (!IS_GEN5(dev_priv))
1782 1783
		return -ENODEV;

1784 1785 1786
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1787 1788 1789 1790

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1791
	mutex_unlock(&dev->struct_mutex);
1792 1793 1794 1795 1796 1797 1798 1799 1800

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1801 1802
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1803
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1804
	int ret = 0;
1805
	int gpu_freq, ia_freq;
1806
	unsigned int max_gpu_freq, min_gpu_freq;
1807

1808
	if (!HAS_LLC(dev_priv)) {
1809
		seq_puts(m, "unsupported on this chipset\n");
1810 1811 1812
		return 0;
	}

1813 1814
	intel_runtime_pm_get(dev_priv);

1815
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1816
	if (ret)
1817
		goto out;
1818

1819
	if (IS_GEN9_BC(dev_priv)) {
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1830
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1831

1832
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1833 1834 1835 1836
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1837
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1838
			   intel_gpu_freq(dev_priv, (gpu_freq *
1839 1840
						     (IS_GEN9_BC(dev_priv) ?
						      GEN9_FREQ_SCALER : 1))),
1841 1842
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1843 1844
	}

1845
	mutex_unlock(&dev_priv->rps.hw_lock);
1846

1847 1848 1849
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1850 1851
}

1852 1853
static int i915_opregion(struct seq_file *m, void *unused)
{
1854 1855
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1856 1857 1858 1859 1860
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1861
		goto out;
1862

1863 1864
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1865 1866 1867

	mutex_unlock(&dev->struct_mutex);

1868
out:
1869 1870 1871
	return 0;
}

1872 1873
static int i915_vbt(struct seq_file *m, void *unused)
{
1874
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1875 1876 1877 1878 1879 1880 1881

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1882 1883
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1884 1885
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1886
	struct intel_framebuffer *fbdev_fb = NULL;
1887
	struct drm_framebuffer *drm_fb;
1888 1889 1890 1891 1892
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1893

1894
#ifdef CONFIG_DRM_FBDEV_EMULATION
1895 1896
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1897 1898 1899 1900

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1901
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1902
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1903
			   fbdev_fb->base.modifier,
1904 1905 1906 1907
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1908
#endif
1909

1910
	mutex_lock(&dev->mode_config.fb_lock);
1911
	drm_for_each_fb(drm_fb, dev) {
1912 1913
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1914 1915
			continue;

1916
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1917 1918
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1919
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1920
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1921
			   fb->base.modifier,
1922
			   drm_framebuffer_read_refcount(&fb->base));
1923
		describe_obj(m, fb->obj);
1924
		seq_putc(m, '\n');
1925
	}
1926
	mutex_unlock(&dev->mode_config.fb_lock);
1927
	mutex_unlock(&dev->struct_mutex);
1928 1929 1930 1931

	return 0;
}

1932
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1933 1934
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1935 1936
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1937 1938
}

1939 1940
static int i915_context_status(struct seq_file *m, void *unused)
{
1941 1942
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1943
	struct intel_engine_cs *engine;
1944
	struct i915_gem_context *ctx;
1945
	enum intel_engine_id id;
1946
	int ret;
1947

1948
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1949 1950 1951
	if (ret)
		return ret;

1952
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1953
		seq_printf(m, "HW context %u ", ctx->hw_id);
1954
		if (ctx->pid) {
1955 1956
			struct task_struct *task;

1957
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1958 1959 1960 1961 1962
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1963 1964
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1965 1966 1967 1968
		} else {
			seq_puts(m, "(kernel) ");
		}

1969 1970
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1971

1972
		for_each_engine(engine, dev_priv, id) {
1973 1974 1975 1976 1977
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1978
				describe_obj(m, ce->state->obj);
1979
			if (ce->ring)
1980
				describe_ctx_ring(m, ce->ring);
1981 1982
			seq_putc(m, '\n');
		}
1983 1984

		seq_putc(m, '\n');
1985 1986
	}

1987
	mutex_unlock(&dev->struct_mutex);
1988 1989 1990 1991

	return 0;
}

1992
static void i915_dump_lrc_obj(struct seq_file *m,
1993
			      struct i915_gem_context *ctx,
1994
			      struct intel_engine_cs *engine)
1995
{
1996
	struct i915_vma *vma = ctx->engine[engine->id].state;
1997 1998 1999
	struct page *page;
	int j;

2000 2001
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2002 2003
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2004 2005 2006
		return;
	}

2007 2008
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2009
			   i915_ggtt_offset(vma));
2010

C
Chris Wilson 已提交
2011
	if (i915_gem_object_pin_pages(vma->obj)) {
2012
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2013 2014 2015
		return;
	}

2016 2017 2018
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2019 2020

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2021 2022 2023
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2024 2025 2026 2027 2028 2029
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2030
	i915_gem_object_unpin_pages(vma->obj);
2031 2032 2033
	seq_putc(m, '\n');
}

2034 2035
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2036 2037
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2038
	struct intel_engine_cs *engine;
2039
	struct i915_gem_context *ctx;
2040
	enum intel_engine_id id;
2041
	int ret;
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2052
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2053
		for_each_engine(engine, dev_priv, id)
2054
			i915_dump_lrc_obj(m, ctx, engine);
2055 2056 2057 2058 2059 2060

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2061 2062
static const char *swizzle_string(unsigned swizzle)
{
2063
	switch (swizzle) {
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2079
		return "unknown";
2080 2081 2082 2083 2084 2085 2086
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2087
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2088

2089
	intel_runtime_pm_get(dev_priv);
2090 2091 2092 2093 2094 2095

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2096
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2097 2098
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2099 2100
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2101 2102 2103 2104
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2105
	} else if (INTEL_GEN(dev_priv) >= 6) {
2106 2107 2108 2109 2110 2111 2112 2113
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2114
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2115 2116 2117 2118 2119
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2120 2121
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2122
	}
2123 2124 2125 2126

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2127
	intel_runtime_pm_put(dev_priv);
2128 2129 2130 2131

	return 0;
}

B
Ben Widawsky 已提交
2132 2133
static int per_file_ctx(int id, void *ptr, void *data)
{
2134
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2135
	struct seq_file *m = data;
2136 2137 2138 2139 2140 2141 2142
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2143

2144 2145 2146
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2147
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2148 2149 2150 2151 2152
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2153 2154
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2155
{
B
Ben Widawsky 已提交
2156
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2157 2158
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2159
	int i;
D
Daniel Vetter 已提交
2160

B
Ben Widawsky 已提交
2161 2162 2163
	if (!ppgtt)
		return;

2164
	for_each_engine(engine, dev_priv, id) {
2165
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2166
		for (i = 0; i < 4; i++) {
2167
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2168
			pdp <<= 32;
2169
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2170
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2171 2172 2173 2174
		}
	}
}

2175 2176
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2177
{
2178
	struct intel_engine_cs *engine;
2179
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2180

2181
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2182 2183
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2184
	for_each_engine(engine, dev_priv, id) {
2185
		seq_printf(m, "%s\n", engine->name);
2186
		if (IS_GEN7(dev_priv))
2187 2188 2189 2190 2191 2192 2193 2194
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2195 2196 2197 2198
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2199
		seq_puts(m, "aliasing PPGTT:\n");
2200
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2201

B
Ben Widawsky 已提交
2202
		ppgtt->debug_dump(ppgtt, m);
2203
	}
B
Ben Widawsky 已提交
2204

D
Daniel Vetter 已提交
2205
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2206 2207 2208 2209
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2210 2211
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2212
	struct drm_file *file;
2213
	int ret;
B
Ben Widawsky 已提交
2214

2215 2216
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2217
	if (ret)
2218 2219
		goto out_unlock;

2220
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2221

2222 2223 2224 2225
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2226

2227 2228
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2229
		struct task_struct *task;
2230

2231
		task = get_pid_task(file->pid, PIDTYPE_PID);
2232 2233
		if (!task) {
			ret = -ESRCH;
2234
			goto out_rpm;
2235
		}
2236 2237
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2238 2239 2240 2241
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2242
out_rpm:
2243
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2244
	mutex_unlock(&dev->struct_mutex);
2245 2246
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2247
	return ret;
D
Daniel Vetter 已提交
2248 2249
}

2250 2251
static int count_irq_waiters(struct drm_i915_private *i915)
{
2252
	struct intel_engine_cs *engine;
2253
	enum intel_engine_id id;
2254 2255
	int count = 0;

2256
	for_each_engine(engine, i915, id)
2257
		count += intel_engine_has_waiter(engine);
2258 2259 2260 2261

	return count;
}

2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2276 2277
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2278 2279
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2280 2281
	struct drm_file *file;

2282
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2283 2284
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2285
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2286 2287 2288
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2289 2290 2291 2292
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2293 2294 2295 2296
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2297 2298

	mutex_lock(&dev->filelist_mutex);
2299
	spin_lock(&dev_priv->rps.client_lock);
2300 2301 2302 2303 2304 2305 2306 2307 2308
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2309 2310
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2311 2312
		rcu_read_unlock();
	}
2313
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2314
	spin_unlock(&dev_priv->rps.client_lock);
2315
	mutex_unlock(&dev->filelist_mutex);
2316

2317 2318
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2319
	    dev_priv->gt.active_requests) {
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2333
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2334 2335
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2336
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2337 2338 2339 2340 2341
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2342
	return 0;
2343 2344
}

2345 2346
static int i915_llc(struct seq_file *m, void *data)
{
2347
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2348
	const bool edram = INTEL_GEN(dev_priv) > 8;
2349

2350
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2351 2352
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2353 2354 2355 2356

	return 0;
}

2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

2382
	intel_runtime_pm_get(dev_priv);
2383
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2384
	intel_runtime_pm_put(dev_priv);
2385 2386 2387 2388

	return 0;
}

2389 2390
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2391
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2392
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2393 2394
	u32 tmp, i;

2395
	if (!HAS_GUC_UCODE(dev_priv))
2396 2397 2398 2399
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2400
		guc_fw->path);
2401
	seq_printf(m, "\tfetch: %s\n",
2402
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2403
	seq_printf(m, "\tload: %s\n",
2404
		intel_uc_fw_status_repr(guc_fw->load_status));
2405
	seq_printf(m, "\tversion wanted: %d.%d\n",
2406
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2407
	seq_printf(m, "\tversion found: %d.%d\n",
2408
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2409 2410 2411 2412 2413 2414
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2415

2416 2417
	intel_runtime_pm_get(dev_priv);

2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2431 2432
	intel_runtime_pm_put(dev_priv);

2433 2434 2435
	return 0;
}

2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2462 2463 2464 2465
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2466
	struct intel_engine_cs *engine;
2467
	enum intel_engine_id id;
2468 2469 2470 2471 2472
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2473
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2474 2475 2476
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2477
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2478 2479 2480
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2481
	for_each_engine(engine, dev_priv, id) {
2482 2483
		u64 submissions = client->submissions[id];
		tot += submissions;
2484
		seq_printf(m, "\tSubmissions: %llu %s\n",
2485
				submissions, engine->name);
2486 2487 2488 2489 2490 2491
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2492
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2493
	const struct intel_guc *guc = &dev_priv->guc;
2494
	struct intel_engine_cs *engine;
2495
	enum intel_engine_id id;
2496
	u64 total;
2497

2498 2499 2500 2501 2502
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
A
Alex Dai 已提交
2503
		return 0;
2504
	}
2505

2506
	seq_printf(m, "Doorbell map:\n");
2507 2508
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2509

2510 2511 2512 2513 2514
	seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
2515

2516
	total = 0;
2517
	seq_printf(m, "\nGuC submissions:\n");
2518
	for_each_engine(engine, dev_priv, id) {
2519
		u64 submissions = guc->submissions[id];
2520
		total += submissions;
2521
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2522
			engine->name, submissions, guc->last_seqno[id]);
2523 2524 2525
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

2526 2527
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2528

2529 2530
	i915_guc_log_info(m, dev_priv);

2531 2532 2533 2534 2535
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2536 2537
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2538
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2539
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2540 2541
	int i = 0, pg;

2542
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2543 2544
		return 0;

2545
	obj = dev_priv->guc.log.vma->obj;
2546 2547
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2623 2624
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2625
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2626
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2627 2628
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2629
	bool enabled = false;
2630

2631
	if (!HAS_PSR(dev_priv)) {
2632 2633 2634 2635
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2636 2637
	intel_runtime_pm_get(dev_priv);

2638
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2639 2640
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2641
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2642
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2643 2644 2645 2646
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2647

2648 2649 2650 2651 2652 2653
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2654
		for_each_pipe(dev_priv, pipe) {
2655 2656 2657 2658 2659 2660 2661 2662 2663
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2664 2665 2666 2667 2668
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2669 2670

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2671 2672
		}
	}
2673 2674 2675 2676

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2677 2678
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2679
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2680 2681 2682 2683 2684 2685
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2686

2687 2688 2689 2690
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2691
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2692
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2693
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2694 2695 2696

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2697
	if (dev_priv->psr.psr2_support) {
2698 2699 2700 2701
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2702
	}
2703
	mutex_unlock(&dev_priv->psr.lock);
2704

2705
	intel_runtime_pm_put(dev_priv);
2706 2707 2708
	return 0;
}

2709 2710
static int i915_sink_crc(struct seq_file *m, void *data)
{
2711 2712
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2713
	struct intel_connector *connector;
2714
	struct drm_connector_list_iter conn_iter;
2715 2716 2717 2718 2719
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2720 2721
	drm_connector_list_iter_begin(dev, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
2722
		struct drm_crtc *crtc;
2723

2724
		if (!connector->base.state->best_encoder)
2725 2726
			continue;

2727 2728
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2729 2730
			continue;

2731
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2732 2733
			continue;

2734
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
2747
	drm_connector_list_iter_end(&conn_iter);
2748 2749 2750 2751
	drm_modeset_unlock_all(dev);
	return ret;
}

2752 2753
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2754
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2755 2756 2757
	u64 power;
	u32 units;

2758
	if (INTEL_GEN(dev_priv) < 6)
2759 2760
		return -ENODEV;

2761 2762
	intel_runtime_pm_get(dev_priv);

2763 2764 2765 2766 2767 2768
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2769 2770
	intel_runtime_pm_put(dev_priv);

2771
	seq_printf(m, "%llu", (long long unsigned)power);
2772 2773 2774 2775

	return 0;
}

2776
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2777
{
2778
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2779
	struct pci_dev *pdev = dev_priv->drm.pdev;
2780

2781 2782
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2783

2784
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2785
	seq_printf(m, "IRQs disabled: %s\n",
2786
		   yesno(!intel_irqs_enabled(dev_priv)));
2787
#ifdef CONFIG_PM
2788
	seq_printf(m, "Usage count: %d\n",
2789
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2790 2791 2792
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2793
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2794 2795
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2796

2797 2798 2799
	return 0;
}

2800 2801
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2802
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2817
		for_each_power_domain(power_domain, power_well->domains)
2818
			seq_printf(m, "  %-23s %d\n",
2819
				 intel_display_power_domain_str(power_domain),
2820 2821 2822 2823 2824 2825 2826 2827
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2828 2829
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2830
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2831 2832
	struct intel_csr *csr;

2833
	if (!HAS_CSR(dev_priv)) {
2834 2835 2836 2837 2838 2839
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2840 2841
	intel_runtime_pm_get(dev_priv);

2842 2843 2844 2845
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2846
		goto out;
2847 2848 2849 2850

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2851
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2852 2853 2854 2855
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2856
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2857 2858
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2859 2860
	}

2861 2862 2863 2864 2865
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2866 2867
	intel_runtime_pm_put(dev_priv);

2868 2869 2870
	return 0;
}

2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2893 2894
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2895 2896 2897 2898 2899 2900
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2901
		   encoder->base.id, encoder->name);
2902 2903 2904 2905
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2906
			   connector->name,
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2920 2921
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2922 2923
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2924 2925
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2926

2927
	if (fb)
2928
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2929 2930
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2931 2932
	else
		seq_puts(m, "\tprimary plane disabled\n");
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2952
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2953
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2954
		intel_panel_info(m, &intel_connector->panel);
2955 2956 2957

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2958 2959
}

L
Libin Yang 已提交
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2974 2975 2976 2977 2978 2979
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2980
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2994
	struct drm_display_mode *mode;
2995 2996

	seq_printf(m, "connector %d: type %s, status: %s\n",
2997
		   connector->base.id, connector->name,
2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3009 3010 3011 3012 3013 3014 3015

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3016 3017 3018 3019
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3020 3021 3022
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3023
			intel_lvds_info(m, intel_connector);
3024 3025 3026 3027 3028 3029 3030 3031
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3032
	}
3033

3034 3035 3036
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3037 3038
}

3039
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
3040 3041 3042
{
	u32 state;

3043
	if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
3044
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
3045
	else
3046
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
3047 3048 3049 3050

	return state;
}

3051 3052
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
3053 3054 3055
{
	u32 pos;

3056
	pos = I915_READ(CURPOS(pipe));
3057 3058 3059 3060 3061 3062 3063 3064 3065

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

3066
	return cursor_active(dev_priv, pipe);
3067 3068
}

3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3096 3097 3098 3099 3100 3101
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3102 3103 3104 3105 3106 3107 3108
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3109 3110
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3111 3112 3113 3114 3115
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3116
		struct drm_format_name_buf format_name;
3117 3118 3119 3120 3121 3122 3123 3124

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3125
		if (state->fb) {
V
Ville Syrjälä 已提交
3126 3127
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3128
		} else {
3129
			sprintf(format_name.str, "N/A");
3130 3131
		}

3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3145
			   format_name.str,
3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3165
		for (i = 0; i < num_scalers; i++) {
3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3178 3179
static int i915_display_info(struct seq_file *m, void *unused)
{
3180 3181
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3182
	struct intel_crtc *crtc;
3183
	struct drm_connector *connector;
3184
	struct drm_connector_list_iter conn_iter;
3185

3186
	intel_runtime_pm_get(dev_priv);
3187 3188
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3189
	for_each_intel_crtc(dev, crtc) {
3190
		bool active;
3191
		struct intel_crtc_state *pipe_config;
3192
		int x, y;
3193

3194
		drm_modeset_lock(&crtc->base.mutex, NULL);
3195 3196
		pipe_config = to_intel_crtc_state(crtc->base.state);

3197
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3198
			   crtc->base.base.id, pipe_name(crtc->pipe),
3199
			   yesno(pipe_config->base.active),
3200 3201 3202
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3203
		if (pipe_config->base.active) {
3204 3205
			intel_crtc_info(m, crtc);

3206
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3207
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3208
				   yesno(crtc->cursor_base),
3209 3210
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3211
				   crtc->cursor_addr, yesno(active));
3212 3213
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3214
		}
3215 3216 3217 3218

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3219
		drm_modeset_unlock(&crtc->base.mutex);
3220 3221 3222 3223 3224
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3225 3226 3227
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3228
		intel_connector_info(m, connector);
3229 3230 3231
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3232
	intel_runtime_pm_put(dev_priv);
3233 3234 3235 3236

	return 0;
}

3237 3238 3239 3240
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3241
	enum intel_engine_id id;
3242

3243 3244
	intel_runtime_pm_get(dev_priv);

3245 3246 3247 3248 3249
	seq_printf(m, "GT awake? %s\n",
		   yesno(dev_priv->gt.awake));
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);

3250
	for_each_engine(engine, dev_priv, id) {
3251 3252 3253 3254 3255 3256
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3257
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
3258
			   intel_engine_get_seqno(engine),
3259
			   intel_engine_last_submit(engine),
3260
			   engine->hangcheck.seqno,
3261 3262
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
			   engine->timeline->inflight_seqnos);
3263 3264 3265 3266 3267

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3268 3269 3270
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3271 3272
			print_request(m, rq, "\t\tfirst  ");

3273 3274 3275
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3312
			struct rb_node *rb;
3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
3340 3341 3342 3343 3344
			if (rq) {
				seq_printf(m, "\t\tELSP[0] count=%d, ",
					   engine->execlist_port[0].count);
				print_request(m, rq, "rq: ");
			} else {
3345
				seq_printf(m, "\t\tELSP[0] idle\n");
3346
			}
3347
			rq = READ_ONCE(engine->execlist_port[1].request);
3348 3349 3350 3351 3352
			if (rq) {
				seq_printf(m, "\t\tELSP[1] count=%d, ",
					   engine->execlist_port[1].count);
				print_request(m, rq, "rq: ");
			} else {
3353
				seq_printf(m, "\t\tELSP[1] idle\n");
3354
			}
3355
			rcu_read_unlock();
3356

3357
			spin_lock_irq(&engine->timeline->lock);
3358 3359
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
				rq = rb_entry(rb, typeof(*rq), priotree.node);
3360 3361
				print_request(m, rq, "\t\tQ ");
			}
3362
			spin_unlock_irq(&engine->timeline->lock);
3363 3364 3365 3366 3367 3368 3369 3370 3371
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3372
		spin_lock_irq(&b->rb_lock);
3373
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3374
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3375 3376 3377 3378

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3379
		spin_unlock_irq(&b->rb_lock);
3380 3381 3382 3383

		seq_puts(m, "\n");
	}

3384 3385
	intel_runtime_pm_put(dev_priv);

3386 3387 3388
	return 0;
}

B
Ben Widawsky 已提交
3389 3390
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3391 3392
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3393
	struct intel_engine_cs *engine;
3394
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3395 3396
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3397

3398
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3399 3400 3401 3402 3403 3404 3405
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3406
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3407

3408
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3409 3410 3411
		struct page *page;
		uint64_t *seqno;

3412
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3413 3414

		seqno = (uint64_t *)kmap_atomic(page);
3415
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3416 3417
			uint64_t offset;

3418
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3419 3420 3421

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3422
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3423 3424 3425 3426 3427 3428 3429
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3430
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3431 3432 3433 3434 3435 3436 3437 3438 3439
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3440
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3441 3442
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3443
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3444 3445 3446
		seq_putc(m, '\n');
	}

3447
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3448 3449 3450 3451
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3452 3453
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3454 3455
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3456 3457 3458 3459 3460 3461 3462
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3463
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3464
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3465
		seq_printf(m, " tracked hardware state:\n");
3466
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3467
		seq_printf(m, " dpll_md: 0x%08x\n",
3468 3469 3470 3471
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3472 3473 3474 3475 3476 3477
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3478
static int i915_wa_registers(struct seq_file *m, void *unused)
3479 3480 3481
{
	int i;
	int ret;
3482
	struct intel_engine_cs *engine;
3483 3484
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3485
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3486
	enum intel_engine_id id;
3487 3488 3489 3490 3491 3492 3493

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3494
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3495
	for_each_engine(engine, dev_priv, id)
3496
		seq_printf(m, "HW whitelist count for %s: %d\n",
3497
			   engine->name, workarounds->hw_whitelist_count[id]);
3498
	for (i = 0; i < workarounds->count; ++i) {
3499 3500
		i915_reg_t addr;
		u32 mask, value, read;
3501
		bool ok;
3502

3503 3504 3505
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3506 3507 3508
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3509
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3510 3511 3512 3513 3514 3515 3516 3517
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3518 3519
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3520 3521
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3522 3523 3524 3525 3526
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3527
	if (INTEL_GEN(dev_priv) < 9)
3528 3529
		return 0;

3530 3531 3532 3533 3534 3535 3536 3537 3538
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3539
		for_each_universal_plane(dev_priv, pipe, plane) {
3540 3541 3542 3543 3544 3545
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3546
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3547 3548 3549 3550 3551 3552 3553 3554 3555
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3556
static void drrs_status_per_crtc(struct seq_file *m,
3557 3558
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3559
{
3560
	struct drm_i915_private *dev_priv = to_i915(dev);
3561 3562
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3563
	struct drm_connector *connector;
3564
	struct drm_connector_list_iter conn_iter;
3565

3566 3567
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3568 3569 3570 3571
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3572
	}
3573
	drm_connector_list_iter_end(&conn_iter);
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3586
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3630 3631
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3632 3633 3634
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3635
	drm_modeset_lock_all(dev);
3636
	for_each_intel_crtc(dev, intel_crtc) {
3637
		if (intel_crtc->base.state->active) {
3638 3639 3640 3641 3642 3643
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3644
	drm_modeset_unlock_all(dev);
3645 3646 3647 3648 3649 3650 3651

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3652 3653
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3654 3655
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3656 3657
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3658
	struct drm_connector *connector;
3659
	struct drm_connector_list_iter conn_iter;
3660

3661 3662
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3663
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3664
			continue;
3665 3666 3667 3668 3669 3670

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3671 3672
		if (!intel_dig_port->dp.can_mst)
			continue;
3673

3674 3675
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3676 3677
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3678 3679
	drm_connector_list_iter_end(&conn_iter);

3680 3681 3682
	return 0;
}

3683
static ssize_t i915_displayport_test_active_write(struct file *file,
3684 3685
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3686 3687 3688 3689 3690
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3691
	struct drm_connector_list_iter conn_iter;
3692 3693 3694
	struct intel_dp *intel_dp;
	int val = 0;

3695
	dev = ((struct seq_file *)file->private_data)->private;
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3712 3713
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3714 3715 3716 3717
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3718
		if (connector->status == connector_status_connected &&
3719 3720 3721 3722
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3723
				break;
3724 3725 3726 3727 3728
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3729
				intel_dp->compliance.test_active = 1;
3730
			else
3731
				intel_dp->compliance.test_active = 0;
3732 3733
		}
	}
3734
	drm_connector_list_iter_end(&conn_iter);
3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3748
	struct drm_connector_list_iter conn_iter;
3749 3750
	struct intel_dp *intel_dp;

3751 3752
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3753 3754 3755 3756 3757 3758 3759
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3760
			if (intel_dp->compliance.test_active)
3761 3762 3763 3764 3765 3766
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3767
	drm_connector_list_iter_end(&conn_iter);
3768 3769 3770 3771 3772

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3773
					     struct file *file)
3774
{
3775
	struct drm_i915_private *dev_priv = inode->i_private;
3776

3777 3778
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3794
	struct drm_connector_list_iter conn_iter;
3795 3796
	struct intel_dp *intel_dp;

3797 3798
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3799 3800 3801 3802 3803 3804 3805
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3806 3807 3808 3809
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3810 3811 3812 3813 3814 3815 3816 3817 3818
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3819 3820 3821
		} else
			seq_puts(m, "0");
	}
3822
	drm_connector_list_iter_end(&conn_iter);
3823 3824 3825 3826

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3827
					   struct file *file)
3828
{
3829
	struct drm_i915_private *dev_priv = inode->i_private;
3830

3831 3832
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3847
	struct drm_connector_list_iter conn_iter;
3848 3849
	struct intel_dp *intel_dp;

3850 3851
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3852 3853 3854 3855 3856 3857 3858
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3859
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3860 3861 3862
		} else
			seq_puts(m, "0");
	}
3863
	drm_connector_list_iter_end(&conn_iter);
3864 3865 3866 3867 3868 3869 3870

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3871
	struct drm_i915_private *dev_priv = inode->i_private;
3872

3873 3874
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3875 3876 3877 3878 3879 3880 3881 3882 3883 3884
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3885
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3886
{
3887 3888
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3889
	int level;
3890 3891
	int num_levels;

3892
	if (IS_CHERRYVIEW(dev_priv))
3893
		num_levels = 3;
3894
	else if (IS_VALLEYVIEW(dev_priv))
3895 3896
		num_levels = 1;
	else
3897
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3898 3899 3900 3901 3902 3903

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3904 3905
		/*
		 * - WM1+ latency values in 0.5us units
3906
		 * - latencies are in us on gen9/vlv/chv
3907
		 */
3908 3909
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
3910 3911
			latency *= 10;
		else if (level > 0)
3912 3913 3914
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3915
			   level, wm[level], latency / 10, latency % 10);
3916 3917 3918 3919 3920 3921 3922
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3923
	struct drm_i915_private *dev_priv = m->private;
3924 3925
	const uint16_t *latencies;

3926
	if (INTEL_GEN(dev_priv) >= 9)
3927 3928
		latencies = dev_priv->wm.skl_latency;
	else
3929
		latencies = dev_priv->wm.pri_latency;
3930

3931
	wm_latency_show(m, latencies);
3932 3933 3934 3935 3936 3937

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3938
	struct drm_i915_private *dev_priv = m->private;
3939 3940
	const uint16_t *latencies;

3941
	if (INTEL_GEN(dev_priv) >= 9)
3942 3943
		latencies = dev_priv->wm.skl_latency;
	else
3944
		latencies = dev_priv->wm.spr_latency;
3945

3946
	wm_latency_show(m, latencies);
3947 3948 3949 3950 3951 3952

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3953
	struct drm_i915_private *dev_priv = m->private;
3954 3955
	const uint16_t *latencies;

3956
	if (INTEL_GEN(dev_priv) >= 9)
3957 3958
		latencies = dev_priv->wm.skl_latency;
	else
3959
		latencies = dev_priv->wm.cur_latency;
3960

3961
	wm_latency_show(m, latencies);
3962 3963 3964 3965 3966 3967

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3968
	struct drm_i915_private *dev_priv = inode->i_private;
3969

3970
	if (INTEL_GEN(dev_priv) < 5)
3971 3972
		return -ENODEV;

3973
	return single_open(file, pri_wm_latency_show, dev_priv);
3974 3975 3976 3977
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3978
	struct drm_i915_private *dev_priv = inode->i_private;
3979

3980
	if (HAS_GMCH_DISPLAY(dev_priv))
3981 3982
		return -ENODEV;

3983
	return single_open(file, spr_wm_latency_show, dev_priv);
3984 3985 3986 3987
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3988
	struct drm_i915_private *dev_priv = inode->i_private;
3989

3990
	if (HAS_GMCH_DISPLAY(dev_priv))
3991 3992
		return -ENODEV;

3993
	return single_open(file, cur_wm_latency_show, dev_priv);
3994 3995 3996
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3997
				size_t len, loff_t *offp, uint16_t wm[8])
3998 3999
{
	struct seq_file *m = file->private_data;
4000 4001
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4002
	uint16_t new[8] = { 0 };
4003
	int num_levels;
4004 4005 4006 4007
	int level;
	int ret;
	char tmp[32];

4008
	if (IS_CHERRYVIEW(dev_priv))
4009
		num_levels = 3;
4010
	else if (IS_VALLEYVIEW(dev_priv))
4011 4012
		num_levels = 1;
	else
4013
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4014

4015 4016 4017 4018 4019 4020 4021 4022
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4023 4024 4025
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4044
	struct drm_i915_private *dev_priv = m->private;
4045
	uint16_t *latencies;
4046

4047
	if (INTEL_GEN(dev_priv) >= 9)
4048 4049
		latencies = dev_priv->wm.skl_latency;
	else
4050
		latencies = dev_priv->wm.pri_latency;
4051 4052

	return wm_latency_write(file, ubuf, len, offp, latencies);
4053 4054 4055 4056 4057 4058
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4059
	struct drm_i915_private *dev_priv = m->private;
4060
	uint16_t *latencies;
4061

4062
	if (INTEL_GEN(dev_priv) >= 9)
4063 4064
		latencies = dev_priv->wm.skl_latency;
	else
4065
		latencies = dev_priv->wm.spr_latency;
4066 4067

	return wm_latency_write(file, ubuf, len, offp, latencies);
4068 4069 4070 4071 4072 4073
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4074
	struct drm_i915_private *dev_priv = m->private;
4075 4076
	uint16_t *latencies;

4077
	if (INTEL_GEN(dev_priv) >= 9)
4078 4079
		latencies = dev_priv->wm.skl_latency;
	else
4080
		latencies = dev_priv->wm.cur_latency;
4081

4082
	return wm_latency_write(file, ubuf, len, offp, latencies);
4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4112 4113
static int
i915_wedged_get(void *data, u64 *val)
4114
{
4115
	struct drm_i915_private *dev_priv = data;
4116

4117
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4118

4119
	return 0;
4120 4121
}

4122 4123
static int
i915_wedged_set(void *data, u64 val)
4124
{
4125
	struct drm_i915_private *dev_priv = data;
4126

4127 4128 4129 4130 4131 4132 4133 4134
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4135
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4136 4137
		return -EAGAIN;

4138
	i915_handle_error(dev_priv, val,
4139
			  "Manually setting wedged to %llu", val);
4140

4141
	return 0;
4142 4143
}

4144 4145
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4146
			"%llu\n");
4147

4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	/* Retire to kick idle work */
	i915_gem_retire_requests(i915);
	GEM_BUG_ON(i915->gt.active_requests);

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
	while (flush_delayed_work(&i915->gt.idle_work))
		;

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4183 4184 4185
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4186
	struct drm_i915_private *dev_priv = data;
4187 4188 4189 4190 4191 4192 4193 4194

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4195
	struct drm_i915_private *i915 = data;
4196

4197
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4198 4199 4200 4201 4202 4203 4204 4205 4206
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4207
	struct drm_i915_private *dev_priv = data;
4208 4209 4210 4211 4212 4213 4214 4215 4216

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4217
	struct drm_i915_private *i915 = data;
4218

4219
	val &= INTEL_INFO(i915)->ring_mask;
4220 4221
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4222
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4223 4224 4225 4226 4227 4228
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4229 4230 4231 4232
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4233 4234 4235 4236 4237 4238
#define DROP_FREED 0x10
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
		  DROP_FREED)
4239 4240
static int
i915_drop_caches_get(void *data, u64 *val)
4241
{
4242
	*val = DROP_ALL;
4243

4244
	return 0;
4245 4246
}

4247 4248
static int
i915_drop_caches_set(void *data, u64 val)
4249
{
4250 4251
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4252
	int ret;
4253

4254
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4255 4256 4257 4258 4259 4260 4261 4262

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4263 4264 4265
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4266 4267 4268 4269 4270
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4271
		i915_gem_retire_requests(dev_priv);
4272

4273 4274
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4275

4276 4277
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4278 4279 4280 4281

unlock:
	mutex_unlock(&dev->struct_mutex);

4282 4283
	if (val & DROP_FREED) {
		synchronize_rcu();
4284
		i915_gem_drain_freed_objects(dev_priv);
4285 4286
	}

4287
	return ret;
4288 4289
}

4290 4291 4292
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4293

4294 4295
static int
i915_max_freq_get(void *data, u64 *val)
4296
{
4297
	struct drm_i915_private *dev_priv = data;
4298

4299
	if (INTEL_GEN(dev_priv) < 6)
4300 4301
		return -ENODEV;

4302
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4303
	return 0;
4304 4305
}

4306 4307
static int
i915_max_freq_set(void *data, u64 val)
4308
{
4309
	struct drm_i915_private *dev_priv = data;
4310
	u32 hw_max, hw_min;
4311
	int ret;
4312

4313
	if (INTEL_GEN(dev_priv) < 6)
4314
		return -ENODEV;
4315

4316
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4317

4318
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4319 4320 4321
	if (ret)
		return ret;

4322 4323 4324
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4325
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4326

4327 4328
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4329

4330
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4331 4332
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4333 4334
	}

4335
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4336

4337 4338
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4339

4340
	mutex_unlock(&dev_priv->rps.hw_lock);
4341

4342
	return 0;
4343 4344
}

4345 4346
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4347
			"%llu\n");
4348

4349 4350
static int
i915_min_freq_get(void *data, u64 *val)
4351
{
4352
	struct drm_i915_private *dev_priv = data;
4353

4354
	if (INTEL_GEN(dev_priv) < 6)
4355 4356
		return -ENODEV;

4357
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4358
	return 0;
4359 4360
}

4361 4362
static int
i915_min_freq_set(void *data, u64 val)
4363
{
4364
	struct drm_i915_private *dev_priv = data;
4365
	u32 hw_max, hw_min;
4366
	int ret;
4367

4368
	if (INTEL_GEN(dev_priv) < 6)
4369
		return -ENODEV;
4370

4371
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4372

4373
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4374 4375 4376
	if (ret)
		return ret;

4377 4378 4379
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4380
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4381

4382 4383
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4384

4385 4386
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4387 4388
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4389
	}
J
Jeff McGee 已提交
4390

4391
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4392

4393 4394
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4395

4396
	mutex_unlock(&dev_priv->rps.hw_lock);
4397

4398
	return 0;
4399 4400
}

4401 4402
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4403
			"%llu\n");
4404

4405 4406
static int
i915_cache_sharing_get(void *data, u64 *val)
4407
{
4408
	struct drm_i915_private *dev_priv = data;
4409 4410
	u32 snpcr;

4411
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4412 4413
		return -ENODEV;

4414
	intel_runtime_pm_get(dev_priv);
4415

4416
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4417 4418

	intel_runtime_pm_put(dev_priv);
4419

4420
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4421

4422
	return 0;
4423 4424
}

4425 4426
static int
i915_cache_sharing_set(void *data, u64 val)
4427
{
4428
	struct drm_i915_private *dev_priv = data;
4429 4430
	u32 snpcr;

4431
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4432 4433
		return -ENODEV;

4434
	if (val > 3)
4435 4436
		return -EINVAL;

4437
	intel_runtime_pm_get(dev_priv);
4438
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4439 4440 4441 4442 4443 4444 4445

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4446
	intel_runtime_pm_put(dev_priv);
4447
	return 0;
4448 4449
}

4450 4451 4452
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4453

4454
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4455
					  struct sseu_dev_info *sseu)
4456
{
4457
	int ss_max = 2;
4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4473
		sseu->slice_mask = BIT(0);
4474
		sseu->subslice_mask |= BIT(ss);
4475 4476 4477 4478
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4479 4480 4481
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4482 4483 4484
	}
}

4485
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4486
				    struct sseu_dev_info *sseu)
4487
{
4488
	int s_max = 3, ss_max = 4;
4489 4490 4491
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4492
	/* BXT has a single slice and at most 3 subslices. */
4493
	if (IS_GEN9_LP(dev_priv)) {
4494 4495 4496 4497 4498 4499 4500 4501 4502 4503
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4518
		sseu->slice_mask |= BIT(s);
4519

4520
		if (IS_GEN9_BC(dev_priv))
4521 4522
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4523

4524 4525 4526
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4527
			if (IS_GEN9_LP(dev_priv)) {
4528 4529 4530
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4531

4532 4533
				sseu->subslice_mask |= BIT(ss);
			}
4534

4535 4536
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4537 4538 4539 4540
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4541 4542 4543 4544
		}
	}
}

4545
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4546
					 struct sseu_dev_info *sseu)
4547 4548
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4549
	int s;
4550

4551
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4552

4553
	if (sseu->slice_mask) {
4554
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4555 4556
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4557 4558
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4559 4560

		/* subtract fused off EU(s) from enabled slice(s) */
4561
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4562 4563
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4564

4565
			sseu->eu_total -= hweight8(subslice_7eu);
4566 4567 4568 4569
		}
	}
}

4570 4571 4572 4573 4574 4575
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4576 4577
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4578
	seq_printf(m, "  %s Slice Total: %u\n", type,
4579
		   hweight8(sseu->slice_mask));
4580
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4581
		   sseu_subslice_total(sseu));
4582 4583
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4584
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4585
		   hweight8(sseu->subslice_mask));
4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4606 4607
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4608
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4609
	struct sseu_dev_info sseu;
4610

4611
	if (INTEL_GEN(dev_priv) < 8)
4612 4613 4614
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4615
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4616

4617
	seq_puts(m, "SSEU Device Status\n");
4618
	memset(&sseu, 0, sizeof(sseu));
4619 4620 4621

	intel_runtime_pm_get(dev_priv);

4622
	if (IS_CHERRYVIEW(dev_priv)) {
4623
		cherryview_sseu_device_status(dev_priv, &sseu);
4624
	} else if (IS_BROADWELL(dev_priv)) {
4625
		broadwell_sseu_device_status(dev_priv, &sseu);
4626
	} else if (INTEL_GEN(dev_priv) >= 9) {
4627
		gen9_sseu_device_status(dev_priv, &sseu);
4628
	}
4629 4630 4631

	intel_runtime_pm_put(dev_priv);

4632
	i915_print_sseu_info(m, false, &sseu);
4633

4634 4635 4636
	return 0;
}

4637 4638
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4639
	struct drm_i915_private *dev_priv = inode->i_private;
4640

4641
	if (INTEL_GEN(dev_priv) < 6)
4642 4643
		return 0;

4644
	intel_runtime_pm_get(dev_priv);
4645
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4646 4647 4648 4649

	return 0;
}

4650
static int i915_forcewake_release(struct inode *inode, struct file *file)
4651
{
4652
	struct drm_i915_private *dev_priv = inode->i_private;
4653

4654
	if (INTEL_GEN(dev_priv) < 6)
4655 4656
		return 0;

4657
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4658
	intel_runtime_pm_put(dev_priv);
4659 4660 4661 4662 4663 4664 4665 4666 4667 4668

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4744
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4745
	{"i915_capabilities", i915_capabilities, 0},
4746
	{"i915_gem_objects", i915_gem_object_info, 0},
4747
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4748
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4749
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4750
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4751 4752
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4753
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4754
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4755
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4756
	{"i915_guc_info", i915_guc_info, 0},
4757
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4758
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4759
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4760
	{"i915_frequency_info", i915_frequency_info, 0},
4761
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4762
	{"i915_drpc_info", i915_drpc_info, 0},
4763
	{"i915_emon_status", i915_emon_status, 0},
4764
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4765
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4766
	{"i915_fbc_status", i915_fbc_status, 0},
4767
	{"i915_ips_status", i915_ips_status, 0},
4768
	{"i915_sr_status", i915_sr_status, 0},
4769
	{"i915_opregion", i915_opregion, 0},
4770
	{"i915_vbt", i915_vbt, 0},
4771
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4772
	{"i915_context_status", i915_context_status, 0},
4773
	{"i915_dump_lrc", i915_dump_lrc, 0},
4774
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4775
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4776
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4777
	{"i915_llc", i915_llc, 0},
4778
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4779
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4780
	{"i915_energy_uJ", i915_energy_uJ, 0},
4781
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4782
	{"i915_power_domain_info", i915_power_domain_info, 0},
4783
	{"i915_dmc_info", i915_dmc_info, 0},
4784
	{"i915_display_info", i915_display_info, 0},
4785
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4786
	{"i915_semaphore_status", i915_semaphore_status, 0},
4787
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4788
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4789
	{"i915_wa_registers", i915_wa_registers, 0},
4790
	{"i915_ddb_info", i915_ddb_info, 0},
4791
	{"i915_sseu_status", i915_sseu_status, 0},
4792
	{"i915_drrs_status", i915_drrs_status, 0},
4793
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4794
};
4795
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4796

4797
static const struct i915_debugfs_files {
4798 4799 4800 4801 4802 4803 4804
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4805 4806
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4807
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4808
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4809
	{"i915_error_state", &i915_error_state_fops},
4810
	{"i915_gpu_info", &i915_gpu_info_fops},
4811
#endif
4812
	{"i915_next_seqno", &i915_next_seqno_fops},
4813
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4814 4815 4816
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4817
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4818 4819
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4820
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4821 4822
	{"i915_guc_log_control", &i915_guc_log_control_fops},
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
4823 4824
};

4825
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4826
{
4827
	struct drm_minor *minor = dev_priv->drm.primary;
4828
	struct dentry *ent;
4829
	int ret, i;
4830

4831 4832 4833 4834 4835
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4836

4837 4838 4839
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4840

4841
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4842 4843 4844 4845
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4846
					  i915_debugfs_files[i].fops);
4847 4848
		if (!ent)
			return -ENOMEM;
4849
	}
4850

4851 4852
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4853 4854 4855
					minor->debugfs_root, minor);
}

4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4889 4890 4891
	if (connector->status != connector_status_connected)
		return -ENODEV;

4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4912
	}
4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4983 4984 4985 4986 4987 4988
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4989 4990 4991

	return 0;
}