i915_debugfs.c 146.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
65
	node->info_ent = (void *)key;
66 67 68 69 70 71 72 73

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

74 75
static int i915_capabilities(struct seq_file *m, void *data)
{
76 77
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
78

79 80
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
81 82 83 84 85
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
86 87 88

	return 0;
}
89

90
static char get_active_flag(struct drm_i915_gem_object *obj)
91
{
92
	return i915_gem_object_is_active(obj) ? '*' : ' ';
93 94
}

95
static char get_pin_flag(struct drm_i915_gem_object *obj)
96 97 98 99
{
	return obj->pin_display ? 'p' : ' ';
}

100
static char get_tiling_flag(struct drm_i915_gem_object *obj)
101
{
102
	switch (i915_gem_object_get_tiling(obj)) {
103
	default:
104 105 106
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
107
	}
108 109
}

110
static char get_global_flag(struct drm_i915_gem_object *obj)
111
{
C
Chris Wilson 已提交
112
	return i915_gem_object_to_ggtt(obj, NULL) ?  'g' : ' ';
113 114
}

115
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
116
{
117
	return obj->mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
118 119
}

120 121 122 123 124
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

125
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
126
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
127 128 129 130 131 132
			size += vma->node.size;
	}

	return size;
}

133 134 135
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
136
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
137
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
138
	struct i915_vma *vma;
139
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
140
	int pin_count = 0;
141
	enum intel_engine_id id;
B
Ben Widawsky 已提交
142

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153
		   obj->base.read_domains,
154
		   obj->base.write_domain);
155
	for_each_engine_id(engine, dev_priv, id)
156
		seq_printf(m, "%x ",
157 158
			   i915_gem_active_get_seqno(&obj->last_read[id],
						     &obj->base.dev->struct_mutex));
159
	seq_printf(m, "] %x %s%s%s",
160 161
		   i915_gem_active_get_seqno(&obj->last_write,
					     &obj->base.dev->struct_mutex),
162
		   i915_cache_level_str(dev_priv, obj->cache_level),
163 164 165 166
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
169
			pin_count++;
D
Dan Carpenter 已提交
170 171
	}
	seq_printf(m, " (pinned x %d)", pin_count);
172 173
	if (obj->pin_display)
		seq_printf(m, " (display)");
174
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
175 176 177
		if (!drm_mm_node_allocated(&vma->node))
			continue;

178
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
179
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
180
			   vma->node.start, vma->node.size);
181
		if (i915_vma_is_ggtt(vma))
182
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
183 184 185 186
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
187
		seq_puts(m, ")");
B
Ben Widawsky 已提交
188
	}
189
	if (obj->stolen)
190
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
191
	if (obj->pin_display || obj->fault_mappable) {
192
		char s[3], *t = s;
193
		if (obj->pin_display)
194 195 196 197 198 199
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
200

201
	engine = i915_gem_active_get_engine(&obj->last_write,
202
					    &dev_priv->drm.struct_mutex);
203 204 205
	if (engine)
		seq_printf(m, " (%s)", engine->name);

206 207 208
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
209 210
}

211 212 213 214
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
215
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
216
	struct drm_i915_gem_object *b =
217
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
218

R
Rasmus Villemoes 已提交
219 220 221 222 223
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
224 225 226 227
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
228 229
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
230
	struct drm_i915_gem_object *obj;
231
	u64 total_obj_size, total_gtt_size;
232 233 234 235 236 237 238 239 240 241 242 243
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

244
		list_add(&obj->obj_exec_link, &stolen);
245 246

		total_obj_size += obj->base.size;
247
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
248 249 250 251 252 253
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

254
		list_add(&obj->obj_exec_link, &stolen);
255 256 257 258 259 260 261

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
262
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
263 264 265
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
266
		list_del_init(&obj->obj_exec_link);
267 268 269
	}
	mutex_unlock(&dev->struct_mutex);

270
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
271 272 273 274
		   count, total_obj_size, total_gtt_size);
	return 0;
}

275
struct file_stats {
276
	struct drm_i915_file_private *file_priv;
277 278 279 280
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
281 282 283 284 285 286
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
287
	struct i915_vma *vma;
288 289 290

	stats->count++;
	stats->total += obj->base.size;
291 292
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
293 294 295
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

296 297 298
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
299

300
		if (i915_vma_is_ggtt(vma)) {
301 302 303
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
304

305
			if (ppgtt->base.file != stats->file_priv)
306 307
				continue;
		}
308

309
		if (i915_vma_is_active(vma))
310 311 312
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
313 314 315 316 317
	}

	return 0;
}

318 319
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
320
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
321 322 323 324 325 326 327 328 329
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
330 331 332 333 334 335

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
336
	struct intel_engine_cs *engine;
337
	int j;
338 339 340

	memset(&stats, 0, sizeof(stats));

341
	for_each_engine(engine, dev_priv) {
342
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
343
			list_for_each_entry(obj,
344
					    &engine->batch_pool.cache_list[j],
345 346 347
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
348
	}
349

350
	print_file_stats(m, "[k]batch pool", stats);
351 352
}

353 354 355 356 357 358 359
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
360
			per_file_stats(0, ctx->engine[n].state->obj, data);
361
		if (ctx->engine[n].ring)
362
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
363 364 365 366 367 368 369 370
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
371
	struct drm_device *dev = &dev_priv->drm;
372 373 374 375 376
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

377
	mutex_lock(&dev->struct_mutex);
378 379 380
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

381
	list_for_each_entry(file, &dev->filelist, lhead) {
382 383 384
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
385
	mutex_unlock(&dev->struct_mutex);
386 387 388 389

	print_file_stats(m, "[k]contexts", stats);
}

390
static int i915_gem_object_info(struct seq_file *m, void *data)
391
{
392 393
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
394
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
395 396
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
397
	struct drm_i915_gem_object *obj;
398
	struct drm_file *file;
399 400 401 402 403 404
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

405 406 407 408
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

409 410 411
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
412
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
413 414 415 416 417 418 419 420
		size += obj->base.size;
		++count;

		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

421
		if (obj->mapping) {
422 423
			mapped_count++;
			mapped_size += obj->base.size;
424
		}
425
	}
426
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
427

428
	size = count = dpy_size = dpy_count = 0;
429
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
430 431 432
		size += obj->base.size;
		++count;

433
		if (obj->pin_display) {
434 435
			dpy_size += obj->base.size;
			++dpy_count;
436
		}
437

438 439 440 441
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
442

443
		if (obj->mapping) {
444 445
			mapped_count++;
			mapped_size += obj->base.size;
446
		}
447
	}
448 449
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
450
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
451
		   purgeable_count, purgeable_size);
452 453 454 455
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
456

457
	seq_printf(m, "%llu [%llu] gtt total\n",
458
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
459

460 461
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
462 463 464
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
465
	print_context_stats(m, dev_priv);
466 467
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
468 469
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
470
		struct task_struct *task;
471 472

		memset(&stats, 0, sizeof(stats));
473
		stats.file_priv = file->driver_priv;
474
		spin_lock(&file->table_lock);
475
		idr_for_each(&file->object_idr, per_file_stats, &stats);
476
		spin_unlock(&file->table_lock);
477 478 479 480 481 482
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
483 484 485 486
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
487
		rcu_read_lock();
488 489 490
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
491
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
492
		rcu_read_unlock();
493
		mutex_unlock(&dev->struct_mutex);
494
	}
495
	mutex_unlock(&dev->filelist_mutex);
496 497 498 499

	return 0;
}

500
static int i915_gem_gtt_info(struct seq_file *m, void *data)
501
{
502
	struct drm_info_node *node = m->private;
503 504
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
505
	bool show_pin_display_only = !!node->info_ent->data;
506
	struct drm_i915_gem_object *obj;
507
	u64 total_obj_size, total_gtt_size;
508 509 510 511 512 513 514
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
515
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
516
		if (show_pin_display_only && !obj->pin_display)
517 518
			continue;

519
		seq_puts(m, "   ");
520
		describe_obj(m, obj);
521
		seq_putc(m, '\n');
522
		total_obj_size += obj->base.size;
523
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
524 525 526 527 528
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

529
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
530 531 532 533 534
		   count, total_obj_size, total_gtt_size);

	return 0;
}

535 536
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
537 538
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
539
	struct intel_crtc *crtc;
540 541 542 543 544
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
545

546
	for_each_intel_crtc(dev, crtc) {
547 548
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
549
		struct intel_flip_work *work;
550

551
		spin_lock_irq(&dev->event_lock);
552 553
		work = crtc->flip_work;
		if (work == NULL) {
554
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
555 556
				   pipe, plane);
		} else {
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
				struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);

				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
					   engine->name,
					   i915_gem_request_get_seqno(work->flip_queued_req),
					   dev_priv->next_seqno,
575
					   intel_engine_get_seqno(engine),
576
					   i915_gem_request_completed(work->flip_queued_req));
577 578 579 580 581 582 583 584
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

585
			if (INTEL_GEN(dev_priv) >= 4)
586 587 588 589 590 591 592 593
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
594 595
			}
		}
596
		spin_unlock_irq(&dev->event_lock);
597 598
	}

599 600
	mutex_unlock(&dev->struct_mutex);

601 602 603
	return 0;
}

604 605
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
606 607
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
608
	struct drm_i915_gem_object *obj;
609
	struct intel_engine_cs *engine;
610
	int total = 0;
611
	int ret, j;
612 613 614 615 616

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

617
	for_each_engine(engine, dev_priv) {
618
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
619 620 621 622
			int count;

			count = 0;
			list_for_each_entry(obj,
623
					    &engine->batch_pool.cache_list[j],
624 625 626
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
627
				   engine->name, j, count);
628 629

			list_for_each_entry(obj,
630
					    &engine->batch_pool.cache_list[j],
631 632 633 634 635 636 637
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
638
		}
639 640
	}

641
	seq_printf(m, "total: %d\n", total);
642 643 644 645 646 647

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

648 649
static int i915_gem_request_info(struct seq_file *m, void *data)
{
650 651
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
652
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
653
	struct drm_i915_gem_request *req;
654
	int ret, any;
655 656 657 658

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
659

660
	any = 0;
661
	for_each_engine(engine, dev_priv) {
662 663 664
		int count;

		count = 0;
665
		list_for_each_entry(req, &engine->request_list, link)
666 667
			count++;
		if (count == 0)
668 669
			continue;

670
		seq_printf(m, "%s requests: %d\n", engine->name, count);
671
		list_for_each_entry(req, &engine->request_list, link) {
672
			struct pid *pid = req->ctx->pid;
673 674 675
			struct task_struct *task;

			rcu_read_lock();
676
			task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
677
			seq_printf(m, "    %x @ %d: %s [%d]\n",
678
				   req->fence.seqno,
D
Daniel Vetter 已提交
679
				   (int) (jiffies - req->emitted_jiffies),
680 681 682
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
683
		}
684 685

		any++;
686
	}
687 688
	mutex_unlock(&dev->struct_mutex);

689
	if (any == 0)
690
		seq_puts(m, "No requests\n");
691

692 693 694
	return 0;
}

695
static void i915_ring_seqno_info(struct seq_file *m,
696
				 struct intel_engine_cs *engine)
697
{
698 699 700
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

701
	seq_printf(m, "Current sequence (%s): %x\n",
702
		   engine->name, intel_engine_get_seqno(engine));
703 704 705 706 707 708 709 710 711

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
	spin_unlock(&b->lock);
712 713
}

714 715
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
716 717
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
718
	struct intel_engine_cs *engine;
719
	int ret;
720 721 722 723

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
724
	intel_runtime_pm_get(dev_priv);
725

726
	for_each_engine(engine, dev_priv)
727
		i915_ring_seqno_info(m, engine);
728

729
	intel_runtime_pm_put(dev_priv);
730 731
	mutex_unlock(&dev->struct_mutex);

732 733 734 735 736 737
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
738 739
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
740
	struct intel_engine_cs *engine;
741
	int ret, i, pipe;
742 743 744 745

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
746
	intel_runtime_pm_get(dev_priv);
747

748
	if (IS_CHERRYVIEW(dev_priv)) {
749 750 751 752 753 754 755 756 757 758 759
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
760
		for_each_pipe(dev_priv, pipe)
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
787
	} else if (INTEL_GEN(dev_priv) >= 8) {
788 789 790 791 792 793 794 795 796 797 798 799
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

800
		for_each_pipe(dev_priv, pipe) {
801 802 803 804 805
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
806 807 808 809
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
810
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
811 812
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
813
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
814 815
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
816
			seq_printf(m, "Pipe %c IER:\t%08x\n",
817 818
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
819 820

			intel_display_power_put(dev_priv, power_domain);
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
843
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
844 845 846 847 848 849 850 851
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
852
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

881
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
882 883 884 885 886 887
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
888
		for_each_pipe(dev_priv, pipe)
889 890 891
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
912
	for_each_engine(engine, dev_priv) {
913
		if (INTEL_GEN(dev_priv) >= 6) {
914 915
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
916
				   engine->name, I915_READ_IMR(engine));
917
		}
918
		i915_ring_seqno_info(m, engine);
919
	}
920
	intel_runtime_pm_put(dev_priv);
921 922
	mutex_unlock(&dev->struct_mutex);

923 924 925
	return 0;
}

926 927
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
928 929
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
930 931 932 933 934
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
935 936 937

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
938
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
939

C
Chris Wilson 已提交
940 941
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
942
		if (!vma)
943
			seq_puts(m, "unused");
944
		else
945
			describe_obj(m, vma->obj);
946
		seq_putc(m, '\n');
947 948
	}

949
	mutex_unlock(&dev->struct_mutex);
950 951 952
	return 0;
}

953 954
static int i915_hws_info(struct seq_file *m, void *data)
{
955
	struct drm_info_node *node = m->private;
956
	struct drm_i915_private *dev_priv = node_to_i915(node);
957
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
958
	const u32 *hws;
959 960
	int i;

961
	engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
962
	hws = engine->status_page.page_addr;
963 964 965 966 967 968 969 970 971 972 973
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

974 975 976 977 978 979
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
980
	struct i915_error_state_file_priv *error_priv = filp->private_data;
981
	struct drm_device *dev = error_priv->dev;
982
	int ret;
983 984 985

	DRM_DEBUG_DRIVER("Resetting error state\n");

986 987 988 989
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

990 991 992 993 994 995 996 997
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
998
	struct drm_i915_private *dev_priv = inode->i_private;
999 1000 1001 1002 1003 1004
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

1005
	error_priv->dev = &dev_priv->drm;
1006

1007
	i915_error_state_get(&dev_priv->drm, error_priv);
1008

1009 1010 1011
	file->private_data = error_priv;

	return 0;
1012 1013 1014 1015
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1016
	struct i915_error_state_file_priv *error_priv = file->private_data;
1017

1018
	i915_error_state_put(error_priv);
1019 1020
	kfree(error_priv);

1021 1022 1023
	return 0;
}

1024 1025 1026 1027 1028 1029 1030 1031 1032
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1033 1034
	ret = i915_error_state_buf_init(&error_str,
					to_i915(error_priv->dev), count, *pos);
1035 1036
	if (ret)
		return ret;
1037

1038
	ret = i915_error_state_to_str(&error_str, error_priv);
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1051
	i915_error_state_buf_release(&error_str);
1052
	return ret ?: ret_count;
1053 1054 1055 1056 1057
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1058
	.read = i915_error_state_read,
1059 1060 1061 1062 1063
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1064 1065
static int
i915_next_seqno_get(void *data, u64 *val)
1066
{
1067
	struct drm_i915_private *dev_priv = data;
1068 1069
	int ret;

1070
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
1071 1072 1073
	if (ret)
		return ret;

1074
	*val = dev_priv->next_seqno;
1075
	mutex_unlock(&dev_priv->drm.struct_mutex);
1076

1077
	return 0;
1078 1079
}

1080 1081 1082
static int
i915_next_seqno_set(void *data, u64 val)
{
1083 1084
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1085 1086 1087 1088 1089 1090
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1091
	ret = i915_gem_set_seqno(dev, val);
1092 1093
	mutex_unlock(&dev->struct_mutex);

1094
	return ret;
1095 1096
}

1097 1098
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1099
			"0x%llx\n");
1100

1101
static int i915_frequency_info(struct seq_file *m, void *unused)
1102
{
1103 1104
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1105 1106 1107
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1108

1109
	if (IS_GEN5(dev_priv)) {
1110 1111 1112 1113 1114 1115 1116 1117 1118
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1119
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1146
	} else if (INTEL_GEN(dev_priv) >= 6) {
1147 1148 1149
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1150
		u32 rpmodectl, rpinclimit, rpdeclimit;
1151
		u32 rpstat, cagf, reqf;
1152 1153
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1154
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1155 1156
		int max_freq;

1157
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1158
		if (IS_BROXTON(dev_priv)) {
1159 1160 1161 1162 1163 1164 1165
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1166
		/* RPSTAT1 is in the GT power well */
1167 1168
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1169
			goto out;
1170

1171
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1172

1173
		reqf = I915_READ(GEN6_RPNSWREQ);
1174
		if (IS_GEN9(dev_priv))
1175 1176 1177
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1178
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1179 1180 1181 1182
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1183
		reqf = intel_gpu_freq(dev_priv, reqf);
1184

1185 1186 1187 1188
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1189
		rpstat = I915_READ(GEN6_RPSTAT1);
1190 1191 1192 1193 1194 1195
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1196
		if (IS_GEN9(dev_priv))
1197
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1198
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1199 1200 1201
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1202
		cagf = intel_gpu_freq(dev_priv, cagf);
1203

1204
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1205 1206
		mutex_unlock(&dev->struct_mutex);

1207
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1220
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1221
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1222
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1223 1224
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1225
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1226 1227 1228 1229
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1230 1231 1232 1233
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1234
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1235
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1236 1237 1238 1239 1240 1241
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1242 1243 1244
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1245 1246 1247 1248 1249 1250
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1251 1252
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1253

1254
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
1255
			    rp_state_cap >> 16) & 0xff;
1256
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1257
			     GEN9_FREQ_SCALER : 1);
1258
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1259
			   intel_gpu_freq(dev_priv, max_freq));
1260 1261

		max_freq = (rp_state_cap & 0xff00) >> 8;
1262
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1263
			     GEN9_FREQ_SCALER : 1);
1264
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1265
			   intel_gpu_freq(dev_priv, max_freq));
1266

1267
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
1268
			    rp_state_cap >> 0) & 0xff;
1269
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1270
			     GEN9_FREQ_SCALER : 1);
1271
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1272
			   intel_gpu_freq(dev_priv, max_freq));
1273
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1274
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1275

1276 1277 1278
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1279 1280
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1281 1282
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1283 1284
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1285 1286 1287 1288 1289
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1290
	} else {
1291
		seq_puts(m, "no P-state info available\n");
1292
	}
1293

1294 1295 1296 1297
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1298 1299 1300
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1301 1302
}

1303 1304
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1305
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1306
	struct intel_engine_cs *engine;
1307 1308
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1309
	u32 instdone[I915_NUM_INSTDONE_REG];
1310 1311
	enum intel_engine_id id;
	int j;
1312 1313 1314 1315 1316 1317

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1318 1319
	intel_runtime_pm_get(dev_priv);

1320
	for_each_engine_id(engine, dev_priv, id) {
1321
		acthd[id] = intel_engine_get_active_head(engine);
1322
		seqno[id] = intel_engine_get_seqno(engine);
1323 1324
	}

1325
	i915_get_extra_instdone(dev_priv, instdone);
1326

1327 1328
	intel_runtime_pm_put(dev_priv);

1329 1330 1331 1332 1333 1334 1335
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1336
	for_each_engine_id(engine, dev_priv, id) {
1337
		seq_printf(m, "%s:\n", engine->name);
1338 1339 1340 1341
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1342 1343 1344 1345
		seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
					  &dev_priv->gpu_error.missed_irq_rings)));
1346
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1347
			   (long long)engine->hangcheck.acthd,
1348
			   (long long)acthd[id]);
1349 1350
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1351

1352
		if (engine->id == RCS) {
1353 1354 1355 1356 1357 1358 1359 1360 1361
			seq_puts(m, "\tinstdone read =");

			for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
				seq_printf(m, " 0x%08x", instdone[j]);

			seq_puts(m, "\n\tinstdone accu =");

			for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
				seq_printf(m, " 0x%08x",
1362
					   engine->hangcheck.instdone[j]);
1363 1364 1365

			seq_puts(m, "\n");
		}
1366 1367 1368 1369 1370
	}

	return 0;
}

1371
static int ironlake_drpc_info(struct seq_file *m)
1372
{
1373 1374
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1375 1376 1377 1378 1379 1380 1381
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1382
	intel_runtime_pm_get(dev_priv);
1383 1384 1385 1386 1387

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1388
	intel_runtime_pm_put(dev_priv);
1389
	mutex_unlock(&dev->struct_mutex);
1390

1391
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1392 1393 1394 1395
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1396
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1397
	seq_printf(m, "SW control enabled: %s\n",
1398
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1399
	seq_printf(m, "Gated voltage change: %s\n",
1400
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1401 1402
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1403
	seq_printf(m, "Max P-state: P%d\n",
1404
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1405 1406 1407 1408
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1409
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1410
	seq_puts(m, "Current RS state: ");
1411 1412
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1413
		seq_puts(m, "on\n");
1414 1415
		break;
	case RSX_STATUS_RC1:
1416
		seq_puts(m, "RC1\n");
1417 1418
		break;
	case RSX_STATUS_RC1E:
1419
		seq_puts(m, "RC1E\n");
1420 1421
		break;
	case RSX_STATUS_RS1:
1422
		seq_puts(m, "RS1\n");
1423 1424
		break;
	case RSX_STATUS_RS2:
1425
		seq_puts(m, "RS2 (RC6)\n");
1426 1427
		break;
	case RSX_STATUS_RS3:
1428
		seq_puts(m, "RC3 (RC6+)\n");
1429 1430
		break;
	default:
1431
		seq_puts(m, "unknown\n");
1432 1433
		break;
	}
1434 1435 1436 1437

	return 0;
}

1438
static int i915_forcewake_domains(struct seq_file *m, void *data)
1439
{
1440
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1441 1442 1443
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1444
	for_each_fw_domain(fw_domain, dev_priv) {
1445
		seq_printf(m, "%s.wake_count = %u\n",
1446
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1447 1448 1449
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1450

1451 1452 1453 1454 1455
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1456
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1457
	u32 rpmodectl1, rcctl1, pw_status;
1458

1459 1460
	intel_runtime_pm_get(dev_priv);

1461
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1462 1463 1464
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1465 1466
	intel_runtime_pm_put(dev_priv);

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1480
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1481
	seq_printf(m, "Media Power Well: %s\n",
1482
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1483

1484 1485 1486 1487 1488
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1489
	return i915_forcewake_domains(m, NULL);
1490 1491
}

1492 1493
static int gen6_drpc_info(struct seq_file *m)
{
1494 1495
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1496
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1497
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1498
	unsigned forcewake_count;
1499
	int count = 0, ret;
1500 1501 1502 1503

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1504
	intel_runtime_pm_get(dev_priv);
1505

1506
	spin_lock_irq(&dev_priv->uncore.lock);
1507
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1508
	spin_unlock_irq(&dev_priv->uncore.lock);
1509 1510

	if (forcewake_count) {
1511 1512
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1513 1514 1515 1516 1517 1518 1519
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1520
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1521
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1522 1523 1524

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1525
	if (INTEL_GEN(dev_priv) >= 9) {
1526 1527 1528
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1529
	mutex_unlock(&dev->struct_mutex);
1530 1531 1532
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1533

1534 1535
	intel_runtime_pm_put(dev_priv);

1536 1537 1538 1539 1540 1541 1542
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1543
	seq_printf(m, "RC1e Enabled: %s\n",
1544 1545 1546
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1547
	if (INTEL_GEN(dev_priv) >= 9) {
1548 1549 1550 1551 1552
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1553 1554 1555 1556
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1557
	seq_puts(m, "Current RC state: ");
1558 1559 1560
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1561
			seq_puts(m, "Core Power Down\n");
1562
		else
1563
			seq_puts(m, "on\n");
1564 1565
		break;
	case GEN6_RC3:
1566
		seq_puts(m, "RC3\n");
1567 1568
		break;
	case GEN6_RC6:
1569
		seq_puts(m, "RC6\n");
1570 1571
		break;
	case GEN6_RC7:
1572
		seq_puts(m, "RC7\n");
1573 1574
		break;
	default:
1575
		seq_puts(m, "Unknown\n");
1576 1577 1578 1579 1580
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1581
	if (INTEL_GEN(dev_priv) >= 9) {
1582 1583 1584 1585 1586 1587 1588
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1600 1601 1602 1603 1604 1605
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1606
	return i915_forcewake_domains(m, NULL);
1607 1608 1609 1610
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1611
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1612

1613
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1614
		return vlv_drpc_info(m);
1615
	else if (INTEL_GEN(dev_priv) >= 6)
1616 1617 1618 1619 1620
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1621 1622
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1623
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1634 1635
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1636
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1637

1638
	if (!HAS_FBC(dev_priv)) {
1639
		seq_puts(m, "FBC unsupported on this chipset\n");
1640 1641 1642
		return 0;
	}

1643
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1644
	mutex_lock(&dev_priv->fbc.lock);
1645

1646
	if (intel_fbc_is_active(dev_priv))
1647
		seq_puts(m, "FBC enabled\n");
1648 1649
	else
		seq_printf(m, "FBC disabled: %s\n",
1650
			   dev_priv->fbc.no_fbc_reason);
1651

1652
	if (INTEL_GEN(dev_priv) >= 7)
1653 1654 1655 1656
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1657
	mutex_unlock(&dev_priv->fbc.lock);
1658 1659
	intel_runtime_pm_put(dev_priv);

1660 1661 1662
	return 0;
}

1663 1664
static int i915_fbc_fc_get(void *data, u64 *val)
{
1665
	struct drm_i915_private *dev_priv = data;
1666

1667
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1668 1669 1670 1671 1672 1673 1674 1675 1676
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1677
	struct drm_i915_private *dev_priv = data;
1678 1679
	u32 reg;

1680
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1681 1682
		return -ENODEV;

P
Paulo Zanoni 已提交
1683
	mutex_lock(&dev_priv->fbc.lock);
1684 1685 1686 1687 1688 1689 1690 1691

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1692
	mutex_unlock(&dev_priv->fbc.lock);
1693 1694 1695 1696 1697 1698 1699
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1700 1701
static int i915_ips_status(struct seq_file *m, void *unused)
{
1702
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1703

1704
	if (!HAS_IPS(dev_priv)) {
1705 1706 1707 1708
		seq_puts(m, "not supported\n");
		return 0;
	}

1709 1710
	intel_runtime_pm_get(dev_priv);

1711 1712 1713
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1714
	if (INTEL_GEN(dev_priv) >= 8) {
1715 1716 1717 1718 1719 1720 1721
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1722

1723 1724
	intel_runtime_pm_put(dev_priv);

1725 1726 1727
	return 0;
}

1728 1729
static int i915_sr_status(struct seq_file *m, void *unused)
{
1730
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1731 1732
	bool sr_enabled = false;

1733 1734
	intel_runtime_pm_get(dev_priv);

1735
	if (HAS_PCH_SPLIT(dev_priv))
1736
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1737 1738
	else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1739
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1740
	else if (IS_I915GM(dev_priv))
1741
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1742
	else if (IS_PINEVIEW(dev_priv))
1743
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1744
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1745
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1746

1747 1748
	intel_runtime_pm_put(dev_priv);

1749 1750
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1751 1752 1753 1754

	return 0;
}

1755 1756
static int i915_emon_status(struct seq_file *m, void *unused)
{
1757 1758
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1759
	unsigned long temp, chipset, gfx;
1760 1761
	int ret;

1762
	if (!IS_GEN5(dev_priv))
1763 1764
		return -ENODEV;

1765 1766 1767
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1768 1769 1770 1771

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1772
	mutex_unlock(&dev->struct_mutex);
1773 1774 1775 1776 1777 1778 1779 1780 1781

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1782 1783
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1784
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1785
	int ret = 0;
1786
	int gpu_freq, ia_freq;
1787
	unsigned int max_gpu_freq, min_gpu_freq;
1788

1789
	if (!HAS_CORE_RING_FREQ(dev_priv)) {
1790
		seq_puts(m, "unsupported on this chipset\n");
1791 1792 1793
		return 0;
	}

1794 1795
	intel_runtime_pm_get(dev_priv);

1796
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1797
	if (ret)
1798
		goto out;
1799

1800
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1811
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1812

1813
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1814 1815 1816 1817
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1818
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1819
			   intel_gpu_freq(dev_priv, (gpu_freq *
1820
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1821
				 GEN9_FREQ_SCALER : 1))),
1822 1823
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1824 1825
	}

1826
	mutex_unlock(&dev_priv->rps.hw_lock);
1827

1828 1829 1830
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1831 1832
}

1833 1834
static int i915_opregion(struct seq_file *m, void *unused)
{
1835 1836
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1837 1838 1839 1840 1841
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1842
		goto out;
1843

1844 1845
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1846 1847 1848

	mutex_unlock(&dev->struct_mutex);

1849
out:
1850 1851 1852
	return 0;
}

1853 1854
static int i915_vbt(struct seq_file *m, void *unused)
{
1855
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1856 1857 1858 1859 1860 1861 1862

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1863 1864
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1865 1866
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1867
	struct intel_framebuffer *fbdev_fb = NULL;
1868
	struct drm_framebuffer *drm_fb;
1869 1870 1871 1872 1873
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1874

1875
#ifdef CONFIG_DRM_FBDEV_EMULATION
1876 1877
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
			   fbdev_fb->base.modifier[0],
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1889
#endif
1890

1891
	mutex_lock(&dev->mode_config.fb_lock);
1892
	drm_for_each_fb(drm_fb, dev) {
1893 1894
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1895 1896
			continue;

1897
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1898 1899 1900
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1901
			   fb->base.bits_per_pixel,
1902
			   fb->base.modifier[0],
1903
			   drm_framebuffer_read_refcount(&fb->base));
1904
		describe_obj(m, fb->obj);
1905
		seq_putc(m, '\n');
1906
	}
1907
	mutex_unlock(&dev->mode_config.fb_lock);
1908
	mutex_unlock(&dev->struct_mutex);
1909 1910 1911 1912

	return 0;
}

1913
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1914 1915
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1916 1917
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1918 1919
}

1920 1921
static int i915_context_status(struct seq_file *m, void *unused)
{
1922 1923
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1924
	struct intel_engine_cs *engine;
1925
	struct i915_gem_context *ctx;
1926
	int ret;
1927

1928
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1929 1930 1931
	if (ret)
		return ret;

1932
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1933
		seq_printf(m, "HW context %u ", ctx->hw_id);
1934
		if (ctx->pid) {
1935 1936
			struct task_struct *task;

1937
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1938 1939 1940 1941 1942
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1943 1944
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1945 1946 1947 1948
		} else {
			seq_puts(m, "(kernel) ");
		}

1949 1950
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1951

1952 1953 1954 1955 1956 1957
		for_each_engine(engine, dev_priv) {
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1958
				describe_obj(m, ce->state->obj);
1959
			if (ce->ring)
1960
				describe_ctx_ring(m, ce->ring);
1961 1962
			seq_putc(m, '\n');
		}
1963 1964

		seq_putc(m, '\n');
1965 1966
	}

1967
	mutex_unlock(&dev->struct_mutex);
1968 1969 1970 1971

	return 0;
}

1972
static void i915_dump_lrc_obj(struct seq_file *m,
1973
			      struct i915_gem_context *ctx,
1974
			      struct intel_engine_cs *engine)
1975
{
1976
	struct i915_vma *vma = ctx->engine[engine->id].state;
1977 1978 1979
	struct page *page;
	int j;

1980 1981
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1982 1983
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1984 1985 1986
		return;
	}

1987 1988
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
1989
			   i915_ggtt_offset(vma));
1990

1991 1992
	if (i915_gem_object_get_pages(vma->obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n\n");
1993 1994 1995
		return;
	}

1996 1997 1998
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
1999 2000

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2001 2002 2003
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2004 2005 2006 2007 2008 2009 2010 2011 2012
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2013 2014
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2015 2016
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2017
	struct intel_engine_cs *engine;
2018
	struct i915_gem_context *ctx;
2019
	int ret;
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2030
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2031 2032
		for_each_engine(engine, dev_priv)
			i915_dump_lrc_obj(m, ctx, engine);
2033 2034 2035 2036 2037 2038

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2039 2040
static int i915_execlists(struct seq_file *m, void *data)
{
2041 2042
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2043
	struct intel_engine_cs *engine;
2044 2045 2046 2047 2048 2049
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
2050
	int i, ret;
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2061 2062
	intel_runtime_pm_get(dev_priv);

2063
	for_each_engine(engine, dev_priv) {
2064
		struct drm_i915_gem_request *head_req = NULL;
2065 2066
		int count = 0;

2067
		seq_printf(m, "%s\n", engine->name);
2068

2069 2070
		status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
		ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
2071 2072 2073
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

2074
		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
2075 2076
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

2077
		read_pointer = engine->next_context_status_buffer;
2078
		write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
2079
		if (read_pointer > write_pointer)
2080
			write_pointer += GEN8_CSB_ENTRIES;
2081 2082 2083
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

2084
		for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
2085 2086
			status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
2087 2088 2089 2090 2091

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

2092
		spin_lock_bh(&engine->execlist_lock);
2093
		list_for_each(cursor, &engine->execlist_queue)
2094
			count++;
2095 2096 2097
		head_req = list_first_entry_or_null(&engine->execlist_queue,
						    struct drm_i915_gem_request,
						    execlist_link);
2098
		spin_unlock_bh(&engine->execlist_lock);
2099 2100 2101

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
2102 2103
			seq_printf(m, "\tHead request context: %u\n",
				   head_req->ctx->hw_id);
2104
			seq_printf(m, "\tHead request tail: %u\n",
2105
				   head_req->tail);
2106 2107 2108 2109 2110
		}

		seq_putc(m, '\n');
	}

2111
	intel_runtime_pm_put(dev_priv);
2112 2113 2114 2115 2116
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2117 2118
static const char *swizzle_string(unsigned swizzle)
{
2119
	switch (swizzle) {
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2135
		return "unknown";
2136 2137 2138 2139 2140 2141 2142
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2143 2144
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2145 2146 2147 2148 2149
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2150
	intel_runtime_pm_get(dev_priv);
2151 2152 2153 2154 2155 2156

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2157
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2158 2159
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2160 2161
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2162 2163 2164 2165
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2166
	} else if (INTEL_GEN(dev_priv) >= 6) {
2167 2168 2169 2170 2171 2172 2173 2174
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2175
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2176 2177 2178 2179 2180
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2181 2182
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2183
	}
2184 2185 2186 2187

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2188
	intel_runtime_pm_put(dev_priv);
2189 2190 2191 2192 2193
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2194 2195
static int per_file_ctx(int id, void *ptr, void *data)
{
2196
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2197
	struct seq_file *m = data;
2198 2199 2200 2201 2202 2203 2204
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2205

2206 2207 2208
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2209
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2210 2211 2212 2213 2214
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2215 2216
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2217
{
2218
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
2219
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2220
	int i;
D
Daniel Vetter 已提交
2221

B
Ben Widawsky 已提交
2222 2223 2224
	if (!ppgtt)
		return;

2225
	for_each_engine(engine, dev_priv) {
2226
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2227
		for (i = 0; i < 4; i++) {
2228
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2229
			pdp <<= 32;
2230
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2231
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2232 2233 2234 2235
		}
	}
}

2236 2237
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2238
{
2239
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
2240

2241
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2242 2243
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2244
	for_each_engine(engine, dev_priv) {
2245
		seq_printf(m, "%s\n", engine->name);
2246
		if (IS_GEN7(dev_priv))
2247 2248 2249 2250 2251 2252 2253 2254
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2255 2256 2257 2258
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2259
		seq_puts(m, "aliasing PPGTT:\n");
2260
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2261

B
Ben Widawsky 已提交
2262
		ppgtt->debug_dump(ppgtt, m);
2263
	}
B
Ben Widawsky 已提交
2264

D
Daniel Vetter 已提交
2265
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2266 2267 2268 2269
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2270 2271
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2272
	struct drm_file *file;
B
Ben Widawsky 已提交
2273 2274 2275 2276

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2277
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2278

2279 2280 2281 2282
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2283

2284
	mutex_lock(&dev->filelist_mutex);
2285 2286
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2287
		struct task_struct *task;
2288

2289
		task = get_pid_task(file->pid, PIDTYPE_PID);
2290 2291
		if (!task) {
			ret = -ESRCH;
2292
			goto out_unlock;
2293
		}
2294 2295
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2296 2297 2298
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}
2299
out_unlock:
2300
	mutex_unlock(&dev->filelist_mutex);
2301

2302
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2303 2304
	mutex_unlock(&dev->struct_mutex);

2305
	return ret;
D
Daniel Vetter 已提交
2306 2307
}

2308 2309
static int count_irq_waiters(struct drm_i915_private *i915)
{
2310
	struct intel_engine_cs *engine;
2311 2312
	int count = 0;

2313
	for_each_engine(engine, i915)
2314
		count += intel_engine_has_waiter(engine);
2315 2316 2317 2318

	return count;
}

2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2333 2334
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2335 2336
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2337 2338
	struct drm_file *file;

2339
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2340 2341
	seq_printf(m, "GPU busy? %s [%x]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
2342
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2343 2344 2345
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2346 2347 2348 2349
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2350 2351 2352 2353
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2354 2355

	mutex_lock(&dev->filelist_mutex);
2356
	spin_lock(&dev_priv->rps.client_lock);
2357 2358 2359 2360 2361 2362 2363 2364 2365
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2366 2367
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2368 2369
		rcu_read_unlock();
	}
2370
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2371
	spin_unlock(&dev_priv->rps.client_lock);
2372
	mutex_unlock(&dev->filelist_mutex);
2373

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
	    dev_priv->gt.active_engines) {
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2399
	return 0;
2400 2401
}

2402 2403
static int i915_llc(struct seq_file *m, void *data)
{
2404
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2405
	const bool edram = INTEL_GEN(dev_priv) > 8;
2406

2407
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2408 2409
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2410 2411 2412 2413

	return 0;
}

2414 2415
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2416
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2417 2418 2419
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2420
	if (!HAS_GUC_UCODE(dev_priv))
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2434 2435 2436 2437 2438 2439
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2457 2458 2459 2460
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2461
	struct intel_engine_cs *engine;
2462
	enum intel_engine_id id;
2463 2464 2465 2466 2467 2468 2469 2470 2471
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2472
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2473 2474 2475
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2476 2477 2478
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = client->submissions[id];
		tot += submissions;
2479
		seq_printf(m, "\tSubmissions: %llu %s\n",
2480
				submissions, engine->name);
2481 2482 2483 2484 2485 2486
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2487 2488
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2489
	struct intel_guc guc;
2490
	struct i915_guc_client client = {};
2491
	struct intel_engine_cs *engine;
2492
	enum intel_engine_id id;
2493 2494
	u64 total = 0;

2495
	if (!HAS_GUC_SCHED(dev_priv))
2496 2497
		return 0;

A
Alex Dai 已提交
2498 2499 2500
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2501 2502
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2503
	if (guc.execbuf_client)
2504
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2505 2506

	mutex_unlock(&dev->struct_mutex);
2507

2508 2509 2510 2511
	seq_printf(m, "Doorbell map:\n");
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);

2512 2513 2514 2515 2516 2517 2518
	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2519 2520 2521
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = guc.submissions[id];
		total += submissions;
2522
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2523
			engine->name, submissions, guc.last_seqno[id]);
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2535 2536
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2537
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2538
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2539 2540
	int i = 0, pg;

2541
	if (!dev_priv->guc.log_vma)
A
Alex Dai 已提交
2542 2543
		return 0;

2544 2545 2546
	obj = dev_priv->guc.log_vma->obj;
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2561 2562
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2563
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2564
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2565 2566
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2567
	bool enabled = false;
2568

2569
	if (!HAS_PSR(dev_priv)) {
2570 2571 2572 2573
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2574 2575
	intel_runtime_pm_get(dev_priv);

2576
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2577 2578
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2579
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2580
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2581 2582 2583 2584
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2585

2586
	if (HAS_DDI(dev_priv))
2587
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2588 2589 2590 2591 2592 2593 2594
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2595 2596
		}
	}
2597 2598 2599 2600

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2601 2602
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2603
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2604 2605 2606 2607 2608 2609
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2610

2611 2612 2613 2614
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2615
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2616
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2617
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2618 2619 2620

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2621
	mutex_unlock(&dev_priv->psr.lock);
2622

2623
	intel_runtime_pm_put(dev_priv);
2624 2625 2626
	return 0;
}

2627 2628
static int i915_sink_crc(struct seq_file *m, void *data)
{
2629 2630
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2631 2632 2633 2634 2635 2636
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2637
	for_each_intel_connector(dev, connector) {
2638
		struct drm_crtc *crtc;
2639

2640
		if (!connector->base.state->best_encoder)
2641 2642
			continue;

2643 2644
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2645 2646
			continue;

2647
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2648 2649
			continue;

2650
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2667 2668
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2669
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2670 2671 2672
	u64 power;
	u32 units;

2673
	if (INTEL_GEN(dev_priv) < 6)
2674 2675
		return -ENODEV;

2676 2677
	intel_runtime_pm_get(dev_priv);

2678 2679 2680 2681 2682 2683
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2684 2685
	intel_runtime_pm_put(dev_priv);

2686
	seq_printf(m, "%llu", (long long unsigned)power);
2687 2688 2689 2690

	return 0;
}

2691
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2692
{
2693
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2694
	struct pci_dev *pdev = dev_priv->drm.pdev;
2695

2696 2697
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2698

2699
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2700
	seq_printf(m, "IRQs disabled: %s\n",
2701
		   yesno(!intel_irqs_enabled(dev_priv)));
2702
#ifdef CONFIG_PM
2703
	seq_printf(m, "Usage count: %d\n",
2704
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2705 2706 2707
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2708
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2709 2710
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2711

2712 2713 2714
	return 0;
}

2715 2716
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2717
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2738
				 intel_display_power_domain_str(power_domain),
2739 2740 2741 2742 2743 2744 2745 2746 2747
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2748 2749
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2750
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2751 2752
	struct intel_csr *csr;

2753
	if (!HAS_CSR(dev_priv)) {
2754 2755 2756 2757 2758 2759
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2760 2761
	intel_runtime_pm_get(dev_priv);

2762 2763 2764 2765
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2766
		goto out;
2767 2768 2769 2770

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2771
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2772 2773 2774 2775
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2776
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2777 2778
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2779 2780
	}

2781 2782 2783 2784 2785
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2786 2787
	intel_runtime_pm_put(dev_priv);

2788 2789 2790
	return 0;
}

2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2813 2814
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2815 2816 2817 2818 2819 2820
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2821
		   encoder->base.id, encoder->name);
2822 2823 2824 2825
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2826
			   connector->name,
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2840 2841
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2842 2843
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2844 2845
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2846

2847
	if (fb)
2848
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2849 2850
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2851 2852
	else
		seq_puts(m, "\tprimary plane disabled\n");
2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2872
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2873
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2874 2875 2876 2877 2878 2879 2880 2881 2882
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2883
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2897
	struct drm_display_mode *mode;
2898 2899

	seq_printf(m, "connector %d: type %s, status: %s\n",
2900
		   connector->base.id, connector->name,
2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
		intel_dp_info(m, intel_connector);
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2923
			intel_lvds_info(m, intel_connector);
2924 2925 2926 2927 2928 2929 2930 2931
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2932
	}
2933

2934 2935 2936
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2937 2938
}

2939
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2940 2941 2942
{
	u32 state;

2943
	if (IS_845G(dev_priv) || IS_I865G(dev_priv))
2944
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2945
	else
2946
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2947 2948 2949 2950

	return state;
}

2951 2952
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2953 2954 2955
{
	u32 pos;

2956
	pos = I915_READ(CURPOS(pipe));
2957 2958 2959 2960 2961 2962 2963 2964 2965

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

2966
	return cursor_active(dev_priv, pipe);
2967 2968
}

2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
2996 2997 2998 2999 3000 3001
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3002 3003 3004 3005 3006 3007 3008
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3009 3010
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
			   state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3070 3071
static int i915_display_info(struct seq_file *m, void *unused)
{
3072 3073
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3074
	struct intel_crtc *crtc;
3075 3076
	struct drm_connector *connector;

3077
	intel_runtime_pm_get(dev_priv);
3078 3079 3080
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3081
	for_each_intel_crtc(dev, crtc) {
3082
		bool active;
3083
		struct intel_crtc_state *pipe_config;
3084
		int x, y;
3085

3086 3087
		pipe_config = to_intel_crtc_state(crtc->base.state);

3088
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3089
			   crtc->base.base.id, pipe_name(crtc->pipe),
3090
			   yesno(pipe_config->base.active),
3091 3092 3093
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3094
		if (pipe_config->base.active) {
3095 3096
			intel_crtc_info(m, crtc);

3097
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3098
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3099
				   yesno(crtc->cursor_base),
3100 3101
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3102
				   crtc->cursor_addr, yesno(active));
3103 3104
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3105
		}
3106 3107 3108 3109

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3110 3111 3112 3113 3114 3115 3116 3117 3118
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3119
	intel_runtime_pm_put(dev_priv);
3120 3121 3122 3123

	return 0;
}

B
Ben Widawsky 已提交
3124 3125
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3126 3127
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3128
	struct intel_engine_cs *engine;
3129
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3130 3131
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3132

3133
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3134 3135 3136 3137 3138 3139 3140
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3141
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3142

3143
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3144 3145 3146
		struct page *page;
		uint64_t *seqno;

3147
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3148 3149

		seqno = (uint64_t *)kmap_atomic(page);
3150
		for_each_engine_id(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3151 3152
			uint64_t offset;

3153
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3154 3155 3156

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3157
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3158 3159 3160 3161 3162 3163 3164
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3165
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3166 3167 3168 3169 3170 3171 3172 3173 3174
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3175
		for_each_engine(engine, dev_priv)
B
Ben Widawsky 已提交
3176 3177
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3178
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3179 3180 3181 3182
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3183 3184
	for_each_engine(engine, dev_priv) {
		for (j = 0; j < num_rings; j++)
3185 3186
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3187 3188 3189 3190
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3191
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3192 3193 3194 3195
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3196 3197
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3198 3199
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3200 3201 3202 3203 3204 3205 3206
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3207 3208
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3209
		seq_printf(m, " tracked hardware state:\n");
3210 3211 3212 3213 3214 3215
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3216 3217 3218 3219 3220 3221
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3222
static int i915_wa_registers(struct seq_file *m, void *unused)
3223 3224 3225
{
	int i;
	int ret;
3226
	struct intel_engine_cs *engine;
3227 3228
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3229
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3230
	enum intel_engine_id id;
3231 3232 3233 3234 3235 3236 3237

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3238
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3239
	for_each_engine_id(engine, dev_priv, id)
3240
		seq_printf(m, "HW whitelist count for %s: %d\n",
3241
			   engine->name, workarounds->hw_whitelist_count[id]);
3242
	for (i = 0; i < workarounds->count; ++i) {
3243 3244
		i915_reg_t addr;
		u32 mask, value, read;
3245
		bool ok;
3246

3247 3248 3249
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3250 3251 3252
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3253
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3254 3255 3256 3257 3258 3259 3260 3261
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3262 3263
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3264 3265
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3266 3267 3268 3269 3270
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3271
	if (INTEL_GEN(dev_priv) < 9)
3272 3273
		return 0;

3274 3275 3276 3277 3278 3279 3280 3281 3282
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3283
		for_each_plane(dev_priv, pipe, plane) {
3284 3285 3286 3287 3288 3289
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3290
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3291 3292 3293 3294 3295 3296 3297 3298 3299
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3300
static void drrs_status_per_crtc(struct seq_file *m,
3301 3302
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3303
{
3304
	struct drm_i915_private *dev_priv = to_i915(dev);
3305 3306
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3307
	struct drm_connector *connector;
3308

3309 3310 3311 3312 3313
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3327
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3371 3372
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3373 3374 3375
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3376
	drm_modeset_lock_all(dev);
3377
	for_each_intel_crtc(dev, intel_crtc) {
3378
		if (intel_crtc->base.state->active) {
3379 3380 3381 3382 3383 3384
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3385
	drm_modeset_unlock_all(dev);
3386 3387 3388 3389 3390 3391 3392

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3393 3394
struct pipe_crc_info {
	const char *name;
3395
	struct drm_i915_private *dev_priv;
3396 3397 3398
	enum pipe pipe;
};

3399 3400
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3401 3402
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3403 3404
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3405 3406
	struct drm_connector *connector;

3407
	drm_modeset_lock_all(dev);
3408 3409
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3410
			continue;
3411 3412 3413 3414 3415 3416

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3417 3418
		if (!intel_dig_port->dp.can_mst)
			continue;
3419

3420 3421
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3422 3423 3424 3425 3426 3427
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3428 3429
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3430
	struct pipe_crc_info *info = inode->i_private;
3431
	struct drm_i915_private *dev_priv = info->dev_priv;
3432 3433
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3434
	if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
3435 3436
		return -ENODEV;

3437 3438 3439 3440
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3441 3442 3443
		return -EBUSY; /* already open */
	}

3444
	pipe_crc->opened = true;
3445 3446
	filep->private_data = inode->i_private;

3447 3448
	spin_unlock_irq(&pipe_crc->lock);

3449 3450 3451 3452 3453
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3454
	struct pipe_crc_info *info = inode->i_private;
3455
	struct drm_i915_private *dev_priv = info->dev_priv;
3456 3457
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3458 3459 3460
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3461

3462 3463 3464 3465 3466 3467 3468 3469 3470
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3471
{
3472 3473 3474
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3475 3476 3477 3478 3479 3480 3481
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
3482
	struct drm_i915_private *dev_priv = info->dev_priv;
3483 3484
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3485
	int n_entries;
3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3496
		return 0;
3497 3498

	/* nothing to read */
3499
	spin_lock_irq(&pipe_crc->lock);
3500
	while (pipe_crc_data_count(pipe_crc) == 0) {
3501 3502 3503 3504
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3505
			return -EAGAIN;
3506
		}
3507

3508 3509 3510 3511 3512 3513
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3514 3515
	}

3516
	/* We now have one or more entries to read */
3517
	n_entries = count / PIPE_CRC_LINE_LEN;
3518

3519
	bytes_read = 0;
3520 3521 3522
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3523

3524 3525 3526 3527 3528 3529 3530
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3531 3532 3533 3534 3535 3536
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3537 3538
		spin_unlock_irq(&pipe_crc->lock);

3539
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3540
			return -EFAULT;
3541

3542 3543 3544 3545 3546
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3547

3548 3549
	spin_unlock_irq(&pipe_crc->lock);

3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
3578
	struct drm_i915_private *dev_priv = to_i915(minor->dev);
3579 3580 3581
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

3582
	info->dev_priv = dev_priv;
3583 3584
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3585 3586
	if (!ent)
		return -ENOMEM;
3587 3588

	return drm_add_fake_info_node(minor, ent, info);
3589 3590
}

D
Daniel Vetter 已提交
3591
static const char * const pipe_crc_sources[] = {
3592 3593 3594 3595
	"none",
	"plane1",
	"plane2",
	"pf",
3596
	"pipe",
D
Daniel Vetter 已提交
3597 3598 3599 3600
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3601
	"auto",
3602 3603 3604 3605 3606 3607 3608 3609
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3610
static int display_crc_ctl_show(struct seq_file *m, void *data)
3611
{
3612
	struct drm_i915_private *dev_priv = m->private;
3613 3614 3615 3616 3617 3618 3619 3620 3621
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3622
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3623
{
3624
	return single_open(file, display_crc_ctl_show, inode->i_private);
3625 3626
}

3627
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3628 3629
				 uint32_t *val)
{
3630 3631 3632 3633
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3647 3648
static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
				     enum pipe pipe,
3649 3650
				     enum intel_pipe_crc_source *source)
{
3651
	struct drm_device *dev = &dev_priv->drm;
3652 3653
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3654
	struct intel_digital_port *dig_port;
3655 3656 3657 3658
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3659
	drm_modeset_lock_all(dev);
3660
	for_each_intel_encoder(dev, encoder) {
3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3673
		case INTEL_OUTPUT_DP:
3674
		case INTEL_OUTPUT_EDP:
3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3691
			break;
3692 3693
		default:
			break;
3694 3695
		}
	}
3696
	drm_modeset_unlock_all(dev);
3697 3698 3699 3700

	return ret;
}

3701
static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3702 3703
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3704 3705
				uint32_t *val)
{
3706 3707
	bool need_stable_symbols = false;

3708
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3709
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3710 3711 3712 3713 3714
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3715 3716 3717 3718 3719
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3720
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3721 3722 3723
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3724
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3725
		break;
3726
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3727
		if (!IS_CHERRYVIEW(dev_priv))
3728 3729 3730 3731
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3732 3733 3734 3735 3736 3737 3738
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3752 3753
		switch (pipe) {
		case PIPE_A:
3754
			tmp |= PIPE_A_SCRAMBLE_RESET;
3755 3756
			break;
		case PIPE_B:
3757
			tmp |= PIPE_B_SCRAMBLE_RESET;
3758 3759 3760 3761 3762 3763 3764
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3765 3766 3767
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3768 3769 3770
	return 0;
}

3771
static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3772 3773
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3774 3775
				 uint32_t *val)
{
3776 3777
	bool need_stable_symbols = false;

3778
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3779
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3780 3781 3782 3783 3784
		if (ret)
			return ret;
	}

	switch (*source) {
3785 3786 3787 3788
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
3789
		if (!SUPPORTS_TV(dev_priv))
3790 3791 3792 3793
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
3794
		if (!IS_G4X(dev_priv))
3795 3796
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3797
		need_stable_symbols = true;
3798 3799
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
3800
		if (!IS_G4X(dev_priv))
3801 3802
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3803
		need_stable_symbols = true;
3804 3805
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3806
		if (!IS_G4X(dev_priv))
3807 3808
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3809
		need_stable_symbols = true;
3810 3811 3812 3813 3814 3815 3816 3817
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3830
		WARN_ON(!IS_G4X(dev_priv));
3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3843 3844 3845
	return 0;
}

3846
static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3847 3848 3849 3850
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3851 3852
	switch (pipe) {
	case PIPE_A:
3853
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3854 3855
		break;
	case PIPE_B:
3856
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3857 3858 3859 3860 3861 3862 3863
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3864 3865 3866 3867 3868 3869
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3870
static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3887
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3888 3889
				uint32_t *val)
{
3890 3891 3892 3893
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3894 3895 3896 3897 3898 3899 3900 3901 3902
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3903
	case INTEL_PIPE_CRC_SOURCE_NONE:
3904 3905
		*val = 0;
		break;
D
Daniel Vetter 已提交
3906 3907
	default:
		return -EINVAL;
3908 3909 3910 3911 3912
	}

	return 0;
}

3913 3914
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
					bool enable)
3915
{
3916
	struct drm_device *dev = &dev_priv->drm;
3917 3918
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3919
	struct intel_crtc_state *pipe_config;
3920 3921
	struct drm_atomic_state *state;
	int ret = 0;
3922 3923

	drm_modeset_lock_all(dev);
3924 3925 3926 3927
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
3928 3929
	}

3930 3931 3932 3933 3934 3935
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
3936

3937 3938 3939 3940
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
3941

3942 3943
	ret = drm_atomic_commit(state);
out:
3944
	drm_modeset_unlock_all(dev);
3945 3946 3947
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
3948 3949
}

3950
static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3951 3952
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3953 3954
				uint32_t *val)
{
3955 3956 3957 3958
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3959 3960 3961 3962 3963 3964 3965
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3966 3967
		if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
3968

3969 3970
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3971
	case INTEL_PIPE_CRC_SOURCE_NONE:
3972 3973
		*val = 0;
		break;
D
Daniel Vetter 已提交
3974 3975
	default:
		return -EINVAL;
3976 3977 3978 3979 3980
	}

	return 0;
}

3981 3982
static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
			       enum pipe pipe,
3983 3984
			       enum intel_pipe_crc_source source)
{
3985
	struct drm_device *dev = &dev_priv->drm;
3986
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3987 3988
	struct intel_crtc *crtc =
			to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3989
	enum intel_display_power_domain power_domain;
3990
	u32 val = 0; /* shut up gcc */
3991
	int ret;
3992

3993 3994 3995
	if (pipe_crc->source == source)
		return 0;

3996 3997 3998 3999
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4000 4001
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4002 4003 4004 4005
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

4006
	if (IS_GEN2(dev_priv))
4007
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
4008 4009 4010 4011 4012
	else if (INTEL_GEN(dev_priv) < 5)
		ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
4013
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4014
	else
4015
		ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4016 4017

	if (ret != 0)
4018
		goto out;
4019

4020 4021
	/* none -> real source transition */
	if (source) {
4022 4023
		struct intel_pipe_crc_entry *entries;

4024 4025 4026
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4027 4028
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4029
				  GFP_KERNEL);
4030 4031 4032 4033
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4034

4035 4036 4037 4038 4039 4040 4041 4042
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4043
		spin_lock_irq(&pipe_crc->lock);
4044
		kfree(pipe_crc->entries);
4045
		pipe_crc->entries = entries;
4046 4047 4048
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4049 4050
	}

4051
	pipe_crc->source = source;
4052 4053 4054 4055

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4056 4057
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4058
		struct intel_pipe_crc_entry *entries;
4059 4060
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4061

4062 4063 4064
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4065
		drm_modeset_lock(&crtc->base.mutex, NULL);
4066
		if (crtc->base.state->active)
4067 4068
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4069

4070 4071
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4072
		pipe_crc->entries = NULL;
4073 4074
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4075 4076 4077
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4078

4079 4080 4081 4082 4083 4084
		if (IS_G4X(dev_priv))
			g4x_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
4085 4086

		hsw_enable_ips(crtc);
4087 4088
	}

4089 4090 4091 4092 4093 4094
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4095 4096 4097 4098
}

/*
 * Parse pipe CRC command strings:
4099 4100 4101
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4102 4103 4104 4105
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4106 4107
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4108
 */
4109
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4140 4141 4142 4143
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4144
static const char * const pipe_crc_objects[] = {
4145 4146 4147 4148
	"pipe",
};

static int
4149
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4150 4151 4152 4153 4154
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4155
			*o = i;
4156 4157 4158 4159 4160 4161
			return 0;
		    }

	return -EINVAL;
}

4162
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4175
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4176 4177 4178 4179 4180
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4181
			*s = i;
4182 4183 4184 4185 4186 4187
			return 0;
		    }

	return -EINVAL;
}

4188 4189
static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
				 char *buf, size_t len)
4190
{
4191
#define N_WORDS 3
4192
	int n_words;
4193
	char *words[N_WORDS];
4194
	enum pipe pipe;
4195
	enum intel_pipe_crc_object object;
4196 4197
	enum intel_pipe_crc_source source;

4198
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4199 4200 4201 4202 4203 4204
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4205
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4206
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4207 4208 4209
		return -EINVAL;
	}

4210
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4211
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4212 4213 4214
		return -EINVAL;
	}

4215
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4216
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4217 4218 4219
		return -EINVAL;
	}

4220
	return pipe_crc_set_source(dev_priv, pipe, source);
4221 4222
}

4223 4224
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4225 4226
{
	struct seq_file *m = file->private_data;
4227
	struct drm_i915_private *dev_priv = m->private;
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4250
	ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
4251 4252 4253 4254 4255 4256 4257 4258 4259 4260

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4261
static const struct file_operations i915_display_crc_ctl_fops = {
4262
	.owner = THIS_MODULE,
4263
	.open = display_crc_ctl_open,
4264 4265 4266
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4267
	.write = display_crc_ctl_write
4268 4269
};

4270
static ssize_t i915_displayport_test_active_write(struct file *file,
4271 4272
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
4273 4274 4275 4276 4277 4278 4279 4280 4281
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4282
	dev = ((struct seq_file *)file->private_data)->private;
4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4306
		if (connector->status == connector_status_connected &&
4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
4358
					     struct file *file)
4359
{
4360
	struct drm_i915_private *dev_priv = inode->i_private;
4361

4362 4363
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
4398
					   struct file *file)
4399
{
4400
	struct drm_i915_private *dev_priv = inode->i_private;
4401

4402 4403
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
4440
	struct drm_i915_private *dev_priv = inode->i_private;
4441

4442 4443
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
4444 4445 4446 4447 4448 4449 4450 4451 4452 4453
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4454
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4455
{
4456 4457
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4458
	int level;
4459 4460
	int num_levels;

4461
	if (IS_CHERRYVIEW(dev_priv))
4462
		num_levels = 3;
4463
	else if (IS_VALLEYVIEW(dev_priv))
4464 4465 4466
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4467 4468 4469 4470 4471 4472

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4473 4474
		/*
		 * - WM1+ latency values in 0.5us units
4475
		 * - latencies are in us on gen9/vlv/chv
4476
		 */
4477 4478
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
4479 4480
			latency *= 10;
		else if (level > 0)
4481 4482 4483
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4484
			   level, wm[level], latency / 10, latency % 10);
4485 4486 4487 4488 4489 4490 4491
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4492
	struct drm_i915_private *dev_priv = m->private;
4493 4494
	const uint16_t *latencies;

4495
	if (INTEL_GEN(dev_priv) >= 9)
4496 4497
		latencies = dev_priv->wm.skl_latency;
	else
4498
		latencies = dev_priv->wm.pri_latency;
4499

4500
	wm_latency_show(m, latencies);
4501 4502 4503 4504 4505 4506

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4507
	struct drm_i915_private *dev_priv = m->private;
4508 4509
	const uint16_t *latencies;

4510
	if (INTEL_GEN(dev_priv) >= 9)
4511 4512
		latencies = dev_priv->wm.skl_latency;
	else
4513
		latencies = dev_priv->wm.spr_latency;
4514

4515
	wm_latency_show(m, latencies);
4516 4517 4518 4519 4520 4521

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4522
	struct drm_i915_private *dev_priv = m->private;
4523 4524
	const uint16_t *latencies;

4525
	if (INTEL_GEN(dev_priv) >= 9)
4526 4527
		latencies = dev_priv->wm.skl_latency;
	else
4528
		latencies = dev_priv->wm.cur_latency;
4529

4530
	wm_latency_show(m, latencies);
4531 4532 4533 4534 4535 4536

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4537
	struct drm_i915_private *dev_priv = inode->i_private;
4538

4539
	if (INTEL_GEN(dev_priv) < 5)
4540 4541
		return -ENODEV;

4542
	return single_open(file, pri_wm_latency_show, dev_priv);
4543 4544 4545 4546
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4547
	struct drm_i915_private *dev_priv = inode->i_private;
4548

4549
	if (HAS_GMCH_DISPLAY(dev_priv))
4550 4551
		return -ENODEV;

4552
	return single_open(file, spr_wm_latency_show, dev_priv);
4553 4554 4555 4556
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4557
	struct drm_i915_private *dev_priv = inode->i_private;
4558

4559
	if (HAS_GMCH_DISPLAY(dev_priv))
4560 4561
		return -ENODEV;

4562
	return single_open(file, cur_wm_latency_show, dev_priv);
4563 4564 4565
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4566
				size_t len, loff_t *offp, uint16_t wm[8])
4567 4568
{
	struct seq_file *m = file->private_data;
4569 4570
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4571
	uint16_t new[8] = { 0 };
4572
	int num_levels;
4573 4574 4575 4576
	int level;
	int ret;
	char tmp[32];

4577
	if (IS_CHERRYVIEW(dev_priv))
4578
		num_levels = 3;
4579
	else if (IS_VALLEYVIEW(dev_priv))
4580 4581 4582 4583
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4584 4585 4586 4587 4588 4589 4590 4591
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4592 4593 4594
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4613
	struct drm_i915_private *dev_priv = m->private;
4614
	uint16_t *latencies;
4615

4616
	if (INTEL_GEN(dev_priv) >= 9)
4617 4618
		latencies = dev_priv->wm.skl_latency;
	else
4619
		latencies = dev_priv->wm.pri_latency;
4620 4621

	return wm_latency_write(file, ubuf, len, offp, latencies);
4622 4623 4624 4625 4626 4627
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4628
	struct drm_i915_private *dev_priv = m->private;
4629
	uint16_t *latencies;
4630

4631
	if (INTEL_GEN(dev_priv) >= 9)
4632 4633
		latencies = dev_priv->wm.skl_latency;
	else
4634
		latencies = dev_priv->wm.spr_latency;
4635 4636

	return wm_latency_write(file, ubuf, len, offp, latencies);
4637 4638 4639 4640 4641 4642
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4643
	struct drm_i915_private *dev_priv = m->private;
4644 4645
	uint16_t *latencies;

4646
	if (INTEL_GEN(dev_priv) >= 9)
4647 4648
		latencies = dev_priv->wm.skl_latency;
	else
4649
		latencies = dev_priv->wm.cur_latency;
4650

4651
	return wm_latency_write(file, ubuf, len, offp, latencies);
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4681 4682
static int
i915_wedged_get(void *data, u64 *val)
4683
{
4684
	struct drm_i915_private *dev_priv = data;
4685

4686
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4687

4688
	return 0;
4689 4690
}

4691 4692
static int
i915_wedged_set(void *data, u64 val)
4693
{
4694
	struct drm_i915_private *dev_priv = data;
4695

4696 4697 4698 4699 4700 4701 4702 4703
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4704
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4705 4706
		return -EAGAIN;

4707
	intel_runtime_pm_get(dev_priv);
4708

4709
	i915_handle_error(dev_priv, val,
4710
			  "Manually setting wedged to %llu", val);
4711 4712 4713

	intel_runtime_pm_put(dev_priv);

4714
	return 0;
4715 4716
}

4717 4718
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4719
			"%llu\n");
4720

4721 4722 4723
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4724
	struct drm_i915_private *dev_priv = data;
4725 4726 4727 4728 4729 4730 4731 4732

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4733 4734
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4754
	struct drm_i915_private *dev_priv = data;
4755 4756 4757 4758 4759 4760 4761 4762 4763

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4764
	struct drm_i915_private *dev_priv = data;
4765

4766
	val &= INTEL_INFO(dev_priv)->ring_mask;
4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4777 4778 4779 4780 4781 4782 4783 4784
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4785 4786
static int
i915_drop_caches_get(void *data, u64 *val)
4787
{
4788
	*val = DROP_ALL;
4789

4790
	return 0;
4791 4792
}

4793 4794
static int
i915_drop_caches_set(void *data, u64 val)
4795
{
4796 4797
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4798
	int ret;
4799

4800
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4801 4802 4803 4804 4805 4806 4807 4808

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4809
		ret = i915_gem_wait_for_idle(dev_priv, true);
4810 4811 4812 4813 4814
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4815
		i915_gem_retire_requests(dev_priv);
4816

4817 4818
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4819

4820 4821
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4822 4823 4824 4825

unlock:
	mutex_unlock(&dev->struct_mutex);

4826
	return ret;
4827 4828
}

4829 4830 4831
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4832

4833 4834
static int
i915_max_freq_get(void *data, u64 *val)
4835
{
4836
	struct drm_i915_private *dev_priv = data;
4837

4838
	if (INTEL_GEN(dev_priv) < 6)
4839 4840
		return -ENODEV;

4841
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4842
	return 0;
4843 4844
}

4845 4846
static int
i915_max_freq_set(void *data, u64 val)
4847
{
4848
	struct drm_i915_private *dev_priv = data;
4849
	u32 hw_max, hw_min;
4850
	int ret;
4851

4852
	if (INTEL_GEN(dev_priv) < 6)
4853
		return -ENODEV;
4854

4855
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4856

4857
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4858 4859 4860
	if (ret)
		return ret;

4861 4862 4863
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4864
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4865

4866 4867
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4868

4869
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4870 4871
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4872 4873
	}

4874
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4875

4876
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4877

4878
	mutex_unlock(&dev_priv->rps.hw_lock);
4879

4880
	return 0;
4881 4882
}

4883 4884
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4885
			"%llu\n");
4886

4887 4888
static int
i915_min_freq_get(void *data, u64 *val)
4889
{
4890
	struct drm_i915_private *dev_priv = data;
4891

4892
	if (INTEL_GEN(dev_priv) < 6)
4893 4894
		return -ENODEV;

4895
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4896
	return 0;
4897 4898
}

4899 4900
static int
i915_min_freq_set(void *data, u64 val)
4901
{
4902
	struct drm_i915_private *dev_priv = data;
4903
	u32 hw_max, hw_min;
4904
	int ret;
4905

4906
	if (INTEL_GEN(dev_priv) < 6)
4907
		return -ENODEV;
4908

4909
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4910

4911
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4912 4913 4914
	if (ret)
		return ret;

4915 4916 4917
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4918
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4919

4920 4921
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4922

4923 4924
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4925 4926
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4927
	}
J
Jeff McGee 已提交
4928

4929
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4930

4931
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4932

4933
	mutex_unlock(&dev_priv->rps.hw_lock);
4934

4935
	return 0;
4936 4937
}

4938 4939
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4940
			"%llu\n");
4941

4942 4943
static int
i915_cache_sharing_get(void *data, u64 *val)
4944
{
4945 4946
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4947
	u32 snpcr;
4948
	int ret;
4949

4950
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4951 4952
		return -ENODEV;

4953 4954 4955
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4956
	intel_runtime_pm_get(dev_priv);
4957

4958
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4959 4960

	intel_runtime_pm_put(dev_priv);
4961
	mutex_unlock(&dev->struct_mutex);
4962

4963
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4964

4965
	return 0;
4966 4967
}

4968 4969
static int
i915_cache_sharing_set(void *data, u64 val)
4970
{
4971
	struct drm_i915_private *dev_priv = data;
4972 4973
	u32 snpcr;

4974
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4975 4976
		return -ENODEV;

4977
	if (val > 3)
4978 4979
		return -EINVAL;

4980
	intel_runtime_pm_get(dev_priv);
4981
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4982 4983 4984 4985 4986 4987 4988

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4989
	intel_runtime_pm_put(dev_priv);
4990
	return 0;
4991 4992
}

4993 4994 4995
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4996

4997 4998 4999 5000 5001 5002 5003 5004
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

5005
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5006 5007
					  struct sseu_dev_status *stat)
{
5008
	int ss_max = 2;
5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

5036
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5037 5038
				    struct sseu_dev_status *stat)
{
5039
	int s_max = 3, ss_max = 4;
5040 5041 5042
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5043
	/* BXT has a single slice and at most 3 subslices. */
5044
	if (IS_BROXTON(dev_priv)) {
5045 5046 5047 5048 5049 5050 5051 5052 5053 5054
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5055 5056 5057 5058 5059 5060 5061 5062 5063 5064
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
5065 5066
		unsigned int ss_cnt = 0;

5067 5068 5069 5070 5071
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
5072

5073 5074
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
			ss_cnt = INTEL_INFO(dev_priv)->subslice_per_slice;
5075

5076 5077 5078
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5079
			if (IS_BROXTON(dev_priv) &&
5080 5081 5082 5083
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

5084
			if (IS_BROXTON(dev_priv))
5085 5086
				ss_cnt++;

5087 5088 5089 5090 5091 5092
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
5093 5094 5095 5096

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
5097 5098 5099
	}
}

5100
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
5101 5102 5103
					 struct sseu_dev_status *stat)
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5104
	int s;
5105 5106 5107 5108

	stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);

	if (stat->slice_total) {
5109
		stat->subslice_per_slice = INTEL_INFO(dev_priv)->subslice_per_slice;
5110 5111
		stat->subslice_total = stat->slice_total *
				       stat->subslice_per_slice;
5112
		stat->eu_per_subslice = INTEL_INFO(dev_priv)->eu_per_subslice;
5113 5114 5115 5116
		stat->eu_total = stat->eu_per_subslice * stat->subslice_total;

		/* subtract fused off EU(s) from enabled slice(s) */
		for (s = 0; s < stat->slice_total; s++) {
5117
			u8 subslice_7eu = INTEL_INFO(dev_priv)->subslice_7eu[s];
5118 5119 5120 5121 5122 5123

			stat->eu_total -= hweight8(subslice_7eu);
		}
	}
}

5124 5125
static int i915_sseu_status(struct seq_file *m, void *unused)
{
5126
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
5127
	struct sseu_dev_status stat;
5128

5129
	if (INTEL_GEN(dev_priv) < 8)
5130 5131 5132 5133
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
5134
		   INTEL_INFO(dev_priv)->slice_total);
5135
	seq_printf(m, "  Available Subslice Total: %u\n",
5136
		   INTEL_INFO(dev_priv)->subslice_total);
5137
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
5138
		   INTEL_INFO(dev_priv)->subslice_per_slice);
5139
	seq_printf(m, "  Available EU Total: %u\n",
5140
		   INTEL_INFO(dev_priv)->eu_total);
5141
	seq_printf(m, "  Available EU Per Subslice: %u\n",
5142 5143 5144
		   INTEL_INFO(dev_priv)->eu_per_subslice);
	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
5145
		seq_printf(m, "  Min EU in pool: %u\n",
5146
			   INTEL_INFO(dev_priv)->min_eu_in_pool);
5147
	seq_printf(m, "  Has Slice Power Gating: %s\n",
5148
		   yesno(INTEL_INFO(dev_priv)->has_slice_pg));
5149
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
5150
		   yesno(INTEL_INFO(dev_priv)->has_subslice_pg));
5151
	seq_printf(m, "  Has EU Power Gating: %s\n",
5152
		   yesno(INTEL_INFO(dev_priv)->has_eu_pg));
5153

5154
	seq_puts(m, "SSEU Device Status\n");
5155
	memset(&stat, 0, sizeof(stat));
5156 5157 5158

	intel_runtime_pm_get(dev_priv);

5159 5160 5161 5162 5163 5164
	if (IS_CHERRYVIEW(dev_priv)) {
		cherryview_sseu_device_status(dev_priv, &stat);
	} else if (IS_BROADWELL(dev_priv)) {
		broadwell_sseu_device_status(dev_priv, &stat);
	} else if (INTEL_GEN(dev_priv) >= 9) {
		gen9_sseu_device_status(dev_priv, &stat);
5165
	}
5166 5167 5168

	intel_runtime_pm_put(dev_priv);

5169 5170 5171 5172 5173 5174 5175 5176 5177 5178
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
5179

5180 5181 5182
	return 0;
}

5183 5184
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
5185
	struct drm_i915_private *dev_priv = inode->i_private;
5186

5187
	if (INTEL_GEN(dev_priv) < 6)
5188 5189
		return 0;

5190
	intel_runtime_pm_get(dev_priv);
5191
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5192 5193 5194 5195

	return 0;
}

5196
static int i915_forcewake_release(struct inode *inode, struct file *file)
5197
{
5198
	struct drm_i915_private *dev_priv = inode->i_private;
5199

5200
	if (INTEL_GEN(dev_priv) < 6)
5201 5202
		return 0;

5203
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5204
	intel_runtime_pm_put(dev_priv);
5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5220
				  S_IRUSR,
5221
				  root, to_i915(minor->dev),
5222
				  &i915_forcewake_fops);
5223 5224
	if (!ent)
		return -ENOMEM;
5225

B
Ben Widawsky 已提交
5226
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5227 5228
}

5229 5230 5231 5232
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5233 5234 5235
{
	struct dentry *ent;

5236
	ent = debugfs_create_file(name,
5237
				  S_IRUGO | S_IWUSR,
5238
				  root, to_i915(minor->dev),
5239
				  fops);
5240 5241
	if (!ent)
		return -ENOMEM;
5242

5243
	return drm_add_fake_info_node(minor, ent, fops);
5244 5245
}

5246
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5247
	{"i915_capabilities", i915_capabilities, 0},
5248
	{"i915_gem_objects", i915_gem_object_info, 0},
5249
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5250
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5251
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5252
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5253 5254
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5255
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5256
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5257 5258 5259
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5260
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5261
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5262
	{"i915_guc_info", i915_guc_info, 0},
5263
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5264
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5265
	{"i915_frequency_info", i915_frequency_info, 0},
5266
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5267
	{"i915_drpc_info", i915_drpc_info, 0},
5268
	{"i915_emon_status", i915_emon_status, 0},
5269
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5270
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5271
	{"i915_fbc_status", i915_fbc_status, 0},
5272
	{"i915_ips_status", i915_ips_status, 0},
5273
	{"i915_sr_status", i915_sr_status, 0},
5274
	{"i915_opregion", i915_opregion, 0},
5275
	{"i915_vbt", i915_vbt, 0},
5276
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5277
	{"i915_context_status", i915_context_status, 0},
5278
	{"i915_dump_lrc", i915_dump_lrc, 0},
5279
	{"i915_execlists", i915_execlists, 0},
5280
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5281
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5282
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5283
	{"i915_llc", i915_llc, 0},
5284
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5285
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5286
	{"i915_energy_uJ", i915_energy_uJ, 0},
5287
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5288
	{"i915_power_domain_info", i915_power_domain_info, 0},
5289
	{"i915_dmc_info", i915_dmc_info, 0},
5290
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5291
	{"i915_semaphore_status", i915_semaphore_status, 0},
5292
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5293
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5294
	{"i915_wa_registers", i915_wa_registers, 0},
5295
	{"i915_ddb_info", i915_ddb_info, 0},
5296
	{"i915_sseu_status", i915_sseu_status, 0},
5297
	{"i915_drrs_status", i915_drrs_status, 0},
5298
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5299
};
5300
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5301

5302
static const struct i915_debugfs_files {
5303 5304 5305 5306 5307 5308 5309
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5310 5311
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5312 5313 5314
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5315
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5316 5317 5318
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5319
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5320 5321 5322
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5323 5324
};

5325
void intel_display_crc_init(struct drm_i915_private *dev_priv)
5326
{
5327
	enum pipe pipe;
5328

5329
	for_each_pipe(dev_priv, pipe) {
5330
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5331

5332 5333
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5334 5335 5336 5337
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5338
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5339
{
5340
	struct drm_minor *minor = dev_priv->drm.primary;
5341
	int ret, i;
5342

5343
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5344 5345
	if (ret)
		return ret;
5346

5347 5348 5349 5350 5351 5352
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5353 5354 5355 5356 5357 5358 5359
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5360

5361 5362
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5363 5364 5365
					minor->debugfs_root, minor);
}

5366
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5367
{
5368
	struct drm_minor *minor = dev_priv->drm.primary;
5369 5370
	int i;

5371 5372
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5373

5374
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
5375
				 1, minor);
5376

D
Daniel Vetter 已提交
5377
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5378 5379 5380 5381 5382 5383
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5384 5385
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
5386
			(struct drm_info_list *)i915_debugfs_files[i].fops;
5387 5388 5389

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5390
}
5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5425 5426 5427
	if (connector->status != connector_status_connected)
		return -ENODEV;

5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5448
	}
5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}