i915_debugfs.c 142.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

75 76
static int i915_capabilities(struct seq_file *m, void *data)
{
77
	struct drm_info_node *node = m->private;
78 79 80 81
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
82
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
83 84 85 86 87
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
88 89 90

	return 0;
}
91

92
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
93
{
94
	if (obj->pin_display)
95 96 97 98 99
		return "p";
	else
		return " ";
}

100
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
101
{
102 103 104 105 106 107
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
108 109
}

B
Ben Widawsky 已提交
110 111
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
112
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
113 114
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (i915_is_ggtt(vma->vm) &&
		    drm_mm_node_allocated(&vma->node))
			size += vma->node.size;
	}

	return size;
}

129 130 131
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
132 133
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
134
	struct i915_vma *vma;
B
Ben Widawsky 已提交
135
	int pin_count = 0;
136
	int i;
B
Ben Widawsky 已提交
137

138
	seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
139
		   &obj->base,
140
		   obj->active ? "*" : " ",
141 142
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
143
		   get_global_flag(obj),
144
		   obj->base.size / 1024,
145
		   obj->base.read_domains,
146 147 148 149 150
		   obj->base.write_domain);
	for_each_ring(ring, dev_priv, i)
		seq_printf(m, "%x ",
				i915_gem_request_get_seqno(obj->last_read_req[i]));
	seq_printf(m, "] %x %x%s%s%s",
151 152
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
153
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
154 155 156 157
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
D
Dan Carpenter 已提交
158
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
159 160
		if (vma->pin_count > 0)
			pin_count++;
D
Dan Carpenter 已提交
161 162
	}
	seq_printf(m, " (pinned x %d)", pin_count);
163 164
	if (obj->pin_display)
		seq_printf(m, " (display)");
165 166
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
167
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
168 169 170 171 172
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
			   i915_is_ggtt(vma->vm) ? "g" : "pp",
			   vma->node.start, vma->node.size);
		if (i915_is_ggtt(vma->vm))
			seq_printf(m, ", type: %u)", vma->ggtt_view.type);
B
Ben Widawsky 已提交
173
		else
174
			seq_puts(m, ")");
B
Ben Widawsky 已提交
175
	}
176
	if (obj->stolen)
177
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
178
	if (obj->pin_display || obj->fault_mappable) {
179
		char s[3], *t = s;
180
		if (obj->pin_display)
181 182 183 184 185 186
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
187
	if (obj->last_write_req != NULL)
188
		seq_printf(m, " (%s)",
189
			   i915_gem_request_get_ring(obj->last_write_req)->name);
190 191
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
192 193
}

194
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
195
{
196
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
197 198 199 200
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

201
static int i915_gem_object_list_info(struct seq_file *m, void *data)
202
{
203
	struct drm_info_node *node = m->private;
204 205
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
206
	struct drm_device *dev = node->minor->dev;
207 208
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
209
	struct i915_vma *vma;
210
	u64 total_obj_size, total_gtt_size;
211
	int count, ret;
212 213 214 215

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
216

B
Ben Widawsky 已提交
217
	/* FIXME: the user of this interface might want more than just GGTT */
218 219
	switch (list) {
	case ACTIVE_LIST:
220
		seq_puts(m, "Active:\n");
221
		head = &vm->active_list;
222 223
		break;
	case INACTIVE_LIST:
224
		seq_puts(m, "Inactive:\n");
225
		head = &vm->inactive_list;
226 227
		break;
	default:
228 229
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
230 231
	}

232
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
233 234 235 236 237 238
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
239
		count++;
240
	}
241
	mutex_unlock(&dev->struct_mutex);
242

243
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
244
		   count, total_obj_size, total_gtt_size);
245 246 247
	return 0;
}

248 249 250 251
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
252
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
253
	struct drm_i915_gem_object *b =
254
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
255 256 257 258 259 260

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
261
	struct drm_info_node *node = m->private;
262 263 264
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
265
	u64 total_obj_size, total_gtt_size;
266 267 268 269 270 271 272 273 274 275 276 277
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

278
		list_add(&obj->obj_exec_link, &stolen);
279 280

		total_obj_size += obj->base.size;
281
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
282 283 284 285 286 287
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

288
		list_add(&obj->obj_exec_link, &stolen);
289 290 291 292 293 294 295

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
296
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
297 298 299
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
300
		list_del_init(&obj->obj_exec_link);
301 302 303
	}
	mutex_unlock(&dev->struct_mutex);

304
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
305 306 307 308
		   count, total_obj_size, total_gtt_size);
	return 0;
}

309 310
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
311
		size += i915_gem_obj_total_ggtt_size(obj); \
312 313
		++count; \
		if (obj->map_and_fenceable) { \
314
			mappable_size += i915_gem_obj_ggtt_size(obj); \
315 316 317
			++mappable_count; \
		} \
	} \
318
} while (0)
319

320
struct file_stats {
321
	struct drm_i915_file_private *file_priv;
322 323 324 325
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
326 327 328 329 330 331
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
332
	struct i915_vma *vma;
333 334 335 336

	stats->count++;
	stats->total += obj->base.size;

337 338 339
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

340 341 342 343 344 345 346 347 348 349 350 351 352
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
353
			if (ppgtt->file_priv != stats->file_priv)
354 355
				continue;

356
			if (obj->active) /* XXX per-vma statistic */
357 358 359 360 361 362
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
363
	} else {
364 365
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
366
			if (obj->active)
367 368 369 370 371
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
372 373
	}

374 375 376
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

377 378 379
	return 0;
}

380 381
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
382
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
383 384 385 386 387 388 389 390 391
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
392 393 394 395 396 397

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
398
	struct intel_engine_cs *ring;
399
	int i, j;
400 401 402

	memset(&stats, 0, sizeof(stats));

403
	for_each_ring(ring, dev_priv, i) {
404 405 406 407 408 409
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
410
	}
411

412
	print_file_stats(m, "[k]batch pool", stats);
413 414
}

B
Ben Widawsky 已提交
415 416
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
417
		size += i915_gem_obj_total_ggtt_size(vma->obj); \
B
Ben Widawsky 已提交
418 419 420 421 422 423 424 425 426
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
427
{
428
	struct drm_info_node *node = m->private;
429 430
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
431
	u32 count, mappable_count, purgeable_count;
432
	u64 size, mappable_size, purgeable_size;
433
	struct drm_i915_gem_object *obj;
434
	struct i915_address_space *vm = &dev_priv->gtt.base;
435
	struct drm_file *file;
B
Ben Widawsky 已提交
436
	struct i915_vma *vma;
437 438 439 440 441 442
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

443 444 445 446 447
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
448
	count_objects(&dev_priv->mm.bound_list, global_list);
449
	seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
450 451 452
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
453
	count_vmas(&vm->active_list, mm_list);
454
	seq_printf(m, "  %u [%u] active objects, %llu [%llu] bytes\n",
455 456 457
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
458
	count_vmas(&vm->inactive_list, mm_list);
459
	seq_printf(m, "  %u [%u] inactive objects, %llu [%llu] bytes\n",
460 461
		   count, mappable_count, size, mappable_size);

462
	size = count = purgeable_size = purgeable_count = 0;
463
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
464
		size += obj->base.size, ++count;
465 466 467
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
468
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
469

470
	size = count = mappable_size = mappable_count = 0;
471
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
472
		if (obj->fault_mappable) {
473
			size += i915_gem_obj_ggtt_size(obj);
474 475
			++count;
		}
476
		if (obj->pin_display) {
477
			mappable_size += i915_gem_obj_ggtt_size(obj);
478 479
			++mappable_count;
		}
480 481 482 483
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
484
	}
485
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
486
		   purgeable_count, purgeable_size);
487
	seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
488
		   mappable_count, mappable_size);
489
	seq_printf(m, "%u fault mappable objects, %llu bytes\n",
490 491
		   count, size);

492
	seq_printf(m, "%llu [%llu] gtt total\n",
493
		   dev_priv->gtt.base.total,
494
		   (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
495

496 497
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
498 499
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
500
		struct task_struct *task;
501 502

		memset(&stats, 0, sizeof(stats));
503
		stats.file_priv = file->driver_priv;
504
		spin_lock(&file->table_lock);
505
		idr_for_each(&file->object_idr, per_file_stats, &stats);
506
		spin_unlock(&file->table_lock);
507 508 509 510 511 512 513 514
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
515
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
516
		rcu_read_unlock();
517 518
	}

519 520 521 522 523
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

524
static int i915_gem_gtt_info(struct seq_file *m, void *data)
525
{
526
	struct drm_info_node *node = m->private;
527
	struct drm_device *dev = node->minor->dev;
528
	uintptr_t list = (uintptr_t) node->info_ent->data;
529 530
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
531
	u64 total_obj_size, total_gtt_size;
532 533 534 535 536 537 538
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
539
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
540
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
541 542
			continue;

543
		seq_puts(m, "   ");
544
		describe_obj(m, obj);
545
		seq_putc(m, '\n');
546
		total_obj_size += obj->base.size;
547
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
548 549 550 551 552
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

553
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
554 555 556 557 558
		   count, total_obj_size, total_gtt_size);

	return 0;
}

559 560
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
561
	struct drm_info_node *node = m->private;
562
	struct drm_device *dev = node->minor->dev;
563
	struct drm_i915_private *dev_priv = dev->dev_private;
564
	struct intel_crtc *crtc;
565 566 567 568 569
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
570

571
	for_each_intel_crtc(dev, crtc) {
572 573
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
574 575
		struct intel_unpin_work *work;

576
		spin_lock_irq(&dev->event_lock);
577 578
		work = crtc->unpin_work;
		if (work == NULL) {
579
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
580 581
				   pipe, plane);
		} else {
582 583
			u32 addr;

584
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
585
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
586 587
					   pipe, plane);
			} else {
588
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
589 590
					   pipe, plane);
			}
591 592 593 594
			if (work->flip_queued_req) {
				struct intel_engine_cs *ring =
					i915_gem_request_get_ring(work->flip_queued_req);

595
				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
596
					   ring->name,
597
					   i915_gem_request_get_seqno(work->flip_queued_req),
598
					   dev_priv->next_seqno,
599
					   ring->get_seqno(ring, true),
600
					   i915_gem_request_completed(work->flip_queued_req, true));
601 602 603 604 605
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
606
				   drm_crtc_vblank_count(&crtc->base));
607
			if (work->enable_stall_check)
608
				seq_puts(m, "Stall check enabled, ");
609
			else
610
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
611
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
612

613 614 615 616 617 618
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

619
			if (work->pending_flip_obj) {
620 621
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
622 623
			}
		}
624
		spin_unlock_irq(&dev->event_lock);
625 626
	}

627 628
	mutex_unlock(&dev->struct_mutex);

629 630 631
	return 0;
}

632 633 634 635 636 637
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
638
	struct intel_engine_cs *ring;
639 640
	int total = 0;
	int ret, i, j;
641 642 643 644 645

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

646
	for_each_ring(ring, dev_priv, i) {
647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			int count;

			count = 0;
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
				   ring->name, j, count);

			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
667
		}
668 669
	}

670
	seq_printf(m, "total: %d\n", total);
671 672 673 674 675 676

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

677 678
static int i915_gem_request_info(struct seq_file *m, void *data)
{
679
	struct drm_info_node *node = m->private;
680
	struct drm_device *dev = node->minor->dev;
681
	struct drm_i915_private *dev_priv = dev->dev_private;
682
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
683
	struct drm_i915_gem_request *req;
684
	int ret, any, i;
685 686 687 688

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
689

690
	any = 0;
691
	for_each_ring(ring, dev_priv, i) {
692 693 694
		int count;

		count = 0;
D
Daniel Vetter 已提交
695
		list_for_each_entry(req, &ring->request_list, list)
696 697
			count++;
		if (count == 0)
698 699
			continue;

700
		seq_printf(m, "%s requests: %d\n", ring->name, count);
D
Daniel Vetter 已提交
701
		list_for_each_entry(req, &ring->request_list, list) {
702 703 704 705
			struct task_struct *task;

			rcu_read_lock();
			task = NULL;
D
Daniel Vetter 已提交
706 707
			if (req->pid)
				task = pid_task(req->pid, PIDTYPE_PID);
708
			seq_printf(m, "    %x @ %d: %s [%d]\n",
D
Daniel Vetter 已提交
709 710
				   req->seqno,
				   (int) (jiffies - req->emitted_jiffies),
711 712 713
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
714
		}
715 716

		any++;
717
	}
718 719
	mutex_unlock(&dev->struct_mutex);

720
	if (any == 0)
721
		seq_puts(m, "No requests\n");
722

723 724 725
	return 0;
}

726
static void i915_ring_seqno_info(struct seq_file *m,
727
				 struct intel_engine_cs *ring)
728 729
{
	if (ring->get_seqno) {
730
		seq_printf(m, "Current sequence (%s): %x\n",
731
			   ring->name, ring->get_seqno(ring, false));
732 733 734
	}
}

735 736
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
737
	struct drm_info_node *node = m->private;
738
	struct drm_device *dev = node->minor->dev;
739
	struct drm_i915_private *dev_priv = dev->dev_private;
740
	struct intel_engine_cs *ring;
741
	int ret, i;
742 743 744 745

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
746
	intel_runtime_pm_get(dev_priv);
747

748 749
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
750

751
	intel_runtime_pm_put(dev_priv);
752 753
	mutex_unlock(&dev->struct_mutex);

754 755 756 757 758 759
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
760
	struct drm_info_node *node = m->private;
761
	struct drm_device *dev = node->minor->dev;
762
	struct drm_i915_private *dev_priv = dev->dev_private;
763
	struct intel_engine_cs *ring;
764
	int ret, i, pipe;
765 766 767 768

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
769
	intel_runtime_pm_get(dev_priv);
770

771 772 773 774 775 776 777 778 779 780 781 782
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
783
		for_each_pipe(dev_priv, pipe)
784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
811 812 813 814 815 816 817 818 819 820 821 822
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

823
		for_each_pipe(dev_priv, pipe) {
824
			if (!intel_display_power_is_enabled(dev_priv,
825 826 827 828 829
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
830
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
831 832
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
833
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
834 835
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
836
			seq_printf(m, "Pipe %c IER:\t%08x\n",
837 838
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
862 863 864 865 866 867 868 869
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
870
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
900 901 902 903 904 905
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
906
		for_each_pipe(dev_priv, pipe)
907 908 909
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
930
	for_each_ring(ring, dev_priv, i) {
931
		if (INTEL_INFO(dev)->gen >= 6) {
932 933 934
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
935
		}
936
		i915_ring_seqno_info(m, ring);
937
	}
938
	intel_runtime_pm_put(dev_priv);
939 940
	mutex_unlock(&dev->struct_mutex);

941 942 943
	return 0;
}

944 945
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
946
	struct drm_info_node *node = m->private;
947
	struct drm_device *dev = node->minor->dev;
948
	struct drm_i915_private *dev_priv = dev->dev_private;
949 950 951 952 953
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
954 955 956 957

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
958
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
959

C
Chris Wilson 已提交
960 961
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
962
		if (obj == NULL)
963
			seq_puts(m, "unused");
964
		else
965
			describe_obj(m, obj);
966
		seq_putc(m, '\n');
967 968
	}

969
	mutex_unlock(&dev->struct_mutex);
970 971 972
	return 0;
}

973 974
static int i915_hws_info(struct seq_file *m, void *data)
{
975
	struct drm_info_node *node = m->private;
976
	struct drm_device *dev = node->minor->dev;
977
	struct drm_i915_private *dev_priv = dev->dev_private;
978
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
979
	const u32 *hws;
980 981
	int i;

982
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
983
	hws = ring->status_page.page_addr;
984 985 986 987 988 989 990 991 992 993 994
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

995 996 997 998 999 1000
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
1001
	struct i915_error_state_file_priv *error_priv = filp->private_data;
1002
	struct drm_device *dev = error_priv->dev;
1003
	int ret;
1004 1005 1006

	DRM_DEBUG_DRIVER("Resetting error state\n");

1007 1008 1009 1010
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

1028
	i915_error_state_get(dev, error_priv);
1029

1030 1031 1032
	file->private_data = error_priv;

	return 0;
1033 1034 1035 1036
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1037
	struct i915_error_state_file_priv *error_priv = file->private_data;
1038

1039
	i915_error_state_put(error_priv);
1040 1041
	kfree(error_priv);

1042 1043 1044
	return 0;
}

1045 1046 1047 1048 1049 1050 1051 1052 1053
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1054
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1055 1056
	if (ret)
		return ret;
1057

1058
	ret = i915_error_state_to_str(&error_str, error_priv);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1071
	i915_error_state_buf_release(&error_str);
1072
	return ret ?: ret_count;
1073 1074 1075 1076 1077
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1078
	.read = i915_error_state_read,
1079 1080 1081 1082 1083
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1084 1085
static int
i915_next_seqno_get(void *data, u64 *val)
1086
{
1087
	struct drm_device *dev = data;
1088
	struct drm_i915_private *dev_priv = dev->dev_private;
1089 1090 1091 1092 1093 1094
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1095
	*val = dev_priv->next_seqno;
1096 1097
	mutex_unlock(&dev->struct_mutex);

1098
	return 0;
1099 1100
}

1101 1102 1103 1104
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1105 1106 1107 1108 1109 1110
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1111
	ret = i915_gem_set_seqno(dev, val);
1112 1113
	mutex_unlock(&dev->struct_mutex);

1114
	return ret;
1115 1116
}

1117 1118
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1119
			"0x%llx\n");
1120

1121
static int i915_frequency_info(struct seq_file *m, void *unused)
1122
{
1123
	struct drm_info_node *node = m->private;
1124
	struct drm_device *dev = node->minor->dev;
1125
	struct drm_i915_private *dev_priv = dev->dev_private;
1126 1127 1128
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1129

1130 1131
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1142
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1143
		   IS_BROADWELL(dev) || IS_GEN9(dev)) {
1144 1145 1146
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1147
		u32 rpmodectl, rpinclimit, rpdeclimit;
1148
		u32 rpstat, cagf, reqf;
1149 1150
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1151
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1152 1153
		int max_freq;

1154 1155 1156 1157 1158 1159 1160 1161 1162
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		if (IS_BROXTON(dev)) {
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1163
		/* RPSTAT1 is in the GT power well */
1164 1165
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1166
			goto out;
1167

1168
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1169

1170
		reqf = I915_READ(GEN6_RPNSWREQ);
1171 1172 1173 1174 1175 1176 1177 1178 1179
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1180
		reqf = intel_gpu_freq(dev_priv, reqf);
1181

1182 1183 1184 1185
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1186 1187 1188 1189 1190 1191 1192
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1193 1194 1195
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1196 1197 1198
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1199
		cagf = intel_gpu_freq(dev_priv, cagf);
1200

1201
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1202 1203
		mutex_unlock(&dev->struct_mutex);

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1217
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1218
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1219 1220
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1221
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1222 1223 1224 1225
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1226 1227 1228 1229
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1230
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1231
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1232 1233 1234 1235 1236 1237
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
1238 1239 1240
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1241 1242 1243 1244 1245 1246
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1247 1248
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1249

1250 1251
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
			    rp_state_cap >> 16) & 0xff;
1252
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1253
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1254
			   intel_gpu_freq(dev_priv, max_freq));
1255 1256

		max_freq = (rp_state_cap & 0xff00) >> 8;
1257
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1258
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1259
			   intel_gpu_freq(dev_priv, max_freq));
1260

1261 1262
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
			    rp_state_cap >> 0) & 0xff;
1263
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1264
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1265
			   intel_gpu_freq(dev_priv, max_freq));
1266
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1267
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1268

1269 1270 1271
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1272 1273
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1274 1275 1276 1277 1278 1279 1280
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1281
	} else if (IS_VALLEYVIEW(dev)) {
1282
		u32 freq_sts;
1283

1284
		mutex_lock(&dev_priv->rps.hw_lock);
1285
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1286 1287 1288
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1289 1290 1291 1292 1293 1294
		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

1295
		seq_printf(m, "max GPU freq: %d MHz\n",
1296
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1297 1298

		seq_printf(m, "min GPU freq: %d MHz\n",
1299
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1300

1301 1302 1303
		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

1304 1305 1306
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1307
		mutex_unlock(&dev_priv->rps.hw_lock);
1308
	} else {
1309
		seq_puts(m, "no P-state info available\n");
1310
	}
1311

1312 1313 1314
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1315 1316
}

1317 1318 1319
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1320 1321
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1322
	struct intel_engine_cs *ring;
1323 1324
	u64 acthd[I915_NUM_RINGS];
	u32 seqno[I915_NUM_RINGS];
1325 1326 1327 1328 1329 1330 1331
	int i;

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1332 1333 1334 1335 1336 1337 1338 1339 1340
	intel_runtime_pm_get(dev_priv);

	for_each_ring(ring, dev_priv, i) {
		seqno[i] = ring->get_seqno(ring, false);
		acthd[i] = intel_ring_get_active_head(ring);
	}

	intel_runtime_pm_put(dev_priv);

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "%s:\n", ring->name);
		seq_printf(m, "\tseqno = %x [current %x]\n",
1351
			   ring->hangcheck.seqno, seqno[i]);
1352 1353
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
			   (long long)ring->hangcheck.acthd,
1354
			   (long long)acthd[i]);
1355 1356
		seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
			   (long long)ring->hangcheck.max_acthd);
1357 1358
		seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
		seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
1359 1360 1361 1362 1363
	}

	return 0;
}

1364
static int ironlake_drpc_info(struct seq_file *m)
1365
{
1366
	struct drm_info_node *node = m->private;
1367
	struct drm_device *dev = node->minor->dev;
1368
	struct drm_i915_private *dev_priv = dev->dev_private;
1369 1370 1371 1372 1373 1374 1375
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1376
	intel_runtime_pm_get(dev_priv);
1377 1378 1379 1380 1381

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1382
	intel_runtime_pm_put(dev_priv);
1383
	mutex_unlock(&dev->struct_mutex);
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1398
	seq_printf(m, "Max P-state: P%d\n",
1399
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1400 1401 1402 1403 1404
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1405
	seq_puts(m, "Current RS state: ");
1406 1407
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1408
		seq_puts(m, "on\n");
1409 1410
		break;
	case RSX_STATUS_RC1:
1411
		seq_puts(m, "RC1\n");
1412 1413
		break;
	case RSX_STATUS_RC1E:
1414
		seq_puts(m, "RC1E\n");
1415 1416
		break;
	case RSX_STATUS_RS1:
1417
		seq_puts(m, "RS1\n");
1418 1419
		break;
	case RSX_STATUS_RS2:
1420
		seq_puts(m, "RS2 (RC6)\n");
1421 1422
		break;
	case RSX_STATUS_RS3:
1423
		seq_puts(m, "RC3 (RC6+)\n");
1424 1425
		break;
	default:
1426
		seq_puts(m, "unknown\n");
1427 1428
		break;
	}
1429 1430 1431 1432

	return 0;
}

1433
static int i915_forcewake_domains(struct seq_file *m, void *data)
1434
{
1435 1436 1437 1438 1439 1440 1441 1442 1443
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_uncore_forcewake_domain *fw_domain;
	int i;

	spin_lock_irq(&dev_priv->uncore.lock);
	for_each_fw_domain(fw_domain, dev_priv, i) {
		seq_printf(m, "%s.wake_count = %u\n",
1444
			   intel_uncore_forcewake_domain_to_str(i),
1445 1446 1447
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1448

1449 1450 1451 1452 1453
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1454
	struct drm_info_node *node = m->private;
1455 1456
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1457
	u32 rpmodectl1, rcctl1, pw_status;
1458

1459 1460
	intel_runtime_pm_get(dev_priv);

1461
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1462 1463 1464
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1465 1466
	intel_runtime_pm_put(dev_priv);

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1480
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1481
	seq_printf(m, "Media Power Well: %s\n",
1482
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1483

1484 1485 1486 1487 1488
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1489
	return i915_forcewake_domains(m, NULL);
1490 1491
}

1492 1493
static int gen6_drpc_info(struct seq_file *m)
{
1494
	struct drm_info_node *node = m->private;
1495 1496
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1497
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1498
	unsigned forcewake_count;
1499
	int count = 0, ret;
1500 1501 1502 1503

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1504
	intel_runtime_pm_get(dev_priv);
1505

1506
	spin_lock_irq(&dev_priv->uncore.lock);
1507
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1508
	spin_unlock_irq(&dev_priv->uncore.lock);
1509 1510

	if (forcewake_count) {
1511 1512
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1513 1514 1515 1516 1517 1518 1519 1520
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1521
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1522 1523 1524 1525

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1526 1527 1528
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1529

1530 1531
	intel_runtime_pm_put(dev_priv);

1532 1533 1534 1535 1536 1537 1538
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1539
	seq_printf(m, "RC1e Enabled: %s\n",
1540 1541 1542 1543 1544 1545 1546
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1547
	seq_puts(m, "Current RC state: ");
1548 1549 1550
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1551
			seq_puts(m, "Core Power Down\n");
1552
		else
1553
			seq_puts(m, "on\n");
1554 1555
		break;
	case GEN6_RC3:
1556
		seq_puts(m, "RC3\n");
1557 1558
		break;
	case GEN6_RC6:
1559
		seq_puts(m, "RC6\n");
1560 1561
		break;
	case GEN6_RC7:
1562
		seq_puts(m, "RC7\n");
1563 1564
		break;
	default:
1565
		seq_puts(m, "Unknown\n");
1566 1567 1568 1569 1570
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1582 1583 1584 1585 1586 1587
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1588 1589 1590 1591 1592
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1593
	struct drm_info_node *node = m->private;
1594 1595
	struct drm_device *dev = node->minor->dev;

1596 1597
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
1598
	else if (INTEL_INFO(dev)->gen >= 6)
1599 1600 1601 1602 1603
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1619 1620
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1621
	struct drm_info_node *node = m->private;
1622
	struct drm_device *dev = node->minor->dev;
1623
	struct drm_i915_private *dev_priv = dev->dev_private;
1624

1625
	if (!HAS_FBC(dev)) {
1626
		seq_puts(m, "FBC unsupported on this chipset\n");
1627 1628 1629
		return 0;
	}

1630
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1631
	mutex_lock(&dev_priv->fbc.lock);
1632

1633
	if (intel_fbc_enabled(dev_priv))
1634
		seq_puts(m, "FBC enabled\n");
1635 1636 1637
	else
		seq_printf(m, "FBC disabled: %s\n",
			  intel_no_fbc_reason_str(dev_priv->fbc.no_fbc_reason));
1638

1639 1640 1641 1642 1643
	if (INTEL_INFO(dev_priv)->gen >= 7)
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1644
	mutex_unlock(&dev_priv->fbc.lock);
1645 1646
	intel_runtime_pm_put(dev_priv);

1647 1648 1649
	return 0;
}

1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

P
Paulo Zanoni 已提交
1672
	mutex_lock(&dev_priv->fbc.lock);
1673 1674 1675 1676 1677 1678 1679 1680

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1681
	mutex_unlock(&dev_priv->fbc.lock);
1682 1683 1684 1685 1686 1687 1688
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1689 1690
static int i915_ips_status(struct seq_file *m, void *unused)
{
1691
	struct drm_info_node *node = m->private;
1692 1693 1694
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1695
	if (!HAS_IPS(dev)) {
1696 1697 1698 1699
		seq_puts(m, "not supported\n");
		return 0;
	}

1700 1701
	intel_runtime_pm_get(dev_priv);

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1713

1714 1715
	intel_runtime_pm_put(dev_priv);

1716 1717 1718
	return 0;
}

1719 1720
static int i915_sr_status(struct seq_file *m, void *unused)
{
1721
	struct drm_info_node *node = m->private;
1722
	struct drm_device *dev = node->minor->dev;
1723
	struct drm_i915_private *dev_priv = dev->dev_private;
1724 1725
	bool sr_enabled = false;

1726 1727
	intel_runtime_pm_get(dev_priv);

1728
	if (HAS_PCH_SPLIT(dev))
1729
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1730 1731
	else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
		 IS_I945G(dev) || IS_I945GM(dev))
1732 1733 1734 1735 1736
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1737 1738
	else if (IS_VALLEYVIEW(dev))
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1739

1740 1741
	intel_runtime_pm_put(dev_priv);

1742 1743
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1744 1745 1746 1747

	return 0;
}

1748 1749
static int i915_emon_status(struct seq_file *m, void *unused)
{
1750
	struct drm_info_node *node = m->private;
1751
	struct drm_device *dev = node->minor->dev;
1752
	struct drm_i915_private *dev_priv = dev->dev_private;
1753
	unsigned long temp, chipset, gfx;
1754 1755
	int ret;

1756 1757 1758
	if (!IS_GEN5(dev))
		return -ENODEV;

1759 1760 1761
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1762 1763 1764 1765

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1766
	mutex_unlock(&dev->struct_mutex);
1767 1768 1769 1770 1771 1772 1773 1774 1775

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1776 1777
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1778
	struct drm_info_node *node = m->private;
1779
	struct drm_device *dev = node->minor->dev;
1780
	struct drm_i915_private *dev_priv = dev->dev_private;
1781
	int ret = 0;
1782
	int gpu_freq, ia_freq;
1783
	unsigned int max_gpu_freq, min_gpu_freq;
1784

1785
	if (!HAS_CORE_RING_FREQ(dev)) {
1786
		seq_puts(m, "unsupported on this chipset\n");
1787 1788 1789
		return 0;
	}

1790 1791
	intel_runtime_pm_get(dev_priv);

1792 1793
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1794
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1795
	if (ret)
1796
		goto out;
1797

1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
	if (IS_SKYLAKE(dev)) {
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1809
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1810

1811
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1812 1813 1814 1815
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1816
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1817 1818
			   intel_gpu_freq(dev_priv, (gpu_freq *
				(IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1))),
1819 1820
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1821 1822
	}

1823
	mutex_unlock(&dev_priv->rps.hw_lock);
1824

1825 1826 1827
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1828 1829
}

1830 1831
static int i915_opregion(struct seq_file *m, void *unused)
{
1832
	struct drm_info_node *node = m->private;
1833
	struct drm_device *dev = node->minor->dev;
1834
	struct drm_i915_private *dev_priv = dev->dev_private;
1835
	struct intel_opregion *opregion = &dev_priv->opregion;
1836
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1837 1838
	int ret;

1839 1840 1841
	if (data == NULL)
		return -ENOMEM;

1842 1843
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1844
		goto out;
1845

1846 1847 1848 1849
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1850 1851 1852

	mutex_unlock(&dev->struct_mutex);

1853 1854
out:
	kfree(data);
1855 1856 1857
	return 0;
}

1858 1859
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1860
	struct drm_info_node *node = m->private;
1861
	struct drm_device *dev = node->minor->dev;
1862
	struct intel_fbdev *ifbdev = NULL;
1863
	struct intel_framebuffer *fb;
1864
	struct drm_framebuffer *drm_fb;
1865

1866
#ifdef CONFIG_DRM_FBDEV_EMULATION
1867
	struct drm_i915_private *dev_priv = dev->dev_private;
1868 1869 1870 1871

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1872
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1873 1874 1875
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1876
		   fb->base.bits_per_pixel,
1877
		   fb->base.modifier[0],
1878
		   atomic_read(&fb->base.refcount.refcount));
1879
	describe_obj(m, fb->obj);
1880
	seq_putc(m, '\n');
1881
#endif
1882

1883
	mutex_lock(&dev->mode_config.fb_lock);
1884 1885
	drm_for_each_fb(drm_fb, dev) {
		fb = to_intel_framebuffer(drm_fb);
1886
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1887 1888
			continue;

1889
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1890 1891 1892
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1893
			   fb->base.bits_per_pixel,
1894
			   fb->base.modifier[0],
1895
			   atomic_read(&fb->base.refcount.refcount));
1896
		describe_obj(m, fb->obj);
1897
		seq_putc(m, '\n');
1898
	}
1899
	mutex_unlock(&dev->mode_config.fb_lock);
1900 1901 1902 1903

	return 0;
}

1904 1905 1906 1907 1908 1909 1910 1911
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1912 1913
static int i915_context_status(struct seq_file *m, void *unused)
{
1914
	struct drm_info_node *node = m->private;
1915
	struct drm_device *dev = node->minor->dev;
1916
	struct drm_i915_private *dev_priv = dev->dev_private;
1917
	struct intel_engine_cs *ring;
1918
	struct intel_context *ctx;
1919
	int ret, i;
1920

1921
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1922 1923 1924
	if (ret)
		return ret;

1925
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1926 1927
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1928 1929
			continue;

1930
		seq_puts(m, "HW context ");
1931
		describe_ctx(m, ctx);
1932
		for_each_ring(ring, dev_priv, i) {
1933
			if (ring->default_context == ctx)
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1956 1957

		seq_putc(m, '\n');
1958 1959
	}

1960
	mutex_unlock(&dev->struct_mutex);
1961 1962 1963 1964

	return 0;
}

1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

1993
	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
2029 2030 2031
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
2032 2033 2034 2035 2036 2037 2038 2039
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2064 2065
	intel_runtime_pm_get(dev_priv);

2066
	for_each_ring(ring, dev_priv, ring_id) {
2067
		struct drm_i915_gem_request *head_req = NULL;
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

		status = I915_READ(RING_EXECLIST_STATUS(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
			status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
2100
				struct drm_i915_gem_request, execlist_link);
2101 2102 2103 2104 2105 2106
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

2107
			ctx_obj = head_req->ctx->engine[ring_id].state;
2108 2109 2110
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
2111
				   head_req->tail);
2112 2113 2114 2115 2116
		}

		seq_putc(m, '\n');
	}

2117
	intel_runtime_pm_put(dev_priv);
2118 2119 2120 2121 2122
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2123 2124
static const char *swizzle_string(unsigned swizzle)
{
2125
	switch (swizzle) {
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2141
		return "unknown";
2142 2143 2144 2145 2146 2147 2148
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2149
	struct drm_info_node *node = m->private;
2150 2151
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2152 2153 2154 2155 2156
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2157
	intel_runtime_pm_get(dev_priv);
2158 2159 2160 2161 2162 2163 2164 2165 2166

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2167 2168
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2169 2170 2171 2172
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2173
	} else if (INTEL_INFO(dev)->gen >= 6) {
2174 2175 2176 2177 2178 2179 2180 2181
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2182
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2183 2184 2185 2186 2187
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2188 2189
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2190
	}
2191 2192 2193 2194

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2195
	intel_runtime_pm_put(dev_priv);
2196 2197 2198 2199 2200
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2201 2202
static int per_file_ctx(int id, void *ptr, void *data)
{
2203
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2204
	struct seq_file *m = data;
2205 2206 2207 2208 2209 2210 2211
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2212

2213 2214 2215
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2216
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2217 2218 2219 2220 2221
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2222
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2223 2224
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2225
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2226 2227
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2228

B
Ben Widawsky 已提交
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
	if (!ppgtt)
		return;

	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
2239
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2240 2241 2242 2243 2244 2245 2246
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2247
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2248
	int i;
D
Daniel Vetter 已提交
2249 2250 2251 2252

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2253
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2264
		seq_puts(m, "aliasing PPGTT:\n");
2265
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2266

B
Ben Widawsky 已提交
2267
		ppgtt->debug_dump(ppgtt, m);
2268
	}
B
Ben Widawsky 已提交
2269

D
Daniel Vetter 已提交
2270
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2271 2272 2273 2274
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2275
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2276
	struct drm_device *dev = node->minor->dev;
2277
	struct drm_i915_private *dev_priv = dev->dev_private;
2278
	struct drm_file *file;
B
Ben Widawsky 已提交
2279 2280 2281 2282

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2283
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2284 2285 2286 2287 2288 2289

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2290 2291 2292 2293 2294 2295 2296 2297 2298
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "\nproc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2299
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2300 2301 2302 2303 2304
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
static int count_irq_waiters(struct drm_i915_private *i915)
{
	struct intel_engine_cs *ring;
	int count = 0;
	int i;

	for_each_ring(ring, i915, i)
		count += ring->irq_refcount;

	return count;
}

2317 2318 2319 2320 2321 2322 2323
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_file *file;

2324 2325 2326 2327 2328 2329 2330 2331 2332
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
	seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
	seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2333
	spin_lock(&dev_priv->rps.client_lock);
2334 2335 2336 2337 2338 2339 2340 2341 2342
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2343 2344
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2345 2346
		rcu_read_unlock();
	}
2347 2348 2349 2350 2351 2352
	seq_printf(m, "Semaphore boosts: %d%s\n",
		   dev_priv->rps.semaphores.boosts,
		   list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
	seq_printf(m, "MMIO flip boosts: %d%s\n",
		   dev_priv->rps.mmioflips.boosts,
		   list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
2353
	seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
2354
	spin_unlock(&dev_priv->rps.client_lock);
2355

2356
	return 0;
2357 2358
}

2359 2360
static int i915_llc(struct seq_file *m, void *data)
{
2361
	struct drm_info_node *node = m->private;
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

	if (!HAS_GUC_UCODE(dev_priv->dev))
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
	struct intel_engine_cs *ring;
	uint64_t tot = 0;
	uint32_t i;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

	seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "\tSubmissions: %llu %s\n",
				client->submissions[i],
				ring->name);
		tot += client->submissions[i];
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_guc guc;
2444
	struct i915_guc_client client = {};
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
	struct intel_engine_cs *ring;
	enum intel_ring_id i;
	u64 total = 0;

	if (!HAS_GUC_SCHED(dev_priv->dev))
		return 0;

	/* Take a local copy of the GuC data, so we can dump it at leisure */
	spin_lock(&dev_priv->guc.host2guc_lock);
	guc = dev_priv->guc;
	if (guc.execbuf_client) {
		spin_lock(&guc.execbuf_client->wq_lock);
		client = *guc.execbuf_client;
		spin_unlock(&guc.execbuf_client->wq_lock);
	}
	spin_unlock(&dev_priv->guc.host2guc_lock);

	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x %9d\n",
			ring->name, guc.submissions[i],
			guc.last_seqno[i], guc.last_seqno[i]);
		total += guc.submissions[i];
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
	u32 *log;
	int i = 0, pg;

	if (!log_obj)
		return 0;

	for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
		log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2513 2514 2515 2516 2517
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2518
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2519 2520
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2521
	bool enabled = false;
2522

2523 2524 2525 2526 2527
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2528 2529
	intel_runtime_pm_get(dev_priv);

2530
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2531 2532
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2533
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2534
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2535 2536 2537 2538
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2539

2540 2541 2542 2543 2544 2545 2546 2547 2548
	if (HAS_DDI(dev))
		enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2560

R
Rodrigo Vivi 已提交
2561
	/* CHV PSR has no kind of performance counter */
2562
	if (HAS_DDI(dev)) {
R
Rodrigo Vivi 已提交
2563 2564
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2565 2566 2567

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2568
	mutex_unlock(&dev_priv->psr.lock);
2569

2570
	intel_runtime_pm_put(dev_priv);
2571 2572 2573
	return 0;
}

2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2585
	for_each_intel_connector(dev, connector) {
2586 2587 2588 2589

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2590 2591 2592
		if (!connector->base.encoder)
			continue;

2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2625 2626
	intel_runtime_pm_get(dev_priv);

2627 2628 2629 2630 2631 2632
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2633 2634
	intel_runtime_pm_put(dev_priv);

2635
	seq_printf(m, "%llu", (long long unsigned)power);
2636 2637 2638 2639

	return 0;
}

2640
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2641
{
2642
	struct drm_info_node *node = m->private;
2643 2644 2645
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2646
	if (!HAS_RUNTIME_PM(dev)) {
2647 2648 2649 2650
		seq_puts(m, "not supported\n");
		return 0;
	}

2651
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2652
	seq_printf(m, "IRQs disabled: %s\n",
2653
		   yesno(!intel_irqs_enabled(dev_priv)));
2654
#ifdef CONFIG_PM
2655 2656
	seq_printf(m, "Usage count: %d\n",
		   atomic_read(&dev->dev->power.usage_count));
2657 2658 2659
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2660

2661 2662 2663
	return 0;
}

2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
2703 2704
	case POWER_DOMAIN_PORT_DDI_E_2_LANES:
		return "PORT_DDI_E_2_LANES";
I
Imre Deak 已提交
2705 2706 2707 2708 2709 2710
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2711 2712 2713 2714
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2715 2716
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2717 2718 2719 2720 2721 2722 2723 2724
	case POWER_DOMAIN_AUX_A:
		return "AUX_A";
	case POWER_DOMAIN_AUX_B:
		return "AUX_B";
	case POWER_DOMAIN_AUX_C:
		return "AUX_C";
	case POWER_DOMAIN_AUX_D:
		return "AUX_D";
2725 2726 2727
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
2728
		MISSING_CASE(domain);
2729 2730 2731 2732 2733 2734
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2735
	struct drm_info_node *node = m->private;
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2790
	struct drm_info_node *node = m->private;
2791 2792 2793 2794 2795 2796 2797
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2798
		   encoder->base.id, encoder->name);
2799 2800 2801 2802
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2803
			   connector->name,
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2817
	struct drm_info_node *node = m->private;
2818 2819 2820 2821
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2822 2823 2824 2825 2826 2827
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2874
	struct drm_display_mode *mode;
2875 2876

	seq_printf(m, "connector %d: type %s, status: %s\n",
2877
		   connector->base.id, connector->name,
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2889 2890 2891 2892 2893 2894 2895 2896 2897
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2898

2899 2900 2901
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2902 2903
}

2904 2905 2906 2907 2908 2909 2910 2911
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2912
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2913 2914 2915 2916 2917 2918 2919 2920 2921

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2922
	pos = I915_READ(CURPOS(pipe));
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2935 2936
static int i915_display_info(struct seq_file *m, void *unused)
{
2937
	struct drm_info_node *node = m->private;
2938
	struct drm_device *dev = node->minor->dev;
2939
	struct drm_i915_private *dev_priv = dev->dev_private;
2940
	struct intel_crtc *crtc;
2941 2942
	struct drm_connector *connector;

2943
	intel_runtime_pm_get(dev_priv);
2944 2945 2946
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2947
	for_each_intel_crtc(dev, crtc) {
2948
		bool active;
2949
		struct intel_crtc_state *pipe_config;
2950
		int x, y;
2951

2952 2953
		pipe_config = to_intel_crtc_state(crtc->base.state);

2954
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2955
			   crtc->base.base.id, pipe_name(crtc->pipe),
2956 2957 2958
			   yesno(pipe_config->base.active),
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h);
		if (pipe_config->base.active) {
2959 2960
			intel_crtc_info(m, crtc);

2961
			active = cursor_position(dev, crtc->pipe, &x, &y);
2962
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2963
				   yesno(crtc->cursor_base),
2964 2965
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
2966
				   crtc->cursor_addr, yesno(active));
2967
		}
2968 2969 2970 2971

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2972 2973 2974 2975 2976 2977 2978 2979 2980
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2981
	intel_runtime_pm_put(dev_priv);
2982 2983 2984 2985

	return 0;
}

B
Ben Widawsky 已提交
2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3003
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3053
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3054 3055 3056 3057
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3070
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3071
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
3072
		seq_printf(m, " tracked hardware state:\n");
3073 3074 3075 3076 3077 3078
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3079 3080 3081 3082 3083 3084
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3085
static int i915_wa_registers(struct seq_file *m, void *unused)
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3099 3100
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
3101 3102
		u32 addr, mask, value, read;
		bool ok;
3103

3104 3105
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
3106 3107 3108 3109 3110
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
			   addr, value, mask, read, ok ? "OK" : "FAIL");
3111 3112 3113 3114 3115 3116 3117 3118
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3129 3130 3131
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

3132 3133 3134 3135 3136 3137 3138 3139 3140
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3141
		for_each_plane(dev_priv, pipe, plane) {
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

		entry = &ddb->cursor[pipe];
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
	struct intel_encoder *intel_encoder;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;

	for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
		/* Encoder connected on this CRTC */
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_EDP:
			seq_puts(m, "eDP:\n");
			break;
		case INTEL_OUTPUT_DSI:
			seq_puts(m, "DSI:\n");
			break;
		case INTEL_OUTPUT_HDMI:
			seq_puts(m, "HDMI:\n");
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			seq_puts(m, "DP:\n");
			break;
		default:
			seq_printf(m, "Other encoder (id=%d).\n",
						intel_encoder->type);
			return;
		}
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3199
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

	for_each_intel_crtc(dev, intel_crtc) {
		drm_modeset_lock(&intel_crtc->base.mutex, NULL);

3251
		if (intel_crtc->base.state->active) {
3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);
	}

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3267 3268 3269 3270 3271 3272
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3295 3296
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3297 3298 3299 3300
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3301 3302 3303
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3304 3305 3306 3307
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3308 3309 3310
		return -EBUSY; /* already open */
	}

3311
	pipe_crc->opened = true;
3312 3313
	filep->private_data = inode->i_private;

3314 3315
	spin_unlock_irq(&pipe_crc->lock);

3316 3317 3318 3319 3320
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3321 3322 3323 3324
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3325 3326 3327
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3328

3329 3330 3331 3332 3333 3334 3335 3336 3337
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3338
{
3339 3340 3341
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3353
	int n_entries;
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3364
		return 0;
3365 3366

	/* nothing to read */
3367
	spin_lock_irq(&pipe_crc->lock);
3368
	while (pipe_crc_data_count(pipe_crc) == 0) {
3369 3370 3371 3372
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3373
			return -EAGAIN;
3374
		}
3375

3376 3377 3378 3379 3380 3381
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3382 3383
	}

3384
	/* We now have one or more entries to read */
3385
	n_entries = count / PIPE_CRC_LINE_LEN;
3386

3387
	bytes_read = 0;
3388 3389 3390
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3391
		int ret;
3392

3393 3394 3395 3396 3397 3398 3399
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3400 3401 3402 3403 3404 3405
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3406 3407 3408
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
3409 3410
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
3411

3412 3413 3414 3415 3416
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3417

3418 3419
	spin_unlock_irq(&pipe_crc->lock);

3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3455 3456
	if (!ent)
		return -ENOMEM;
3457 3458

	return drm_add_fake_info_node(minor, ent, info);
3459 3460
}

D
Daniel Vetter 已提交
3461
static const char * const pipe_crc_sources[] = {
3462 3463 3464 3465
	"none",
	"plane1",
	"plane2",
	"pf",
3466
	"pipe",
D
Daniel Vetter 已提交
3467 3468 3469 3470
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3471
	"auto",
3472 3473 3474 3475 3476 3477 3478 3479
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3480
static int display_crc_ctl_show(struct seq_file *m, void *data)
3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3493
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3494 3495 3496
{
	struct drm_device *dev = inode->i_private;

3497
	return single_open(file, display_crc_ctl_show, dev);
3498 3499
}

3500
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3501 3502
				 uint32_t *val)
{
3503 3504 3505 3506
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3520 3521 3522 3523 3524
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3525
	struct intel_digital_port *dig_port;
3526 3527 3528 3529
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3530
	drm_modeset_lock_all(dev);
3531
	for_each_intel_encoder(dev, encoder) {
3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3562
			break;
3563 3564
		default:
			break;
3565 3566
		}
	}
3567
	drm_modeset_unlock_all(dev);
3568 3569 3570 3571 3572 3573 3574

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3575 3576
				uint32_t *val)
{
3577 3578 3579
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3580 3581 3582 3583 3584 3585 3586
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3587 3588 3589 3590 3591
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3592
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3593 3594 3595
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3596
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3597
		break;
3598 3599 3600 3601 3602 3603
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3604 3605 3606 3607 3608 3609 3610
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3624 3625
		switch (pipe) {
		case PIPE_A:
3626
			tmp |= PIPE_A_SCRAMBLE_RESET;
3627 3628
			break;
		case PIPE_B:
3629
			tmp |= PIPE_B_SCRAMBLE_RESET;
3630 3631 3632 3633 3634 3635 3636
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3637 3638 3639
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3640 3641 3642
	return 0;
}

3643
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3644 3645
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3646 3647
				 uint32_t *val)
{
3648 3649 3650
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3651 3652 3653 3654 3655 3656 3657
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3670
		need_stable_symbols = true;
3671 3672 3673 3674 3675
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3676
		need_stable_symbols = true;
3677 3678 3679 3680 3681
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3682
		need_stable_symbols = true;
3683 3684 3685 3686 3687 3688 3689 3690
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3716 3717 3718
	return 0;
}

3719 3720 3721 3722 3723 3724
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3725 3726
	switch (pipe) {
	case PIPE_A:
3727
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3728 3729
		break;
	case PIPE_B:
3730
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3731 3732 3733 3734 3735 3736 3737
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3738 3739 3740 3741 3742 3743
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3762
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3763 3764
				uint32_t *val)
{
3765 3766 3767 3768
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3769 3770 3771 3772 3773 3774 3775 3776 3777
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3778
	case INTEL_PIPE_CRC_SOURCE_NONE:
3779 3780
		*val = 0;
		break;
D
Daniel Vetter 已提交
3781 3782
	default:
		return -EINVAL;
3783 3784 3785 3786 3787
	}

	return 0;
}

3788
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
3789 3790 3791 3792
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3793
	struct intel_crtc_state *pipe_config;
3794 3795
	struct drm_atomic_state *state;
	int ret = 0;
3796 3797

	drm_modeset_lock_all(dev);
3798 3799 3800 3801
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
3802 3803
	}

3804 3805 3806 3807 3808 3809
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
3810

3811 3812 3813 3814
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
3815

3816 3817
	ret = drm_atomic_commit(state);
out:
3818
	drm_modeset_unlock_all(dev);
3819 3820 3821
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
3822 3823 3824 3825 3826
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3827 3828
				uint32_t *val)
{
3829 3830 3831 3832
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3833 3834 3835 3836 3837 3838 3839
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3840
		if (IS_HASWELL(dev) && pipe == PIPE_A)
3841
			hsw_trans_edp_pipe_A_crc_wa(dev, true);
3842

3843 3844
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3845
	case INTEL_PIPE_CRC_SOURCE_NONE:
3846 3847
		*val = 0;
		break;
D
Daniel Vetter 已提交
3848 3849
	default:
		return -EINVAL;
3850 3851 3852 3853 3854
	}

	return 0;
}

3855 3856 3857 3858
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3859
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3860 3861
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
3862
	u32 val = 0; /* shut up gcc */
3863
	int ret;
3864

3865 3866 3867
	if (pipe_crc->source == source)
		return 0;

3868 3869 3870 3871
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

3872 3873 3874 3875 3876
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
3877
	if (IS_GEN2(dev))
3878
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3879
	else if (INTEL_INFO(dev)->gen < 5)
3880
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3881
	else if (IS_VALLEYVIEW(dev))
3882
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3883
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3884
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3885
	else
3886
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3887 3888 3889 3890

	if (ret != 0)
		return ret;

3891 3892
	/* none -> real source transition */
	if (source) {
3893 3894
		struct intel_pipe_crc_entry *entries;

3895 3896 3897
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3898 3899
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
3900 3901
				  GFP_KERNEL);
		if (!entries)
3902 3903
			return -ENOMEM;

3904 3905 3906 3907 3908 3909 3910 3911
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

3912
		spin_lock_irq(&pipe_crc->lock);
3913
		kfree(pipe_crc->entries);
3914
		pipe_crc->entries = entries;
3915 3916 3917
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3918 3919
	}

3920
	pipe_crc->source = source;
3921 3922 3923 3924

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3925 3926
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3927
		struct intel_pipe_crc_entry *entries;
3928 3929
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3930

3931 3932 3933
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3934
		drm_modeset_lock(&crtc->base.mutex, NULL);
3935
		if (crtc->base.state->active)
3936 3937
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3938

3939 3940
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3941
		pipe_crc->entries = NULL;
3942 3943
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
3944 3945 3946
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3947 3948 3949

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3950 3951
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3952
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
3953
			hsw_trans_edp_pipe_A_crc_wa(dev, false);
3954 3955

		hsw_enable_ips(crtc);
3956 3957
	}

3958 3959 3960 3961 3962
	return 0;
}

/*
 * Parse pipe CRC command strings:
3963 3964 3965
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3966 3967 3968 3969
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3970 3971
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3972
 */
3973
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4004 4005 4006 4007
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4008
static const char * const pipe_crc_objects[] = {
4009 4010 4011 4012
	"pipe",
};

static int
4013
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4014 4015 4016 4017 4018
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4019
			*o = i;
4020 4021 4022 4023 4024 4025
			return 0;
		    }

	return -EINVAL;
}

4026
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4039
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4040 4041 4042 4043 4044
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4045
			*s = i;
4046 4047 4048 4049 4050 4051
			return 0;
		    }

	return -EINVAL;
}

4052
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
4053
{
4054
#define N_WORDS 3
4055
	int n_words;
4056
	char *words[N_WORDS];
4057
	enum pipe pipe;
4058
	enum intel_pipe_crc_object object;
4059 4060
	enum intel_pipe_crc_source source;

4061
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4062 4063 4064 4065 4066 4067
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4068
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4069
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4070 4071 4072
		return -EINVAL;
	}

4073
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4074
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4075 4076 4077
		return -EINVAL;
	}

4078
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4079
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4080 4081 4082 4083 4084 4085
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

4086 4087
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4113
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
4114 4115 4116 4117 4118 4119 4120 4121 4122 4123

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4124
static const struct file_operations i915_display_crc_ctl_fops = {
4125
	.owner = THIS_MODULE,
4126
	.open = display_crc_ctl_open,
4127 4128 4129
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4130
	.write = display_crc_ctl_write
4131 4132
};

4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
static ssize_t i915_displayport_test_active_write(struct file *file,
					    const char __user *ubuf,
					    size_t len, loff_t *offp)
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4145
	dev = ((struct seq_file *)file->private_data)->private;
4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4170
		if (connector->status == connector_status_connected &&
4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_active_show, dev);
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_data_show, dev);
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_type_show, dev);
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4318
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4319 4320 4321
{
	struct drm_device *dev = m->private;
	int level;
4322 4323 4324 4325 4326 4327 4328 4329
	int num_levels;

	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4330 4331 4332 4333 4334 4335

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4336 4337
		/*
		 * - WM1+ latency values in 0.5us units
4338
		 * - latencies are in us on gen9/vlv/chv
4339
		 */
4340
		if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev))
4341 4342
			latency *= 10;
		else if (level > 0)
4343 4344 4345
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4346
			   level, wm[level], latency / 10, latency % 10);
4347 4348 4349 4350 4351 4352 4353 4354
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4355 4356 4357 4358 4359 4360 4361
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
4362

4363
	wm_latency_show(m, latencies);
4364 4365 4366 4367 4368 4369 4370

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4371 4372 4373 4374 4375 4376 4377
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
4378

4379
	wm_latency_show(m, latencies);
4380 4381 4382 4383 4384 4385 4386

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4387 4388 4389 4390 4391 4392 4393
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4394

4395
	wm_latency_show(m, latencies);
4396 4397 4398 4399 4400 4401 4402 4403

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4404
	if (INTEL_INFO(dev)->gen < 5)
4405 4406 4407 4408 4409 4410 4411 4412 4413
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4414
	if (HAS_GMCH_DISPLAY(dev))
4415 4416 4417 4418 4419 4420 4421 4422 4423
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4424
	if (HAS_GMCH_DISPLAY(dev))
4425 4426 4427 4428 4429 4430
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4431
				size_t len, loff_t *offp, uint16_t wm[8])
4432 4433 4434
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4435
	uint16_t new[8] = { 0 };
4436
	int num_levels;
4437 4438 4439 4440
	int level;
	int ret;
	char tmp[32];

4441 4442 4443 4444 4445 4446 4447
	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4448 4449 4450 4451 4452 4453 4454 4455
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4456 4457 4458
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4478 4479
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4480

4481 4482 4483 4484 4485 4486
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4487 4488 4489 4490 4491 4492 4493
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4494 4495
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4496

4497 4498 4499 4500 4501 4502
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4503 4504 4505 4506 4507 4508 4509
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4510 4511 4512 4513 4514 4515 4516
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4517

4518
	return wm_latency_write(file, ubuf, len, offp, latencies);
4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4548 4549
static int
i915_wedged_get(void *data, u64 *val)
4550
{
4551
	struct drm_device *dev = data;
4552
	struct drm_i915_private *dev_priv = dev->dev_private;
4553

4554
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
4555

4556
	return 0;
4557 4558
}

4559 4560
static int
i915_wedged_set(void *data, u64 val)
4561
{
4562
	struct drm_device *dev = data;
4563 4564
	struct drm_i915_private *dev_priv = dev->dev_private;

4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return -EAGAIN;

4576
	intel_runtime_pm_get(dev_priv);
4577

4578 4579
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
4580 4581 4582

	intel_runtime_pm_put(dev_priv);

4583
	return 0;
4584 4585
}

4586 4587
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4588
			"%llu\n");
4589

4590 4591
static int
i915_ring_stop_get(void *data, u64 *val)
4592
{
4593
	struct drm_device *dev = data;
4594
	struct drm_i915_private *dev_priv = dev->dev_private;
4595

4596
	*val = dev_priv->gpu_error.stop_rings;
4597

4598
	return 0;
4599 4600
}

4601 4602
static int
i915_ring_stop_set(void *data, u64 val)
4603
{
4604
	struct drm_device *dev = data;
4605
	struct drm_i915_private *dev_priv = dev->dev_private;
4606
	int ret;
4607

4608
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
4609

4610 4611 4612 4613
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

4614
	dev_priv->gpu_error.stop_rings = val;
4615 4616
	mutex_unlock(&dev->struct_mutex);

4617
	return 0;
4618 4619
}

4620 4621 4622
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
4623

4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4690 4691 4692 4693 4694 4695 4696 4697
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4698 4699
static int
i915_drop_caches_get(void *data, u64 *val)
4700
{
4701
	*val = DROP_ALL;
4702

4703
	return 0;
4704 4705
}

4706 4707
static int
i915_drop_caches_set(void *data, u64 val)
4708
{
4709
	struct drm_device *dev = data;
4710
	struct drm_i915_private *dev_priv = dev->dev_private;
4711
	int ret;
4712

4713
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4730 4731
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4732

4733 4734
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4735 4736 4737 4738

unlock:
	mutex_unlock(&dev->struct_mutex);

4739
	return ret;
4740 4741
}

4742 4743 4744
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4745

4746 4747
static int
i915_max_freq_get(void *data, u64 *val)
4748
{
4749
	struct drm_device *dev = data;
4750
	struct drm_i915_private *dev_priv = dev->dev_private;
4751
	int ret;
4752

4753
	if (INTEL_INFO(dev)->gen < 6)
4754 4755
		return -ENODEV;

4756 4757
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4758
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4759 4760
	if (ret)
		return ret;
4761

4762
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4763
	mutex_unlock(&dev_priv->rps.hw_lock);
4764

4765
	return 0;
4766 4767
}

4768 4769
static int
i915_max_freq_set(void *data, u64 val)
4770
{
4771
	struct drm_device *dev = data;
4772
	struct drm_i915_private *dev_priv = dev->dev_private;
4773
	u32 hw_max, hw_min;
4774
	int ret;
4775

4776
	if (INTEL_INFO(dev)->gen < 6)
4777
		return -ENODEV;
4778

4779 4780
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4781
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4782

4783
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4784 4785 4786
	if (ret)
		return ret;

4787 4788 4789
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4790
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4791

4792 4793
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4794

4795
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4796 4797
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4798 4799
	}

4800
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4801

4802
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4803

4804
	mutex_unlock(&dev_priv->rps.hw_lock);
4805

4806
	return 0;
4807 4808
}

4809 4810
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4811
			"%llu\n");
4812

4813 4814
static int
i915_min_freq_get(void *data, u64 *val)
4815
{
4816
	struct drm_device *dev = data;
4817
	struct drm_i915_private *dev_priv = dev->dev_private;
4818
	int ret;
4819

4820
	if (INTEL_INFO(dev)->gen < 6)
4821 4822
		return -ENODEV;

4823 4824
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4825
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4826 4827
	if (ret)
		return ret;
4828

4829
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4830
	mutex_unlock(&dev_priv->rps.hw_lock);
4831

4832
	return 0;
4833 4834
}

4835 4836
static int
i915_min_freq_set(void *data, u64 val)
4837
{
4838
	struct drm_device *dev = data;
4839
	struct drm_i915_private *dev_priv = dev->dev_private;
4840
	u32 hw_max, hw_min;
4841
	int ret;
4842

4843
	if (INTEL_INFO(dev)->gen < 6)
4844
		return -ENODEV;
4845

4846 4847
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4848
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4849

4850
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4851 4852 4853
	if (ret)
		return ret;

4854 4855 4856
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4857
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4858

4859 4860
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4861

4862
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4863 4864
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4865
	}
J
Jeff McGee 已提交
4866

4867
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4868

4869
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4870

4871
	mutex_unlock(&dev_priv->rps.hw_lock);
4872

4873
	return 0;
4874 4875
}

4876 4877
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4878
			"%llu\n");
4879

4880 4881
static int
i915_cache_sharing_get(void *data, u64 *val)
4882
{
4883
	struct drm_device *dev = data;
4884
	struct drm_i915_private *dev_priv = dev->dev_private;
4885
	u32 snpcr;
4886
	int ret;
4887

4888 4889 4890
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4891 4892 4893
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4894
	intel_runtime_pm_get(dev_priv);
4895

4896
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4897 4898

	intel_runtime_pm_put(dev_priv);
4899 4900
	mutex_unlock(&dev_priv->dev->struct_mutex);

4901
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4902

4903
	return 0;
4904 4905
}

4906 4907
static int
i915_cache_sharing_set(void *data, u64 val)
4908
{
4909
	struct drm_device *dev = data;
4910 4911 4912
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

4913 4914 4915
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4916
	if (val > 3)
4917 4918
		return -EINVAL;

4919
	intel_runtime_pm_get(dev_priv);
4920
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4921 4922 4923 4924 4925 4926 4927

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4928
	intel_runtime_pm_put(dev_priv);
4929
	return 0;
4930 4931
}

4932 4933 4934
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4935

4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4948
	int ss_max = 2;
4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4980
	int s_max = 3, ss_max = 4;
4981 4982 4983
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995
	/* BXT has a single slice and at most 3 subslices. */
	if (IS_BROXTON(dev)) {
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4996 4997 4998 4999 5000 5001 5002 5003 5004 5005
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
5006 5007
		unsigned int ss_cnt = 0;

5008 5009 5010 5011 5012
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
5013 5014 5015 5016

		if (IS_SKYLAKE(dev))
			ss_cnt = INTEL_INFO(dev)->subslice_per_slice;

5017 5018 5019
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5020 5021 5022 5023 5024 5025 5026 5027
			if (IS_BROXTON(dev) &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			if (IS_BROXTON(dev))
				ss_cnt++;

5028 5029 5030 5031 5032 5033
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
5034 5035 5036 5037

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
5038 5039 5040
	}
}

5041 5042 5043 5044
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
5045
	struct sseu_dev_status stat;
5046

5047
	if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

5068
	seq_puts(m, "SSEU Device Status\n");
5069
	memset(&stat, 0, sizeof(stat));
5070
	if (IS_CHERRYVIEW(dev)) {
5071
		cherryview_sseu_device_status(dev, &stat);
5072
	} else if (INTEL_INFO(dev)->gen >= 9) {
5073
		gen9_sseu_device_status(dev, &stat);
5074
	}
5075 5076 5077 5078 5079 5080 5081 5082 5083 5084
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
5085

5086 5087 5088
	return 0;
}

5089 5090 5091 5092 5093
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5094
	if (INTEL_INFO(dev)->gen < 6)
5095 5096
		return 0;

5097
	intel_runtime_pm_get(dev_priv);
5098
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5099 5100 5101 5102

	return 0;
}

5103
static int i915_forcewake_release(struct inode *inode, struct file *file)
5104 5105 5106 5107
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5108
	if (INTEL_INFO(dev)->gen < 6)
5109 5110
		return 0;

5111
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5112
	intel_runtime_pm_put(dev_priv);
5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5129
				  S_IRUSR,
5130 5131
				  root, dev,
				  &i915_forcewake_fops);
5132 5133
	if (!ent)
		return -ENOMEM;
5134

B
Ben Widawsky 已提交
5135
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5136 5137
}

5138 5139 5140 5141
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5142 5143 5144 5145
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

5146
	ent = debugfs_create_file(name,
5147 5148
				  S_IRUGO | S_IWUSR,
				  root, dev,
5149
				  fops);
5150 5151
	if (!ent)
		return -ENOMEM;
5152

5153
	return drm_add_fake_info_node(minor, ent, fops);
5154 5155
}

5156
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5157
	{"i915_capabilities", i915_capabilities, 0},
5158
	{"i915_gem_objects", i915_gem_object_info, 0},
5159
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5160
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
5161 5162
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
5163
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5164
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5165 5166
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5167
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5168
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5169 5170 5171
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5172
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5173
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5174
	{"i915_guc_info", i915_guc_info, 0},
5175
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5176
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5177
	{"i915_frequency_info", i915_frequency_info, 0},
5178
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5179
	{"i915_drpc_info", i915_drpc_info, 0},
5180
	{"i915_emon_status", i915_emon_status, 0},
5181
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5182
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5183
	{"i915_fbc_status", i915_fbc_status, 0},
5184
	{"i915_ips_status", i915_ips_status, 0},
5185
	{"i915_sr_status", i915_sr_status, 0},
5186
	{"i915_opregion", i915_opregion, 0},
5187
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5188
	{"i915_context_status", i915_context_status, 0},
5189
	{"i915_dump_lrc", i915_dump_lrc, 0},
5190
	{"i915_execlists", i915_execlists, 0},
5191
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5192
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5193
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5194
	{"i915_llc", i915_llc, 0},
5195
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5196
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5197
	{"i915_energy_uJ", i915_energy_uJ, 0},
5198
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5199
	{"i915_power_domain_info", i915_power_domain_info, 0},
5200
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5201
	{"i915_semaphore_status", i915_semaphore_status, 0},
5202
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5203
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5204
	{"i915_wa_registers", i915_wa_registers, 0},
5205
	{"i915_ddb_info", i915_ddb_info, 0},
5206
	{"i915_sseu_status", i915_sseu_status, 0},
5207
	{"i915_drrs_status", i915_drrs_status, 0},
5208
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5209
};
5210
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5211

5212
static const struct i915_debugfs_files {
5213 5214 5215 5216 5217 5218 5219 5220
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
5221 5222
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5223 5224 5225
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5226
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5227 5228 5229
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5230
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5231 5232 5233
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5234 5235
};

5236 5237 5238
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5239
	enum pipe pipe;
5240

5241
	for_each_pipe(dev_priv, pipe) {
5242
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5243

5244 5245
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5246 5247 5248 5249
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5250
int i915_debugfs_init(struct drm_minor *minor)
5251
{
5252
	int ret, i;
5253

5254
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5255 5256
	if (ret)
		return ret;
5257

5258 5259 5260 5261 5262 5263
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5264 5265 5266 5267 5268 5269 5270
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5271

5272 5273
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5274 5275 5276
					minor->debugfs_root, minor);
}

5277
void i915_debugfs_cleanup(struct drm_minor *minor)
5278
{
5279 5280
	int i;

5281 5282
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5283

5284 5285
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
5286

D
Daniel Vetter 已提交
5287
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5288 5289 5290 5291 5292 5293
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5294 5295 5296 5297 5298 5299
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5300
}
5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5335 5336 5337
	if (connector->status != connector_status_connected)
		return -ENODEV;

5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5358
	}
5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}