i915_debugfs.c 149.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

75 76
static int i915_capabilities(struct seq_file *m, void *data)
{
77
	struct drm_info_node *node = m->private;
78 79 80 81
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
82
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
83 84 85 86 87
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
88 89 90

	return 0;
}
91

92
static char get_active_flag(struct drm_i915_gem_object *obj)
93
{
94
	return obj->active ? '*' : ' ';
95 96
}

97
static char get_pin_flag(struct drm_i915_gem_object *obj)
98 99 100 101
{
	return obj->pin_display ? 'p' : ' ';
}

102
static char get_tiling_flag(struct drm_i915_gem_object *obj)
103
{
104 105
	switch (obj->tiling_mode) {
	default:
106 107 108
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
109
	}
110 111
}

112
static char get_global_flag(struct drm_i915_gem_object *obj)
113 114 115 116
{
	return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
}

117
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
118
{
119
	return obj->mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
120 121
}

122 123 124 125 126
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

127
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
128
		if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
129 130 131 132 133 134
			size += vma->node.size;
	}

	return size;
}

135 136 137
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
138
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
139
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
140
	struct i915_vma *vma;
B
Ben Widawsky 已提交
141
	int pin_count = 0;
142
	enum intel_engine_id id;
B
Ben Widawsky 已提交
143

144 145
	lockdep_assert_held(&obj->base.dev->struct_mutex);

146
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
147
		   &obj->base,
148
		   get_active_flag(obj),
149 150
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
151
		   get_global_flag(obj),
152
		   get_pin_mapped_flag(obj),
153
		   obj->base.size / 1024,
154
		   obj->base.read_domains,
155
		   obj->base.write_domain);
156
	for_each_engine_id(engine, dev_priv, id)
157
		seq_printf(m, "%x ",
158
				i915_gem_request_get_seqno(obj->last_read_req[id]));
159
	seq_printf(m, "] %x %x%s%s%s",
160 161
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
162
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
163 164 165 166
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
B
Ben Widawsky 已提交
168 169
		if (vma->pin_count > 0)
			pin_count++;
D
Dan Carpenter 已提交
170 171
	}
	seq_printf(m, " (pinned x %d)", pin_count);
172 173
	if (obj->pin_display)
		seq_printf(m, " (display)");
174 175
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
176
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
177
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
178
			   vma->is_ggtt ? "g" : "pp",
179
			   vma->node.start, vma->node.size);
180 181 182
		if (vma->is_ggtt)
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
		seq_puts(m, ")");
B
Ben Widawsky 已提交
183
	}
184
	if (obj->stolen)
185
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
186
	if (obj->pin_display || obj->fault_mappable) {
187
		char s[3], *t = s;
188
		if (obj->pin_display)
189 190 191 192 193 194
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
195
	if (obj->last_write_req != NULL)
196
		seq_printf(m, " (%s)",
197
			   i915_gem_request_get_engine(obj->last_write_req)->name);
198 199
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
200 201
}

202
static int i915_gem_object_list_info(struct seq_file *m, void *data)
203
{
204
	struct drm_info_node *node = m->private;
205 206
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
207
	struct drm_device *dev = node->minor->dev;
208 209
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
210
	struct i915_vma *vma;
211
	u64 total_obj_size, total_gtt_size;
212
	int count, ret;
213 214 215 216

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
217

B
Ben Widawsky 已提交
218
	/* FIXME: the user of this interface might want more than just GGTT */
219 220
	switch (list) {
	case ACTIVE_LIST:
221
		seq_puts(m, "Active:\n");
222
		head = &ggtt->base.active_list;
223 224
		break;
	case INACTIVE_LIST:
225
		seq_puts(m, "Inactive:\n");
226
		head = &ggtt->base.inactive_list;
227 228
		break;
	default:
229 230
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
231 232
	}

233
	total_obj_size = total_gtt_size = count = 0;
234
	list_for_each_entry(vma, head, vm_link) {
B
Ben Widawsky 已提交
235 236 237 238 239
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
240
		count++;
241
	}
242
	mutex_unlock(&dev->struct_mutex);
243

244
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
245
		   count, total_obj_size, total_gtt_size);
246 247 248
	return 0;
}

249 250 251 252
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
253
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
254
	struct drm_i915_gem_object *b =
255
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
256

R
Rasmus Villemoes 已提交
257 258 259 260 261
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
262 263 264 265
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
266
	struct drm_info_node *node = m->private;
267 268 269
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
270
	u64 total_obj_size, total_gtt_size;
271 272 273 274 275 276 277 278 279 280 281 282
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

283
		list_add(&obj->obj_exec_link, &stolen);
284 285

		total_obj_size += obj->base.size;
286
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
287 288 289 290 291 292
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

293
		list_add(&obj->obj_exec_link, &stolen);
294 295 296 297 298 299 300

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
301
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
302 303 304
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
305
		list_del_init(&obj->obj_exec_link);
306 307 308
	}
	mutex_unlock(&dev->struct_mutex);

309
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
310 311 312 313
		   count, total_obj_size, total_gtt_size);
	return 0;
}

314 315
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
316
		size += i915_gem_obj_total_ggtt_size(obj); \
317 318
		++count; \
		if (obj->map_and_fenceable) { \
319
			mappable_size += i915_gem_obj_ggtt_size(obj); \
320 321 322
			++mappable_count; \
		} \
	} \
323
} while (0)
324

325
struct file_stats {
326
	struct drm_i915_file_private *file_priv;
327 328 329 330
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
331 332 333 334 335 336
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
337
	struct i915_vma *vma;
338 339 340 341

	stats->count++;
	stats->total += obj->base.size;

342 343 344
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

345
	if (USES_FULL_PPGTT(obj->base.dev)) {
346
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
347 348 349 350 351
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

352
			if (vma->is_ggtt) {
353 354 355 356 357
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
358
			if (ppgtt->file_priv != stats->file_priv)
359 360
				continue;

361
			if (obj->active) /* XXX per-vma statistic */
362 363 364 365 366 367
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
368
	} else {
369 370
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
371
			if (obj->active)
372 373 374 375 376
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
377 378
	}

379 380 381
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

382 383 384
	return 0;
}

385 386
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
387
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
388 389 390 391 392 393 394 395 396
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
397 398 399 400 401 402

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
403
	struct intel_engine_cs *engine;
404
	int j;
405 406 407

	memset(&stats, 0, sizeof(stats));

408
	for_each_engine(engine, dev_priv) {
409
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
410
			list_for_each_entry(obj,
411
					    &engine->batch_pool.cache_list[j],
412 413 414
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
415
	}
416

417
	print_file_stats(m, "[k]batch pool", stats);
418 419
}

B
Ben Widawsky 已提交
420 421
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
422
		size += i915_gem_obj_total_ggtt_size(vma->obj); \
B
Ben Widawsky 已提交
423 424 425 426 427 428 429 430 431
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
432
{
433
	struct drm_info_node *node = m->private;
434
	struct drm_device *dev = node->minor->dev;
435 436
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
437
	u32 count, mappable_count, purgeable_count;
438
	u64 size, mappable_size, purgeable_size;
439 440
	unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
	u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
441
	struct drm_i915_gem_object *obj;
442
	struct drm_file *file;
B
Ben Widawsky 已提交
443
	struct i915_vma *vma;
444 445 446 447 448 449
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

450 451 452 453 454
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
455
	count_objects(&dev_priv->mm.bound_list, global_list);
456
	seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
457 458 459
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
460
	count_vmas(&ggtt->base.active_list, vm_link);
461
	seq_printf(m, "  %u [%u] active objects, %llu [%llu] bytes\n",
462 463 464
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
465
	count_vmas(&ggtt->base.inactive_list, vm_link);
466
	seq_printf(m, "  %u [%u] inactive objects, %llu [%llu] bytes\n",
467 468
		   count, mappable_count, size, mappable_size);

469
	size = count = purgeable_size = purgeable_count = 0;
470
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
471
		size += obj->base.size, ++count;
472 473
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
474 475 476 477 478 479 480 481
		if (obj->mapping) {
			pin_mapped_count++;
			pin_mapped_size += obj->base.size;
			if (obj->pages_pin_count == 0) {
				pin_mapped_purgeable_count++;
				pin_mapped_purgeable_size += obj->base.size;
			}
		}
482
	}
483
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
484

485
	size = count = mappable_size = mappable_count = 0;
486
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
487
		if (obj->fault_mappable) {
488
			size += i915_gem_obj_ggtt_size(obj);
489 490
			++count;
		}
491
		if (obj->pin_display) {
492
			mappable_size += i915_gem_obj_ggtt_size(obj);
493 494
			++mappable_count;
		}
495 496 497 498
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
499 500 501 502 503 504 505 506
		if (obj->mapping) {
			pin_mapped_count++;
			pin_mapped_size += obj->base.size;
			if (obj->pages_pin_count == 0) {
				pin_mapped_purgeable_count++;
				pin_mapped_purgeable_size += obj->base.size;
			}
		}
507
	}
508
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
509
		   purgeable_count, purgeable_size);
510
	seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
511
		   mappable_count, mappable_size);
512
	seq_printf(m, "%u fault mappable objects, %llu bytes\n",
513
		   count, size);
514 515 516 517
	seq_printf(m,
		   "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
		   pin_mapped_count, pin_mapped_purgeable_count,
		   pin_mapped_size, pin_mapped_purgeable_size);
518

519
	seq_printf(m, "%llu [%llu] gtt total\n",
520
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
521

522 523
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
524 525 526 527

	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
528 529
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
530
		struct task_struct *task;
531 532

		memset(&stats, 0, sizeof(stats));
533
		stats.file_priv = file->driver_priv;
534
		spin_lock(&file->table_lock);
535
		idr_for_each(&file->object_idr, per_file_stats, &stats);
536
		spin_unlock(&file->table_lock);
537 538 539 540 541 542 543 544
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
545
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
546
		rcu_read_unlock();
547
	}
548
	mutex_unlock(&dev->filelist_mutex);
549 550 551 552

	return 0;
}

553
static int i915_gem_gtt_info(struct seq_file *m, void *data)
554
{
555
	struct drm_info_node *node = m->private;
556
	struct drm_device *dev = node->minor->dev;
557
	uintptr_t list = (uintptr_t) node->info_ent->data;
558 559
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
560
	u64 total_obj_size, total_gtt_size;
561 562 563 564 565 566 567
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
568
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
569
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
570 571
			continue;

572
		seq_puts(m, "   ");
573
		describe_obj(m, obj);
574
		seq_putc(m, '\n');
575
		total_obj_size += obj->base.size;
576
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
577 578 579 580 581
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

582
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
583 584 585 586 587
		   count, total_obj_size, total_gtt_size);

	return 0;
}

588 589 590 591 592 593 594
static void i915_dump_pageflip(struct seq_file *m,
			       struct drm_i915_private *dev_priv,
			       struct intel_crtc *crtc,
			       struct intel_flip_work *work)
{
	const char pipe = pipe_name(crtc->pipe);
	u32 pending;
595
	int i;
596 597 598 599

	pending = atomic_read(&work->pending);
	if (pending) {
		seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
600
			   pipe, plane_name(crtc->plane));
601 602
	} else {
		seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
603
			   pipe, plane_name(crtc->plane));
604 605
	}

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
	for (i = 0; i < work->num_planes; i++) {
		struct intel_plane_state *old_plane_state = work->old_plane_state[i];
		struct drm_plane *plane = old_plane_state->base.plane;
		struct drm_i915_gem_request *req = old_plane_state->wait_req;
		struct intel_engine_cs *engine;

		seq_printf(m, "[PLANE:%i] part of flip.\n", plane->base.id);

		if (!req) {
			seq_printf(m, "Plane not associated with any engine\n");
			continue;
		}

		engine = i915_gem_request_get_engine(req);

		seq_printf(m, "Plane blocked on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
622
			   engine->name,
623
			   i915_gem_request_get_seqno(req),
624 625
			   dev_priv->next_seqno,
			   engine->get_seqno(engine),
626 627 628
			   i915_gem_request_completed(req, true));
	}

629 630
	seq_printf(m, "Flip queued on frame %d, now %d\n",
		   pending ? work->flip_queued_vblank : -1,
631 632 633
		   intel_crtc_get_vblank_counter(crtc));
}

634 635
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
636
	struct drm_info_node *node = m->private;
637
	struct drm_device *dev = node->minor->dev;
638
	struct drm_i915_private *dev_priv = dev->dev_private;
639
	struct intel_crtc *crtc;
640 641 642 643 644
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
645

646
	for_each_intel_crtc(dev, crtc) {
647 648
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
649
		struct intel_flip_work *work;
650

651
		spin_lock_irq(&dev->event_lock);
652
		if (list_empty(&crtc->flip_work)) {
653
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
654 655
				   pipe, plane);
		} else {
656 657 658
			list_for_each_entry(work, &crtc->flip_work, head) {
				i915_dump_pageflip(m, dev_priv, crtc, work);
				seq_puts(m, "\n");
659 660
			}
		}
661
		spin_unlock_irq(&dev->event_lock);
662 663
	}

664 665
	mutex_unlock(&dev->struct_mutex);

666 667 668
	return 0;
}

669 670 671 672 673 674
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
675
	struct intel_engine_cs *engine;
676
	int total = 0;
677
	int ret, j;
678 679 680 681 682

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

683
	for_each_engine(engine, dev_priv) {
684
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
685 686 687 688
			int count;

			count = 0;
			list_for_each_entry(obj,
689
					    &engine->batch_pool.cache_list[j],
690 691 692
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
693
				   engine->name, j, count);
694 695

			list_for_each_entry(obj,
696
					    &engine->batch_pool.cache_list[j],
697 698 699 700 701 702 703
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
704
		}
705 706
	}

707
	seq_printf(m, "total: %d\n", total);
708 709 710 711 712 713

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

714 715
static int i915_gem_request_info(struct seq_file *m, void *data)
{
716
	struct drm_info_node *node = m->private;
717
	struct drm_device *dev = node->minor->dev;
718
	struct drm_i915_private *dev_priv = dev->dev_private;
719
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
720
	struct drm_i915_gem_request *req;
721
	int ret, any;
722 723 724 725

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
726

727
	any = 0;
728
	for_each_engine(engine, dev_priv) {
729 730 731
		int count;

		count = 0;
732
		list_for_each_entry(req, &engine->request_list, list)
733 734
			count++;
		if (count == 0)
735 736
			continue;

737 738
		seq_printf(m, "%s requests: %d\n", engine->name, count);
		list_for_each_entry(req, &engine->request_list, list) {
739 740 741 742
			struct task_struct *task;

			rcu_read_lock();
			task = NULL;
D
Daniel Vetter 已提交
743 744
			if (req->pid)
				task = pid_task(req->pid, PIDTYPE_PID);
745
			seq_printf(m, "    %x @ %d: %s [%d]\n",
D
Daniel Vetter 已提交
746 747
				   req->seqno,
				   (int) (jiffies - req->emitted_jiffies),
748 749 750
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
751
		}
752 753

		any++;
754
	}
755 756
	mutex_unlock(&dev->struct_mutex);

757
	if (any == 0)
758
		seq_puts(m, "No requests\n");
759

760 761 762
	return 0;
}

763
static void i915_ring_seqno_info(struct seq_file *m,
764
				 struct intel_engine_cs *engine)
765
{
766 767 768 769
	seq_printf(m, "Current sequence (%s): %x\n",
		   engine->name, engine->get_seqno(engine));
	seq_printf(m, "Current user interrupts (%s): %x\n",
		   engine->name, READ_ONCE(engine->user_interrupts));
770 771
}

772 773
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
774
	struct drm_info_node *node = m->private;
775
	struct drm_device *dev = node->minor->dev;
776
	struct drm_i915_private *dev_priv = dev->dev_private;
777
	struct intel_engine_cs *engine;
778
	int ret;
779 780 781 782

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
783
	intel_runtime_pm_get(dev_priv);
784

785
	for_each_engine(engine, dev_priv)
786
		i915_ring_seqno_info(m, engine);
787

788
	intel_runtime_pm_put(dev_priv);
789 790
	mutex_unlock(&dev->struct_mutex);

791 792 793 794 795 796
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
797
	struct drm_info_node *node = m->private;
798
	struct drm_device *dev = node->minor->dev;
799
	struct drm_i915_private *dev_priv = dev->dev_private;
800
	struct intel_engine_cs *engine;
801
	int ret, i, pipe;
802 803 804 805

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
806
	intel_runtime_pm_get(dev_priv);
807

808 809 810 811 812 813 814 815 816 817 818 819
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
820
		for_each_pipe(dev_priv, pipe)
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
848 849 850 851 852 853 854 855 856 857 858 859
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

860
		for_each_pipe(dev_priv, pipe) {
861 862 863 864 865
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
866 867 868 869
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
870
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
871 872
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
873
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
874 875
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
876
			seq_printf(m, "Pipe %c IER:\t%08x\n",
877 878
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
879 880

			intel_display_power_put(dev_priv, power_domain);
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
904 905 906 907 908 909 910 911
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
912
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
942 943 944 945 946 947
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
948
		for_each_pipe(dev_priv, pipe)
949 950 951
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
972
	for_each_engine(engine, dev_priv) {
973
		if (INTEL_INFO(dev)->gen >= 6) {
974 975
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
976
				   engine->name, I915_READ_IMR(engine));
977
		}
978
		i915_ring_seqno_info(m, engine);
979
	}
980
	intel_runtime_pm_put(dev_priv);
981 982
	mutex_unlock(&dev->struct_mutex);

983 984 985
	return 0;
}

986 987
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
988
	struct drm_info_node *node = m->private;
989
	struct drm_device *dev = node->minor->dev;
990
	struct drm_i915_private *dev_priv = dev->dev_private;
991 992 993 994 995
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
996 997 998

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
999
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
1000

C
Chris Wilson 已提交
1001 1002
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
1003
		if (obj == NULL)
1004
			seq_puts(m, "unused");
1005
		else
1006
			describe_obj(m, obj);
1007
		seq_putc(m, '\n');
1008 1009
	}

1010
	mutex_unlock(&dev->struct_mutex);
1011 1012 1013
	return 0;
}

1014 1015
static int i915_hws_info(struct seq_file *m, void *data)
{
1016
	struct drm_info_node *node = m->private;
1017
	struct drm_device *dev = node->minor->dev;
1018
	struct drm_i915_private *dev_priv = dev->dev_private;
1019
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
1020
	const u32 *hws;
1021 1022
	int i;

1023
	engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
1024
	hws = engine->status_page.page_addr;
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

1036 1037 1038 1039 1040 1041
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
1042
	struct i915_error_state_file_priv *error_priv = filp->private_data;
1043
	struct drm_device *dev = error_priv->dev;
1044
	int ret;
1045 1046 1047

	DRM_DEBUG_DRIVER("Resetting error state\n");

1048 1049 1050 1051
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

1069
	i915_error_state_get(dev, error_priv);
1070

1071 1072 1073
	file->private_data = error_priv;

	return 0;
1074 1075 1076 1077
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1078
	struct i915_error_state_file_priv *error_priv = file->private_data;
1079

1080
	i915_error_state_put(error_priv);
1081 1082
	kfree(error_priv);

1083 1084 1085
	return 0;
}

1086 1087 1088 1089 1090 1091 1092 1093 1094
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1095
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1096 1097
	if (ret)
		return ret;
1098

1099
	ret = i915_error_state_to_str(&error_str, error_priv);
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1112
	i915_error_state_buf_release(&error_str);
1113
	return ret ?: ret_count;
1114 1115 1116 1117 1118
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1119
	.read = i915_error_state_read,
1120 1121 1122 1123 1124
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1125 1126
static int
i915_next_seqno_get(void *data, u64 *val)
1127
{
1128
	struct drm_device *dev = data;
1129
	struct drm_i915_private *dev_priv = dev->dev_private;
1130 1131 1132 1133 1134 1135
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1136
	*val = dev_priv->next_seqno;
1137 1138
	mutex_unlock(&dev->struct_mutex);

1139
	return 0;
1140 1141
}

1142 1143 1144 1145
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1146 1147 1148 1149 1150 1151
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1152
	ret = i915_gem_set_seqno(dev, val);
1153 1154
	mutex_unlock(&dev->struct_mutex);

1155
	return ret;
1156 1157
}

1158 1159
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1160
			"0x%llx\n");
1161

1162
static int i915_frequency_info(struct seq_file *m, void *unused)
1163
{
1164
	struct drm_info_node *node = m->private;
1165
	struct drm_device *dev = node->minor->dev;
1166
	struct drm_i915_private *dev_priv = dev->dev_private;
1167 1168 1169
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1170

1171 1172
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
	} else if (INTEL_INFO(dev)->gen >= 6) {
1211 1212 1213
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1214
		u32 rpmodectl, rpinclimit, rpdeclimit;
1215
		u32 rpstat, cagf, reqf;
1216 1217
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1218
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1219 1220
		int max_freq;

1221 1222 1223 1224 1225 1226 1227 1228 1229
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		if (IS_BROXTON(dev)) {
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1230
		/* RPSTAT1 is in the GT power well */
1231 1232
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1233
			goto out;
1234

1235
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1236

1237
		reqf = I915_READ(GEN6_RPNSWREQ);
1238 1239 1240 1241 1242 1243 1244 1245 1246
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1247
		reqf = intel_gpu_freq(dev_priv, reqf);
1248

1249 1250 1251 1252
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1253
		rpstat = I915_READ(GEN6_RPSTAT1);
1254 1255 1256 1257 1258 1259
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1260 1261 1262
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1263 1264 1265
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1266
		cagf = intel_gpu_freq(dev_priv, cagf);
1267

1268
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1269 1270
		mutex_unlock(&dev->struct_mutex);

1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1284
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1285
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1286 1287
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1288
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1289 1290 1291 1292
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1293 1294 1295 1296
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1297
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1298
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1299 1300 1301 1302 1303 1304
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1305 1306 1307
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1308 1309 1310 1311 1312 1313
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1314 1315
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1316

1317 1318
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
			    rp_state_cap >> 16) & 0xff;
1319 1320
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1321
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1322
			   intel_gpu_freq(dev_priv, max_freq));
1323 1324

		max_freq = (rp_state_cap & 0xff00) >> 8;
1325 1326
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1327
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1328
			   intel_gpu_freq(dev_priv, max_freq));
1329

1330 1331
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
			    rp_state_cap >> 0) & 0xff;
1332 1333
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1334
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1335
			   intel_gpu_freq(dev_priv, max_freq));
1336
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1337
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1338

1339 1340 1341
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1342 1343
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1344 1345 1346 1347 1348 1349 1350
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1351
	} else {
1352
		seq_puts(m, "no P-state info available\n");
1353
	}
1354

1355 1356 1357 1358
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1359 1360 1361
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1362 1363
}

1364 1365 1366
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1367 1368
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1369
	struct intel_engine_cs *engine;
1370 1371
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1372
	u32 instdone[I915_NUM_INSTDONE_REG];
1373 1374
	enum intel_engine_id id;
	int j;
1375 1376 1377 1378 1379 1380

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1381 1382
	intel_runtime_pm_get(dev_priv);

1383 1384
	for_each_engine_id(engine, dev_priv, id) {
		acthd[id] = intel_ring_get_active_head(engine);
1385
		seqno[id] = engine->get_seqno(engine);
1386 1387
	}

1388
	i915_get_extra_instdone(dev_priv, instdone);
1389

1390 1391
	intel_runtime_pm_put(dev_priv);

1392 1393 1394 1395 1396 1397 1398
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1399
	for_each_engine_id(engine, dev_priv, id) {
1400
		seq_printf(m, "%s:\n", engine->name);
1401 1402 1403 1404
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1405 1406 1407
		seq_printf(m, "\tuser interrupts = %x [current %x]\n",
			   engine->hangcheck.user_interrupts,
			   READ_ONCE(engine->user_interrupts));
1408
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1409
			   (long long)engine->hangcheck.acthd,
1410
			   (long long)acthd[id]);
1411 1412
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1413

1414
		if (engine->id == RCS) {
1415 1416 1417 1418 1419 1420 1421 1422 1423
			seq_puts(m, "\tinstdone read =");

			for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
				seq_printf(m, " 0x%08x", instdone[j]);

			seq_puts(m, "\n\tinstdone accu =");

			for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
				seq_printf(m, " 0x%08x",
1424
					   engine->hangcheck.instdone[j]);
1425 1426 1427

			seq_puts(m, "\n");
		}
1428 1429 1430 1431 1432
	}

	return 0;
}

1433
static int ironlake_drpc_info(struct seq_file *m)
1434
{
1435
	struct drm_info_node *node = m->private;
1436
	struct drm_device *dev = node->minor->dev;
1437
	struct drm_i915_private *dev_priv = dev->dev_private;
1438 1439 1440 1441 1442 1443 1444
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1445
	intel_runtime_pm_get(dev_priv);
1446 1447 1448 1449 1450

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1451
	intel_runtime_pm_put(dev_priv);
1452
	mutex_unlock(&dev->struct_mutex);
1453

1454
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1455 1456 1457 1458
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1459
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1460
	seq_printf(m, "SW control enabled: %s\n",
1461
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1462
	seq_printf(m, "Gated voltage change: %s\n",
1463
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1464 1465
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1466
	seq_printf(m, "Max P-state: P%d\n",
1467
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1468 1469 1470 1471
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1472
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1473
	seq_puts(m, "Current RS state: ");
1474 1475
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1476
		seq_puts(m, "on\n");
1477 1478
		break;
	case RSX_STATUS_RC1:
1479
		seq_puts(m, "RC1\n");
1480 1481
		break;
	case RSX_STATUS_RC1E:
1482
		seq_puts(m, "RC1E\n");
1483 1484
		break;
	case RSX_STATUS_RS1:
1485
		seq_puts(m, "RS1\n");
1486 1487
		break;
	case RSX_STATUS_RS2:
1488
		seq_puts(m, "RS2 (RC6)\n");
1489 1490
		break;
	case RSX_STATUS_RS3:
1491
		seq_puts(m, "RC3 (RC6+)\n");
1492 1493
		break;
	default:
1494
		seq_puts(m, "unknown\n");
1495 1496
		break;
	}
1497 1498 1499 1500

	return 0;
}

1501
static int i915_forcewake_domains(struct seq_file *m, void *data)
1502
{
1503 1504 1505 1506 1507 1508
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1509
	for_each_fw_domain(fw_domain, dev_priv) {
1510
		seq_printf(m, "%s.wake_count = %u\n",
1511
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1512 1513 1514
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1515

1516 1517 1518 1519 1520
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1521
	struct drm_info_node *node = m->private;
1522 1523
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1524
	u32 rpmodectl1, rcctl1, pw_status;
1525

1526 1527
	intel_runtime_pm_get(dev_priv);

1528
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1529 1530 1531
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1532 1533
	intel_runtime_pm_put(dev_priv);

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1547
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1548
	seq_printf(m, "Media Power Well: %s\n",
1549
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1550

1551 1552 1553 1554 1555
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1556
	return i915_forcewake_domains(m, NULL);
1557 1558
}

1559 1560
static int gen6_drpc_info(struct seq_file *m)
{
1561
	struct drm_info_node *node = m->private;
1562 1563
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1564
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1565
	unsigned forcewake_count;
1566
	int count = 0, ret;
1567 1568 1569 1570

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1571
	intel_runtime_pm_get(dev_priv);
1572

1573
	spin_lock_irq(&dev_priv->uncore.lock);
1574
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1575
	spin_unlock_irq(&dev_priv->uncore.lock);
1576 1577

	if (forcewake_count) {
1578 1579
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1580 1581 1582 1583 1584 1585 1586
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1587
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1588
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1589 1590 1591 1592

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1593 1594 1595
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1596

1597 1598
	intel_runtime_pm_put(dev_priv);

1599 1600 1601 1602 1603 1604 1605
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1606
	seq_printf(m, "RC1e Enabled: %s\n",
1607 1608 1609 1610 1611 1612 1613
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1614
	seq_puts(m, "Current RC state: ");
1615 1616 1617
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1618
			seq_puts(m, "Core Power Down\n");
1619
		else
1620
			seq_puts(m, "on\n");
1621 1622
		break;
	case GEN6_RC3:
1623
		seq_puts(m, "RC3\n");
1624 1625
		break;
	case GEN6_RC6:
1626
		seq_puts(m, "RC6\n");
1627 1628
		break;
	case GEN6_RC7:
1629
		seq_puts(m, "RC7\n");
1630 1631
		break;
	default:
1632
		seq_puts(m, "Unknown\n");
1633 1634 1635 1636 1637
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1649 1650 1651 1652 1653 1654
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1655 1656 1657 1658 1659
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1660
	struct drm_info_node *node = m->private;
1661 1662
	struct drm_device *dev = node->minor->dev;

1663
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
1664
		return vlv_drpc_info(m);
1665
	else if (INTEL_INFO(dev)->gen >= 6)
1666 1667 1668 1669 1670
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1686 1687
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1688
	struct drm_info_node *node = m->private;
1689
	struct drm_device *dev = node->minor->dev;
1690
	struct drm_i915_private *dev_priv = dev->dev_private;
1691

1692
	if (!HAS_FBC(dev)) {
1693
		seq_puts(m, "FBC unsupported on this chipset\n");
1694 1695 1696
		return 0;
	}

1697
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1698
	mutex_lock(&dev_priv->fbc.lock);
1699

1700
	if (intel_fbc_is_active(dev_priv))
1701
		seq_puts(m, "FBC enabled\n");
1702 1703
	else
		seq_printf(m, "FBC disabled: %s\n",
1704
			   dev_priv->fbc.no_fbc_reason);
1705

1706 1707 1708 1709 1710
	if (INTEL_INFO(dev_priv)->gen >= 7)
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1711
	mutex_unlock(&dev_priv->fbc.lock);
1712 1713
	intel_runtime_pm_put(dev_priv);

1714 1715 1716
	return 0;
}

1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

P
Paulo Zanoni 已提交
1739
	mutex_lock(&dev_priv->fbc.lock);
1740 1741 1742 1743 1744 1745 1746 1747

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1748
	mutex_unlock(&dev_priv->fbc.lock);
1749 1750 1751 1752 1753 1754 1755
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1756 1757
static int i915_ips_status(struct seq_file *m, void *unused)
{
1758
	struct drm_info_node *node = m->private;
1759 1760 1761
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1762
	if (!HAS_IPS(dev)) {
1763 1764 1765 1766
		seq_puts(m, "not supported\n");
		return 0;
	}

1767 1768
	intel_runtime_pm_get(dev_priv);

1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1780

1781 1782
	intel_runtime_pm_put(dev_priv);

1783 1784 1785
	return 0;
}

1786 1787
static int i915_sr_status(struct seq_file *m, void *unused)
{
1788
	struct drm_info_node *node = m->private;
1789
	struct drm_device *dev = node->minor->dev;
1790
	struct drm_i915_private *dev_priv = dev->dev_private;
1791 1792
	bool sr_enabled = false;

1793 1794
	intel_runtime_pm_get(dev_priv);

1795
	if (HAS_PCH_SPLIT(dev))
1796
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1797 1798
	else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
		 IS_I945G(dev) || IS_I945GM(dev))
1799 1800 1801 1802 1803
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1804
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
1805
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1806

1807 1808
	intel_runtime_pm_put(dev_priv);

1809 1810
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1811 1812 1813 1814

	return 0;
}

1815 1816
static int i915_emon_status(struct seq_file *m, void *unused)
{
1817
	struct drm_info_node *node = m->private;
1818
	struct drm_device *dev = node->minor->dev;
1819
	struct drm_i915_private *dev_priv = dev->dev_private;
1820
	unsigned long temp, chipset, gfx;
1821 1822
	int ret;

1823 1824 1825
	if (!IS_GEN5(dev))
		return -ENODEV;

1826 1827 1828
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1829 1830 1831 1832

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1833
	mutex_unlock(&dev->struct_mutex);
1834 1835 1836 1837 1838 1839 1840 1841 1842

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1843 1844
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1845
	struct drm_info_node *node = m->private;
1846
	struct drm_device *dev = node->minor->dev;
1847
	struct drm_i915_private *dev_priv = dev->dev_private;
1848
	int ret = 0;
1849
	int gpu_freq, ia_freq;
1850
	unsigned int max_gpu_freq, min_gpu_freq;
1851

1852
	if (!HAS_CORE_RING_FREQ(dev)) {
1853
		seq_puts(m, "unsupported on this chipset\n");
1854 1855 1856
		return 0;
	}

1857 1858
	intel_runtime_pm_get(dev_priv);

1859 1860
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1861
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1862
	if (ret)
1863
		goto out;
1864

1865
	if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1876
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1877

1878
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1879 1880 1881 1882
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1883
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1884
			   intel_gpu_freq(dev_priv, (gpu_freq *
1885 1886
				(IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
				 GEN9_FREQ_SCALER : 1))),
1887 1888
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1889 1890
	}

1891
	mutex_unlock(&dev_priv->rps.hw_lock);
1892

1893 1894 1895
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1896 1897
}

1898 1899
static int i915_opregion(struct seq_file *m, void *unused)
{
1900
	struct drm_info_node *node = m->private;
1901
	struct drm_device *dev = node->minor->dev;
1902
	struct drm_i915_private *dev_priv = dev->dev_private;
1903 1904 1905 1906 1907
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1908
		goto out;
1909

1910 1911
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1912 1913 1914

	mutex_unlock(&dev->struct_mutex);

1915
out:
1916 1917 1918
	return 0;
}

1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
static int i915_vbt(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1932 1933
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1934
	struct drm_info_node *node = m->private;
1935
	struct drm_device *dev = node->minor->dev;
1936
	struct intel_framebuffer *fbdev_fb = NULL;
1937
	struct drm_framebuffer *drm_fb;
1938 1939 1940 1941 1942
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1943

1944
#ifdef CONFIG_DRM_FBDEV_EMULATION
1945 1946 1947 1948 1949 1950 1951 1952 1953
       if (to_i915(dev)->fbdev) {
               fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);

               seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
                         fbdev_fb->base.width,
                         fbdev_fb->base.height,
                         fbdev_fb->base.depth,
                         fbdev_fb->base.bits_per_pixel,
                         fbdev_fb->base.modifier[0],
1954
                         drm_framebuffer_read_refcount(&fbdev_fb->base));
1955 1956 1957
               describe_obj(m, fbdev_fb->obj);
               seq_putc(m, '\n');
       }
1958
#endif
1959

1960
	mutex_lock(&dev->mode_config.fb_lock);
1961
	drm_for_each_fb(drm_fb, dev) {
1962 1963
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1964 1965
			continue;

1966
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1967 1968 1969
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1970
			   fb->base.bits_per_pixel,
1971
			   fb->base.modifier[0],
1972
			   drm_framebuffer_read_refcount(&fb->base));
1973
		describe_obj(m, fb->obj);
1974
		seq_putc(m, '\n');
1975
	}
1976
	mutex_unlock(&dev->mode_config.fb_lock);
1977
	mutex_unlock(&dev->struct_mutex);
1978 1979 1980 1981

	return 0;
}

1982 1983 1984 1985 1986 1987 1988 1989
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1990 1991
static int i915_context_status(struct seq_file *m, void *unused)
{
1992
	struct drm_info_node *node = m->private;
1993
	struct drm_device *dev = node->minor->dev;
1994
	struct drm_i915_private *dev_priv = dev->dev_private;
1995
	struct intel_engine_cs *engine;
1996
	struct i915_gem_context *ctx;
1997
	int ret;
1998

1999
	ret = mutex_lock_interruptible(&dev->struct_mutex);
2000 2001 2002
	if (ret)
		return ret;

2003
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
2004
		seq_printf(m, "HW context %u ", ctx->hw_id);
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
		if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
		} else if (ctx->file_priv) {
			struct pid *pid = ctx->file_priv->file->pid;
			struct task_struct *task;

			task = get_pid_task(pid, PIDTYPE_PID);
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
		} else {
			seq_puts(m, "(kernel) ");
		}

2021 2022
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
2023

2024 2025 2026 2027 2028 2029 2030 2031 2032
		for_each_engine(engine, dev_priv) {
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
				describe_obj(m, ce->state);
			if (ce->ringbuf)
				describe_ctx_ringbuf(m, ce->ringbuf);
2033 2034
			seq_putc(m, '\n');
		}
2035 2036

		seq_putc(m, '\n');
2037 2038
	}

2039
	mutex_unlock(&dev->struct_mutex);
2040 2041 2042 2043

	return 0;
}

2044
static void i915_dump_lrc_obj(struct seq_file *m,
2045
			      struct i915_gem_context *ctx,
2046
			      struct intel_engine_cs *engine)
2047
{
2048
	struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
2049 2050 2051 2052 2053
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

2054 2055
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2056
	if (ctx_obj == NULL) {
2057
		seq_puts(m, "\tNot allocated\n");
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
		return;
	}

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

2071
	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2087 2088 2089 2090 2091
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2092
	struct intel_engine_cs *engine;
2093
	struct i915_gem_context *ctx;
2094
	int ret;
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2105
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2106 2107
		for_each_engine(engine, dev_priv)
			i915_dump_lrc_obj(m, ctx, engine);
2108 2109 2110 2111 2112 2113

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2114 2115 2116 2117 2118
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2119
	struct intel_engine_cs *engine;
2120 2121 2122 2123 2124 2125
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
2126
	int i, ret;
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2137 2138
	intel_runtime_pm_get(dev_priv);

2139
	for_each_engine(engine, dev_priv) {
2140
		struct drm_i915_gem_request *head_req = NULL;
2141 2142
		int count = 0;

2143
		seq_printf(m, "%s\n", engine->name);
2144

2145 2146
		status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
		ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
2147 2148 2149
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

2150
		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
2151 2152
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

2153
		read_pointer = engine->next_context_status_buffer;
2154
		write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
2155
		if (read_pointer > write_pointer)
2156
			write_pointer += GEN8_CSB_ENTRIES;
2157 2158 2159
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

2160
		for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
2161 2162
			status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
2163 2164 2165 2166 2167

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

2168
		spin_lock_bh(&engine->execlist_lock);
2169
		list_for_each(cursor, &engine->execlist_queue)
2170
			count++;
2171 2172 2173
		head_req = list_first_entry_or_null(&engine->execlist_queue,
						    struct drm_i915_gem_request,
						    execlist_link);
2174
		spin_unlock_bh(&engine->execlist_lock);
2175 2176 2177

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
2178 2179
			seq_printf(m, "\tHead request context: %u\n",
				   head_req->ctx->hw_id);
2180
			seq_printf(m, "\tHead request tail: %u\n",
2181
				   head_req->tail);
2182 2183 2184 2185 2186
		}

		seq_putc(m, '\n');
	}

2187
	intel_runtime_pm_put(dev_priv);
2188 2189 2190 2191 2192
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2193 2194
static const char *swizzle_string(unsigned swizzle)
{
2195
	switch (swizzle) {
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2211
		return "unknown";
2212 2213 2214 2215 2216 2217 2218
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2219
	struct drm_info_node *node = m->private;
2220 2221
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2222 2223 2224 2225 2226
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2227
	intel_runtime_pm_get(dev_priv);
2228 2229 2230 2231 2232 2233 2234 2235 2236

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2237 2238
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2239 2240 2241 2242
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2243
	} else if (INTEL_INFO(dev)->gen >= 6) {
2244 2245 2246 2247 2248 2249 2250 2251
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2252
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2253 2254 2255 2256 2257
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2258 2259
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2260
	}
2261 2262 2263 2264

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2265
	intel_runtime_pm_put(dev_priv);
2266 2267 2268 2269 2270
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2271 2272
static int per_file_ctx(int id, void *ptr, void *data)
{
2273
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2274
	struct seq_file *m = data;
2275 2276 2277 2278 2279 2280 2281
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2282

2283 2284 2285
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2286
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2287 2288 2289 2290 2291
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2292
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2293 2294
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2295
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
2296
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2297
	int i;
D
Daniel Vetter 已提交
2298

B
Ben Widawsky 已提交
2299 2300 2301
	if (!ppgtt)
		return;

2302
	for_each_engine(engine, dev_priv) {
2303
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2304
		for (i = 0; i < 4; i++) {
2305
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2306
			pdp <<= 32;
2307
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2308
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2309 2310 2311 2312 2313 2314 2315
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2316
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
2317

2318
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2319 2320
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2321
	for_each_engine(engine, dev_priv) {
2322
		seq_printf(m, "%s\n", engine->name);
2323
		if (IS_GEN7(dev_priv))
2324 2325 2326 2327 2328 2329 2330 2331
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2332 2333 2334 2335
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2336
		seq_puts(m, "aliasing PPGTT:\n");
2337
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2338

B
Ben Widawsky 已提交
2339
		ppgtt->debug_dump(ppgtt, m);
2340
	}
B
Ben Widawsky 已提交
2341

D
Daniel Vetter 已提交
2342
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2343 2344 2345 2346
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2347
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2348
	struct drm_device *dev = node->minor->dev;
2349
	struct drm_i915_private *dev_priv = dev->dev_private;
2350
	struct drm_file *file;
B
Ben Widawsky 已提交
2351 2352 2353 2354

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2355
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2356 2357 2358 2359 2360 2361

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2362
	mutex_lock(&dev->filelist_mutex);
2363 2364
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2365
		struct task_struct *task;
2366

2367
		task = get_pid_task(file->pid, PIDTYPE_PID);
2368 2369 2370 2371
		if (!task) {
			ret = -ESRCH;
			goto out_put;
		}
2372 2373
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2374 2375 2376
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}
2377
	mutex_unlock(&dev->filelist_mutex);
2378

2379
out_put:
2380
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2381 2382
	mutex_unlock(&dev->struct_mutex);

2383
	return ret;
D
Daniel Vetter 已提交
2384 2385
}

2386 2387
static int count_irq_waiters(struct drm_i915_private *i915)
{
2388
	struct intel_engine_cs *engine;
2389 2390
	int count = 0;

2391
	for_each_engine(engine, i915)
2392
		count += engine->irq_refcount;
2393 2394 2395 2396

	return count;
}

2397 2398 2399 2400 2401 2402 2403
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_file *file;

2404 2405 2406 2407 2408 2409 2410 2411 2412
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
	seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
	seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2413 2414

	mutex_lock(&dev->filelist_mutex);
2415
	spin_lock(&dev_priv->rps.client_lock);
2416 2417 2418 2419 2420 2421 2422 2423 2424
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2425 2426
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2427 2428
		rcu_read_unlock();
	}
2429 2430 2431 2432 2433 2434
	seq_printf(m, "Semaphore boosts: %d%s\n",
		   dev_priv->rps.semaphores.boosts,
		   list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
	seq_printf(m, "MMIO flip boosts: %d%s\n",
		   dev_priv->rps.mmioflips.boosts,
		   list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
2435
	seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
2436
	spin_unlock(&dev_priv->rps.client_lock);
2437
	mutex_unlock(&dev->filelist_mutex);
2438

2439
	return 0;
2440 2441
}

2442 2443
static int i915_llc(struct seq_file *m, void *data)
{
2444
	struct drm_info_node *node = m->private;
2445 2446
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2447
	const bool edram = INTEL_GEN(dev_priv) > 8;
2448 2449

	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2450 2451
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2452 2453 2454 2455

	return 0;
}

2456 2457 2458 2459 2460 2461 2462
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2463
	if (!HAS_GUC_UCODE(dev_priv))
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2477 2478 2479 2480 2481 2482
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2500 2501 2502 2503
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2504
	struct intel_engine_cs *engine;
2505 2506 2507 2508 2509 2510 2511 2512 2513
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2514
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2515 2516 2517 2518
	seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2519
	for_each_engine(engine, dev_priv) {
2520
		seq_printf(m, "\tSubmissions: %llu %s\n",
2521 2522 2523
				client->submissions[engine->guc_id],
				engine->name);
		tot += client->submissions[engine->guc_id];
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_guc guc;
2534
	struct i915_guc_client client = {};
2535
	struct intel_engine_cs *engine;
2536 2537
	u64 total = 0;

2538
	if (!HAS_GUC_SCHED(dev_priv))
2539 2540
		return 0;

A
Alex Dai 已提交
2541 2542 2543
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2544 2545
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2546
	if (guc.execbuf_client)
2547
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2548 2549

	mutex_unlock(&dev->struct_mutex);
2550 2551 2552 2553 2554 2555 2556 2557

	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2558
	for_each_engine(engine, dev_priv) {
2559
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2560 2561 2562
			engine->name, guc.submissions[engine->guc_id],
			guc.last_seqno[engine->guc_id]);
		total += guc.submissions[engine->guc_id];
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
	u32 *log;
	int i = 0, pg;

	if (!log_obj)
		return 0;

	for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
		log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2602 2603 2604 2605 2606
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2607
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2608 2609
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2610
	bool enabled = false;
2611

2612 2613 2614 2615 2616
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2617 2618
	intel_runtime_pm_get(dev_priv);

2619
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2620 2621
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2622
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2623
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2624 2625 2626 2627
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2628

2629
	if (HAS_DDI(dev))
2630
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2631 2632 2633 2634 2635 2636 2637
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2638 2639
		}
	}
2640 2641 2642 2643

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2644 2645 2646 2647 2648 2649 2650 2651 2652
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2653

2654 2655 2656 2657 2658
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2659
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2660
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2661 2662 2663

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2664
	mutex_unlock(&dev_priv->psr.lock);
2665

2666
	intel_runtime_pm_put(dev_priv);
2667 2668 2669
	return 0;
}

2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2681
	for_each_intel_connector(dev, connector) {
2682 2683 2684 2685

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2686 2687 2688
		if (!connector->base.encoder)
			continue;

2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2721 2722
	intel_runtime_pm_get(dev_priv);

2723 2724 2725 2726 2727 2728
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2729 2730
	intel_runtime_pm_put(dev_priv);

2731
	seq_printf(m, "%llu", (long long unsigned)power);
2732 2733 2734 2735

	return 0;
}

2736
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2737
{
2738
	struct drm_info_node *node = m->private;
2739 2740 2741
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2742 2743
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2744

2745
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2746
	seq_printf(m, "IRQs disabled: %s\n",
2747
		   yesno(!intel_irqs_enabled(dev_priv)));
2748
#ifdef CONFIG_PM
2749 2750
	seq_printf(m, "Usage count: %d\n",
		   atomic_read(&dev->dev->power.usage_count));
2751 2752 2753
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2754 2755 2756
	seq_printf(m, "PCI device power state: %s [%d]\n",
		   pci_power_name(dev_priv->dev->pdev->current_state),
		   dev_priv->dev->pdev->current_state);
2757

2758 2759 2760
	return 0;
}

2761 2762
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2763
	struct drm_info_node *node = m->private;
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2786
				 intel_display_power_domain_str(power_domain),
2787 2788 2789 2790 2791 2792 2793 2794 2795
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
static int i915_dmc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_csr *csr;

	if (!HAS_CSR(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2810 2811
	intel_runtime_pm_get(dev_priv);

2812 2813 2814 2815
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2816
		goto out;
2817 2818 2819 2820

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2821 2822 2823 2824 2825
	if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2826 2827 2828
	} else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2829 2830
	}

2831 2832 2833 2834 2835
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2836 2837
	intel_runtime_pm_put(dev_priv);

2838 2839 2840
	return 0;
}

2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2863
	struct drm_info_node *node = m->private;
2864 2865 2866 2867 2868 2869 2870
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2871
		   encoder->base.id, encoder->name);
2872 2873 2874 2875
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2876
			   connector->name,
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2890
	struct drm_info_node *node = m->private;
2891 2892 2893
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2894 2895
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2896

2897
	if (fb)
2898
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2899 2900
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2901 2902
	else
		seq_puts(m, "\tprimary plane disabled\n");
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2922
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2933
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2947
	struct drm_display_mode *mode;
2948 2949

	seq_printf(m, "connector %d: type %s, status: %s\n",
2950
		   connector->base.id, connector->name,
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2962 2963 2964 2965 2966 2967 2968 2969 2970
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2971

2972 2973 2974
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2975 2976
}

2977 2978 2979 2980 2981 2982
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
2983
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2984
	else
2985
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2986 2987 2988 2989 2990 2991 2992 2993 2994

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2995
	pos = I915_READ(CURPOS(pipe));
2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
		 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
		 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
		 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
		 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
		 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
		 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
			   state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3109 3110
static int i915_display_info(struct seq_file *m, void *unused)
{
3111
	struct drm_info_node *node = m->private;
3112
	struct drm_device *dev = node->minor->dev;
3113
	struct drm_i915_private *dev_priv = dev->dev_private;
3114
	struct intel_crtc *crtc;
3115 3116
	struct drm_connector *connector;

3117
	intel_runtime_pm_get(dev_priv);
3118 3119 3120
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3121
	for_each_intel_crtc(dev, crtc) {
3122
		bool active;
3123
		struct intel_crtc_state *pipe_config;
3124
		int x, y;
3125

3126 3127
		pipe_config = to_intel_crtc_state(crtc->base.state);

3128
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3129
			   crtc->base.base.id, pipe_name(crtc->pipe),
3130
			   yesno(pipe_config->base.active),
3131 3132 3133
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3134
		if (pipe_config->base.active) {
3135 3136
			intel_crtc_info(m, crtc);

3137
			active = cursor_position(dev, crtc->pipe, &x, &y);
3138
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3139
				   yesno(crtc->cursor_base),
3140 3141
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3142
				   crtc->cursor_addr, yesno(active));
3143 3144
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3145
		}
3146 3147 3148 3149

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3150 3151 3152 3153 3154 3155 3156 3157 3158
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3159
	intel_runtime_pm_put(dev_priv);
3160 3161 3162 3163

	return 0;
}

B
Ben Widawsky 已提交
3164 3165 3166 3167 3168
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3169
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
3170
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
3171 3172
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3173

3174
	if (!i915_semaphore_is_enabled(dev_priv)) {
B
Ben Widawsky 已提交
3175 3176 3177 3178 3179 3180 3181
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3182
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3183 3184 3185 3186 3187 3188 3189 3190

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
3191
		for_each_engine_id(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3192 3193
			uint64_t offset;

3194
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3195 3196 3197

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3198
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3199 3200 3201 3202 3203 3204 3205
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3206
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3207 3208 3209 3210 3211 3212 3213 3214 3215
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3216
		for_each_engine(engine, dev_priv)
B
Ben Widawsky 已提交
3217 3218
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3219
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3220 3221 3222 3223
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3224 3225
	for_each_engine(engine, dev_priv) {
		for (j = 0; j < num_rings; j++)
3226 3227
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3228 3229 3230 3231
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3232
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3233 3234 3235 3236
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3249 3250
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3251
		seq_printf(m, " tracked hardware state:\n");
3252 3253 3254 3255 3256 3257
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3258 3259 3260 3261 3262 3263
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3264
static int i915_wa_registers(struct seq_file *m, void *unused)
3265 3266 3267
{
	int i;
	int ret;
3268
	struct intel_engine_cs *engine;
3269 3270 3271
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3272
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3273
	enum intel_engine_id id;
3274 3275 3276 3277 3278 3279 3280

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3281
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3282
	for_each_engine_id(engine, dev_priv, id)
3283
		seq_printf(m, "HW whitelist count for %s: %d\n",
3284
			   engine->name, workarounds->hw_whitelist_count[id]);
3285
	for (i = 0; i < workarounds->count; ++i) {
3286 3287
		i915_reg_t addr;
		u32 mask, value, read;
3288
		bool ok;
3289

3290 3291 3292
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3293 3294 3295
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3296
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3297 3298 3299 3300 3301 3302 3303 3304
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3315 3316 3317
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

3318 3319 3320 3321 3322 3323 3324 3325 3326
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3327
		for_each_plane(dev_priv, pipe, plane) {
3328 3329 3330 3331 3332 3333
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3334
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3335 3336 3337 3338 3339 3340 3341 3342 3343
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
	struct intel_encoder *intel_encoder;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;

	for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
		/* Encoder connected on this CRTC */
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_EDP:
			seq_puts(m, "eDP:\n");
			break;
		case INTEL_OUTPUT_DSI:
			seq_puts(m, "DSI:\n");
			break;
		case INTEL_OUTPUT_HDMI:
			seq_puts(m, "HDMI:\n");
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			seq_puts(m, "DP:\n");
			break;
		default:
			seq_printf(m, "Other encoder (id=%d).\n",
						intel_encoder->type);
			return;
		}
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3385
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

	for_each_intel_crtc(dev, intel_crtc) {
		drm_modeset_lock(&intel_crtc->base.mutex, NULL);

3437
		if (intel_crtc->base.state->active) {
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);
	}

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3453 3454 3455 3456 3457 3458
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;
3474 3475
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3476 3477 3478 3479 3480 3481
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3482 3483
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3484 3485 3486 3487
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3488 3489 3490
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3491 3492 3493 3494
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3495 3496 3497
		return -EBUSY; /* already open */
	}

3498
	pipe_crc->opened = true;
3499 3500
	filep->private_data = inode->i_private;

3501 3502
	spin_unlock_irq(&pipe_crc->lock);

3503 3504 3505 3506 3507
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3508 3509 3510 3511
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3512 3513 3514
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3515

3516 3517 3518 3519 3520 3521 3522 3523 3524
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3525
{
3526 3527 3528
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3540
	int n_entries;
3541 3542 3543 3544 3545 3546 3547 3548 3549 3550
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3551
		return 0;
3552 3553

	/* nothing to read */
3554
	spin_lock_irq(&pipe_crc->lock);
3555
	while (pipe_crc_data_count(pipe_crc) == 0) {
3556 3557 3558 3559
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3560
			return -EAGAIN;
3561
		}
3562

3563 3564 3565 3566 3567 3568
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3569 3570
	}

3571
	/* We now have one or more entries to read */
3572
	n_entries = count / PIPE_CRC_LINE_LEN;
3573

3574
	bytes_read = 0;
3575 3576 3577
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3578
		int ret;
3579

3580 3581 3582 3583 3584 3585 3586
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3587 3588 3589 3590 3591 3592
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3593 3594 3595
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
3596 3597
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
3598

3599 3600 3601 3602 3603
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3604

3605 3606
	spin_unlock_irq(&pipe_crc->lock);

3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3642 3643
	if (!ent)
		return -ENOMEM;
3644 3645

	return drm_add_fake_info_node(minor, ent, info);
3646 3647
}

D
Daniel Vetter 已提交
3648
static const char * const pipe_crc_sources[] = {
3649 3650 3651 3652
	"none",
	"plane1",
	"plane2",
	"pf",
3653
	"pipe",
D
Daniel Vetter 已提交
3654 3655 3656 3657
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3658
	"auto",
3659 3660 3661 3662 3663 3664 3665 3666
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3667
static int display_crc_ctl_show(struct seq_file *m, void *data)
3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3680
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3681 3682 3683
{
	struct drm_device *dev = inode->i_private;

3684
	return single_open(file, display_crc_ctl_show, dev);
3685 3686
}

3687
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3688 3689
				 uint32_t *val)
{
3690 3691 3692 3693
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3707 3708 3709 3710 3711
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3712
	struct intel_digital_port *dig_port;
3713 3714 3715 3716
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3717
	drm_modeset_lock_all(dev);
3718
	for_each_intel_encoder(dev, encoder) {
3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3749
			break;
3750 3751
		default:
			break;
3752 3753
		}
	}
3754
	drm_modeset_unlock_all(dev);
3755 3756 3757 3758 3759 3760 3761

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3762 3763
				uint32_t *val)
{
3764 3765 3766
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3767 3768 3769 3770 3771 3772 3773
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3774 3775 3776 3777 3778
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3779
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3780 3781 3782
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3783
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3784
		break;
3785 3786 3787 3788 3789 3790
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3791 3792 3793 3794 3795 3796 3797
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3811 3812
		switch (pipe) {
		case PIPE_A:
3813
			tmp |= PIPE_A_SCRAMBLE_RESET;
3814 3815
			break;
		case PIPE_B:
3816
			tmp |= PIPE_B_SCRAMBLE_RESET;
3817 3818 3819 3820 3821 3822 3823
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3824 3825 3826
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3827 3828 3829
	return 0;
}

3830
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3831 3832
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3833 3834
				 uint32_t *val)
{
3835 3836 3837
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3838 3839 3840 3841 3842 3843 3844
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3857
		need_stable_symbols = true;
3858 3859 3860 3861 3862
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3863
		need_stable_symbols = true;
3864 3865 3866 3867 3868
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3869
		need_stable_symbols = true;
3870 3871 3872 3873 3874 3875 3876 3877
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3903 3904 3905
	return 0;
}

3906 3907 3908 3909 3910 3911
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3912 3913
	switch (pipe) {
	case PIPE_A:
3914
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3915 3916
		break;
	case PIPE_B:
3917
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3918 3919 3920 3921 3922 3923 3924
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3925 3926 3927 3928 3929 3930
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3949
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3950 3951
				uint32_t *val)
{
3952 3953 3954 3955
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3956 3957 3958 3959 3960 3961 3962 3963 3964
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3965
	case INTEL_PIPE_CRC_SOURCE_NONE:
3966 3967
		*val = 0;
		break;
D
Daniel Vetter 已提交
3968 3969
	default:
		return -EINVAL;
3970 3971 3972 3973 3974
	}

	return 0;
}

3975
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
3976 3977 3978 3979
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3980
	struct intel_crtc_state *pipe_config;
3981 3982
	struct drm_atomic_state *state;
	int ret = 0;
3983 3984

	drm_modeset_lock_all(dev);
3985 3986 3987 3988
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
3989 3990
	}

3991 3992 3993 3994 3995 3996
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
3997

3998 3999 4000 4001
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
4002

4003 4004
	ret = drm_atomic_commit(state);
out:
4005
	drm_modeset_unlock_all(dev);
4006 4007 4008
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
4009 4010 4011 4012 4013
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
4014 4015
				uint32_t *val)
{
4016 4017 4018 4019
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4020 4021 4022 4023 4024 4025 4026
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4027
		if (IS_HASWELL(dev) && pipe == PIPE_A)
4028
			hsw_trans_edp_pipe_A_crc_wa(dev, true);
4029

4030 4031
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4032
	case INTEL_PIPE_CRC_SOURCE_NONE:
4033 4034
		*val = 0;
		break;
D
Daniel Vetter 已提交
4035 4036
	default:
		return -EINVAL;
4037 4038 4039 4040 4041
	}

	return 0;
}

4042 4043 4044 4045
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4046
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4047 4048
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
4049
	enum intel_display_power_domain power_domain;
4050
	u32 val = 0; /* shut up gcc */
4051
	int ret;
4052

4053 4054 4055
	if (pipe_crc->source == source)
		return 0;

4056 4057 4058 4059
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4060 4061
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4062 4063 4064 4065
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
4066
	if (IS_GEN2(dev))
4067
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
4068
	else if (INTEL_INFO(dev)->gen < 5)
4069
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4070
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
4071
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4072
	else if (IS_GEN5(dev) || IS_GEN6(dev))
4073
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4074
	else
4075
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4076 4077

	if (ret != 0)
4078
		goto out;
4079

4080 4081
	/* none -> real source transition */
	if (source) {
4082 4083
		struct intel_pipe_crc_entry *entries;

4084 4085 4086
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4087 4088
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4089
				  GFP_KERNEL);
4090 4091 4092 4093
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4094

4095 4096 4097 4098 4099 4100 4101 4102
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4103
		spin_lock_irq(&pipe_crc->lock);
4104
		kfree(pipe_crc->entries);
4105
		pipe_crc->entries = entries;
4106 4107 4108
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4109 4110
	}

4111
	pipe_crc->source = source;
4112 4113 4114 4115

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4116 4117
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4118
		struct intel_pipe_crc_entry *entries;
4119 4120
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4121

4122 4123 4124
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4125
		drm_modeset_lock(&crtc->base.mutex, NULL);
4126
		if (crtc->base.state->active)
4127 4128
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4129

4130 4131
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4132
		pipe_crc->entries = NULL;
4133 4134
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4135 4136 4137
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4138 4139 4140

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
4141
		else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
4142
			vlv_undo_pipe_scramble_reset(dev, pipe);
4143
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
4144
			hsw_trans_edp_pipe_A_crc_wa(dev, false);
4145 4146

		hsw_enable_ips(crtc);
4147 4148
	}

4149 4150 4151 4152 4153 4154
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4155 4156 4157 4158
}

/*
 * Parse pipe CRC command strings:
4159 4160 4161
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4162 4163 4164 4165
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4166 4167
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4168
 */
4169
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4200 4201 4202 4203
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4204
static const char * const pipe_crc_objects[] = {
4205 4206 4207 4208
	"pipe",
};

static int
4209
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4210 4211 4212 4213 4214
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4215
			*o = i;
4216 4217 4218 4219 4220 4221
			return 0;
		    }

	return -EINVAL;
}

4222
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4235
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4236 4237 4238 4239 4240
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4241
			*s = i;
4242 4243 4244 4245 4246 4247
			return 0;
		    }

	return -EINVAL;
}

4248
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
4249
{
4250
#define N_WORDS 3
4251
	int n_words;
4252
	char *words[N_WORDS];
4253
	enum pipe pipe;
4254
	enum intel_pipe_crc_object object;
4255 4256
	enum intel_pipe_crc_source source;

4257
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4258 4259 4260 4261 4262 4263
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4264
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4265
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4266 4267 4268
		return -EINVAL;
	}

4269
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4270
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4271 4272 4273
		return -EINVAL;
	}

4274
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4275
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4276 4277 4278 4279 4280 4281
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

4282 4283
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4309
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4320
static const struct file_operations i915_display_crc_ctl_fops = {
4321
	.owner = THIS_MODULE,
4322
	.open = display_crc_ctl_open,
4323 4324 4325
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4326
	.write = display_crc_ctl_write
4327 4328
};

4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340
static ssize_t i915_displayport_test_active_write(struct file *file,
					    const char __user *ubuf,
					    size_t len, loff_t *offp)
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4341
	dev = ((struct seq_file *)file->private_data)->private;
4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4366
		if (connector->status == connector_status_connected &&
4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_active_show, dev);
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_data_show, dev);
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_type_show, dev);
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4514
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4515 4516 4517
{
	struct drm_device *dev = m->private;
	int level;
4518 4519 4520 4521 4522 4523 4524 4525
	int num_levels;

	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4526 4527 4528 4529 4530 4531

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4532 4533
		/*
		 * - WM1+ latency values in 0.5us units
4534
		 * - latencies are in us on gen9/vlv/chv
4535
		 */
4536 4537
		if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
		    IS_CHERRYVIEW(dev))
4538 4539
			latency *= 10;
		else if (level > 0)
4540 4541 4542
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4543
			   level, wm[level], latency / 10, latency % 10);
4544 4545 4546 4547 4548 4549 4550 4551
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4552 4553 4554 4555 4556 4557 4558
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
4559

4560
	wm_latency_show(m, latencies);
4561 4562 4563 4564 4565 4566 4567

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4568 4569 4570 4571 4572 4573 4574
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
4575

4576
	wm_latency_show(m, latencies);
4577 4578 4579 4580 4581 4582 4583

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4584 4585 4586 4587 4588 4589 4590
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4591

4592
	wm_latency_show(m, latencies);
4593 4594 4595 4596 4597 4598 4599 4600

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4601
	if (INTEL_INFO(dev)->gen < 5)
4602 4603 4604 4605 4606 4607 4608 4609 4610
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4611
	if (HAS_GMCH_DISPLAY(dev))
4612 4613 4614 4615 4616 4617 4618 4619 4620
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4621
	if (HAS_GMCH_DISPLAY(dev))
4622 4623 4624 4625 4626 4627
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4628
				size_t len, loff_t *offp, uint16_t wm[8])
4629 4630 4631
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4632
	uint16_t new[8] = { 0 };
4633
	int num_levels;
4634 4635 4636 4637
	int level;
	int ret;
	char tmp[32];

4638 4639 4640 4641 4642 4643 4644
	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4645 4646 4647 4648 4649 4650 4651 4652
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4653 4654 4655
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4675 4676
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4677

4678 4679 4680 4681 4682 4683
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4684 4685 4686 4687 4688 4689 4690
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4691 4692
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4693

4694 4695 4696 4697 4698 4699
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4700 4701 4702 4703 4704 4705 4706
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4707 4708 4709 4710 4711 4712 4713
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4714

4715
	return wm_latency_write(file, ubuf, len, offp, latencies);
4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4745 4746
static int
i915_wedged_get(void *data, u64 *val)
4747
{
4748
	struct drm_device *dev = data;
4749
	struct drm_i915_private *dev_priv = dev->dev_private;
4750

4751
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4752

4753
	return 0;
4754 4755
}

4756 4757
static int
i915_wedged_set(void *data, u64 val)
4758
{
4759
	struct drm_device *dev = data;
4760 4761
	struct drm_i915_private *dev_priv = dev->dev_private;

4762 4763 4764 4765 4766 4767 4768 4769
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4770
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4771 4772
		return -EAGAIN;

4773
	intel_runtime_pm_get(dev_priv);
4774

4775
	i915_handle_error(dev_priv, val,
4776
			  "Manually setting wedged to %llu", val);
4777 4778 4779

	intel_runtime_pm_put(dev_priv);

4780
	return 0;
4781 4782
}

4783 4784
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4785
			"%llu\n");
4786

4787 4788
static int
i915_ring_stop_get(void *data, u64 *val)
4789
{
4790
	struct drm_device *dev = data;
4791
	struct drm_i915_private *dev_priv = dev->dev_private;
4792

4793
	*val = dev_priv->gpu_error.stop_rings;
4794

4795
	return 0;
4796 4797
}

4798 4799
static int
i915_ring_stop_set(void *data, u64 val)
4800
{
4801
	struct drm_device *dev = data;
4802
	struct drm_i915_private *dev_priv = dev->dev_private;
4803
	int ret;
4804

4805
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
4806

4807 4808 4809 4810
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

4811
	dev_priv->gpu_error.stop_rings = val;
4812 4813
	mutex_unlock(&dev->struct_mutex);

4814
	return 0;
4815 4816
}

4817 4818 4819
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
4820

4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4887 4888 4889 4890 4891 4892 4893 4894
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4895 4896
static int
i915_drop_caches_get(void *data, u64 *val)
4897
{
4898
	*val = DROP_ALL;
4899

4900
	return 0;
4901 4902
}

4903 4904
static int
i915_drop_caches_set(void *data, u64 val)
4905
{
4906
	struct drm_device *dev = data;
4907
	struct drm_i915_private *dev_priv = dev->dev_private;
4908
	int ret;
4909

4910
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4925
		i915_gem_retire_requests(dev_priv);
4926

4927 4928
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4929

4930 4931
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4932 4933 4934 4935

unlock:
	mutex_unlock(&dev->struct_mutex);

4936
	return ret;
4937 4938
}

4939 4940 4941
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4942

4943 4944
static int
i915_max_freq_get(void *data, u64 *val)
4945
{
4946
	struct drm_device *dev = data;
4947
	struct drm_i915_private *dev_priv = dev->dev_private;
4948
	int ret;
4949

4950
	if (INTEL_INFO(dev)->gen < 6)
4951 4952
		return -ENODEV;

4953 4954
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4955
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4956 4957
	if (ret)
		return ret;
4958

4959
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4960
	mutex_unlock(&dev_priv->rps.hw_lock);
4961

4962
	return 0;
4963 4964
}

4965 4966
static int
i915_max_freq_set(void *data, u64 val)
4967
{
4968
	struct drm_device *dev = data;
4969
	struct drm_i915_private *dev_priv = dev->dev_private;
4970
	u32 hw_max, hw_min;
4971
	int ret;
4972

4973
	if (INTEL_INFO(dev)->gen < 6)
4974
		return -ENODEV;
4975

4976 4977
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4978
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4979

4980
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4981 4982 4983
	if (ret)
		return ret;

4984 4985 4986
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4987
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4988

4989 4990
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4991

4992
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4993 4994
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4995 4996
	}

4997
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4998

4999
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5000

5001
	mutex_unlock(&dev_priv->rps.hw_lock);
5002

5003
	return 0;
5004 5005
}

5006 5007
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
5008
			"%llu\n");
5009

5010 5011
static int
i915_min_freq_get(void *data, u64 *val)
5012
{
5013
	struct drm_device *dev = data;
5014
	struct drm_i915_private *dev_priv = dev->dev_private;
5015
	int ret;
5016

5017
	if (INTEL_INFO(dev)->gen < 6)
5018 5019
		return -ENODEV;

5020 5021
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

5022
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5023 5024
	if (ret)
		return ret;
5025

5026
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
5027
	mutex_unlock(&dev_priv->rps.hw_lock);
5028

5029
	return 0;
5030 5031
}

5032 5033
static int
i915_min_freq_set(void *data, u64 val)
5034
{
5035
	struct drm_device *dev = data;
5036
	struct drm_i915_private *dev_priv = dev->dev_private;
5037
	u32 hw_max, hw_min;
5038
	int ret;
5039

5040
	if (INTEL_INFO(dev)->gen < 6)
5041
		return -ENODEV;
5042

5043 5044
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

5045
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
5046

5047
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5048 5049 5050
	if (ret)
		return ret;

5051 5052 5053
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
5054
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5055

5056 5057
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5058

5059
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
5060 5061
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5062
	}
J
Jeff McGee 已提交
5063

5064
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5065

5066
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5067

5068
	mutex_unlock(&dev_priv->rps.hw_lock);
5069

5070
	return 0;
5071 5072
}

5073 5074
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5075
			"%llu\n");
5076

5077 5078
static int
i915_cache_sharing_get(void *data, u64 *val)
5079
{
5080
	struct drm_device *dev = data;
5081
	struct drm_i915_private *dev_priv = dev->dev_private;
5082
	u32 snpcr;
5083
	int ret;
5084

5085 5086 5087
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

5088 5089 5090
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
5091
	intel_runtime_pm_get(dev_priv);
5092

5093
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5094 5095

	intel_runtime_pm_put(dev_priv);
5096 5097
	mutex_unlock(&dev_priv->dev->struct_mutex);

5098
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5099

5100
	return 0;
5101 5102
}

5103 5104
static int
i915_cache_sharing_set(void *data, u64 val)
5105
{
5106
	struct drm_device *dev = data;
5107 5108 5109
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

5110 5111 5112
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

5113
	if (val > 3)
5114 5115
		return -EINVAL;

5116
	intel_runtime_pm_get(dev_priv);
5117
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5118 5119 5120 5121 5122 5123 5124

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5125
	intel_runtime_pm_put(dev_priv);
5126
	return 0;
5127 5128
}

5129 5130 5131
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5132

5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5145
	int ss_max = 2;
5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5177
	int s_max = 3, ss_max = 4;
5178 5179 5180
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192
	/* BXT has a single slice and at most 3 subslices. */
	if (IS_BROXTON(dev)) {
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5193 5194 5195 5196 5197 5198 5199 5200 5201 5202
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
5203 5204
		unsigned int ss_cnt = 0;

5205 5206 5207 5208 5209
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
5210

5211
		if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
5212 5213
			ss_cnt = INTEL_INFO(dev)->subslice_per_slice;

5214 5215 5216
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5217 5218 5219 5220 5221 5222 5223 5224
			if (IS_BROXTON(dev) &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			if (IS_BROXTON(dev))
				ss_cnt++;

5225 5226 5227 5228 5229 5230
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
5231 5232 5233 5234

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
5235 5236 5237
	}
}

5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262
static void broadwell_sseu_device_status(struct drm_device *dev,
					 struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int s;
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);

	stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);

	if (stat->slice_total) {
		stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
		stat->subslice_total = stat->slice_total *
				       stat->subslice_per_slice;
		stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
		stat->eu_total = stat->eu_per_subslice * stat->subslice_total;

		/* subtract fused off EU(s) from enabled slice(s) */
		for (s = 0; s < stat->slice_total; s++) {
			u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];

			stat->eu_total -= hweight8(subslice_7eu);
		}
	}
}

5263 5264 5265 5266
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
5267
	struct sseu_dev_status stat;
5268

5269
	if (INTEL_INFO(dev)->gen < 8)
5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

5290
	seq_puts(m, "SSEU Device Status\n");
5291
	memset(&stat, 0, sizeof(stat));
5292
	if (IS_CHERRYVIEW(dev)) {
5293
		cherryview_sseu_device_status(dev, &stat);
5294 5295
	} else if (IS_BROADWELL(dev)) {
		broadwell_sseu_device_status(dev, &stat);
5296
	} else if (INTEL_INFO(dev)->gen >= 9) {
5297
		gen9_sseu_device_status(dev, &stat);
5298
	}
5299 5300 5301 5302 5303 5304 5305 5306 5307 5308
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
5309

5310 5311 5312
	return 0;
}

5313 5314 5315 5316 5317
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5318
	if (INTEL_INFO(dev)->gen < 6)
5319 5320
		return 0;

5321
	intel_runtime_pm_get(dev_priv);
5322
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5323 5324 5325 5326

	return 0;
}

5327
static int i915_forcewake_release(struct inode *inode, struct file *file)
5328 5329 5330 5331
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5332
	if (INTEL_INFO(dev)->gen < 6)
5333 5334
		return 0;

5335
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5336
	intel_runtime_pm_put(dev_priv);
5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5353
				  S_IRUSR,
5354 5355
				  root, dev,
				  &i915_forcewake_fops);
5356 5357
	if (!ent)
		return -ENOMEM;
5358

B
Ben Widawsky 已提交
5359
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5360 5361
}

5362 5363 5364 5365
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5366 5367 5368 5369
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

5370
	ent = debugfs_create_file(name,
5371 5372
				  S_IRUGO | S_IWUSR,
				  root, dev,
5373
				  fops);
5374 5375
	if (!ent)
		return -ENOMEM;
5376

5377
	return drm_add_fake_info_node(minor, ent, fops);
5378 5379
}

5380
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5381
	{"i915_capabilities", i915_capabilities, 0},
5382
	{"i915_gem_objects", i915_gem_object_info, 0},
5383
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5384
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
5385 5386
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
5387
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5388
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5389 5390
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5391
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5392
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5393 5394 5395
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5396
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5397
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5398
	{"i915_guc_info", i915_guc_info, 0},
5399
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5400
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5401
	{"i915_frequency_info", i915_frequency_info, 0},
5402
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5403
	{"i915_drpc_info", i915_drpc_info, 0},
5404
	{"i915_emon_status", i915_emon_status, 0},
5405
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5406
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5407
	{"i915_fbc_status", i915_fbc_status, 0},
5408
	{"i915_ips_status", i915_ips_status, 0},
5409
	{"i915_sr_status", i915_sr_status, 0},
5410
	{"i915_opregion", i915_opregion, 0},
5411
	{"i915_vbt", i915_vbt, 0},
5412
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5413
	{"i915_context_status", i915_context_status, 0},
5414
	{"i915_dump_lrc", i915_dump_lrc, 0},
5415
	{"i915_execlists", i915_execlists, 0},
5416
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5417
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5418
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5419
	{"i915_llc", i915_llc, 0},
5420
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5421
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5422
	{"i915_energy_uJ", i915_energy_uJ, 0},
5423
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5424
	{"i915_power_domain_info", i915_power_domain_info, 0},
5425
	{"i915_dmc_info", i915_dmc_info, 0},
5426
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5427
	{"i915_semaphore_status", i915_semaphore_status, 0},
5428
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5429
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5430
	{"i915_wa_registers", i915_wa_registers, 0},
5431
	{"i915_ddb_info", i915_ddb_info, 0},
5432
	{"i915_sseu_status", i915_sseu_status, 0},
5433
	{"i915_drrs_status", i915_drrs_status, 0},
5434
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5435
};
5436
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5437

5438
static const struct i915_debugfs_files {
5439 5440 5441 5442 5443 5444 5445 5446
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
5447 5448
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5449 5450 5451
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5452
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5453 5454 5455
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5456
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5457 5458 5459
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5460 5461
};

5462 5463 5464
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5465
	enum pipe pipe;
5466

5467
	for_each_pipe(dev_priv, pipe) {
5468
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5469

5470 5471
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5472 5473 5474 5475
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5476
int i915_debugfs_init(struct drm_minor *minor)
5477
{
5478
	int ret, i;
5479

5480
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5481 5482
	if (ret)
		return ret;
5483

5484 5485 5486 5487 5488 5489
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5490 5491 5492 5493 5494 5495 5496
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5497

5498 5499
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5500 5501 5502
					minor->debugfs_root, minor);
}

5503
void i915_debugfs_cleanup(struct drm_minor *minor)
5504
{
5505 5506
	int i;

5507 5508
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5509

5510 5511
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
5512

D
Daniel Vetter 已提交
5513
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5514 5515 5516 5517 5518 5519
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5520 5521 5522 5523 5524 5525
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5526
}
5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5561 5562 5563
	if (connector->status != connector_status_connected)
		return -ENODEV;

5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5584
	}
5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}