i915_debugfs.c 137.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/list_sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
55
	node->info_ent = (void *)key;
56 57 58 59 60 61 62 63

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

64 65 66 67 68 69 70 71 72 73 74
static __always_inline void seq_print_param(struct seq_file *m,
					    const char *name,
					    const char *type,
					    const void *x)
{
	if (!__builtin_strcmp(type, "bool"))
		seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
	else if (!__builtin_strcmp(type, "int"))
		seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
	else if (!__builtin_strcmp(type, "unsigned int"))
		seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
75 76
	else if (!__builtin_strcmp(type, "char *"))
		seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
77 78 79 80
	else
		BUILD_BUG();
}

81 82
static int i915_capabilities(struct seq_file *m, void *data)
{
83 84
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
85

86
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
87
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
88
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
89

90
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
91
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
92
#undef PRINT_FLAG
93

94 95 96 97 98 99
	kernel_param_lock(THIS_MODULE);
#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
	I915_PARAMS_FOR_EACH(PRINT_PARAM);
#undef PRINT_PARAM
	kernel_param_unlock(THIS_MODULE);

100 101
	return 0;
}
102

103
static char get_active_flag(struct drm_i915_gem_object *obj)
104
{
105
	return i915_gem_object_is_active(obj) ? '*' : ' ';
106 107
}

108
static char get_pin_flag(struct drm_i915_gem_object *obj)
109 110 111 112
{
	return obj->pin_display ? 'p' : ' ';
}

113
static char get_tiling_flag(struct drm_i915_gem_object *obj)
114
{
115
	switch (i915_gem_object_get_tiling(obj)) {
116
	default:
117 118 119
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
120
	}
121 122
}

123
static char get_global_flag(struct drm_i915_gem_object *obj)
124
{
125
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
126 127
}

128
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
129
{
C
Chris Wilson 已提交
130
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
131 132
}

133 134 135 136 137
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

138
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
139
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
140 141 142 143 144 145
			size += vma->node.size;
	}

	return size;
}

146 147 148
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
149
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
150
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
151
	struct i915_vma *vma;
152
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
153 154
	int pin_count = 0;

155 156
	lockdep_assert_held(&obj->base.dev->struct_mutex);

157
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
158
		   &obj->base,
159
		   get_active_flag(obj),
160 161
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
162
		   get_global_flag(obj),
163
		   get_pin_mapped_flag(obj),
164
		   obj->base.size / 1024,
165
		   obj->base.read_domains,
166
		   obj->base.write_domain,
167
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
168 169
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
170 171
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
172
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
173
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
174
			pin_count++;
D
Dan Carpenter 已提交
175 176
	}
	seq_printf(m, " (pinned x %d)", pin_count);
177 178
	if (obj->pin_display)
		seq_printf(m, " (display)");
179
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
180 181 182
		if (!drm_mm_node_allocated(&vma->node))
			continue;

183
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
184
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
185
			   vma->node.start, vma->node.size);
186 187 188 189 190 191 192 193
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
194 195
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
196 197 198 199
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
200 201 202 203 204 205 206 207
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
208 209 210 211 212 213 214
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
215 216 217 218
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
219
		seq_puts(m, ")");
B
Ben Widawsky 已提交
220
	}
221
	if (obj->stolen)
222
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
223

224
	engine = i915_gem_object_last_write_engine(obj);
225 226 227
	if (engine)
		seq_printf(m, " (%s)", engine->name);

228 229 230
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
231 232
}

233 234 235 236
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
237
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
238
	struct drm_i915_gem_object *b =
239
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
240

R
Rasmus Villemoes 已提交
241 242 243 244 245
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
246 247 248 249
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
250 251
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
252
	struct drm_i915_gem_object *obj;
253
	u64 total_obj_size, total_gtt_size;
254 255 256 257 258 259 260 261
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
262
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
263 264 265
		if (obj->stolen == NULL)
			continue;

266
		list_add(&obj->obj_exec_link, &stolen);
267 268

		total_obj_size += obj->base.size;
269
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
270 271
		count++;
	}
272
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
273 274 275
		if (obj->stolen == NULL)
			continue;

276
		list_add(&obj->obj_exec_link, &stolen);
277 278 279 280 281 282 283

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
284
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
285 286 287
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
288
		list_del_init(&obj->obj_exec_link);
289 290 291
	}
	mutex_unlock(&dev->struct_mutex);

292
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
293 294 295 296
		   count, total_obj_size, total_gtt_size);
	return 0;
}

297
struct file_stats {
298
	struct drm_i915_file_private *file_priv;
299 300 301 302
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
303 304 305 306 307 308
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
309
	struct i915_vma *vma;
310 311 312

	stats->count++;
	stats->total += obj->base.size;
313 314
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
315 316 317
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

318 319 320
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
321

322
		if (i915_vma_is_ggtt(vma)) {
323 324 325
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
326

327
			if (ppgtt->base.file != stats->file_priv)
328 329
				continue;
		}
330

331
		if (i915_vma_is_active(vma))
332 333 334
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
335 336 337 338 339
	}

	return 0;
}

340 341
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
342
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
343 344 345 346 347 348 349 350 351
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
352 353 354 355 356 357

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
358
	struct intel_engine_cs *engine;
359
	enum intel_engine_id id;
360
	int j;
361 362 363

	memset(&stats, 0, sizeof(stats));

364
	for_each_engine(engine, dev_priv, id) {
365
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
366
			list_for_each_entry(obj,
367
					    &engine->batch_pool.cache_list[j],
368 369 370
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
371
	}
372

373
	print_file_stats(m, "[k]batch pool", stats);
374 375
}

376 377 378 379 380 381 382
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
383
			per_file_stats(0, ctx->engine[n].state->obj, data);
384
		if (ctx->engine[n].ring)
385
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
386 387 388 389 390 391 392 393
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
394
	struct drm_device *dev = &dev_priv->drm;
395 396 397 398 399
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

400
	mutex_lock(&dev->struct_mutex);
401 402 403
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

404
	list_for_each_entry(file, &dev->filelist, lhead) {
405 406 407
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
408
	mutex_unlock(&dev->struct_mutex);
409 410 411 412

	print_file_stats(m, "[k]contexts", stats);
}

413
static int i915_gem_object_info(struct seq_file *m, void *data)
414
{
415 416
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
417
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
418 419
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
420
	struct drm_i915_gem_object *obj;
421
	struct drm_file *file;
422 423 424 425 426 427
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

428
	seq_printf(m, "%u objects, %llu bytes\n",
429 430 431
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

432 433 434
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
435
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
436 437 438
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
439
		if (obj->mm.madv == I915_MADV_DONTNEED) {
440 441 442 443
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
444
		if (obj->mm.mapping) {
445 446
			mapped_count++;
			mapped_size += obj->base.size;
447
		}
448
	}
449
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
450

451
	size = count = dpy_size = dpy_count = 0;
452
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
453 454 455
		size += obj->base.size;
		++count;

456
		if (obj->pin_display) {
457 458
			dpy_size += obj->base.size;
			++dpy_count;
459
		}
460

C
Chris Wilson 已提交
461
		if (obj->mm.madv == I915_MADV_DONTNEED) {
462 463 464
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
465

C
Chris Wilson 已提交
466
		if (obj->mm.mapping) {
467 468
			mapped_count++;
			mapped_size += obj->base.size;
469
		}
470
	}
471 472
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
473
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
474
		   purgeable_count, purgeable_size);
475 476 477 478
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
479

480
	seq_printf(m, "%llu [%llu] gtt total\n",
481
		   ggtt->base.total, ggtt->mappable_end);
482

483 484
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
485 486 487
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
488
	print_context_stats(m, dev_priv);
489 490
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
491 492
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
493
		struct task_struct *task;
494 495

		memset(&stats, 0, sizeof(stats));
496
		stats.file_priv = file->driver_priv;
497
		spin_lock(&file->table_lock);
498
		idr_for_each(&file->object_idr, per_file_stats, &stats);
499
		spin_unlock(&file->table_lock);
500 501 502 503 504 505
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
506 507 508 509
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
510
		rcu_read_lock();
511 512 513
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
514
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
515
		rcu_read_unlock();
516
		mutex_unlock(&dev->struct_mutex);
517
	}
518
	mutex_unlock(&dev->filelist_mutex);
519 520 521 522

	return 0;
}

523
static int i915_gem_gtt_info(struct seq_file *m, void *data)
524
{
525
	struct drm_info_node *node = m->private;
526 527
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
528
	bool show_pin_display_only = !!node->info_ent->data;
529
	struct drm_i915_gem_object *obj;
530
	u64 total_obj_size, total_gtt_size;
531 532 533 534 535 536 537
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
538
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
539
		if (show_pin_display_only && !obj->pin_display)
540 541
			continue;

542
		seq_puts(m, "   ");
543
		describe_obj(m, obj);
544
		seq_putc(m, '\n');
545
		total_obj_size += obj->base.size;
546
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
547 548 549 550 551
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

552
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
553 554 555 556 557
		   count, total_obj_size, total_gtt_size);

	return 0;
}

558 559
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
560 561
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
562
	struct intel_crtc *crtc;
563 564 565 566 567
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
568

569
	for_each_intel_crtc(dev, crtc) {
570 571
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
572
		struct intel_flip_work *work;
573

574
		spin_lock_irq(&dev->event_lock);
575 576
		work = crtc->flip_work;
		if (work == NULL) {
577
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
578 579
				   pipe, plane);
		} else {
580 581 582 583 584 585 586 587 588 589 590 591
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
592
				struct intel_engine_cs *engine = work->flip_queued_req->engine;
593

594
				seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
595
					   engine->name,
596
					   work->flip_queued_req->global_seqno,
597
					   intel_engine_last_submit(engine),
598
					   intel_engine_get_seqno(engine),
599
					   i915_gem_request_completed(work->flip_queued_req));
600 601 602 603 604 605 606 607
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

608
			if (INTEL_GEN(dev_priv) >= 4)
609 610 611 612 613 614 615 616
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
617 618
			}
		}
619
		spin_unlock_irq(&dev->event_lock);
620 621
	}

622 623
	mutex_unlock(&dev->struct_mutex);

624 625 626
	return 0;
}

627 628
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
629 630
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
631
	struct drm_i915_gem_object *obj;
632
	struct intel_engine_cs *engine;
633
	enum intel_engine_id id;
634
	int total = 0;
635
	int ret, j;
636 637 638 639 640

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

641
	for_each_engine(engine, dev_priv, id) {
642
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
643 644 645 646
			int count;

			count = 0;
			list_for_each_entry(obj,
647
					    &engine->batch_pool.cache_list[j],
648 649 650
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
651
				   engine->name, j, count);
652 653

			list_for_each_entry(obj,
654
					    &engine->batch_pool.cache_list[j],
655 656 657 658 659 660 661
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
662
		}
663 664
	}

665
	seq_printf(m, "total: %d\n", total);
666 667 668 669 670 671

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

672 673 674 675
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
676
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
677
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
678
		   rq->priotree.priority,
679
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
680
		   rq->timeline->common->name);
681 682
}

683 684
static int i915_gem_request_info(struct seq_file *m, void *data)
{
685 686
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
687
	struct drm_i915_gem_request *req;
688 689
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
690
	int ret, any;
691 692 693 694

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
695

696
	any = 0;
697
	for_each_engine(engine, dev_priv, id) {
698 699 700
		int count;

		count = 0;
701
		list_for_each_entry(req, &engine->timeline->requests, link)
702 703
			count++;
		if (count == 0)
704 705
			continue;

706
		seq_printf(m, "%s requests: %d\n", engine->name, count);
707
		list_for_each_entry(req, &engine->timeline->requests, link)
708
			print_request(m, req, "    ");
709 710

		any++;
711
	}
712 713
	mutex_unlock(&dev->struct_mutex);

714
	if (any == 0)
715
		seq_puts(m, "No requests\n");
716

717 718 719
	return 0;
}

720
static void i915_ring_seqno_info(struct seq_file *m,
721
				 struct intel_engine_cs *engine)
722
{
723 724 725
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

726
	seq_printf(m, "Current sequence (%s): %x\n",
727
		   engine->name, intel_engine_get_seqno(engine));
728

729
	spin_lock_irq(&b->lock);
730
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
731
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
732 733 734 735

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
736
	spin_unlock_irq(&b->lock);
737 738
}

739 740
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
741
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
742
	struct intel_engine_cs *engine;
743
	enum intel_engine_id id;
744

745
	for_each_engine(engine, dev_priv, id)
746
		i915_ring_seqno_info(m, engine);
747

748 749 750 751 752 753
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
754
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
755
	struct intel_engine_cs *engine;
756
	enum intel_engine_id id;
757
	int i, pipe;
758

759
	intel_runtime_pm_get(dev_priv);
760

761
	if (IS_CHERRYVIEW(dev_priv)) {
762 763 764 765 766 767 768 769 770 771 772
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
773 774 775 776 777 778 779 780 781 782 783
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

784 785 786 787
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

788 789 790 791
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
792 793 794 795 796 797
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
798
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
815
	} else if (INTEL_GEN(dev_priv) >= 8) {
816 817 818 819 820 821 822 823 824 825 826 827
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

828
		for_each_pipe(dev_priv, pipe) {
829 830 831 832 833
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
834 835 836 837
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
838
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
839 840
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
841
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
842 843
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
844
			seq_printf(m, "Pipe %c IER:\t%08x\n",
845 846
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
847 848

			intel_display_power_put(dev_priv, power_domain);
849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
871
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
872 873 874 875 876 877 878 879
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
880 881 882 883 884 885 886 887 888 889 890
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
891 892 893
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
894 895
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

921
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
922 923 924 925 926 927
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
928
		for_each_pipe(dev_priv, pipe)
929 930 931
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
952
	for_each_engine(engine, dev_priv, id) {
953
		if (INTEL_GEN(dev_priv) >= 6) {
954 955
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
956
				   engine->name, I915_READ_IMR(engine));
957
		}
958
		i915_ring_seqno_info(m, engine);
959
	}
960
	intel_runtime_pm_put(dev_priv);
961

962 963 964
	return 0;
}

965 966
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
967 968
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
969 970 971 972 973
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
974 975 976

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
977
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
978

C
Chris Wilson 已提交
979 980
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
981
		if (!vma)
982
			seq_puts(m, "unused");
983
		else
984
			describe_obj(m, vma->obj);
985
		seq_putc(m, '\n');
986 987
	}

988
	mutex_unlock(&dev->struct_mutex);
989 990 991
	return 0;
}

992
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
993 994
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
995
{
996 997 998 999
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
1000

1001 1002
	if (!error)
		return 0;
1003

1004 1005 1006
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
1007

1008 1009 1010
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
1011

1012 1013 1014 1015
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
1016

1017 1018 1019 1020 1021
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
1022

1023 1024 1025
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
1026
	return 0;
1027 1028
}

1029
static int i915_gpu_info_open(struct inode *inode, struct file *file)
1030
{
1031
	struct i915_gpu_state *gpu;
1032

1033 1034 1035
	gpu = i915_capture_gpu_state(inode->i_private);
	if (!gpu)
		return -ENOMEM;
1036

1037
	file->private_data = gpu;
1038 1039 1040
	return 0;
}

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1054
{
1055
	struct i915_gpu_state *error = filp->private_data;
1056

1057 1058
	if (!error)
		return 0;
1059

1060 1061
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1062

1063 1064
	return cnt;
}
1065

1066 1067 1068 1069
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1070 1071 1072 1073 1074
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1075
	.read = gpu_state_read,
1076 1077
	.write = i915_error_state_write,
	.llseek = default_llseek,
1078
	.release = gpu_state_release,
1079
};
1080 1081
#endif

1082 1083 1084
static int
i915_next_seqno_set(void *data, u64 val)
{
1085 1086
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1087 1088 1089 1090 1091 1092
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1093
	ret = i915_gem_set_global_seqno(dev, val);
1094 1095
	mutex_unlock(&dev->struct_mutex);

1096
	return ret;
1097 1098
}

1099
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1100
			NULL, i915_next_seqno_set,
1101
			"0x%llx\n");
1102

1103
static int i915_frequency_info(struct seq_file *m, void *unused)
1104
{
1105
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1106 1107 1108
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1109

1110
	if (IS_GEN5(dev_priv)) {
1111 1112 1113 1114 1115 1116 1117 1118 1119
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1120
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1147
	} else if (INTEL_GEN(dev_priv) >= 6) {
1148 1149 1150
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1151
		u32 rpmodectl, rpinclimit, rpdeclimit;
1152
		u32 rpstat, cagf, reqf;
1153 1154
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1155
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1156 1157
		int max_freq;

1158
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1159
		if (IS_GEN9_LP(dev_priv)) {
1160 1161 1162 1163 1164 1165 1166
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1167
		/* RPSTAT1 is in the GT power well */
1168
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1169

1170
		reqf = I915_READ(GEN6_RPNSWREQ);
1171
		if (IS_GEN9(dev_priv))
1172 1173 1174
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1175
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1176 1177 1178 1179
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1180
		reqf = intel_gpu_freq(dev_priv, reqf);
1181

1182 1183 1184 1185
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1186
		rpstat = I915_READ(GEN6_RPSTAT1);
1187 1188 1189 1190 1191 1192
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1193
		if (IS_GEN9(dev_priv))
1194
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1195
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1196 1197 1198
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1199
		cagf = intel_gpu_freq(dev_priv, cagf);
1200

1201
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1202

1203
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1216
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1217
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1218
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1219 1220
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1221
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1222 1223 1224 1225
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1226 1227 1228 1229
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1230
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1231
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1232 1233 1234 1235 1236 1237
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1238 1239 1240
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1241 1242 1243 1244 1245 1246
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1247 1248
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1249

1250
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1251
			    rp_state_cap >> 16) & 0xff;
1252
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1253
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1254
			   intel_gpu_freq(dev_priv, max_freq));
1255 1256

		max_freq = (rp_state_cap & 0xff00) >> 8;
1257
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1258
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1259
			   intel_gpu_freq(dev_priv, max_freq));
1260

1261
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1262
			    rp_state_cap >> 0) & 0xff;
1263
		max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
1264
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1265
			   intel_gpu_freq(dev_priv, max_freq));
1266
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1267
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1268

1269 1270 1271
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1272 1273
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1274 1275
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1276 1277
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1278 1279 1280 1281 1282
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1283
	} else {
1284
		seq_puts(m, "no P-state info available\n");
1285
	}
1286

1287
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1288 1289 1290
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1291 1292
	intel_runtime_pm_put(dev_priv);
	return ret;
1293 1294
}

1295 1296 1297 1298
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1299 1300 1301
	int slice;
	int subslice;

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1314 1315 1316 1317 1318 1319 1320
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1321 1322
}

1323 1324
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1325
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1326
	struct intel_engine_cs *engine;
1327 1328
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1329
	struct intel_instdone instdone;
1330
	enum intel_engine_id id;
1331

1332 1333 1334 1335 1336 1337 1338 1339 1340
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1341 1342 1343 1344 1345
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1346 1347
	intel_runtime_pm_get(dev_priv);

1348
	for_each_engine(engine, dev_priv, id) {
1349
		acthd[id] = intel_engine_get_active_head(engine);
1350
		seqno[id] = intel_engine_get_seqno(engine);
1351 1352
	}

1353
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1354

1355 1356
	intel_runtime_pm_put(dev_priv);

1357 1358 1359 1360 1361 1362 1363
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1364
	for_each_engine(engine, dev_priv, id) {
1365 1366 1367
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1368
		seq_printf(m, "%s:\n", engine->name);
1369
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1370 1371
			   engine->hangcheck.seqno, seqno[id],
			   intel_engine_last_submit(engine));
1372
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1373 1374
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1375 1376 1377
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1378
		spin_lock_irq(&b->lock);
1379
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1380
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1381 1382 1383 1384

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1385
		spin_unlock_irq(&b->lock);
1386

1387
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1388
			   (long long)engine->hangcheck.acthd,
1389
			   (long long)acthd[id]);
1390 1391 1392 1393 1394
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1395

1396
		if (engine->id == RCS) {
1397
			seq_puts(m, "\tinstdone read =\n");
1398

1399
			i915_instdone_info(dev_priv, m, &instdone);
1400

1401
			seq_puts(m, "\tinstdone accu =\n");
1402

1403 1404
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1405
		}
1406 1407 1408 1409 1410
	}

	return 0;
}

1411
static int ironlake_drpc_info(struct seq_file *m)
1412
{
1413
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1414 1415 1416
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1417
	intel_runtime_pm_get(dev_priv);
1418 1419 1420 1421 1422

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1423
	intel_runtime_pm_put(dev_priv);
1424

1425
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1426 1427 1428 1429
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1430
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1431
	seq_printf(m, "SW control enabled: %s\n",
1432
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1433
	seq_printf(m, "Gated voltage change: %s\n",
1434
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1435 1436
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1437
	seq_printf(m, "Max P-state: P%d\n",
1438
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1439 1440 1441 1442
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1443
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1444
	seq_puts(m, "Current RS state: ");
1445 1446
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1447
		seq_puts(m, "on\n");
1448 1449
		break;
	case RSX_STATUS_RC1:
1450
		seq_puts(m, "RC1\n");
1451 1452
		break;
	case RSX_STATUS_RC1E:
1453
		seq_puts(m, "RC1E\n");
1454 1455
		break;
	case RSX_STATUS_RS1:
1456
		seq_puts(m, "RS1\n");
1457 1458
		break;
	case RSX_STATUS_RS2:
1459
		seq_puts(m, "RS2 (RC6)\n");
1460 1461
		break;
	case RSX_STATUS_RS3:
1462
		seq_puts(m, "RC3 (RC6+)\n");
1463 1464
		break;
	default:
1465
		seq_puts(m, "unknown\n");
1466 1467
		break;
	}
1468 1469 1470 1471

	return 0;
}

1472
static int i915_forcewake_domains(struct seq_file *m, void *data)
1473
{
1474
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1475 1476 1477
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1478
	for_each_fw_domain(fw_domain, dev_priv) {
1479
		seq_printf(m, "%s.wake_count = %u\n",
1480
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1481 1482 1483
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1484

1485 1486 1487 1488 1489
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1490
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1491
	u32 rpmodectl1, rcctl1, pw_status;
1492

1493 1494
	intel_runtime_pm_get(dev_priv);

1495
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1496 1497 1498
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1499 1500
	intel_runtime_pm_put(dev_priv);

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1514
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1515
	seq_printf(m, "Media Power Well: %s\n",
1516
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1517

1518 1519 1520 1521 1522
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1523
	return i915_forcewake_domains(m, NULL);
1524 1525
}

1526 1527
static int gen6_drpc_info(struct seq_file *m)
{
1528 1529
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1530
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1531
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1532
	unsigned forcewake_count;
1533
	int count = 0, ret;
1534 1535 1536 1537

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1538
	intel_runtime_pm_get(dev_priv);
1539

1540
	spin_lock_irq(&dev_priv->uncore.lock);
1541
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1542
	spin_unlock_irq(&dev_priv->uncore.lock);
1543 1544

	if (forcewake_count) {
1545 1546
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1547 1548 1549 1550 1551 1552 1553
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1554
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1555
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1556 1557 1558

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1559
	if (INTEL_GEN(dev_priv) >= 9) {
1560 1561 1562
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1563
	mutex_unlock(&dev->struct_mutex);
1564 1565 1566
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1567

1568 1569
	intel_runtime_pm_put(dev_priv);

1570 1571 1572 1573 1574 1575 1576
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1577
	seq_printf(m, "RC1e Enabled: %s\n",
1578 1579 1580
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1581
	if (INTEL_GEN(dev_priv) >= 9) {
1582 1583 1584 1585 1586
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1587 1588 1589 1590
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1591
	seq_puts(m, "Current RC state: ");
1592 1593 1594
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1595
			seq_puts(m, "Core Power Down\n");
1596
		else
1597
			seq_puts(m, "on\n");
1598 1599
		break;
	case GEN6_RC3:
1600
		seq_puts(m, "RC3\n");
1601 1602
		break;
	case GEN6_RC6:
1603
		seq_puts(m, "RC6\n");
1604 1605
		break;
	case GEN6_RC7:
1606
		seq_puts(m, "RC7\n");
1607 1608
		break;
	default:
1609
		seq_puts(m, "Unknown\n");
1610 1611 1612 1613 1614
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1615
	if (INTEL_GEN(dev_priv) >= 9) {
1616 1617 1618 1619 1620 1621 1622
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1634 1635 1636 1637 1638 1639
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1640
	return i915_forcewake_domains(m, NULL);
1641 1642 1643 1644
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1645
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1646

1647
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1648
		return vlv_drpc_info(m);
1649
	else if (INTEL_GEN(dev_priv) >= 6)
1650 1651 1652 1653 1654
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1655 1656
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1657
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1668 1669
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1670
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1671

1672
	if (!HAS_FBC(dev_priv)) {
1673
		seq_puts(m, "FBC unsupported on this chipset\n");
1674 1675 1676
		return 0;
	}

1677
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1678
	mutex_lock(&dev_priv->fbc.lock);
1679

1680
	if (intel_fbc_is_active(dev_priv))
1681
		seq_puts(m, "FBC enabled\n");
1682 1683
	else
		seq_printf(m, "FBC disabled: %s\n",
1684
			   dev_priv->fbc.no_fbc_reason);
1685

1686 1687 1688 1689
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1690
		seq_printf(m, "Compressing: %s\n",
1691 1692
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1693

P
Paulo Zanoni 已提交
1694
	mutex_unlock(&dev_priv->fbc.lock);
1695 1696
	intel_runtime_pm_put(dev_priv);

1697 1698 1699
	return 0;
}

1700 1701
static int i915_fbc_fc_get(void *data, u64 *val)
{
1702
	struct drm_i915_private *dev_priv = data;
1703

1704
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1705 1706 1707 1708 1709 1710 1711 1712 1713
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1714
	struct drm_i915_private *dev_priv = data;
1715 1716
	u32 reg;

1717
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1718 1719
		return -ENODEV;

P
Paulo Zanoni 已提交
1720
	mutex_lock(&dev_priv->fbc.lock);
1721 1722 1723 1724 1725 1726 1727 1728

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1729
	mutex_unlock(&dev_priv->fbc.lock);
1730 1731 1732 1733 1734 1735 1736
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1737 1738
static int i915_ips_status(struct seq_file *m, void *unused)
{
1739
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1740

1741
	if (!HAS_IPS(dev_priv)) {
1742 1743 1744 1745
		seq_puts(m, "not supported\n");
		return 0;
	}

1746 1747
	intel_runtime_pm_get(dev_priv);

1748 1749 1750
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1751
	if (INTEL_GEN(dev_priv) >= 8) {
1752 1753 1754 1755 1756 1757 1758
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1759

1760 1761
	intel_runtime_pm_put(dev_priv);

1762 1763 1764
	return 0;
}

1765 1766
static int i915_sr_status(struct seq_file *m, void *unused)
{
1767
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1768 1769
	bool sr_enabled = false;

1770
	intel_runtime_pm_get(dev_priv);
1771
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1772

1773
	if (HAS_PCH_SPLIT(dev_priv))
1774
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1775
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1776
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1777
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1778
	else if (IS_I915GM(dev_priv))
1779
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1780
	else if (IS_PINEVIEW(dev_priv))
1781
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1782
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1783
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1784

1785
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1786 1787
	intel_runtime_pm_put(dev_priv);

1788
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1789 1790 1791 1792

	return 0;
}

1793 1794
static int i915_emon_status(struct seq_file *m, void *unused)
{
1795 1796
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1797
	unsigned long temp, chipset, gfx;
1798 1799
	int ret;

1800
	if (!IS_GEN5(dev_priv))
1801 1802
		return -ENODEV;

1803 1804 1805
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1806 1807 1808 1809

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1810
	mutex_unlock(&dev->struct_mutex);
1811 1812 1813 1814 1815 1816 1817 1818 1819

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1820 1821
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1822
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1823
	int ret = 0;
1824
	int gpu_freq, ia_freq;
1825
	unsigned int max_gpu_freq, min_gpu_freq;
1826

1827
	if (!HAS_LLC(dev_priv)) {
1828
		seq_puts(m, "unsupported on this chipset\n");
1829 1830 1831
		return 0;
	}

1832 1833
	intel_runtime_pm_get(dev_priv);

1834
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1835
	if (ret)
1836
		goto out;
1837

1838
	if (IS_GEN9_BC(dev_priv)) {
1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1849
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1850

1851
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1852 1853 1854 1855
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1856
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1857
			   intel_gpu_freq(dev_priv, (gpu_freq *
1858 1859
						     (IS_GEN9_BC(dev_priv) ?
						      GEN9_FREQ_SCALER : 1))),
1860 1861
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1862 1863
	}

1864
	mutex_unlock(&dev_priv->rps.hw_lock);
1865

1866 1867 1868
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1869 1870
}

1871 1872
static int i915_opregion(struct seq_file *m, void *unused)
{
1873 1874
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1875 1876 1877 1878 1879
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1880
		goto out;
1881

1882 1883
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1884 1885 1886

	mutex_unlock(&dev->struct_mutex);

1887
out:
1888 1889 1890
	return 0;
}

1891 1892
static int i915_vbt(struct seq_file *m, void *unused)
{
1893
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1894 1895 1896 1897 1898 1899 1900

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1901 1902
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1903 1904
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1905
	struct intel_framebuffer *fbdev_fb = NULL;
1906
	struct drm_framebuffer *drm_fb;
1907 1908 1909 1910 1911
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1912

1913
#ifdef CONFIG_DRM_FBDEV_EMULATION
1914 1915
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1916 1917 1918 1919

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1920
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1921
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1922
			   fbdev_fb->base.modifier,
1923 1924 1925 1926
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1927
#endif
1928

1929
	mutex_lock(&dev->mode_config.fb_lock);
1930
	drm_for_each_fb(drm_fb, dev) {
1931 1932
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1933 1934
			continue;

1935
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1936 1937
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1938
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1939
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1940
			   fb->base.modifier,
1941
			   drm_framebuffer_read_refcount(&fb->base));
1942
		describe_obj(m, fb->obj);
1943
		seq_putc(m, '\n');
1944
	}
1945
	mutex_unlock(&dev->mode_config.fb_lock);
1946
	mutex_unlock(&dev->struct_mutex);
1947 1948 1949 1950

	return 0;
}

1951
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1952 1953
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1954 1955
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1956 1957
}

1958 1959
static int i915_context_status(struct seq_file *m, void *unused)
{
1960 1961
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1962
	struct intel_engine_cs *engine;
1963
	struct i915_gem_context *ctx;
1964
	enum intel_engine_id id;
1965
	int ret;
1966

1967
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1968 1969 1970
	if (ret)
		return ret;

1971
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1972
		seq_printf(m, "HW context %u ", ctx->hw_id);
1973
		if (ctx->pid) {
1974 1975
			struct task_struct *task;

1976
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1977 1978 1979 1980 1981
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1982 1983
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1984 1985 1986 1987
		} else {
			seq_puts(m, "(kernel) ");
		}

1988 1989
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1990

1991
		for_each_engine(engine, dev_priv, id) {
1992 1993 1994 1995 1996
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1997
				describe_obj(m, ce->state->obj);
1998
			if (ce->ring)
1999
				describe_ctx_ring(m, ce->ring);
2000 2001
			seq_putc(m, '\n');
		}
2002 2003

		seq_putc(m, '\n');
2004 2005
	}

2006
	mutex_unlock(&dev->struct_mutex);
2007 2008 2009 2010

	return 0;
}

2011
static void i915_dump_lrc_obj(struct seq_file *m,
2012
			      struct i915_gem_context *ctx,
2013
			      struct intel_engine_cs *engine)
2014
{
2015
	struct i915_vma *vma = ctx->engine[engine->id].state;
2016 2017 2018
	struct page *page;
	int j;

2019 2020
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2021 2022
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2023 2024 2025
		return;
	}

2026 2027
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2028
			   i915_ggtt_offset(vma));
2029

C
Chris Wilson 已提交
2030
	if (i915_gem_object_pin_pages(vma->obj)) {
2031
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2032 2033 2034
		return;
	}

2035 2036 2037
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2038 2039

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2040 2041 2042
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2043 2044 2045 2046 2047 2048
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2049
	i915_gem_object_unpin_pages(vma->obj);
2050 2051 2052
	seq_putc(m, '\n');
}

2053 2054
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2055 2056
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2057
	struct intel_engine_cs *engine;
2058
	struct i915_gem_context *ctx;
2059
	enum intel_engine_id id;
2060
	int ret;
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2071
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2072
		for_each_engine(engine, dev_priv, id)
2073
			i915_dump_lrc_obj(m, ctx, engine);
2074 2075 2076 2077 2078 2079

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2080 2081
static const char *swizzle_string(unsigned swizzle)
{
2082
	switch (swizzle) {
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2098
		return "unknown";
2099 2100 2101 2102 2103 2104 2105
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2106
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2107

2108
	intel_runtime_pm_get(dev_priv);
2109 2110 2111 2112 2113 2114

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2115
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2116 2117
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2118 2119
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2120 2121 2122 2123
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2124
	} else if (INTEL_GEN(dev_priv) >= 6) {
2125 2126 2127 2128 2129 2130 2131 2132
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2133
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2134 2135 2136 2137 2138
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2139 2140
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2141
	}
2142 2143 2144 2145

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2146
	intel_runtime_pm_put(dev_priv);
2147 2148 2149 2150

	return 0;
}

B
Ben Widawsky 已提交
2151 2152
static int per_file_ctx(int id, void *ptr, void *data)
{
2153
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2154
	struct seq_file *m = data;
2155 2156 2157 2158 2159 2160 2161
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2162

2163 2164 2165
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2166
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2167 2168 2169 2170 2171
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2172 2173
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2174
{
B
Ben Widawsky 已提交
2175
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2176 2177
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2178
	int i;
D
Daniel Vetter 已提交
2179

B
Ben Widawsky 已提交
2180 2181 2182
	if (!ppgtt)
		return;

2183
	for_each_engine(engine, dev_priv, id) {
2184
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2185
		for (i = 0; i < 4; i++) {
2186
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2187
			pdp <<= 32;
2188
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2189
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2190 2191 2192 2193
		}
	}
}

2194 2195
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2196
{
2197
	struct intel_engine_cs *engine;
2198
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2199

2200
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2201 2202
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2203
	for_each_engine(engine, dev_priv, id) {
2204
		seq_printf(m, "%s\n", engine->name);
2205
		if (IS_GEN7(dev_priv))
2206 2207 2208 2209 2210 2211 2212 2213
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2214 2215 2216 2217
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2218
		seq_puts(m, "aliasing PPGTT:\n");
2219
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2220

B
Ben Widawsky 已提交
2221
		ppgtt->debug_dump(ppgtt, m);
2222
	}
B
Ben Widawsky 已提交
2223

D
Daniel Vetter 已提交
2224
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2225 2226 2227 2228
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2229 2230
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2231
	struct drm_file *file;
2232
	int ret;
B
Ben Widawsky 已提交
2233

2234 2235
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2236
	if (ret)
2237 2238
		goto out_unlock;

2239
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2240

2241 2242 2243 2244
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2245

2246 2247
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2248
		struct task_struct *task;
2249

2250
		task = get_pid_task(file->pid, PIDTYPE_PID);
2251 2252
		if (!task) {
			ret = -ESRCH;
2253
			goto out_rpm;
2254
		}
2255 2256
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2257 2258 2259 2260
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2261
out_rpm:
2262
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2263
	mutex_unlock(&dev->struct_mutex);
2264 2265
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2266
	return ret;
D
Daniel Vetter 已提交
2267 2268
}

2269 2270
static int count_irq_waiters(struct drm_i915_private *i915)
{
2271
	struct intel_engine_cs *engine;
2272
	enum intel_engine_id id;
2273 2274
	int count = 0;

2275
	for_each_engine(engine, i915, id)
2276
		count += intel_engine_has_waiter(engine);
2277 2278 2279 2280

	return count;
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2295 2296
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2297 2298
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2299 2300
	struct drm_file *file;

2301
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2302 2303
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2304
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2305 2306 2307
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2308 2309 2310 2311
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2312 2313 2314 2315
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2316 2317

	mutex_lock(&dev->filelist_mutex);
2318
	spin_lock(&dev_priv->rps.client_lock);
2319 2320 2321 2322 2323 2324 2325 2326 2327
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2328 2329
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2330 2331
		rcu_read_unlock();
	}
2332
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2333
	spin_unlock(&dev_priv->rps.client_lock);
2334
	mutex_unlock(&dev->filelist_mutex);
2335

2336 2337
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2338
	    dev_priv->gt.active_requests) {
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2352
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2353 2354
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2355
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2356 2357 2358 2359 2360
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2361
	return 0;
2362 2363
}

2364 2365
static int i915_llc(struct seq_file *m, void *data)
{
2366
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2367
	const bool edram = INTEL_GEN(dev_priv) > 8;
2368

2369
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2370 2371
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2372 2373 2374 2375

	return 0;
}

2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

2401
	intel_runtime_pm_get(dev_priv);
2402
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2403
	intel_runtime_pm_put(dev_priv);
2404 2405 2406 2407

	return 0;
}

2408 2409
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2410
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2411
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2412 2413
	u32 tmp, i;

2414
	if (!HAS_GUC_UCODE(dev_priv))
2415 2416 2417 2418
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2419
		guc_fw->path);
2420
	seq_printf(m, "\tfetch: %s\n",
2421
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2422
	seq_printf(m, "\tload: %s\n",
2423
		intel_uc_fw_status_repr(guc_fw->load_status));
2424
	seq_printf(m, "\tversion wanted: %d.%d\n",
2425
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2426
	seq_printf(m, "\tversion found: %d.%d\n",
2427
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2428 2429 2430 2431 2432 2433
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2434

2435 2436
	intel_runtime_pm_get(dev_priv);

2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2450 2451
	intel_runtime_pm_put(dev_priv);

2452 2453 2454
	return 0;
}

2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2481 2482 2483 2484
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2485
	struct intel_engine_cs *engine;
2486
	enum intel_engine_id id;
2487 2488 2489 2490 2491
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2492
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2493 2494 2495
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2496
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2497 2498 2499
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2500
	for_each_engine(engine, dev_priv, id) {
2501 2502
		u64 submissions = client->submissions[id];
		tot += submissions;
2503
		seq_printf(m, "\tSubmissions: %llu %s\n",
2504
				submissions, engine->name);
2505 2506 2507 2508 2509 2510
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2511
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2512
	const struct intel_guc *guc = &dev_priv->guc;
2513
	struct intel_engine_cs *engine;
2514
	enum intel_engine_id id;
2515
	u64 total;
2516

2517 2518 2519 2520 2521
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
A
Alex Dai 已提交
2522
		return 0;
2523
	}
2524

2525
	seq_printf(m, "Doorbell map:\n");
2526 2527
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2528

2529 2530 2531 2532 2533
	seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
2534

2535
	total = 0;
2536
	seq_printf(m, "\nGuC submissions:\n");
2537
	for_each_engine(engine, dev_priv, id) {
2538
		u64 submissions = guc->submissions[id];
2539
		total += submissions;
2540
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2541
			engine->name, submissions, guc->last_seqno[id]);
2542 2543 2544
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

2545 2546
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2547

2548 2549
	i915_guc_log_info(m, dev_priv);

2550 2551 2552 2553 2554
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2555 2556
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2557
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2558
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2559 2560
	int i = 0, pg;

2561
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2562 2563
		return 0;

2564
	obj = dev_priv->guc.log.vma->obj;
2565 2566
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2642 2643
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2644
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2645
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2646 2647
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2648
	bool enabled = false;
2649

2650
	if (!HAS_PSR(dev_priv)) {
2651 2652 2653 2654
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2655 2656
	intel_runtime_pm_get(dev_priv);

2657
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2658 2659
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2660
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2661
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2662 2663 2664 2665
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2666

2667 2668 2669 2670 2671 2672
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2673
		for_each_pipe(dev_priv, pipe) {
2674 2675 2676 2677 2678 2679 2680 2681 2682
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2683 2684 2685 2686 2687
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2688 2689

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2690 2691
		}
	}
2692 2693 2694 2695

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2696 2697
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2698
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2699 2700 2701 2702 2703 2704
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2705

2706 2707 2708 2709
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2710
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2711
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2712
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2713 2714 2715

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2716
	if (dev_priv->psr.psr2_support) {
2717 2718 2719 2720
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2721
	}
2722
	mutex_unlock(&dev_priv->psr.lock);
2723

2724
	intel_runtime_pm_put(dev_priv);
2725 2726 2727
	return 0;
}

2728 2729
static int i915_sink_crc(struct seq_file *m, void *data)
{
2730 2731
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2732 2733 2734 2735 2736 2737
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2738
	for_each_intel_connector(dev, connector) {
2739
		struct drm_crtc *crtc;
2740

2741
		if (!connector->base.state->best_encoder)
2742 2743
			continue;

2744 2745
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2746 2747
			continue;

2748
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2749 2750
			continue;

2751
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2768 2769
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2770
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2771 2772 2773
	u64 power;
	u32 units;

2774
	if (INTEL_GEN(dev_priv) < 6)
2775 2776
		return -ENODEV;

2777 2778
	intel_runtime_pm_get(dev_priv);

2779 2780 2781 2782 2783 2784
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2785 2786
	intel_runtime_pm_put(dev_priv);

2787
	seq_printf(m, "%llu", (long long unsigned)power);
2788 2789 2790 2791

	return 0;
}

2792
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2793
{
2794
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2795
	struct pci_dev *pdev = dev_priv->drm.pdev;
2796

2797 2798
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2799

2800
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2801
	seq_printf(m, "IRQs disabled: %s\n",
2802
		   yesno(!intel_irqs_enabled(dev_priv)));
2803
#ifdef CONFIG_PM
2804
	seq_printf(m, "Usage count: %d\n",
2805
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2806 2807 2808
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2809
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2810 2811
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2812

2813 2814 2815
	return 0;
}

2816 2817
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2818
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2833
		for_each_power_domain(power_domain, power_well->domains)
2834
			seq_printf(m, "  %-23s %d\n",
2835
				 intel_display_power_domain_str(power_domain),
2836 2837 2838 2839 2840 2841 2842 2843
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2844 2845
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2846
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2847 2848
	struct intel_csr *csr;

2849
	if (!HAS_CSR(dev_priv)) {
2850 2851 2852 2853 2854 2855
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2856 2857
	intel_runtime_pm_get(dev_priv);

2858 2859 2860 2861
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2862
		goto out;
2863 2864 2865 2866

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2867
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2868 2869 2870 2871
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2872
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2873 2874
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2875 2876
	}

2877 2878 2879 2880 2881
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2882 2883
	intel_runtime_pm_put(dev_priv);

2884 2885 2886
	return 0;
}

2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2909 2910
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2911 2912 2913 2914 2915 2916
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2917
		   encoder->base.id, encoder->name);
2918 2919 2920 2921
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2922
			   connector->name,
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2936 2937
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2938 2939
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2940 2941
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2942

2943
	if (fb)
2944
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2945 2946
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2947 2948
	else
		seq_puts(m, "\tprimary plane disabled\n");
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2968
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2969
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2970
		intel_panel_info(m, &intel_connector->panel);
2971 2972 2973

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2974 2975
}

L
Libin Yang 已提交
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2990 2991 2992 2993 2994 2995
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2996
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3010
	struct drm_display_mode *mode;
3011 3012

	seq_printf(m, "connector %d: type %s, status: %s\n",
3013
		   connector->base.id, connector->name,
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3025 3026 3027 3028 3029 3030 3031

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3032 3033 3034 3035
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3036 3037 3038
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3039
			intel_lvds_info(m, intel_connector);
3040 3041 3042 3043 3044 3045 3046 3047
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3048
	}
3049

3050 3051 3052
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3053 3054
}

3055
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
3056 3057 3058
{
	u32 state;

3059
	if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
3060
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
3061
	else
3062
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
3063 3064 3065 3066

	return state;
}

3067 3068
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
3069 3070 3071
{
	u32 pos;

3072
	pos = I915_READ(CURPOS(pipe));
3073 3074 3075 3076 3077 3078 3079 3080 3081

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

3082
	return cursor_active(dev_priv, pipe);
3083 3084
}

3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3112 3113 3114 3115 3116 3117
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3118 3119 3120 3121 3122 3123 3124
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3125 3126
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3127 3128 3129 3130 3131
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3132
		struct drm_format_name_buf format_name;
3133 3134 3135 3136 3137 3138 3139 3140

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3141
		if (state->fb) {
V
Ville Syrjälä 已提交
3142 3143
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3144
		} else {
3145
			sprintf(format_name.str, "N/A");
3146 3147
		}

3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3161
			   format_name.str,
3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3181
		for (i = 0; i < num_scalers; i++) {
3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3194 3195
static int i915_display_info(struct seq_file *m, void *unused)
{
3196 3197
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3198
	struct intel_crtc *crtc;
3199 3200
	struct drm_connector *connector;

3201
	intel_runtime_pm_get(dev_priv);
3202 3203 3204
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3205
	for_each_intel_crtc(dev, crtc) {
3206
		bool active;
3207
		struct intel_crtc_state *pipe_config;
3208
		int x, y;
3209

3210 3211
		pipe_config = to_intel_crtc_state(crtc->base.state);

3212
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3213
			   crtc->base.base.id, pipe_name(crtc->pipe),
3214
			   yesno(pipe_config->base.active),
3215 3216 3217
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3218
		if (pipe_config->base.active) {
3219 3220
			intel_crtc_info(m, crtc);

3221
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3222
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3223
				   yesno(crtc->cursor_base),
3224 3225
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3226
				   crtc->cursor_addr, yesno(active));
3227 3228
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3229
		}
3230 3231 3232 3233

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3234 3235 3236 3237 3238 3239 3240 3241 3242
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3243
	intel_runtime_pm_put(dev_priv);
3244 3245 3246 3247

	return 0;
}

3248 3249 3250 3251
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3252
	enum intel_engine_id id;
3253

3254 3255
	intel_runtime_pm_get(dev_priv);

3256
	for_each_engine(engine, dev_priv, id) {
3257 3258 3259 3260 3261 3262
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3263
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
3264
			   intel_engine_get_seqno(engine),
3265
			   intel_engine_last_submit(engine),
3266
			   engine->hangcheck.seqno,
3267
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
3268 3269 3270 3271 3272

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3273 3274 3275
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3276 3277
			print_request(m, rq, "\t\tfirst  ");

3278 3279 3280
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3317
			struct rb_node *rb;
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
3345 3346 3347 3348 3349
			if (rq) {
				seq_printf(m, "\t\tELSP[0] count=%d, ",
					   engine->execlist_port[0].count);
				print_request(m, rq, "rq: ");
			} else {
3350
				seq_printf(m, "\t\tELSP[0] idle\n");
3351
			}
3352
			rq = READ_ONCE(engine->execlist_port[1].request);
3353 3354 3355 3356 3357
			if (rq) {
				seq_printf(m, "\t\tELSP[1] count=%d, ",
					   engine->execlist_port[1].count);
				print_request(m, rq, "rq: ");
			} else {
3358
				seq_printf(m, "\t\tELSP[1] idle\n");
3359
			}
3360
			rcu_read_unlock();
3361

3362
			spin_lock_irq(&engine->timeline->lock);
3363 3364
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
				rq = rb_entry(rb, typeof(*rq), priotree.node);
3365 3366
				print_request(m, rq, "\t\tQ ");
			}
3367
			spin_unlock_irq(&engine->timeline->lock);
3368 3369 3370 3371 3372 3373 3374 3375 3376
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3377
		spin_lock_irq(&b->lock);
3378
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3379
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3380 3381 3382 3383

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3384
		spin_unlock_irq(&b->lock);
3385 3386 3387 3388

		seq_puts(m, "\n");
	}

3389 3390
	intel_runtime_pm_put(dev_priv);

3391 3392 3393
	return 0;
}

B
Ben Widawsky 已提交
3394 3395
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3396 3397
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3398
	struct intel_engine_cs *engine;
3399
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3400 3401
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3402

3403
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3404 3405 3406 3407 3408 3409 3410
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3411
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3412

3413
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3414 3415 3416
		struct page *page;
		uint64_t *seqno;

3417
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3418 3419

		seqno = (uint64_t *)kmap_atomic(page);
3420
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3421 3422
			uint64_t offset;

3423
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3424 3425 3426

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3427
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3428 3429 3430 3431 3432 3433 3434
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3435
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3436 3437 3438 3439 3440 3441 3442 3443 3444
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3445
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3446 3447
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3448
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3449 3450 3451
		seq_putc(m, '\n');
	}

3452
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3453 3454 3455 3456
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3457 3458
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3459 3460
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3461 3462 3463 3464 3465 3466 3467
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3468
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3469
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3470
		seq_printf(m, " tracked hardware state:\n");
3471
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3472
		seq_printf(m, " dpll_md: 0x%08x\n",
3473 3474 3475 3476
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3477 3478 3479 3480 3481 3482
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3483
static int i915_wa_registers(struct seq_file *m, void *unused)
3484 3485 3486
{
	int i;
	int ret;
3487
	struct intel_engine_cs *engine;
3488 3489
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3490
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3491
	enum intel_engine_id id;
3492 3493 3494 3495 3496 3497 3498

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3499
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3500
	for_each_engine(engine, dev_priv, id)
3501
		seq_printf(m, "HW whitelist count for %s: %d\n",
3502
			   engine->name, workarounds->hw_whitelist_count[id]);
3503
	for (i = 0; i < workarounds->count; ++i) {
3504 3505
		i915_reg_t addr;
		u32 mask, value, read;
3506
		bool ok;
3507

3508 3509 3510
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3511 3512 3513
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3514
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3515 3516 3517 3518 3519 3520 3521 3522
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3523 3524
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3525 3526
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3527 3528 3529 3530 3531
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3532
	if (INTEL_GEN(dev_priv) < 9)
3533 3534
		return 0;

3535 3536 3537 3538 3539 3540 3541 3542 3543
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3544
		for_each_universal_plane(dev_priv, pipe, plane) {
3545 3546 3547 3548 3549 3550
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3551
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3552 3553 3554 3555 3556 3557 3558 3559 3560
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3561
static void drrs_status_per_crtc(struct seq_file *m,
3562 3563
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3564
{
3565
	struct drm_i915_private *dev_priv = to_i915(dev);
3566 3567
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3568
	struct drm_connector *connector;
3569

3570 3571 3572 3573 3574
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3588
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3632 3633
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3634 3635 3636
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3637
	drm_modeset_lock_all(dev);
3638
	for_each_intel_crtc(dev, intel_crtc) {
3639
		if (intel_crtc->base.state->active) {
3640 3641 3642 3643 3644 3645
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3646
	drm_modeset_unlock_all(dev);
3647 3648 3649 3650 3651 3652 3653

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3654 3655
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3656 3657
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3658 3659
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3660 3661
	struct drm_connector *connector;

3662
	drm_modeset_lock_all(dev);
3663 3664
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3665
			continue;
3666 3667 3668 3669 3670 3671

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3672 3673
		if (!intel_dig_port->dp.can_mst)
			continue;
3674

3675 3676
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3677 3678 3679 3680 3681 3682
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3683
static ssize_t i915_displayport_test_active_write(struct file *file,
3684 3685
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3686 3687 3688 3689 3690 3691 3692 3693 3694
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

3695
	dev = ((struct seq_file *)file->private_data)->private;
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3719
		if (connector->status == connector_status_connected &&
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3730
				intel_dp->compliance.test_active = 1;
3731
			else
3732
				intel_dp->compliance.test_active = 0;
3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3759
			if (intel_dp->compliance.test_active)
3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3771
					     struct file *file)
3772
{
3773
	struct drm_i915_private *dev_priv = inode->i_private;
3774

3775 3776
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3803 3804 3805 3806
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3807 3808 3809 3810 3811 3812 3813 3814 3815
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3816 3817 3818 3819 3820 3821 3822
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3823
					   struct file *file)
3824
{
3825
	struct drm_i915_private *dev_priv = inode->i_private;
3826

3827 3828
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3854
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3865
	struct drm_i915_private *dev_priv = inode->i_private;
3866

3867 3868
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3879
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3880
{
3881 3882
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3883
	int level;
3884 3885
	int num_levels;

3886
	if (IS_CHERRYVIEW(dev_priv))
3887
		num_levels = 3;
3888
	else if (IS_VALLEYVIEW(dev_priv))
3889 3890
		num_levels = 1;
	else
3891
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3892 3893 3894 3895 3896 3897

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3898 3899
		/*
		 * - WM1+ latency values in 0.5us units
3900
		 * - latencies are in us on gen9/vlv/chv
3901
		 */
3902 3903
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
3904 3905
			latency *= 10;
		else if (level > 0)
3906 3907 3908
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3909
			   level, wm[level], latency / 10, latency % 10);
3910 3911 3912 3913 3914 3915 3916
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3917
	struct drm_i915_private *dev_priv = m->private;
3918 3919
	const uint16_t *latencies;

3920
	if (INTEL_GEN(dev_priv) >= 9)
3921 3922
		latencies = dev_priv->wm.skl_latency;
	else
3923
		latencies = dev_priv->wm.pri_latency;
3924

3925
	wm_latency_show(m, latencies);
3926 3927 3928 3929 3930 3931

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3932
	struct drm_i915_private *dev_priv = m->private;
3933 3934
	const uint16_t *latencies;

3935
	if (INTEL_GEN(dev_priv) >= 9)
3936 3937
		latencies = dev_priv->wm.skl_latency;
	else
3938
		latencies = dev_priv->wm.spr_latency;
3939

3940
	wm_latency_show(m, latencies);
3941 3942 3943 3944 3945 3946

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3947
	struct drm_i915_private *dev_priv = m->private;
3948 3949
	const uint16_t *latencies;

3950
	if (INTEL_GEN(dev_priv) >= 9)
3951 3952
		latencies = dev_priv->wm.skl_latency;
	else
3953
		latencies = dev_priv->wm.cur_latency;
3954

3955
	wm_latency_show(m, latencies);
3956 3957 3958 3959 3960 3961

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3962
	struct drm_i915_private *dev_priv = inode->i_private;
3963

3964
	if (INTEL_GEN(dev_priv) < 5)
3965 3966
		return -ENODEV;

3967
	return single_open(file, pri_wm_latency_show, dev_priv);
3968 3969 3970 3971
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3972
	struct drm_i915_private *dev_priv = inode->i_private;
3973

3974
	if (HAS_GMCH_DISPLAY(dev_priv))
3975 3976
		return -ENODEV;

3977
	return single_open(file, spr_wm_latency_show, dev_priv);
3978 3979 3980 3981
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3982
	struct drm_i915_private *dev_priv = inode->i_private;
3983

3984
	if (HAS_GMCH_DISPLAY(dev_priv))
3985 3986
		return -ENODEV;

3987
	return single_open(file, cur_wm_latency_show, dev_priv);
3988 3989 3990
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3991
				size_t len, loff_t *offp, uint16_t wm[8])
3992 3993
{
	struct seq_file *m = file->private_data;
3994 3995
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3996
	uint16_t new[8] = { 0 };
3997
	int num_levels;
3998 3999 4000 4001
	int level;
	int ret;
	char tmp[32];

4002
	if (IS_CHERRYVIEW(dev_priv))
4003
		num_levels = 3;
4004
	else if (IS_VALLEYVIEW(dev_priv))
4005 4006
		num_levels = 1;
	else
4007
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4008

4009 4010 4011 4012 4013 4014 4015 4016
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4017 4018 4019
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4038
	struct drm_i915_private *dev_priv = m->private;
4039
	uint16_t *latencies;
4040

4041
	if (INTEL_GEN(dev_priv) >= 9)
4042 4043
		latencies = dev_priv->wm.skl_latency;
	else
4044
		latencies = dev_priv->wm.pri_latency;
4045 4046

	return wm_latency_write(file, ubuf, len, offp, latencies);
4047 4048 4049 4050 4051 4052
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4053
	struct drm_i915_private *dev_priv = m->private;
4054
	uint16_t *latencies;
4055

4056
	if (INTEL_GEN(dev_priv) >= 9)
4057 4058
		latencies = dev_priv->wm.skl_latency;
	else
4059
		latencies = dev_priv->wm.spr_latency;
4060 4061

	return wm_latency_write(file, ubuf, len, offp, latencies);
4062 4063 4064 4065 4066 4067
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4068
	struct drm_i915_private *dev_priv = m->private;
4069 4070
	uint16_t *latencies;

4071
	if (INTEL_GEN(dev_priv) >= 9)
4072 4073
		latencies = dev_priv->wm.skl_latency;
	else
4074
		latencies = dev_priv->wm.cur_latency;
4075

4076
	return wm_latency_write(file, ubuf, len, offp, latencies);
4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4106 4107
static int
i915_wedged_get(void *data, u64 *val)
4108
{
4109
	struct drm_i915_private *dev_priv = data;
4110

4111
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4112

4113
	return 0;
4114 4115
}

4116 4117
static int
i915_wedged_set(void *data, u64 val)
4118
{
4119
	struct drm_i915_private *dev_priv = data;
4120

4121 4122 4123 4124 4125 4126 4127 4128
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4129
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4130 4131
		return -EAGAIN;

4132
	i915_handle_error(dev_priv, val,
4133
			  "Manually setting wedged to %llu", val);
4134

4135
	return 0;
4136 4137
}

4138 4139
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4140
			"%llu\n");
4141

4142 4143 4144
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4145
	struct drm_i915_private *dev_priv = data;
4146 4147 4148 4149 4150 4151 4152 4153

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4154 4155
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4175
	struct drm_i915_private *dev_priv = data;
4176 4177 4178 4179 4180 4181 4182 4183 4184

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4185
	struct drm_i915_private *dev_priv = data;
4186

4187
	val &= INTEL_INFO(dev_priv)->ring_mask;
4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4198 4199 4200 4201
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4202 4203 4204 4205 4206 4207
#define DROP_FREED 0x10
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
		  DROP_FREED)
4208 4209
static int
i915_drop_caches_get(void *data, u64 *val)
4210
{
4211
	*val = DROP_ALL;
4212

4213
	return 0;
4214 4215
}

4216 4217
static int
i915_drop_caches_set(void *data, u64 val)
4218
{
4219 4220
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4221
	int ret;
4222

4223
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4224 4225 4226 4227 4228 4229 4230 4231

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4232 4233 4234
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4235 4236 4237 4238 4239
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4240
		i915_gem_retire_requests(dev_priv);
4241

4242 4243
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4244

4245 4246
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4247 4248 4249 4250

unlock:
	mutex_unlock(&dev->struct_mutex);

4251 4252
	if (val & DROP_FREED) {
		synchronize_rcu();
4253
		i915_gem_drain_freed_objects(dev_priv);
4254 4255
	}

4256
	return ret;
4257 4258
}

4259 4260 4261
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4262

4263 4264
static int
i915_max_freq_get(void *data, u64 *val)
4265
{
4266
	struct drm_i915_private *dev_priv = data;
4267

4268
	if (INTEL_GEN(dev_priv) < 6)
4269 4270
		return -ENODEV;

4271
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4272
	return 0;
4273 4274
}

4275 4276
static int
i915_max_freq_set(void *data, u64 val)
4277
{
4278
	struct drm_i915_private *dev_priv = data;
4279
	u32 hw_max, hw_min;
4280
	int ret;
4281

4282
	if (INTEL_GEN(dev_priv) < 6)
4283
		return -ENODEV;
4284

4285
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4286

4287
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4288 4289 4290
	if (ret)
		return ret;

4291 4292 4293
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4294
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4295

4296 4297
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4298

4299
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4300 4301
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4302 4303
	}

4304
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4305

4306 4307
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4308

4309
	mutex_unlock(&dev_priv->rps.hw_lock);
4310

4311
	return 0;
4312 4313
}

4314 4315
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4316
			"%llu\n");
4317

4318 4319
static int
i915_min_freq_get(void *data, u64 *val)
4320
{
4321
	struct drm_i915_private *dev_priv = data;
4322

4323
	if (INTEL_GEN(dev_priv) < 6)
4324 4325
		return -ENODEV;

4326
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4327
	return 0;
4328 4329
}

4330 4331
static int
i915_min_freq_set(void *data, u64 val)
4332
{
4333
	struct drm_i915_private *dev_priv = data;
4334
	u32 hw_max, hw_min;
4335
	int ret;
4336

4337
	if (INTEL_GEN(dev_priv) < 6)
4338
		return -ENODEV;
4339

4340
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4341

4342
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4343 4344 4345
	if (ret)
		return ret;

4346 4347 4348
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4349
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4350

4351 4352
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4353

4354 4355
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4356 4357
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4358
	}
J
Jeff McGee 已提交
4359

4360
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4361

4362 4363
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4364

4365
	mutex_unlock(&dev_priv->rps.hw_lock);
4366

4367
	return 0;
4368 4369
}

4370 4371
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4372
			"%llu\n");
4373

4374 4375
static int
i915_cache_sharing_get(void *data, u64 *val)
4376
{
4377
	struct drm_i915_private *dev_priv = data;
4378 4379
	u32 snpcr;

4380
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4381 4382
		return -ENODEV;

4383
	intel_runtime_pm_get(dev_priv);
4384

4385
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4386 4387

	intel_runtime_pm_put(dev_priv);
4388

4389
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4390

4391
	return 0;
4392 4393
}

4394 4395
static int
i915_cache_sharing_set(void *data, u64 val)
4396
{
4397
	struct drm_i915_private *dev_priv = data;
4398 4399
	u32 snpcr;

4400
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4401 4402
		return -ENODEV;

4403
	if (val > 3)
4404 4405
		return -EINVAL;

4406
	intel_runtime_pm_get(dev_priv);
4407
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4408 4409 4410 4411 4412 4413 4414

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4415
	intel_runtime_pm_put(dev_priv);
4416
	return 0;
4417 4418
}

4419 4420 4421
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4422

4423
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4424
					  struct sseu_dev_info *sseu)
4425
{
4426
	int ss_max = 2;
4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4442
		sseu->slice_mask = BIT(0);
4443
		sseu->subslice_mask |= BIT(ss);
4444 4445 4446 4447
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4448 4449 4450
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4451 4452 4453
	}
}

4454
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4455
				    struct sseu_dev_info *sseu)
4456
{
4457
	int s_max = 3, ss_max = 4;
4458 4459 4460
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4461
	/* BXT has a single slice and at most 3 subslices. */
4462
	if (IS_GEN9_LP(dev_priv)) {
4463 4464 4465 4466 4467 4468 4469 4470 4471 4472
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4487
		sseu->slice_mask |= BIT(s);
4488

4489
		if (IS_GEN9_BC(dev_priv))
4490 4491
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4492

4493 4494 4495
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4496
			if (IS_GEN9_LP(dev_priv)) {
4497 4498 4499
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4500

4501 4502
				sseu->subslice_mask |= BIT(ss);
			}
4503

4504 4505
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4506 4507 4508 4509
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4510 4511 4512 4513
		}
	}
}

4514
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4515
					 struct sseu_dev_info *sseu)
4516 4517
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4518
	int s;
4519

4520
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4521

4522
	if (sseu->slice_mask) {
4523
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4524 4525
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4526 4527
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4528 4529

		/* subtract fused off EU(s) from enabled slice(s) */
4530
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4531 4532
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4533

4534
			sseu->eu_total -= hweight8(subslice_7eu);
4535 4536 4537 4538
		}
	}
}

4539 4540 4541 4542 4543 4544
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4545 4546
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4547
	seq_printf(m, "  %s Slice Total: %u\n", type,
4548
		   hweight8(sseu->slice_mask));
4549
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4550
		   sseu_subslice_total(sseu));
4551 4552
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4553
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4554
		   hweight8(sseu->subslice_mask));
4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4575 4576
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4577
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4578
	struct sseu_dev_info sseu;
4579

4580
	if (INTEL_GEN(dev_priv) < 8)
4581 4582 4583
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4584
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4585

4586
	seq_puts(m, "SSEU Device Status\n");
4587
	memset(&sseu, 0, sizeof(sseu));
4588 4589 4590

	intel_runtime_pm_get(dev_priv);

4591
	if (IS_CHERRYVIEW(dev_priv)) {
4592
		cherryview_sseu_device_status(dev_priv, &sseu);
4593
	} else if (IS_BROADWELL(dev_priv)) {
4594
		broadwell_sseu_device_status(dev_priv, &sseu);
4595
	} else if (INTEL_GEN(dev_priv) >= 9) {
4596
		gen9_sseu_device_status(dev_priv, &sseu);
4597
	}
4598 4599 4600

	intel_runtime_pm_put(dev_priv);

4601
	i915_print_sseu_info(m, false, &sseu);
4602

4603 4604 4605
	return 0;
}

4606 4607
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4608
	struct drm_i915_private *dev_priv = inode->i_private;
4609

4610
	if (INTEL_GEN(dev_priv) < 6)
4611 4612
		return 0;

4613
	intel_runtime_pm_get(dev_priv);
4614
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4615 4616 4617 4618

	return 0;
}

4619
static int i915_forcewake_release(struct inode *inode, struct file *file)
4620
{
4621
	struct drm_i915_private *dev_priv = inode->i_private;
4622

4623
	if (INTEL_GEN(dev_priv) < 6)
4624 4625
		return 0;

4626
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4627
	intel_runtime_pm_put(dev_priv);
4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
4643
				  S_IRUSR,
4644
				  root, to_i915(minor->dev),
4645
				  &i915_forcewake_fops);
4646 4647
	if (!ent)
		return -ENOMEM;
4648

B
Ben Widawsky 已提交
4649
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4650 4651
}

L
Lyude 已提交
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4727 4728 4729 4730
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
4731 4732 4733
{
	struct dentry *ent;

4734
	ent = debugfs_create_file(name,
4735
				  S_IRUGO | S_IWUSR,
4736
				  root, to_i915(minor->dev),
4737
				  fops);
4738 4739
	if (!ent)
		return -ENOMEM;
4740

4741
	return drm_add_fake_info_node(minor, ent, fops);
4742 4743
}

4744
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4745
	{"i915_capabilities", i915_capabilities, 0},
4746
	{"i915_gem_objects", i915_gem_object_info, 0},
4747
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4748
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4749
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4750
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4751 4752
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4753
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4754
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4755
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4756
	{"i915_guc_info", i915_guc_info, 0},
4757
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4758
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4759
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4760
	{"i915_frequency_info", i915_frequency_info, 0},
4761
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4762
	{"i915_drpc_info", i915_drpc_info, 0},
4763
	{"i915_emon_status", i915_emon_status, 0},
4764
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4765
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4766
	{"i915_fbc_status", i915_fbc_status, 0},
4767
	{"i915_ips_status", i915_ips_status, 0},
4768
	{"i915_sr_status", i915_sr_status, 0},
4769
	{"i915_opregion", i915_opregion, 0},
4770
	{"i915_vbt", i915_vbt, 0},
4771
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4772
	{"i915_context_status", i915_context_status, 0},
4773
	{"i915_dump_lrc", i915_dump_lrc, 0},
4774
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4775
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4776
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4777
	{"i915_llc", i915_llc, 0},
4778
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4779
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4780
	{"i915_energy_uJ", i915_energy_uJ, 0},
4781
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4782
	{"i915_power_domain_info", i915_power_domain_info, 0},
4783
	{"i915_dmc_info", i915_dmc_info, 0},
4784
	{"i915_display_info", i915_display_info, 0},
4785
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4786
	{"i915_semaphore_status", i915_semaphore_status, 0},
4787
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4788
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4789
	{"i915_wa_registers", i915_wa_registers, 0},
4790
	{"i915_ddb_info", i915_ddb_info, 0},
4791
	{"i915_sseu_status", i915_sseu_status, 0},
4792
	{"i915_drrs_status", i915_drrs_status, 0},
4793
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4794
};
4795
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4796

4797
static const struct i915_debugfs_files {
4798 4799 4800 4801 4802 4803 4804
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4805 4806
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4807
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4808
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4809
	{"i915_error_state", &i915_error_state_fops},
4810
	{"i915_gpu_info", &i915_gpu_info_fops},
4811
#endif
4812
	{"i915_next_seqno", &i915_next_seqno_fops},
4813
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4814 4815 4816
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4817
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4818 4819
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4820
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4821 4822
	{"i915_guc_log_control", &i915_guc_log_control_fops},
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
4823 4824
};

4825
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4826
{
4827
	struct drm_minor *minor = dev_priv->drm.primary;
4828
	int ret, i;
4829

4830
	ret = i915_forcewake_create(minor->debugfs_root, minor);
4831 4832
	if (ret)
		return ret;
4833

4834 4835 4836
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4837

4838 4839 4840 4841 4842 4843 4844
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4845

4846 4847
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4848 4849 4850
					minor->debugfs_root, minor);
}

4851
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
4852
{
4853
	struct drm_minor *minor = dev_priv->drm.primary;
4854 4855
	int i;

4856 4857
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4858

4859
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
4860
				 1, minor);
4861

4862
	intel_pipe_crc_cleanup(minor);
4863

4864 4865
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
4866
			(struct drm_info_list *)i915_debugfs_files[i].fops;
4867 4868 4869

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4870
}
4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4905 4906 4907
	if (connector->status != connector_status_connected)
		return -ENODEV;

4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4928
	}
4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4999 5000 5001 5002 5003 5004
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5005 5006 5007

	return 0;
}