i915_debugfs.c 59.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/debugfs.h>
31
#include <linux/slab.h>
32
#include <linux/export.h>
33
#include <linux/list_sort.h>
34
#include <drm/drmP.h>
35
#include "intel_drv.h"
36
#include "intel_ringbuffer.h"
37
#include <drm/i915_drm.h>
38 39 40 41 42 43 44
#include "i915_drv.h"

#define DRM_I915_RING_DEBUG 1


#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
45
enum {
46
	ACTIVE_LIST,
C
Chris Wilson 已提交
47
	INACTIVE_LIST,
48
	PINNED_LIST,
C
Chris Wilson 已提交
49
};
50

51 52 53 54 55 56 57 58 59 60 61 62
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
63
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
64 65 66 67 68
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
69 70 71

	return 0;
}
72

73
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
74
{
75
	if (obj->user_pin_count > 0)
76
		return "P";
77
	else if (obj->pin_count > 0)
78 79 80 81 82
		return "p";
	else
		return " ";
}

83
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
84
{
85 86 87 88 89 90
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
91 92
}

B
Ben Widawsky 已提交
93 94 95 96 97
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

98 99 100
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
101 102
	struct i915_vma *vma;
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
103 104 105
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
106
		   get_global_flag(obj),
107
		   obj->base.size / 1024,
108 109
		   obj->base.read_domains,
		   obj->base.write_domain,
110 111
		   obj->last_read_seqno,
		   obj->last_write_seqno,
112
		   obj->last_fenced_seqno,
113
		   i915_cache_level_str(obj->cache_level),
114 115 116 117
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
118 119
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
120 121
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
122 123 124 125 126 127 128 129
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
130 131
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
132 133 134 135 136 137 138 139 140
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
141 142
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
143 144
}

145
static int i915_gem_object_list_info(struct seq_file *m, void *data)
146 147
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
148 149
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
150
	struct drm_device *dev = node->minor->dev;
151 152
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
153
	struct i915_vma *vma;
154 155
	size_t total_obj_size, total_gtt_size;
	int count, ret;
156 157 158 159

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
160

B
Ben Widawsky 已提交
161
	/* FIXME: the user of this interface might want more than just GGTT */
162 163
	switch (list) {
	case ACTIVE_LIST:
164
		seq_puts(m, "Active:\n");
165
		head = &vm->active_list;
166 167
		break;
	case INACTIVE_LIST:
168
		seq_puts(m, "Inactive:\n");
169
		head = &vm->inactive_list;
170 171
		break;
	default:
172 173
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
174 175
	}

176
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
177 178 179 180 181 182
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
183
		count++;
184
	}
185
	mutex_unlock(&dev->struct_mutex);
186

187 188
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
189 190 191
	return 0;
}

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
		container_of(A, struct drm_i915_gem_object, exec_list);
	struct drm_i915_gem_object *b =
		container_of(B, struct drm_i915_gem_object, exec_list);

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

		list_add(&obj->exec_list, &stolen);

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

		list_add(&obj->exec_list, &stolen);

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
		obj = list_first_entry(&stolen, typeof(*obj), exec_list);
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
		list_del_init(&obj->exec_list);
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

253 254
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
255
		size += i915_gem_obj_ggtt_size(obj); \
256 257
		++count; \
		if (obj->map_and_fenceable) { \
258
			mappable_size += i915_gem_obj_ggtt_size(obj); \
259 260 261
			++mappable_count; \
		} \
	} \
262
} while (0)
263

264 265 266 267 268 269 270 271 272 273 274 275 276
struct file_stats {
	int count;
	size_t total, active, inactive, unbound;
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;

	stats->count++;
	stats->total += obj->base.size;

277
	if (i915_gem_obj_ggtt_bound(obj)) {
278 279 280 281 282 283 284 285 286 287 288 289
		if (!list_empty(&obj->ring_list))
			stats->active += obj->base.size;
		else
			stats->inactive += obj->base.size;
	} else {
		if (!list_empty(&obj->global_list))
			stats->unbound += obj->base.size;
	}

	return 0;
}

B
Ben Widawsky 已提交
290 291 292 293 294 295 296 297 298 299 300 301
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
302 303 304 305
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
306 307
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
308
	struct drm_i915_gem_object *obj;
309
	struct i915_address_space *vm = &dev_priv->gtt.base;
310
	struct drm_file *file;
B
Ben Widawsky 已提交
311
	struct i915_vma *vma;
312 313 314 315 316 317
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

318 319 320 321 322
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
323
	count_objects(&dev_priv->mm.bound_list, global_list);
324 325 326 327
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
328
	count_vmas(&vm->active_list, mm_list);
329 330 331 332
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
333
	count_vmas(&vm->inactive_list, mm_list);
334 335 336
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

337
	size = count = purgeable_size = purgeable_count = 0;
338
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
339
		size += obj->base.size, ++count;
340 341 342
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
343 344
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

345
	size = count = mappable_size = mappable_count = 0;
346
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
347
		if (obj->fault_mappable) {
348
			size += i915_gem_obj_ggtt_size(obj);
349 350 351
			++count;
		}
		if (obj->pin_mappable) {
352
			mappable_size += i915_gem_obj_ggtt_size(obj);
353 354
			++mappable_count;
		}
355 356 357 358
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
359
	}
360 361
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
362 363 364 365 366
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

367
	seq_printf(m, "%zu [%lu] gtt total\n",
368 369
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
370

371
	seq_putc(m, '\n');
372 373 374 375 376 377 378 379 380 381 382 383 384 385
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;

		memset(&stats, 0, sizeof(stats));
		idr_for_each(&file->object_idr, per_file_stats, &stats);
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm,
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
			   stats.unbound);
	}

386 387 388 389 390
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

391
static int i915_gem_gtt_info(struct seq_file *m, void *data)
392 393 394
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
395
	uintptr_t list = (uintptr_t) node->info_ent->data;
396 397 398 399 400 401 402 403 404 405
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
406
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
407 408 409
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

410
		seq_puts(m, "   ");
411
		describe_obj(m, obj);
412
		seq_putc(m, '\n');
413
		total_obj_size += obj->base.size;
414
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
415 416 417 418 419 420 421 422 423 424 425
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

426 427 428 429 430 431 432 433
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
434 435
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
436 437 438 439 440
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
441
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
442 443
				   pipe, plane);
		} else {
444
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
445
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
446 447
					   pipe, plane);
			} else {
448
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
449 450 451
					   pipe, plane);
			}
			if (work->enable_stall_check)
452
				seq_puts(m, "Stall check enabled, ");
453
			else
454
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
455
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
456 457

			if (work->old_fb_obj) {
458 459
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
460 461
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
462 463
			}
			if (work->pending_flip_obj) {
464 465
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
466 467
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
468 469 470 471 472 473 474 475
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

476 477 478 479 480
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
481
	struct intel_ring_buffer *ring;
482
	struct drm_i915_gem_request *gem_request;
483
	int ret, count, i;
484 485 486 487

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
488

489
	count = 0;
490 491 492 493 494
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
495
		list_for_each_entry(gem_request,
496
				    &ring->request_list,
497 498 499 500 501 502
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
503
	}
504 505
	mutex_unlock(&dev->struct_mutex);

506
	if (count == 0)
507
		seq_puts(m, "No requests\n");
508

509 510 511
	return 0;
}

512 513 514 515
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
516
		seq_printf(m, "Current sequence (%s): %u\n",
517
			   ring->name, ring->get_seqno(ring, false));
518 519 520
	}
}

521 522 523 524 525
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
526
	struct intel_ring_buffer *ring;
527
	int ret, i;
528 529 530 531

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
532

533 534
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
535 536 537

	mutex_unlock(&dev->struct_mutex);

538 539 540 541 542 543 544 545 546
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
547
	struct intel_ring_buffer *ring;
548
	int ret, i, pipe;
549 550 551 552

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
553

J
Jesse Barnes 已提交
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
593 594 595 596 597 598
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
599 600 601 602
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
623 624
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
625
	for_each_ring(ring, dev_priv, i) {
626
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
627 628 629
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
630
		}
631
		i915_ring_seqno_info(m, ring);
632
	}
633 634
	mutex_unlock(&dev->struct_mutex);

635 636 637
	return 0;
}

638 639 640 641 642
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
643 644 645 646 647
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
648 649 650 651

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
652
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
653

C
Chris Wilson 已提交
654 655
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
656
		if (obj == NULL)
657
			seq_puts(m, "unused");
658
		else
659
			describe_obj(m, obj);
660
		seq_putc(m, '\n');
661 662
	}

663
	mutex_unlock(&dev->struct_mutex);
664 665 666
	return 0;
}

667 668 669 670 671
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
672
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
673
	const u32 *hws;
674 675
	int i;

676
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
677
	hws = ring->status_page.page_addr;
678 679 680 681 682 683 684 685 686 687 688
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

689 690 691 692 693 694
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
695
	struct i915_error_state_file_priv *error_priv = filp->private_data;
696
	struct drm_device *dev = error_priv->dev;
697
	int ret;
698 699 700

	DRM_DEBUG_DRIVER("Resetting error state\n");

701 702 703 704
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

722
	i915_error_state_get(dev, error_priv);
723

724 725 726
	file->private_data = error_priv;

	return 0;
727 728 729 730
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
731
	struct i915_error_state_file_priv *error_priv = file->private_data;
732

733
	i915_error_state_put(error_priv);
734 735
	kfree(error_priv);

736 737 738
	return 0;
}

739 740 741 742 743 744 745 746 747 748 749 750
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
751

752
	ret = i915_error_state_to_str(&error_str, error_priv);
753 754 755 756 757 758 759 760 761 762 763 764
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
765
	i915_error_state_buf_release(&error_str);
766
	return ret ?: ret_count;
767 768 769 770 771
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
772
	.read = i915_error_state_read,
773 774 775 776 777
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

778 779
static int
i915_next_seqno_get(void *data, u64 *val)
780
{
781
	struct drm_device *dev = data;
782 783 784 785 786 787 788
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

789
	*val = dev_priv->next_seqno;
790 791
	mutex_unlock(&dev->struct_mutex);

792
	return 0;
793 794
}

795 796 797 798
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
799 800 801 802 803 804
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

805
	ret = i915_gem_set_seqno(dev, val);
806 807
	mutex_unlock(&dev->struct_mutex);

808
	return ret;
809 810
}

811 812
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
813
			"0x%llx\n");
814

815 816 817 818 819
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
820 821 822 823 824 825 826 827 828 829
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
830 831 832 833 834 835 836 837 838 839 840

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
841
	int ret;
842 843 844 845 846 847 848 849 850 851 852

	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
853
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
854 855 856
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
B
Ben Widawsky 已提交
857
		u32 rpstat, cagf;
858 859
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
860 861 862
		int max_freq;

		/* RPSTAT1 is in the GT power well */
863 864 865 866
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

867
		gen6_gt_force_wake_get(dev_priv);
868

869 870 871 872 873 874 875
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
876 877 878 879 880
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
881

882 883 884
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

885
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
886
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
887 888 889 890 891 892
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
B
Ben Widawsky 已提交
893
		seq_printf(m, "CAGF: %dMHz\n", cagf);
894 895 896 897 898 899 900 901 902 903 904 905
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
906 907 908

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
909
			   max_freq * GT_FREQUENCY_MULTIPLIER);
910 911 912

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
913
			   max_freq * GT_FREQUENCY_MULTIPLIER);
914 915 916

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
917
			   max_freq * GT_FREQUENCY_MULTIPLIER);
918 919 920

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
921 922 923
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

924
		mutex_lock(&dev_priv->rps.hw_lock);
925
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
926 927 928
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

929
		val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
930 931 932
		seq_printf(m, "max GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

933
		val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
934 935 936 937 938 939
		seq_printf(m, "min GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq,
					(freq_sts >> 8) & 0xff));
940
		mutex_unlock(&dev_priv->rps.hw_lock);
941
	} else {
942
		seq_puts(m, "no P-state info available\n");
943
	}
944 945 946 947 948 949 950 951 952 953

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
954 955 956 957 958
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
959 960 961

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
962 963
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
964 965
	}

966 967
	mutex_unlock(&dev->struct_mutex);

968 969 970 971 972 973 974 975 976 977 978 979 980 981
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
982 983 984 985 986
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
987 988 989 990 991 992

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

993 994
	mutex_unlock(&dev->struct_mutex);

995 996 997
	return 0;
}

998
static int ironlake_drpc_info(struct seq_file *m)
999 1000 1001 1002
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1030
	seq_printf(m, "Max P-state: P%d\n",
1031
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1032 1033 1034 1035 1036
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1037
	seq_puts(m, "Current RS state: ");
1038 1039
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1040
		seq_puts(m, "on\n");
1041 1042
		break;
	case RSX_STATUS_RC1:
1043
		seq_puts(m, "RC1\n");
1044 1045
		break;
	case RSX_STATUS_RC1E:
1046
		seq_puts(m, "RC1E\n");
1047 1048
		break;
	case RSX_STATUS_RS1:
1049
		seq_puts(m, "RS1\n");
1050 1051
		break;
	case RSX_STATUS_RS2:
1052
		seq_puts(m, "RS2 (RC6)\n");
1053 1054
		break;
	case RSX_STATUS_RS3:
1055
		seq_puts(m, "RC3 (RC6+)\n");
1056 1057
		break;
	default:
1058
		seq_puts(m, "unknown\n");
1059 1060
		break;
	}
1061 1062 1063 1064

	return 0;
}

1065 1066 1067 1068 1069 1070
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1071
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1072
	unsigned forcewake_count;
1073
	int count = 0, ret;
1074 1075 1076 1077 1078

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1079 1080 1081
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1082 1083

	if (forcewake_count) {
1084 1085
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1086 1087 1088 1089 1090 1091 1092 1093
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1094
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1095 1096 1097 1098

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1099 1100 1101
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1102 1103 1104 1105 1106 1107 1108 1109

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1110
	seq_printf(m, "RC1e Enabled: %s\n",
1111 1112 1113 1114 1115 1116 1117
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1118
	seq_puts(m, "Current RC state: ");
1119 1120 1121
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1122
			seq_puts(m, "Core Power Down\n");
1123
		else
1124
			seq_puts(m, "on\n");
1125 1126
		break;
	case GEN6_RC3:
1127
		seq_puts(m, "RC3\n");
1128 1129
		break;
	case GEN6_RC6:
1130
		seq_puts(m, "RC6\n");
1131 1132
		break;
	case GEN6_RC7:
1133
		seq_puts(m, "RC7\n");
1134 1135
		break;
	default:
1136
		seq_puts(m, "Unknown\n");
1137 1138 1139 1140 1141
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1153 1154 1155 1156 1157 1158
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1173 1174 1175 1176 1177 1178
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1179
	if (!I915_HAS_FBC(dev)) {
1180
		seq_puts(m, "FBC unsupported on this chipset\n");
1181 1182 1183
		return 0;
	}

1184
	if (intel_fbc_enabled(dev)) {
1185
		seq_puts(m, "FBC enabled\n");
1186
	} else {
1187
		seq_puts(m, "FBC disabled: ");
1188
		switch (dev_priv->fbc.no_fbc_reason) {
1189 1190 1191 1192 1193 1194
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1195
		case FBC_NO_OUTPUT:
1196
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1197
			break;
1198
		case FBC_STOLEN_TOO_SMALL:
1199
			seq_puts(m, "not enough stolen memory");
1200 1201
			break;
		case FBC_UNSUPPORTED_MODE:
1202
			seq_puts(m, "mode not supported");
1203 1204
			break;
		case FBC_MODE_TOO_LARGE:
1205
			seq_puts(m, "mode too large");
1206 1207
			break;
		case FBC_BAD_PLANE:
1208
			seq_puts(m, "FBC unsupported on plane");
1209 1210
			break;
		case FBC_NOT_TILED:
1211
			seq_puts(m, "scanout buffer not tiled");
1212
			break;
1213
		case FBC_MULTIPLE_PIPES:
1214
			seq_puts(m, "multiple pipes are enabled");
1215
			break;
1216
		case FBC_MODULE_PARAM:
1217
			seq_puts(m, "disabled per module param (default off)");
1218
			break;
1219
		case FBC_CHIP_DEFAULT:
1220
			seq_puts(m, "disabled per chip default");
1221
			break;
1222
		default:
1223
			seq_puts(m, "unknown reason");
1224
		}
1225
		seq_putc(m, '\n');
1226 1227 1228 1229
	}
	return 0;
}

1230 1231 1232 1233 1234 1235
static int i915_ips_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1236
	if (!HAS_IPS(dev)) {
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
		seq_puts(m, "not supported\n");
		return 0;
	}

	if (I915_READ(IPS_CTL) & IPS_ENABLE)
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

	return 0;
}

1249 1250 1251 1252 1253 1254 1255
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1256
	if (HAS_PCH_SPLIT(dev))
1257
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1258
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1259 1260 1261 1262 1263 1264
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1265 1266
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1267 1268 1269 1270

	return 0;
}

1271 1272 1273 1274 1275 1276
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1277 1278
	int ret;

1279 1280 1281
	if (!IS_GEN5(dev))
		return -ENODEV;

1282 1283 1284
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1285 1286 1287 1288

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1289
	mutex_unlock(&dev->struct_mutex);
1290 1291 1292 1293 1294 1295 1296 1297 1298

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1299 1300 1301 1302 1303 1304 1305 1306
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1307
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1308
		seq_puts(m, "unsupported on this chipset\n");
1309 1310 1311
		return 0;
	}

1312
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1313 1314 1315
	if (ret)
		return ret;

1316
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1317

1318 1319
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1320
	     gpu_freq++) {
B
Ben Widawsky 已提交
1321 1322 1323 1324
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1325 1326 1327 1328
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1329 1330
	}

1331
	mutex_unlock(&dev_priv->rps.hw_lock);
1332 1333 1334 1335

	return 0;
}

1336 1337 1338 1339 1340
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1341 1342 1343 1344 1345
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1346 1347 1348

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1349 1350
	mutex_unlock(&dev->struct_mutex);

1351 1352 1353
	return 0;
}

1354 1355 1356 1357 1358 1359
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1360
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1361 1362
	int ret;

1363 1364 1365
	if (data == NULL)
		return -ENOMEM;

1366 1367
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1368
		goto out;
1369

1370 1371 1372 1373
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1374 1375 1376

	mutex_unlock(&dev->struct_mutex);

1377 1378
out:
	kfree(data);
1379 1380 1381
	return 0;
}

1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_fbdev *ifbdev;
	struct intel_framebuffer *fb;
	int ret;

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1398
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1399 1400 1401
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1402 1403
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1404
	describe_obj(m, fb->obj);
1405
	seq_putc(m, '\n');
1406
	mutex_unlock(&dev->mode_config.mutex);
1407

1408
	mutex_lock(&dev->mode_config.fb_lock);
1409 1410 1411 1412
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

1413
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1414 1415 1416
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1417 1418
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1419
		describe_obj(m, fb->obj);
1420
		seq_putc(m, '\n');
1421
	}
1422
	mutex_unlock(&dev->mode_config.fb_lock);
1423 1424 1425 1426

	return 0;
}

1427 1428 1429 1430 1431
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1432 1433
	struct intel_ring_buffer *ring;
	int ret, i;
1434 1435 1436 1437 1438

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1439
	if (dev_priv->ips.pwrctx) {
1440
		seq_puts(m, "power context ");
1441
		describe_obj(m, dev_priv->ips.pwrctx);
1442
		seq_putc(m, '\n');
1443
	}
1444

1445
	if (dev_priv->ips.renderctx) {
1446
		seq_puts(m, "render context ");
1447
		describe_obj(m, dev_priv->ips.renderctx);
1448
		seq_putc(m, '\n');
1449
	}
1450

1451 1452 1453 1454
	for_each_ring(ring, dev_priv, i) {
		if (ring->default_context) {
			seq_printf(m, "HW default context %s ring ", ring->name);
			describe_obj(m, ring->default_context->obj);
1455
			seq_putc(m, '\n');
1456 1457 1458
		}
	}

1459 1460 1461 1462 1463
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1464 1465 1466 1467 1468
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1469
	unsigned forcewake_count;
1470

1471 1472 1473
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1474

1475
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1476 1477 1478 1479

	return 0;
}

1480 1481
static const char *swizzle_string(unsigned swizzle)
{
1482
	switch (swizzle) {
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1498
		return "unknown";
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1509 1510 1511 1512 1513
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1540 1541 1542 1543 1544 1545
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1561
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1572
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1573 1574 1575 1576 1577 1578 1579 1580
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1581 1582 1583 1584 1585 1586 1587 1588 1589
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
1590
		seq_puts(m, "unsupported\n");
J
Jesse Barnes 已提交
1591 1592 1593
		return 0;
	}

1594
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1595 1596 1597 1598 1599 1600
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1601
		   vlv_dpio_read(dev_priv, _DPIO_DIV_A));
J
Jesse Barnes 已提交
1602
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1603
		   vlv_dpio_read(dev_priv, _DPIO_DIV_B));
J
Jesse Barnes 已提交
1604 1605

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1606
		   vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
J
Jesse Barnes 已提交
1607
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1608
		   vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
J
Jesse Barnes 已提交
1609 1610

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1611
		   vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
J
Jesse Barnes 已提交
1612
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1613
		   vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
J
Jesse Barnes 已提交
1614

1615 1616 1617 1618
	seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
		   vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
	seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
		   vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
J
Jesse Barnes 已提交
1619 1620

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1621
		   vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
J
Jesse Barnes 已提交
1622

1623
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1624 1625 1626 1627

	return 0;
}

1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
static int i915_llc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1641 1642 1643 1644 1645
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1646
	u32 psrstat, psrperf;
1647 1648 1649

	if (!IS_HASWELL(dev)) {
		seq_puts(m, "PSR not supported on this platform\n");
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
	} else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
		seq_puts(m, "PSR enabled\n");
	} else {
		seq_puts(m, "PSR disabled: ");
		switch (dev_priv->no_psr_reason) {
		case PSR_NO_SOURCE:
			seq_puts(m, "not supported on this platform");
			break;
		case PSR_NO_SINK:
			seq_puts(m, "not supported by panel");
			break;
1661 1662 1663
		case PSR_MODULE_PARAM:
			seq_puts(m, "disabled by flag");
			break;
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
		case PSR_CRTC_NOT_ACTIVE:
			seq_puts(m, "crtc not active");
			break;
		case PSR_PWR_WELL_ENABLED:
			seq_puts(m, "power well enabled");
			break;
		case PSR_NOT_TILED:
			seq_puts(m, "not tiled");
			break;
		case PSR_SPRITE_ENABLED:
			seq_puts(m, "sprite enabled");
			break;
		case PSR_S3D_ENABLED:
			seq_puts(m, "stereo 3d enabled");
			break;
		case PSR_INTERLACED_ENABLED:
			seq_puts(m, "interlaced enabled");
			break;
		case PSR_HSW_NOT_DDIA:
			seq_puts(m, "HSW ties PSR to DDI A (eDP)");
			break;
		default:
			seq_puts(m, "unknown reason");
		}
		seq_puts(m, "\n");
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
		return 0;
	}

	psrstat = I915_READ(EDP_PSR_STATUS_CTL);

	seq_puts(m, "PSR Current State: ");
	switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
	case EDP_PSR_STATUS_STATE_IDLE:
		seq_puts(m, "Reset state\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDONACK:
		seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDENT:
		seq_puts(m, "SRD entry\n");
		break;
	case EDP_PSR_STATUS_STATE_BUFOFF:
		seq_puts(m, "Wait for buffer turn off\n");
		break;
	case EDP_PSR_STATUS_STATE_BUFON:
		seq_puts(m, "Wait for buffer turn on\n");
		break;
	case EDP_PSR_STATUS_STATE_AUXACK:
		seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDOFFACK:
		seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
		break;
	default:
		seq_puts(m, "Unknown\n");
		break;
	}

	seq_puts(m, "Link Status: ");
	switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
	case EDP_PSR_STATUS_LINK_FULL_OFF:
		seq_puts(m, "Link is fully off\n");
		break;
	case EDP_PSR_STATUS_LINK_FULL_ON:
		seq_puts(m, "Link is fully on\n");
		break;
	case EDP_PSR_STATUS_LINK_STANDBY:
		seq_puts(m, "Link is in standby\n");
		break;
	default:
		seq_puts(m, "Unknown\n");
		break;
	}

	seq_printf(m, "PSR Entry Count: %u\n",
		   psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
		   EDP_PSR_STATUS_COUNT_MASK);

	seq_printf(m, "Max Sleep Timer Counter: %u\n",
		   psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
		   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);

	seq_printf(m, "Had AUX error: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));

	seq_printf(m, "Sending AUX: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));

	seq_printf(m, "Sending Idle: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));

	seq_printf(m, "Sending TP2 TP3: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));

	seq_printf(m, "Sending TP1: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));

	seq_printf(m, "Idle Count: %u\n",
		   psrstat & EDP_PSR_STATUS_IDLE_MASK);

	psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance Counter: %u\n", psrperf);

	return 0;
}

1770 1771
static int
i915_wedged_get(void *data, u64 *val)
1772
{
1773
	struct drm_device *dev = data;
1774 1775
	drm_i915_private_t *dev_priv = dev->dev_private;

1776
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
1777

1778
	return 0;
1779 1780
}

1781 1782
static int
i915_wedged_set(void *data, u64 val)
1783
{
1784
	struct drm_device *dev = data;
1785

1786
	DRM_INFO("Manually setting wedged to %llu\n", val);
1787
	i915_handle_error(dev, val);
1788

1789
	return 0;
1790 1791
}

1792 1793
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
1794
			"%llu\n");
1795

1796 1797
static int
i915_ring_stop_get(void *data, u64 *val)
1798
{
1799
	struct drm_device *dev = data;
1800 1801
	drm_i915_private_t *dev_priv = dev->dev_private;

1802
	*val = dev_priv->gpu_error.stop_rings;
1803

1804
	return 0;
1805 1806
}

1807 1808
static int
i915_ring_stop_set(void *data, u64 val)
1809
{
1810
	struct drm_device *dev = data;
1811
	struct drm_i915_private *dev_priv = dev->dev_private;
1812
	int ret;
1813

1814
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
1815

1816 1817 1818 1819
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1820
	dev_priv->gpu_error.stop_rings = val;
1821 1822
	mutex_unlock(&dev->struct_mutex);

1823
	return 0;
1824 1825
}

1826 1827 1828
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
1829

1830 1831 1832 1833 1834 1835 1836 1837
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
1838 1839
static int
i915_drop_caches_get(void *data, u64 *val)
1840
{
1841
	*val = DROP_ALL;
1842

1843
	return 0;
1844 1845
}

1846 1847
static int
i915_drop_caches_set(void *data, u64 val)
1848
{
1849
	struct drm_device *dev = data;
1850 1851
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
1852 1853
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
1854
	int ret;
1855

1856
	DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
				if (vma->obj->pin_count)
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
1884
		}
1885 1886 1887
	}

	if (val & DROP_UNBOUND) {
1888 1889
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

1900
	return ret;
1901 1902
}

1903 1904 1905
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
1906

1907 1908
static int
i915_max_freq_get(void *data, u64 *val)
1909
{
1910
	struct drm_device *dev = data;
1911
	drm_i915_private_t *dev_priv = dev->dev_private;
1912
	int ret;
1913 1914 1915 1916

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1917
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1918 1919
	if (ret)
		return ret;
1920

1921 1922 1923 1924 1925
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.max_delay);
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
1926
	mutex_unlock(&dev_priv->rps.hw_lock);
1927

1928
	return 0;
1929 1930
}

1931 1932
static int
i915_max_freq_set(void *data, u64 val)
1933
{
1934
	struct drm_device *dev = data;
1935
	struct drm_i915_private *dev_priv = dev->dev_private;
1936
	int ret;
1937 1938 1939

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1940

1941
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
1942

1943
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1944 1945 1946
	if (ret)
		return ret;

1947 1948 1949
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	}

1960
	mutex_unlock(&dev_priv->rps.hw_lock);
1961

1962
	return 0;
1963 1964
}

1965 1966
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
1967
			"%llu\n");
1968

1969 1970
static int
i915_min_freq_get(void *data, u64 *val)
1971
{
1972
	struct drm_device *dev = data;
1973
	drm_i915_private_t *dev_priv = dev->dev_private;
1974
	int ret;
1975 1976 1977 1978

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1979
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1980 1981
	if (ret)
		return ret;
1982

1983 1984 1985 1986 1987
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.min_delay);
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
1988
	mutex_unlock(&dev_priv->rps.hw_lock);
1989

1990
	return 0;
1991 1992
}

1993 1994
static int
i915_min_freq_set(void *data, u64 val)
1995
{
1996
	struct drm_device *dev = data;
1997
	struct drm_i915_private *dev_priv = dev->dev_private;
1998
	int ret;
1999 2000 2001

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
2002

2003
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
2004

2005
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2006 2007 2008
	if (ret)
		return ret;

2009 2010 2011
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
2012 2013 2014 2015 2016 2017 2018 2019 2020
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.min_delay = val;
		valleyview_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.min_delay = val;
		gen6_set_rps(dev, val);
	}
2021
	mutex_unlock(&dev_priv->rps.hw_lock);
2022

2023
	return 0;
2024 2025
}

2026 2027
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
2028
			"%llu\n");
2029

2030 2031
static int
i915_cache_sharing_get(void *data, u64 *val)
2032
{
2033
	struct drm_device *dev = data;
2034 2035
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
2036
	int ret;
2037

2038 2039 2040
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2041 2042 2043 2044
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2045 2046 2047
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

2048
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
2049

2050
	return 0;
2051 2052
}

2053 2054
static int
i915_cache_sharing_set(void *data, u64 val)
2055
{
2056
	struct drm_device *dev = data;
2057 2058 2059
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

2060 2061 2062
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2063
	if (val > 3)
2064 2065
		return -EINVAL;

2066
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
2067 2068 2069 2070 2071 2072 2073

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

2074
	return 0;
2075 2076
}

2077 2078 2079
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
2080

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
2099 2100 2101 2102

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
2103 2104 2105 2106

	return 0;
}

2107 2108 2109 2110 2111
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2112
	if (INTEL_INFO(dev)->gen < 6)
2113 2114 2115 2116 2117 2118 2119
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

2120
static int i915_forcewake_release(struct inode *inode, struct file *file)
2121 2122 2123 2124
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2125
	if (INTEL_INFO(dev)->gen < 6)
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
2145
				  S_IRUSR,
2146 2147 2148 2149 2150
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
2151
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2152 2153
}

2154 2155 2156 2157
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
2158 2159 2160 2161
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

2162
	ent = debugfs_create_file(name,
2163 2164
				  S_IRUGO | S_IWUSR,
				  root, dev,
2165
				  fops);
2166 2167 2168
	if (IS_ERR(ent))
		return PTR_ERR(ent);

2169
	return drm_add_fake_info_node(minor, ent, fops);
2170 2171
}

2172
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
2173
	{"i915_capabilities", i915_capabilities, 0},
2174
	{"i915_gem_objects", i915_gem_object_info, 0},
2175
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
2176
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2177 2178
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2179
	{"i915_gem_stolen", i915_gem_stolen_list_info },
2180
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2181 2182
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
2183
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2184
	{"i915_gem_interrupt", i915_interrupt_info, 0},
2185 2186 2187
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
2188
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
2189 2190 2191 2192 2193
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
2194
	{"i915_emon_status", i915_emon_status, 0},
2195
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
2196
	{"i915_gfxec", i915_gfxec, 0},
2197
	{"i915_fbc_status", i915_fbc_status, 0},
2198
	{"i915_ips_status", i915_ips_status, 0},
2199
	{"i915_sr_status", i915_sr_status, 0},
2200
	{"i915_opregion", i915_opregion, 0},
2201
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2202
	{"i915_context_status", i915_context_status, 0},
2203
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2204
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
2205
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
2206
	{"i915_dpio", i915_dpio_info, 0},
2207
	{"i915_llc", i915_llc, 0},
2208
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
2209
};
2210
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2211

2212
static struct i915_debugfs_files {
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
};

2226
int i915_debugfs_init(struct drm_minor *minor)
2227
{
2228
	int ret, i;
2229

2230
	ret = i915_forcewake_create(minor->debugfs_root, minor);
2231 2232
	if (ret)
		return ret;
2233

2234 2235 2236 2237 2238 2239 2240
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
2241

2242 2243
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2244 2245 2246
					minor->debugfs_root, minor);
}

2247
void i915_debugfs_cleanup(struct drm_minor *minor)
2248
{
2249 2250
	int i;

2251 2252
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2253 2254
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2255 2256 2257 2258 2259 2260
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
2261 2262 2263
}

#endif /* CONFIG_DEBUG_FS */