i915_debugfs.c 139.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->pin_display)
100 101 102 103 104
		return "p";
	else
		return " ";
}

105
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
106
{
107 108 109 110 111 112
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
113 114
}

B
Ben Widawsky 已提交
115 116
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
117
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
118 119
}

120 121 122 123 124 125 126 127 128 129 130 131 132 133
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (i915_is_ggtt(vma->vm) &&
		    drm_mm_node_allocated(&vma->node))
			size += vma->node.size;
	}

	return size;
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137 138
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
B
Ben Widawsky 已提交
140
	int pin_count = 0;
141
	int i;
B
Ben Widawsky 已提交
142

143
	seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
144
		   &obj->base,
145
		   obj->active ? "*" : " ",
146 147
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
148
		   get_global_flag(obj),
149
		   obj->base.size / 1024,
150
		   obj->base.read_domains,
151 152 153 154 155
		   obj->base.write_domain);
	for_each_ring(ring, dev_priv, i)
		seq_printf(m, "%x ",
				i915_gem_request_get_seqno(obj->last_read_req[i]));
	seq_printf(m, "] %x %x%s%s%s",
156 157
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
158
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
159 160 161 162
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
D
Dan Carpenter 已提交
163
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
164 165
		if (vma->pin_count > 0)
			pin_count++;
D
Dan Carpenter 已提交
166 167
	}
	seq_printf(m, " (pinned x %d)", pin_count);
168 169
	if (obj->pin_display)
		seq_printf(m, " (display)");
170 171
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
172
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
173 174 175 176 177
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
			   i915_is_ggtt(vma->vm) ? "g" : "pp",
			   vma->node.start, vma->node.size);
		if (i915_is_ggtt(vma->vm))
			seq_printf(m, ", type: %u)", vma->ggtt_view.type);
B
Ben Widawsky 已提交
178
		else
179
			seq_puts(m, ")");
B
Ben Widawsky 已提交
180
	}
181
	if (obj->stolen)
182
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
183
	if (obj->pin_display || obj->fault_mappable) {
184
		char s[3], *t = s;
185
		if (obj->pin_display)
186 187 188 189 190 191
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
192
	if (obj->last_write_req != NULL)
193
		seq_printf(m, " (%s)",
194
			   i915_gem_request_get_ring(obj->last_write_req)->name);
195 196
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
197 198
}

199
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
200
{
201
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
202 203 204 205
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

206
static int i915_gem_object_list_info(struct seq_file *m, void *data)
207
{
208
	struct drm_info_node *node = m->private;
209 210
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
211
	struct drm_device *dev = node->minor->dev;
212 213
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
214
	struct i915_vma *vma;
215
	u64 total_obj_size, total_gtt_size;
216
	int count, ret;
217 218 219 220

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
221

B
Ben Widawsky 已提交
222
	/* FIXME: the user of this interface might want more than just GGTT */
223 224
	switch (list) {
	case ACTIVE_LIST:
225
		seq_puts(m, "Active:\n");
226
		head = &vm->active_list;
227 228
		break;
	case INACTIVE_LIST:
229
		seq_puts(m, "Inactive:\n");
230
		head = &vm->inactive_list;
231 232
		break;
	default:
233 234
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
235 236
	}

237
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
238 239 240 241 242 243
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
244
		count++;
245
	}
246
	mutex_unlock(&dev->struct_mutex);
247

248
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
249
		   count, total_obj_size, total_gtt_size);
250 251 252
	return 0;
}

253 254 255 256
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
257
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
258
	struct drm_i915_gem_object *b =
259
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
260 261 262 263 264 265

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
266
	struct drm_info_node *node = m->private;
267 268 269
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
270
	u64 total_obj_size, total_gtt_size;
271 272 273 274 275 276 277 278 279 280 281 282
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

283
		list_add(&obj->obj_exec_link, &stolen);
284 285

		total_obj_size += obj->base.size;
286
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
287 288 289 290 291 292
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

293
		list_add(&obj->obj_exec_link, &stolen);
294 295 296 297 298 299 300

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
301
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
302 303 304
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
305
		list_del_init(&obj->obj_exec_link);
306 307 308
	}
	mutex_unlock(&dev->struct_mutex);

309
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
310 311 312 313
		   count, total_obj_size, total_gtt_size);
	return 0;
}

314 315
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
316
		size += i915_gem_obj_total_ggtt_size(obj); \
317 318
		++count; \
		if (obj->map_and_fenceable) { \
319
			mappable_size += i915_gem_obj_ggtt_size(obj); \
320 321 322
			++mappable_count; \
		} \
	} \
323
} while (0)
324

325
struct file_stats {
326
	struct drm_i915_file_private *file_priv;
327 328 329 330
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
331 332 333 334 335 336
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
337
	struct i915_vma *vma;
338 339 340 341

	stats->count++;
	stats->total += obj->base.size;

342 343 344
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

345 346 347 348 349 350 351 352 353 354 355 356 357
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
358
			if (ppgtt->file_priv != stats->file_priv)
359 360
				continue;

361
			if (obj->active) /* XXX per-vma statistic */
362 363 364 365 366 367
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
368
	} else {
369 370
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
371
			if (obj->active)
372 373 374 375 376
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
377 378
	}

379 380 381
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

382 383 384
	return 0;
}

385 386
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
387
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
388 389 390 391 392 393 394 395 396
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
397 398 399 400 401 402

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
403
	struct intel_engine_cs *ring;
404
	int i, j;
405 406 407

	memset(&stats, 0, sizeof(stats));

408
	for_each_ring(ring, dev_priv, i) {
409 410 411 412 413 414
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
415
	}
416

417
	print_file_stats(m, "[k]batch pool", stats);
418 419
}

B
Ben Widawsky 已提交
420 421
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
422
		size += i915_gem_obj_total_ggtt_size(vma->obj); \
B
Ben Widawsky 已提交
423 424 425 426 427 428 429 430 431
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
432
{
433
	struct drm_info_node *node = m->private;
434 435
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
436
	u32 count, mappable_count, purgeable_count;
437
	u64 size, mappable_size, purgeable_size;
438
	struct drm_i915_gem_object *obj;
439
	struct i915_address_space *vm = &dev_priv->gtt.base;
440
	struct drm_file *file;
B
Ben Widawsky 已提交
441
	struct i915_vma *vma;
442 443 444 445 446 447
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

448 449 450 451 452
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
453
	count_objects(&dev_priv->mm.bound_list, global_list);
454
	seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
455 456 457
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
458
	count_vmas(&vm->active_list, mm_list);
459
	seq_printf(m, "  %u [%u] active objects, %llu [%llu] bytes\n",
460 461 462
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
463
	count_vmas(&vm->inactive_list, mm_list);
464
	seq_printf(m, "  %u [%u] inactive objects, %llu [%llu] bytes\n",
465 466
		   count, mappable_count, size, mappable_size);

467
	size = count = purgeable_size = purgeable_count = 0;
468
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
469
		size += obj->base.size, ++count;
470 471 472
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
473
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
474

475
	size = count = mappable_size = mappable_count = 0;
476
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
477
		if (obj->fault_mappable) {
478
			size += i915_gem_obj_ggtt_size(obj);
479 480
			++count;
		}
481
		if (obj->pin_display) {
482
			mappable_size += i915_gem_obj_ggtt_size(obj);
483 484
			++mappable_count;
		}
485 486 487 488
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
489
	}
490
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
491
		   purgeable_count, purgeable_size);
492
	seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
493
		   mappable_count, mappable_size);
494
	seq_printf(m, "%u fault mappable objects, %llu bytes\n",
495 496
		   count, size);

497
	seq_printf(m, "%llu [%llu] gtt total\n",
498
		   dev_priv->gtt.base.total,
499
		   (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
500

501 502
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
503 504
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
505
		struct task_struct *task;
506 507

		memset(&stats, 0, sizeof(stats));
508
		stats.file_priv = file->driver_priv;
509
		spin_lock(&file->table_lock);
510
		idr_for_each(&file->object_idr, per_file_stats, &stats);
511
		spin_unlock(&file->table_lock);
512 513 514 515 516 517 518 519
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
520
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
521
		rcu_read_unlock();
522 523
	}

524 525 526 527 528
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

529
static int i915_gem_gtt_info(struct seq_file *m, void *data)
530
{
531
	struct drm_info_node *node = m->private;
532
	struct drm_device *dev = node->minor->dev;
533
	uintptr_t list = (uintptr_t) node->info_ent->data;
534 535
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
536
	u64 total_obj_size, total_gtt_size;
537 538 539 540 541 542 543
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
544
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
545
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
546 547
			continue;

548
		seq_puts(m, "   ");
549
		describe_obj(m, obj);
550
		seq_putc(m, '\n');
551
		total_obj_size += obj->base.size;
552
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
553 554 555 556 557
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

558
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
559 560 561 562 563
		   count, total_obj_size, total_gtt_size);

	return 0;
}

564 565
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
566
	struct drm_info_node *node = m->private;
567
	struct drm_device *dev = node->minor->dev;
568
	struct drm_i915_private *dev_priv = dev->dev_private;
569
	struct intel_crtc *crtc;
570 571 572 573 574
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
575

576
	for_each_intel_crtc(dev, crtc) {
577 578
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
579 580
		struct intel_unpin_work *work;

581
		spin_lock_irq(&dev->event_lock);
582 583
		work = crtc->unpin_work;
		if (work == NULL) {
584
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
585 586
				   pipe, plane);
		} else {
587 588
			u32 addr;

589
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
590
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
591 592
					   pipe, plane);
			} else {
593
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
594 595
					   pipe, plane);
			}
596 597 598 599
			if (work->flip_queued_req) {
				struct intel_engine_cs *ring =
					i915_gem_request_get_ring(work->flip_queued_req);

600
				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
601
					   ring->name,
602
					   i915_gem_request_get_seqno(work->flip_queued_req),
603
					   dev_priv->next_seqno,
604
					   ring->get_seqno(ring, true),
605
					   i915_gem_request_completed(work->flip_queued_req, true));
606 607 608 609 610
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
611
				   drm_crtc_vblank_count(&crtc->base));
612
			if (work->enable_stall_check)
613
				seq_puts(m, "Stall check enabled, ");
614
			else
615
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
616
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
617

618 619 620 621 622 623
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

624
			if (work->pending_flip_obj) {
625 626
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
627 628
			}
		}
629
		spin_unlock_irq(&dev->event_lock);
630 631
	}

632 633
	mutex_unlock(&dev->struct_mutex);

634 635 636
	return 0;
}

637 638 639 640 641 642
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
643
	struct intel_engine_cs *ring;
644 645
	int total = 0;
	int ret, i, j;
646 647 648 649 650

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

651
	for_each_ring(ring, dev_priv, i) {
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			int count;

			count = 0;
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
				   ring->name, j, count);

			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
672
		}
673 674
	}

675
	seq_printf(m, "total: %d\n", total);
676 677 678 679 680 681

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

682 683
static int i915_gem_request_info(struct seq_file *m, void *data)
{
684
	struct drm_info_node *node = m->private;
685
	struct drm_device *dev = node->minor->dev;
686
	struct drm_i915_private *dev_priv = dev->dev_private;
687
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
688
	struct drm_i915_gem_request *req;
689
	int ret, any, i;
690 691 692 693

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
694

695
	any = 0;
696
	for_each_ring(ring, dev_priv, i) {
697 698 699
		int count;

		count = 0;
D
Daniel Vetter 已提交
700
		list_for_each_entry(req, &ring->request_list, list)
701 702
			count++;
		if (count == 0)
703 704
			continue;

705
		seq_printf(m, "%s requests: %d\n", ring->name, count);
D
Daniel Vetter 已提交
706
		list_for_each_entry(req, &ring->request_list, list) {
707 708 709 710
			struct task_struct *task;

			rcu_read_lock();
			task = NULL;
D
Daniel Vetter 已提交
711 712
			if (req->pid)
				task = pid_task(req->pid, PIDTYPE_PID);
713
			seq_printf(m, "    %x @ %d: %s [%d]\n",
D
Daniel Vetter 已提交
714 715
				   req->seqno,
				   (int) (jiffies - req->emitted_jiffies),
716 717 718
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
719
		}
720 721

		any++;
722
	}
723 724
	mutex_unlock(&dev->struct_mutex);

725
	if (any == 0)
726
		seq_puts(m, "No requests\n");
727

728 729 730
	return 0;
}

731
static void i915_ring_seqno_info(struct seq_file *m,
732
				 struct intel_engine_cs *ring)
733 734
{
	if (ring->get_seqno) {
735
		seq_printf(m, "Current sequence (%s): %x\n",
736
			   ring->name, ring->get_seqno(ring, false));
737 738 739
	}
}

740 741
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
742
	struct drm_info_node *node = m->private;
743
	struct drm_device *dev = node->minor->dev;
744
	struct drm_i915_private *dev_priv = dev->dev_private;
745
	struct intel_engine_cs *ring;
746
	int ret, i;
747 748 749 750

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
751
	intel_runtime_pm_get(dev_priv);
752

753 754
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
755

756
	intel_runtime_pm_put(dev_priv);
757 758
	mutex_unlock(&dev->struct_mutex);

759 760 761 762 763 764
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
765
	struct drm_info_node *node = m->private;
766
	struct drm_device *dev = node->minor->dev;
767
	struct drm_i915_private *dev_priv = dev->dev_private;
768
	struct intel_engine_cs *ring;
769
	int ret, i, pipe;
770 771 772 773

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
774
	intel_runtime_pm_get(dev_priv);
775

776 777 778 779 780 781 782 783 784 785 786 787
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
788
		for_each_pipe(dev_priv, pipe)
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
816 817 818 819 820 821 822 823 824 825 826 827
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

828
		for_each_pipe(dev_priv, pipe) {
829
			if (!intel_display_power_is_enabled(dev_priv,
830 831 832 833 834
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
835
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
836 837
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
838
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
839 840
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
841
			seq_printf(m, "Pipe %c IER:\t%08x\n",
842 843
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
867 868 869 870 871 872 873 874
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
875
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
905 906 907 908 909 910
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
911
		for_each_pipe(dev_priv, pipe)
912 913 914
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
935
	for_each_ring(ring, dev_priv, i) {
936
		if (INTEL_INFO(dev)->gen >= 6) {
937 938 939
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
940
		}
941
		i915_ring_seqno_info(m, ring);
942
	}
943
	intel_runtime_pm_put(dev_priv);
944 945
	mutex_unlock(&dev->struct_mutex);

946 947 948
	return 0;
}

949 950
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
951
	struct drm_info_node *node = m->private;
952
	struct drm_device *dev = node->minor->dev;
953
	struct drm_i915_private *dev_priv = dev->dev_private;
954 955 956 957 958
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
959 960 961 962

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
963
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
964

C
Chris Wilson 已提交
965 966
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
967
		if (obj == NULL)
968
			seq_puts(m, "unused");
969
		else
970
			describe_obj(m, obj);
971
		seq_putc(m, '\n');
972 973
	}

974
	mutex_unlock(&dev->struct_mutex);
975 976 977
	return 0;
}

978 979
static int i915_hws_info(struct seq_file *m, void *data)
{
980
	struct drm_info_node *node = m->private;
981
	struct drm_device *dev = node->minor->dev;
982
	struct drm_i915_private *dev_priv = dev->dev_private;
983
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
984
	const u32 *hws;
985 986
	int i;

987
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
988
	hws = ring->status_page.page_addr;
989 990 991 992 993 994 995 996 997 998 999
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

1000 1001 1002 1003 1004 1005
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
1006
	struct i915_error_state_file_priv *error_priv = filp->private_data;
1007
	struct drm_device *dev = error_priv->dev;
1008
	int ret;
1009 1010 1011

	DRM_DEBUG_DRIVER("Resetting error state\n");

1012 1013 1014 1015
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

1033
	i915_error_state_get(dev, error_priv);
1034

1035 1036 1037
	file->private_data = error_priv;

	return 0;
1038 1039 1040 1041
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1042
	struct i915_error_state_file_priv *error_priv = file->private_data;
1043

1044
	i915_error_state_put(error_priv);
1045 1046
	kfree(error_priv);

1047 1048 1049
	return 0;
}

1050 1051 1052 1053 1054 1055 1056 1057 1058
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1059
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1060 1061
	if (ret)
		return ret;
1062

1063
	ret = i915_error_state_to_str(&error_str, error_priv);
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1076
	i915_error_state_buf_release(&error_str);
1077
	return ret ?: ret_count;
1078 1079 1080 1081 1082
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1083
	.read = i915_error_state_read,
1084 1085 1086 1087 1088
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1089 1090
static int
i915_next_seqno_get(void *data, u64 *val)
1091
{
1092
	struct drm_device *dev = data;
1093
	struct drm_i915_private *dev_priv = dev->dev_private;
1094 1095 1096 1097 1098 1099
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1100
	*val = dev_priv->next_seqno;
1101 1102
	mutex_unlock(&dev->struct_mutex);

1103
	return 0;
1104 1105
}

1106 1107 1108 1109
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1110 1111 1112 1113 1114 1115
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1116
	ret = i915_gem_set_seqno(dev, val);
1117 1118
	mutex_unlock(&dev->struct_mutex);

1119
	return ret;
1120 1121
}

1122 1123
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1124
			"0x%llx\n");
1125

1126
static int i915_frequency_info(struct seq_file *m, void *unused)
1127
{
1128
	struct drm_info_node *node = m->private;
1129
	struct drm_device *dev = node->minor->dev;
1130
	struct drm_i915_private *dev_priv = dev->dev_private;
1131 1132 1133
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1134

1135 1136
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1147
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1148
		   IS_BROADWELL(dev) || IS_GEN9(dev)) {
1149 1150 1151
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1152
		u32 rpmodectl, rpinclimit, rpdeclimit;
1153
		u32 rpstat, cagf, reqf;
1154 1155
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1156
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1157 1158
		int max_freq;

1159 1160 1161 1162 1163 1164 1165 1166 1167
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		if (IS_BROXTON(dev)) {
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1168
		/* RPSTAT1 is in the GT power well */
1169 1170
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1171
			goto out;
1172

1173
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1174

1175
		reqf = I915_READ(GEN6_RPNSWREQ);
1176 1177 1178 1179 1180 1181 1182 1183 1184
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1185
		reqf = intel_gpu_freq(dev_priv, reqf);
1186

1187 1188 1189 1190
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1191 1192 1193 1194 1195 1196 1197
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1198 1199 1200
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1201 1202 1203
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1204
		cagf = intel_gpu_freq(dev_priv, cagf);
1205

1206
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1207 1208
		mutex_unlock(&dev->struct_mutex);

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1222
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1223
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1224 1225
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1226
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1227 1228 1229 1230
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1231 1232 1233 1234
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1235
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1236
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1237 1238 1239 1240 1241 1242
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
1243 1244 1245
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1246 1247 1248 1249 1250 1251
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1252 1253
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1254

1255 1256
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
			    rp_state_cap >> 16) & 0xff;
1257
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1258
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1259
			   intel_gpu_freq(dev_priv, max_freq));
1260 1261

		max_freq = (rp_state_cap & 0xff00) >> 8;
1262
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1263
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1264
			   intel_gpu_freq(dev_priv, max_freq));
1265

1266 1267
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
			    rp_state_cap >> 0) & 0xff;
1268
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1269
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1270
			   intel_gpu_freq(dev_priv, max_freq));
1271
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1272
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1273

1274 1275 1276
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1277 1278
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1279 1280 1281 1282 1283 1284 1285
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1286
	} else if (IS_VALLEYVIEW(dev)) {
1287
		u32 freq_sts;
1288

1289
		mutex_lock(&dev_priv->rps.hw_lock);
1290
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1291 1292 1293
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1294 1295 1296 1297 1298 1299
		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

1300
		seq_printf(m, "max GPU freq: %d MHz\n",
1301
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1302 1303

		seq_printf(m, "min GPU freq: %d MHz\n",
1304
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1305

1306 1307 1308
		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

1309 1310 1311
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1312
		mutex_unlock(&dev_priv->rps.hw_lock);
1313
	} else {
1314
		seq_puts(m, "no P-state info available\n");
1315
	}
1316

1317 1318 1319
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1320 1321
}

1322 1323 1324
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1325 1326
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1327
	struct intel_engine_cs *ring;
1328 1329
	u64 acthd[I915_NUM_RINGS];
	u32 seqno[I915_NUM_RINGS];
1330 1331 1332 1333 1334 1335 1336
	int i;

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1337 1338 1339 1340 1341 1342 1343 1344 1345
	intel_runtime_pm_get(dev_priv);

	for_each_ring(ring, dev_priv, i) {
		seqno[i] = ring->get_seqno(ring, false);
		acthd[i] = intel_ring_get_active_head(ring);
	}

	intel_runtime_pm_put(dev_priv);

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "%s:\n", ring->name);
		seq_printf(m, "\tseqno = %x [current %x]\n",
1356
			   ring->hangcheck.seqno, seqno[i]);
1357 1358
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
			   (long long)ring->hangcheck.acthd,
1359
			   (long long)acthd[i]);
1360 1361
		seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
			   (long long)ring->hangcheck.max_acthd);
1362 1363
		seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
		seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
1364 1365 1366 1367 1368
	}

	return 0;
}

1369
static int ironlake_drpc_info(struct seq_file *m)
1370
{
1371
	struct drm_info_node *node = m->private;
1372
	struct drm_device *dev = node->minor->dev;
1373
	struct drm_i915_private *dev_priv = dev->dev_private;
1374 1375 1376 1377 1378 1379 1380
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1381
	intel_runtime_pm_get(dev_priv);
1382 1383 1384 1385 1386

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1387
	intel_runtime_pm_put(dev_priv);
1388
	mutex_unlock(&dev->struct_mutex);
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1403
	seq_printf(m, "Max P-state: P%d\n",
1404
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1405 1406 1407 1408 1409
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1410
	seq_puts(m, "Current RS state: ");
1411 1412
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1413
		seq_puts(m, "on\n");
1414 1415
		break;
	case RSX_STATUS_RC1:
1416
		seq_puts(m, "RC1\n");
1417 1418
		break;
	case RSX_STATUS_RC1E:
1419
		seq_puts(m, "RC1E\n");
1420 1421
		break;
	case RSX_STATUS_RS1:
1422
		seq_puts(m, "RS1\n");
1423 1424
		break;
	case RSX_STATUS_RS2:
1425
		seq_puts(m, "RS2 (RC6)\n");
1426 1427
		break;
	case RSX_STATUS_RS3:
1428
		seq_puts(m, "RC3 (RC6+)\n");
1429 1430
		break;
	default:
1431
		seq_puts(m, "unknown\n");
1432 1433
		break;
	}
1434 1435 1436 1437

	return 0;
}

1438
static int i915_forcewake_domains(struct seq_file *m, void *data)
1439
{
1440 1441 1442 1443 1444 1445 1446 1447 1448
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_uncore_forcewake_domain *fw_domain;
	int i;

	spin_lock_irq(&dev_priv->uncore.lock);
	for_each_fw_domain(fw_domain, dev_priv, i) {
		seq_printf(m, "%s.wake_count = %u\n",
1449
			   intel_uncore_forcewake_domain_to_str(i),
1450 1451 1452
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1453

1454 1455 1456 1457 1458
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1459
	struct drm_info_node *node = m->private;
1460 1461
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1462
	u32 rpmodectl1, rcctl1, pw_status;
1463

1464 1465
	intel_runtime_pm_get(dev_priv);

1466
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1467 1468 1469
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1470 1471
	intel_runtime_pm_put(dev_priv);

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1485
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1486
	seq_printf(m, "Media Power Well: %s\n",
1487
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1488

1489 1490 1491 1492 1493
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1494
	return i915_forcewake_domains(m, NULL);
1495 1496
}

1497 1498
static int gen6_drpc_info(struct seq_file *m)
{
1499
	struct drm_info_node *node = m->private;
1500 1501
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1502
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1503
	unsigned forcewake_count;
1504
	int count = 0, ret;
1505 1506 1507 1508

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1509
	intel_runtime_pm_get(dev_priv);
1510

1511
	spin_lock_irq(&dev_priv->uncore.lock);
1512
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1513
	spin_unlock_irq(&dev_priv->uncore.lock);
1514 1515

	if (forcewake_count) {
1516 1517
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1518 1519 1520 1521 1522 1523 1524 1525
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1526
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1527 1528 1529 1530

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1531 1532 1533
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1534

1535 1536
	intel_runtime_pm_put(dev_priv);

1537 1538 1539 1540 1541 1542 1543
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1544
	seq_printf(m, "RC1e Enabled: %s\n",
1545 1546 1547 1548 1549 1550 1551
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1552
	seq_puts(m, "Current RC state: ");
1553 1554 1555
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1556
			seq_puts(m, "Core Power Down\n");
1557
		else
1558
			seq_puts(m, "on\n");
1559 1560
		break;
	case GEN6_RC3:
1561
		seq_puts(m, "RC3\n");
1562 1563
		break;
	case GEN6_RC6:
1564
		seq_puts(m, "RC6\n");
1565 1566
		break;
	case GEN6_RC7:
1567
		seq_puts(m, "RC7\n");
1568 1569
		break;
	default:
1570
		seq_puts(m, "Unknown\n");
1571 1572 1573 1574 1575
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1587 1588 1589 1590 1591 1592
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1593 1594 1595 1596 1597
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1598
	struct drm_info_node *node = m->private;
1599 1600
	struct drm_device *dev = node->minor->dev;

1601 1602
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
1603
	else if (INTEL_INFO(dev)->gen >= 6)
1604 1605 1606 1607 1608
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1624 1625
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1626
	struct drm_info_node *node = m->private;
1627
	struct drm_device *dev = node->minor->dev;
1628
	struct drm_i915_private *dev_priv = dev->dev_private;
1629

1630
	if (!HAS_FBC(dev)) {
1631
		seq_puts(m, "FBC unsupported on this chipset\n");
1632 1633 1634
		return 0;
	}

1635
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1636
	mutex_lock(&dev_priv->fbc.lock);
1637

1638
	if (intel_fbc_enabled(dev_priv))
1639
		seq_puts(m, "FBC enabled\n");
1640 1641 1642
	else
		seq_printf(m, "FBC disabled: %s\n",
			  intel_no_fbc_reason_str(dev_priv->fbc.no_fbc_reason));
1643

1644 1645 1646 1647 1648
	if (INTEL_INFO(dev_priv)->gen >= 7)
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1649
	mutex_unlock(&dev_priv->fbc.lock);
1650 1651
	intel_runtime_pm_put(dev_priv);

1652 1653 1654
	return 0;
}

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

P
Paulo Zanoni 已提交
1677
	mutex_lock(&dev_priv->fbc.lock);
1678 1679 1680 1681 1682 1683 1684 1685

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1686
	mutex_unlock(&dev_priv->fbc.lock);
1687 1688 1689 1690 1691 1692 1693
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1694 1695
static int i915_ips_status(struct seq_file *m, void *unused)
{
1696
	struct drm_info_node *node = m->private;
1697 1698 1699
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1700
	if (!HAS_IPS(dev)) {
1701 1702 1703 1704
		seq_puts(m, "not supported\n");
		return 0;
	}

1705 1706
	intel_runtime_pm_get(dev_priv);

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1718

1719 1720
	intel_runtime_pm_put(dev_priv);

1721 1722 1723
	return 0;
}

1724 1725
static int i915_sr_status(struct seq_file *m, void *unused)
{
1726
	struct drm_info_node *node = m->private;
1727
	struct drm_device *dev = node->minor->dev;
1728
	struct drm_i915_private *dev_priv = dev->dev_private;
1729 1730
	bool sr_enabled = false;

1731 1732
	intel_runtime_pm_get(dev_priv);

1733
	if (HAS_PCH_SPLIT(dev))
1734
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1735 1736
	else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
		 IS_I945G(dev) || IS_I945GM(dev))
1737 1738 1739 1740 1741
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1742 1743
	else if (IS_VALLEYVIEW(dev))
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1744

1745 1746
	intel_runtime_pm_put(dev_priv);

1747 1748
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1749 1750 1751 1752

	return 0;
}

1753 1754
static int i915_emon_status(struct seq_file *m, void *unused)
{
1755
	struct drm_info_node *node = m->private;
1756
	struct drm_device *dev = node->minor->dev;
1757
	struct drm_i915_private *dev_priv = dev->dev_private;
1758
	unsigned long temp, chipset, gfx;
1759 1760
	int ret;

1761 1762 1763
	if (!IS_GEN5(dev))
		return -ENODEV;

1764 1765 1766
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1767 1768 1769 1770

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1771
	mutex_unlock(&dev->struct_mutex);
1772 1773 1774 1775 1776 1777 1778 1779 1780

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1781 1782
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1783
	struct drm_info_node *node = m->private;
1784
	struct drm_device *dev = node->minor->dev;
1785
	struct drm_i915_private *dev_priv = dev->dev_private;
1786
	int ret = 0;
1787
	int gpu_freq, ia_freq;
1788
	unsigned int max_gpu_freq, min_gpu_freq;
1789

1790
	if (!HAS_CORE_RING_FREQ(dev)) {
1791
		seq_puts(m, "unsupported on this chipset\n");
1792 1793 1794
		return 0;
	}

1795 1796
	intel_runtime_pm_get(dev_priv);

1797 1798
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1799
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1800
	if (ret)
1801
		goto out;
1802

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
	if (IS_SKYLAKE(dev)) {
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1814
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1815

1816
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1817 1818 1819 1820
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1821
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1822 1823
			   intel_gpu_freq(dev_priv, (gpu_freq *
				(IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1))),
1824 1825
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1826 1827
	}

1828
	mutex_unlock(&dev_priv->rps.hw_lock);
1829

1830 1831 1832
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1833 1834
}

1835 1836
static int i915_opregion(struct seq_file *m, void *unused)
{
1837
	struct drm_info_node *node = m->private;
1838
	struct drm_device *dev = node->minor->dev;
1839
	struct drm_i915_private *dev_priv = dev->dev_private;
1840
	struct intel_opregion *opregion = &dev_priv->opregion;
1841
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1842 1843
	int ret;

1844 1845 1846
	if (data == NULL)
		return -ENOMEM;

1847 1848
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1849
		goto out;
1850

1851 1852 1853 1854
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1855 1856 1857

	mutex_unlock(&dev->struct_mutex);

1858 1859
out:
	kfree(data);
1860 1861 1862
	return 0;
}

1863 1864
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1865
	struct drm_info_node *node = m->private;
1866
	struct drm_device *dev = node->minor->dev;
1867
	struct intel_fbdev *ifbdev = NULL;
1868
	struct intel_framebuffer *fb;
1869
	struct drm_framebuffer *drm_fb;
1870

1871 1872
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1873 1874 1875 1876

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1877
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1878 1879 1880
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1881
		   fb->base.bits_per_pixel,
1882
		   fb->base.modifier[0],
1883
		   atomic_read(&fb->base.refcount.refcount));
1884
	describe_obj(m, fb->obj);
1885
	seq_putc(m, '\n');
1886
#endif
1887

1888
	mutex_lock(&dev->mode_config.fb_lock);
1889 1890
	drm_for_each_fb(drm_fb, dev) {
		fb = to_intel_framebuffer(drm_fb);
1891
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1892 1893
			continue;

1894
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1895 1896 1897
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1898
			   fb->base.bits_per_pixel,
1899
			   fb->base.modifier[0],
1900
			   atomic_read(&fb->base.refcount.refcount));
1901
		describe_obj(m, fb->obj);
1902
		seq_putc(m, '\n');
1903
	}
1904
	mutex_unlock(&dev->mode_config.fb_lock);
1905 1906 1907 1908

	return 0;
}

1909 1910 1911 1912 1913 1914 1915 1916
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1917 1918
static int i915_context_status(struct seq_file *m, void *unused)
{
1919
	struct drm_info_node *node = m->private;
1920
	struct drm_device *dev = node->minor->dev;
1921
	struct drm_i915_private *dev_priv = dev->dev_private;
1922
	struct intel_engine_cs *ring;
1923
	struct intel_context *ctx;
1924
	int ret, i;
1925

1926
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1927 1928 1929
	if (ret)
		return ret;

1930
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1931 1932
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1933 1934
			continue;

1935
		seq_puts(m, "HW context ");
1936
		describe_ctx(m, ctx);
1937
		for_each_ring(ring, dev_priv, i) {
1938
			if (ring->default_context == ctx)
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1961 1962

		seq_putc(m, '\n');
1963 1964
	}

1965
	mutex_unlock(&dev->struct_mutex);
1966 1967 1968 1969

	return 0;
}

1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

	page = i915_gem_object_get_page(ctx_obj, 1);
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
2034 2035 2036
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
2037 2038 2039 2040 2041 2042 2043 2044
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2069 2070
	intel_runtime_pm_get(dev_priv);

2071
	for_each_ring(ring, dev_priv, ring_id) {
2072
		struct drm_i915_gem_request *head_req = NULL;
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

		status = I915_READ(RING_EXECLIST_STATUS(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
			status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
2105
				struct drm_i915_gem_request, execlist_link);
2106 2107 2108 2109 2110 2111
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

2112
			ctx_obj = head_req->ctx->engine[ring_id].state;
2113 2114 2115
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
2116
				   head_req->tail);
2117 2118 2119 2120 2121
		}

		seq_putc(m, '\n');
	}

2122
	intel_runtime_pm_put(dev_priv);
2123 2124 2125 2126 2127
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2128 2129
static const char *swizzle_string(unsigned swizzle)
{
2130
	switch (swizzle) {
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2146
		return "unknown";
2147 2148 2149 2150 2151 2152 2153
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2154
	struct drm_info_node *node = m->private;
2155 2156
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2157 2158 2159 2160 2161
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2162
	intel_runtime_pm_get(dev_priv);
2163 2164 2165 2166 2167 2168 2169 2170 2171

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2172 2173
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2174 2175 2176 2177
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2178
	} else if (INTEL_INFO(dev)->gen >= 6) {
2179 2180 2181 2182 2183 2184 2185 2186
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2187
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2188 2189 2190 2191 2192
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2193 2194
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2195
	}
2196 2197 2198 2199

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2200
	intel_runtime_pm_put(dev_priv);
2201 2202 2203 2204 2205
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2206 2207
static int per_file_ctx(int id, void *ptr, void *data)
{
2208
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2209
	struct seq_file *m = data;
2210 2211 2212 2213 2214 2215 2216
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2217

2218 2219 2220
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2221
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2222 2223 2224 2225 2226
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2227
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2228 2229
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2230
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2231 2232
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2233

B
Ben Widawsky 已提交
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
	if (!ppgtt)
		return;

	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
2244
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2245 2246 2247 2248 2249 2250 2251
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2252
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2253
	int i;
D
Daniel Vetter 已提交
2254 2255 2256 2257

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2258
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2269
		seq_puts(m, "aliasing PPGTT:\n");
2270
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2271

B
Ben Widawsky 已提交
2272
		ppgtt->debug_dump(ppgtt, m);
2273
	}
B
Ben Widawsky 已提交
2274

D
Daniel Vetter 已提交
2275
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2276 2277 2278 2279
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2280
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2281
	struct drm_device *dev = node->minor->dev;
2282
	struct drm_i915_private *dev_priv = dev->dev_private;
2283
	struct drm_file *file;
B
Ben Widawsky 已提交
2284 2285 2286 2287

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2288
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2289 2290 2291 2292 2293 2294

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2295 2296 2297 2298 2299 2300 2301 2302 2303
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "\nproc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2304
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2305 2306 2307 2308 2309
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
static int count_irq_waiters(struct drm_i915_private *i915)
{
	struct intel_engine_cs *ring;
	int count = 0;
	int i;

	for_each_ring(ring, i915, i)
		count += ring->irq_refcount;

	return count;
}

2322 2323 2324 2325 2326 2327 2328
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_file *file;

2329 2330 2331 2332 2333 2334 2335 2336 2337
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
	seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
	seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2338
	spin_lock(&dev_priv->rps.client_lock);
2339 2340 2341 2342 2343 2344 2345 2346 2347
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2348 2349
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2350 2351
		rcu_read_unlock();
	}
2352 2353 2354 2355 2356 2357
	seq_printf(m, "Semaphore boosts: %d%s\n",
		   dev_priv->rps.semaphores.boosts,
		   list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
	seq_printf(m, "MMIO flip boosts: %d%s\n",
		   dev_priv->rps.mmioflips.boosts,
		   list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
2358
	seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
2359
	spin_unlock(&dev_priv->rps.client_lock);
2360

2361
	return 0;
2362 2363
}

2364 2365
static int i915_llc(struct seq_file *m, void *data)
{
2366
	struct drm_info_node *node = m->private;
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

	if (!HAS_GUC_UCODE(dev_priv->dev))
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2415 2416 2417 2418 2419
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2420
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2421 2422
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2423
	bool enabled = false;
2424

2425 2426 2427 2428 2429
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2430 2431
	intel_runtime_pm_get(dev_priv);

2432
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2433 2434
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2435
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2436
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2437 2438 2439 2440
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2441

2442 2443 2444 2445 2446 2447 2448 2449 2450
	if (HAS_DDI(dev))
		enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2462

R
Rodrigo Vivi 已提交
2463
	/* CHV PSR has no kind of performance counter */
2464
	if (HAS_DDI(dev)) {
R
Rodrigo Vivi 已提交
2465 2466
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2467 2468 2469

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2470
	mutex_unlock(&dev_priv->psr.lock);
2471

2472
	intel_runtime_pm_put(dev_priv);
2473 2474 2475
	return 0;
}

2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2487
	for_each_intel_connector(dev, connector) {
2488 2489 2490 2491

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2492 2493 2494
		if (!connector->base.encoder)
			continue;

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2527 2528
	intel_runtime_pm_get(dev_priv);

2529 2530 2531 2532 2533 2534
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2535 2536
	intel_runtime_pm_put(dev_priv);

2537
	seq_printf(m, "%llu", (long long unsigned)power);
2538 2539 2540 2541

	return 0;
}

2542
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2543
{
2544
	struct drm_info_node *node = m->private;
2545 2546 2547
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2548
	if (!HAS_RUNTIME_PM(dev)) {
2549 2550 2551 2552
		seq_puts(m, "not supported\n");
		return 0;
	}

2553
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2554
	seq_printf(m, "IRQs disabled: %s\n",
2555
		   yesno(!intel_irqs_enabled(dev_priv)));
2556
#ifdef CONFIG_PM
2557 2558
	seq_printf(m, "Usage count: %d\n",
		   atomic_read(&dev->dev->power.usage_count));
2559 2560 2561
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2562

2563 2564 2565
	return 0;
}

2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2611 2612 2613 2614
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2615 2616
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2617 2618 2619 2620 2621 2622 2623 2624
	case POWER_DOMAIN_AUX_A:
		return "AUX_A";
	case POWER_DOMAIN_AUX_B:
		return "AUX_B";
	case POWER_DOMAIN_AUX_C:
		return "AUX_C";
	case POWER_DOMAIN_AUX_D:
		return "AUX_D";
2625 2626 2627
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
2628
		MISSING_CASE(domain);
2629 2630 2631 2632 2633 2634
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2635
	struct drm_info_node *node = m->private;
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2690
	struct drm_info_node *node = m->private;
2691 2692 2693 2694 2695 2696 2697
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2698
		   encoder->base.id, encoder->name);
2699 2700 2701 2702
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2703
			   connector->name,
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2717
	struct drm_info_node *node = m->private;
2718 2719 2720 2721
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2722 2723 2724 2725 2726 2727
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2774
	struct drm_display_mode *mode;
2775 2776

	seq_printf(m, "connector %d: type %s, status: %s\n",
2777
		   connector->base.id, connector->name,
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2789 2790 2791 2792 2793 2794 2795 2796 2797
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2798

2799 2800 2801
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2802 2803
}

2804 2805 2806 2807 2808 2809 2810 2811
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2812
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2813 2814 2815 2816 2817 2818 2819 2820 2821

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2822
	pos = I915_READ(CURPOS(pipe));
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2835 2836
static int i915_display_info(struct seq_file *m, void *unused)
{
2837
	struct drm_info_node *node = m->private;
2838
	struct drm_device *dev = node->minor->dev;
2839
	struct drm_i915_private *dev_priv = dev->dev_private;
2840
	struct intel_crtc *crtc;
2841 2842
	struct drm_connector *connector;

2843
	intel_runtime_pm_get(dev_priv);
2844 2845 2846
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2847
	for_each_intel_crtc(dev, crtc) {
2848
		bool active;
2849
		struct intel_crtc_state *pipe_config;
2850
		int x, y;
2851

2852 2853
		pipe_config = to_intel_crtc_state(crtc->base.state);

2854
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2855
			   crtc->base.base.id, pipe_name(crtc->pipe),
2856 2857 2858
			   yesno(pipe_config->base.active),
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h);
		if (pipe_config->base.active) {
2859 2860
			intel_crtc_info(m, crtc);

2861
			active = cursor_position(dev, crtc->pipe, &x, &y);
2862
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2863
				   yesno(crtc->cursor_base),
2864 2865
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
2866
				   crtc->cursor_addr, yesno(active));
2867
		}
2868 2869 2870 2871

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2872 2873 2874 2875 2876 2877 2878 2879 2880
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2881
	intel_runtime_pm_put(dev_priv);
2882 2883 2884 2885

	return 0;
}

B
Ben Widawsky 已提交
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2903
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

2953
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
2954 2955 2956 2957
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2970
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
2971
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
2972
		seq_printf(m, " tracked hardware state:\n");
2973 2974 2975 2976 2977 2978
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
2979 2980 2981 2982 2983 2984
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2985
static int i915_wa_registers(struct seq_file *m, void *unused)
2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

2999 3000
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
3001 3002
		u32 addr, mask, value, read;
		bool ok;
3003

3004 3005
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
3006 3007 3008 3009 3010
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
			   addr, value, mask, read, ok ? "OK" : "FAIL");
3011 3012 3013 3014 3015 3016 3017 3018
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3029 3030 3031
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

3032 3033 3034 3035 3036 3037 3038 3039 3040
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3041
		for_each_plane(dev_priv, pipe, plane) {
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

		entry = &ddb->cursor[pipe];
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
	struct intel_encoder *intel_encoder;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;

	for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
		/* Encoder connected on this CRTC */
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_EDP:
			seq_puts(m, "eDP:\n");
			break;
		case INTEL_OUTPUT_DSI:
			seq_puts(m, "DSI:\n");
			break;
		case INTEL_OUTPUT_HDMI:
			seq_puts(m, "HDMI:\n");
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			seq_puts(m, "DP:\n");
			break;
		default:
			seq_printf(m, "Other encoder (id=%d).\n",
						intel_encoder->type);
			return;
		}
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3099
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

	for_each_intel_crtc(dev, intel_crtc) {
		drm_modeset_lock(&intel_crtc->base.mutex, NULL);

3151
		if (intel_crtc->base.state->active) {
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);
	}

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3167 3168 3169 3170 3171 3172
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3195 3196
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3197 3198 3199 3200
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3201 3202 3203
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3204 3205 3206 3207
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3208 3209 3210
		return -EBUSY; /* already open */
	}

3211
	pipe_crc->opened = true;
3212 3213
	filep->private_data = inode->i_private;

3214 3215
	spin_unlock_irq(&pipe_crc->lock);

3216 3217 3218 3219 3220
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3221 3222 3223 3224
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3225 3226 3227
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3228

3229 3230 3231 3232 3233 3234 3235 3236 3237
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3238
{
3239 3240 3241
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3253
	int n_entries;
3254 3255 3256 3257 3258 3259 3260 3261 3262 3263
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3264
		return 0;
3265 3266

	/* nothing to read */
3267
	spin_lock_irq(&pipe_crc->lock);
3268
	while (pipe_crc_data_count(pipe_crc) == 0) {
3269 3270 3271 3272
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3273
			return -EAGAIN;
3274
		}
3275

3276 3277 3278 3279 3280 3281
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3282 3283
	}

3284
	/* We now have one or more entries to read */
3285
	n_entries = count / PIPE_CRC_LINE_LEN;
3286

3287
	bytes_read = 0;
3288 3289 3290
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3291
		int ret;
3292

3293 3294 3295 3296 3297 3298 3299
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3300 3301 3302 3303 3304 3305
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3306 3307 3308
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
3309 3310
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
3311

3312 3313 3314 3315 3316
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3317

3318 3319
	spin_unlock_irq(&pipe_crc->lock);

3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3355 3356
	if (!ent)
		return -ENOMEM;
3357 3358

	return drm_add_fake_info_node(minor, ent, info);
3359 3360
}

D
Daniel Vetter 已提交
3361
static const char * const pipe_crc_sources[] = {
3362 3363 3364 3365
	"none",
	"plane1",
	"plane2",
	"pf",
3366
	"pipe",
D
Daniel Vetter 已提交
3367 3368 3369 3370
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3371
	"auto",
3372 3373 3374 3375 3376 3377 3378 3379
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3380
static int display_crc_ctl_show(struct seq_file *m, void *data)
3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3393
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3394 3395 3396
{
	struct drm_device *dev = inode->i_private;

3397
	return single_open(file, display_crc_ctl_show, dev);
3398 3399
}

3400
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3401 3402
				 uint32_t *val)
{
3403 3404 3405 3406
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3420 3421 3422 3423 3424
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3425
	struct intel_digital_port *dig_port;
3426 3427 3428 3429
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3430
	drm_modeset_lock_all(dev);
3431
	for_each_intel_encoder(dev, encoder) {
3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3462
			break;
3463 3464
		default:
			break;
3465 3466
		}
	}
3467
	drm_modeset_unlock_all(dev);
3468 3469 3470 3471 3472 3473 3474

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3475 3476
				uint32_t *val)
{
3477 3478 3479
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3480 3481 3482 3483 3484 3485 3486
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3487 3488 3489 3490 3491
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3492
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3493 3494 3495
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3496
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3497
		break;
3498 3499 3500 3501 3502 3503
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3504 3505 3506 3507 3508 3509 3510
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3524 3525
		switch (pipe) {
		case PIPE_A:
3526
			tmp |= PIPE_A_SCRAMBLE_RESET;
3527 3528
			break;
		case PIPE_B:
3529
			tmp |= PIPE_B_SCRAMBLE_RESET;
3530 3531 3532 3533 3534 3535 3536
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3537 3538 3539
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3540 3541 3542
	return 0;
}

3543
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3544 3545
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3546 3547
				 uint32_t *val)
{
3548 3549 3550
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3551 3552 3553 3554 3555 3556 3557
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3570
		need_stable_symbols = true;
3571 3572 3573 3574 3575
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3576
		need_stable_symbols = true;
3577 3578 3579 3580 3581
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3582
		need_stable_symbols = true;
3583 3584 3585 3586 3587 3588 3589 3590
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3616 3617 3618
	return 0;
}

3619 3620 3621 3622 3623 3624
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3625 3626
	switch (pipe) {
	case PIPE_A:
3627
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3628 3629
		break;
	case PIPE_B:
3630
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3631 3632 3633 3634 3635 3636 3637
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3638 3639 3640 3641 3642 3643
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3662
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3663 3664
				uint32_t *val)
{
3665 3666 3667 3668
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3669 3670 3671 3672 3673 3674 3675 3676 3677
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3678
	case INTEL_PIPE_CRC_SOURCE_NONE:
3679 3680
		*val = 0;
		break;
D
Daniel Vetter 已提交
3681 3682
	default:
		return -EINVAL;
3683 3684 3685 3686 3687
	}

	return 0;
}

3688
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
3689 3690 3691 3692
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3693
	struct intel_crtc_state *pipe_config;
3694 3695
	struct drm_atomic_state *state;
	int ret = 0;
3696 3697

	drm_modeset_lock_all(dev);
3698 3699 3700 3701
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
3702 3703
	}

3704 3705 3706 3707 3708 3709
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
3710

3711 3712 3713 3714
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
3715

3716 3717
	ret = drm_atomic_commit(state);
out:
3718
	drm_modeset_unlock_all(dev);
3719 3720 3721
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
3722 3723 3724 3725 3726
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3727 3728
				uint32_t *val)
{
3729 3730 3731 3732
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3733 3734 3735 3736 3737 3738 3739
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3740
		if (IS_HASWELL(dev) && pipe == PIPE_A)
3741
			hsw_trans_edp_pipe_A_crc_wa(dev, true);
3742

3743 3744
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3745
	case INTEL_PIPE_CRC_SOURCE_NONE:
3746 3747
		*val = 0;
		break;
D
Daniel Vetter 已提交
3748 3749
	default:
		return -EINVAL;
3750 3751 3752 3753 3754
	}

	return 0;
}

3755 3756 3757 3758
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3759
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3760 3761
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
3762
	u32 val = 0; /* shut up gcc */
3763
	int ret;
3764

3765 3766 3767
	if (pipe_crc->source == source)
		return 0;

3768 3769 3770 3771
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

3772 3773 3774 3775 3776
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
3777
	if (IS_GEN2(dev))
3778
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3779
	else if (INTEL_INFO(dev)->gen < 5)
3780
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3781
	else if (IS_VALLEYVIEW(dev))
3782
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3783
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3784
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3785
	else
3786
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3787 3788 3789 3790

	if (ret != 0)
		return ret;

3791 3792
	/* none -> real source transition */
	if (source) {
3793 3794
		struct intel_pipe_crc_entry *entries;

3795 3796 3797
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3798 3799
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
3800 3801
				  GFP_KERNEL);
		if (!entries)
3802 3803
			return -ENOMEM;

3804 3805 3806 3807 3808 3809 3810 3811
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

3812
		spin_lock_irq(&pipe_crc->lock);
3813
		kfree(pipe_crc->entries);
3814
		pipe_crc->entries = entries;
3815 3816 3817
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3818 3819
	}

3820
	pipe_crc->source = source;
3821 3822 3823 3824

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3825 3826
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3827
		struct intel_pipe_crc_entry *entries;
3828 3829
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3830

3831 3832 3833
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3834
		drm_modeset_lock(&crtc->base.mutex, NULL);
3835
		if (crtc->base.state->active)
3836 3837
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3838

3839 3840
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3841
		pipe_crc->entries = NULL;
3842 3843
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
3844 3845 3846
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3847 3848 3849

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3850 3851
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3852
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
3853
			hsw_trans_edp_pipe_A_crc_wa(dev, false);
3854 3855

		hsw_enable_ips(crtc);
3856 3857
	}

3858 3859 3860 3861 3862
	return 0;
}

/*
 * Parse pipe CRC command strings:
3863 3864 3865
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3866 3867 3868 3869
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3870 3871
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3872
 */
3873
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3904 3905 3906 3907
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3908
static const char * const pipe_crc_objects[] = {
3909 3910 3911 3912
	"pipe",
};

static int
3913
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3914 3915 3916 3917 3918
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3919
			*o = i;
3920 3921 3922 3923 3924 3925
			return 0;
		    }

	return -EINVAL;
}

3926
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3939
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3940 3941 3942 3943 3944
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3945
			*s = i;
3946 3947 3948 3949 3950 3951
			return 0;
		    }

	return -EINVAL;
}

3952
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3953
{
3954
#define N_WORDS 3
3955
	int n_words;
3956
	char *words[N_WORDS];
3957
	enum pipe pipe;
3958
	enum intel_pipe_crc_object object;
3959 3960
	enum intel_pipe_crc_source source;

3961
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3962 3963 3964 3965 3966 3967
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3968
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3969
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3970 3971 3972
		return -EINVAL;
	}

3973
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3974
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3975 3976 3977
		return -EINVAL;
	}

3978
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3979
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3980 3981 3982 3983 3984 3985
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3986 3987
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4013
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
4014 4015 4016 4017 4018 4019 4020 4021 4022 4023

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4024
static const struct file_operations i915_display_crc_ctl_fops = {
4025
	.owner = THIS_MODULE,
4026
	.open = display_crc_ctl_open,
4027 4028 4029
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4030
	.write = display_crc_ctl_write
4031 4032
};

4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044
static ssize_t i915_displayport_test_active_write(struct file *file,
					    const char __user *ubuf,
					    size_t len, loff_t *offp)
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4045
	dev = ((struct seq_file *)file->private_data)->private;
4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4070
		if (connector->status == connector_status_connected &&
4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_active_show, dev);
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_data_show, dev);
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_type_show, dev);
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4218
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4219 4220 4221
{
	struct drm_device *dev = m->private;
	int level;
4222 4223 4224 4225 4226 4227 4228 4229
	int num_levels;

	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4230 4231 4232 4233 4234 4235

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4236 4237
		/*
		 * - WM1+ latency values in 0.5us units
4238
		 * - latencies are in us on gen9/vlv/chv
4239
		 */
4240
		if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev))
4241 4242
			latency *= 10;
		else if (level > 0)
4243 4244 4245
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4246
			   level, wm[level], latency / 10, latency % 10);
4247 4248 4249 4250 4251 4252 4253 4254
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4255 4256 4257 4258 4259 4260 4261
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
4262

4263
	wm_latency_show(m, latencies);
4264 4265 4266 4267 4268 4269 4270

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4271 4272 4273 4274 4275 4276 4277
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
4278

4279
	wm_latency_show(m, latencies);
4280 4281 4282 4283 4284 4285 4286

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4287 4288 4289 4290 4291 4292 4293
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4294

4295
	wm_latency_show(m, latencies);
4296 4297 4298 4299 4300 4301 4302 4303

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4304
	if (INTEL_INFO(dev)->gen < 5)
4305 4306 4307 4308 4309 4310 4311 4312 4313
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4314
	if (HAS_GMCH_DISPLAY(dev))
4315 4316 4317 4318 4319 4320 4321 4322 4323
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4324
	if (HAS_GMCH_DISPLAY(dev))
4325 4326 4327 4328 4329 4330
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4331
				size_t len, loff_t *offp, uint16_t wm[8])
4332 4333 4334
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4335
	uint16_t new[8] = { 0 };
4336
	int num_levels;
4337 4338 4339 4340
	int level;
	int ret;
	char tmp[32];

4341 4342 4343 4344 4345 4346 4347
	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4348 4349 4350 4351 4352 4353 4354 4355
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4356 4357 4358
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4378 4379
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4380

4381 4382 4383 4384 4385 4386
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4387 4388 4389 4390 4391 4392 4393
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4394 4395
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4396

4397 4398 4399 4400 4401 4402
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4403 4404 4405 4406 4407 4408 4409
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4410 4411 4412 4413 4414 4415 4416
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4417

4418
	return wm_latency_write(file, ubuf, len, offp, latencies);
4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4448 4449
static int
i915_wedged_get(void *data, u64 *val)
4450
{
4451
	struct drm_device *dev = data;
4452
	struct drm_i915_private *dev_priv = dev->dev_private;
4453

4454
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
4455

4456
	return 0;
4457 4458
}

4459 4460
static int
i915_wedged_set(void *data, u64 val)
4461
{
4462
	struct drm_device *dev = data;
4463 4464
	struct drm_i915_private *dev_priv = dev->dev_private;

4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return -EAGAIN;

4476
	intel_runtime_pm_get(dev_priv);
4477

4478 4479
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
4480 4481 4482

	intel_runtime_pm_put(dev_priv);

4483
	return 0;
4484 4485
}

4486 4487
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4488
			"%llu\n");
4489

4490 4491
static int
i915_ring_stop_get(void *data, u64 *val)
4492
{
4493
	struct drm_device *dev = data;
4494
	struct drm_i915_private *dev_priv = dev->dev_private;
4495

4496
	*val = dev_priv->gpu_error.stop_rings;
4497

4498
	return 0;
4499 4500
}

4501 4502
static int
i915_ring_stop_set(void *data, u64 val)
4503
{
4504
	struct drm_device *dev = data;
4505
	struct drm_i915_private *dev_priv = dev->dev_private;
4506
	int ret;
4507

4508
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
4509

4510 4511 4512 4513
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

4514
	dev_priv->gpu_error.stop_rings = val;
4515 4516
	mutex_unlock(&dev->struct_mutex);

4517
	return 0;
4518 4519
}

4520 4521 4522
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
4523

4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4590 4591 4592 4593 4594 4595 4596 4597
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4598 4599
static int
i915_drop_caches_get(void *data, u64 *val)
4600
{
4601
	*val = DROP_ALL;
4602

4603
	return 0;
4604 4605
}

4606 4607
static int
i915_drop_caches_set(void *data, u64 val)
4608
{
4609
	struct drm_device *dev = data;
4610
	struct drm_i915_private *dev_priv = dev->dev_private;
4611
	int ret;
4612

4613
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4630 4631
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4632

4633 4634
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4635 4636 4637 4638

unlock:
	mutex_unlock(&dev->struct_mutex);

4639
	return ret;
4640 4641
}

4642 4643 4644
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4645

4646 4647
static int
i915_max_freq_get(void *data, u64 *val)
4648
{
4649
	struct drm_device *dev = data;
4650
	struct drm_i915_private *dev_priv = dev->dev_private;
4651
	int ret;
4652

4653
	if (INTEL_INFO(dev)->gen < 6)
4654 4655
		return -ENODEV;

4656 4657
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4658
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4659 4660
	if (ret)
		return ret;
4661

4662
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4663
	mutex_unlock(&dev_priv->rps.hw_lock);
4664

4665
	return 0;
4666 4667
}

4668 4669
static int
i915_max_freq_set(void *data, u64 val)
4670
{
4671
	struct drm_device *dev = data;
4672
	struct drm_i915_private *dev_priv = dev->dev_private;
4673
	u32 hw_max, hw_min;
4674
	int ret;
4675

4676
	if (INTEL_INFO(dev)->gen < 6)
4677
		return -ENODEV;
4678

4679 4680
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4681
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4682

4683
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4684 4685 4686
	if (ret)
		return ret;

4687 4688 4689
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4690
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4691

4692 4693
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4694

4695
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4696 4697
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4698 4699
	}

4700
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4701

4702
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4703

4704
	mutex_unlock(&dev_priv->rps.hw_lock);
4705

4706
	return 0;
4707 4708
}

4709 4710
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4711
			"%llu\n");
4712

4713 4714
static int
i915_min_freq_get(void *data, u64 *val)
4715
{
4716
	struct drm_device *dev = data;
4717
	struct drm_i915_private *dev_priv = dev->dev_private;
4718
	int ret;
4719

4720
	if (INTEL_INFO(dev)->gen < 6)
4721 4722
		return -ENODEV;

4723 4724
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4725
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4726 4727
	if (ret)
		return ret;
4728

4729
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4730
	mutex_unlock(&dev_priv->rps.hw_lock);
4731

4732
	return 0;
4733 4734
}

4735 4736
static int
i915_min_freq_set(void *data, u64 val)
4737
{
4738
	struct drm_device *dev = data;
4739
	struct drm_i915_private *dev_priv = dev->dev_private;
4740
	u32 hw_max, hw_min;
4741
	int ret;
4742

4743
	if (INTEL_INFO(dev)->gen < 6)
4744
		return -ENODEV;
4745

4746 4747
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4748
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4749

4750
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4751 4752 4753
	if (ret)
		return ret;

4754 4755 4756
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4757
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4758

4759 4760
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4761

4762
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4763 4764
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4765
	}
J
Jeff McGee 已提交
4766

4767
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4768

4769
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4770

4771
	mutex_unlock(&dev_priv->rps.hw_lock);
4772

4773
	return 0;
4774 4775
}

4776 4777
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4778
			"%llu\n");
4779

4780 4781
static int
i915_cache_sharing_get(void *data, u64 *val)
4782
{
4783
	struct drm_device *dev = data;
4784
	struct drm_i915_private *dev_priv = dev->dev_private;
4785
	u32 snpcr;
4786
	int ret;
4787

4788 4789 4790
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4791 4792 4793
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4794
	intel_runtime_pm_get(dev_priv);
4795

4796
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4797 4798

	intel_runtime_pm_put(dev_priv);
4799 4800
	mutex_unlock(&dev_priv->dev->struct_mutex);

4801
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4802

4803
	return 0;
4804 4805
}

4806 4807
static int
i915_cache_sharing_set(void *data, u64 val)
4808
{
4809
	struct drm_device *dev = data;
4810 4811 4812
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

4813 4814 4815
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4816
	if (val > 3)
4817 4818
		return -EINVAL;

4819
	intel_runtime_pm_get(dev_priv);
4820
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4821 4822 4823 4824 4825 4826 4827

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4828
	intel_runtime_pm_put(dev_priv);
4829
	return 0;
4830 4831
}

4832 4833 4834
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4835

4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	const int ss_max = 2;
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4880
	int s_max = 3, ss_max = 4;
4881 4882 4883
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895
	/* BXT has a single slice and at most 3 subslices. */
	if (IS_BROXTON(dev)) {
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4896 4897 4898 4899 4900 4901 4902 4903 4904 4905
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
4906 4907
		unsigned int ss_cnt = 0;

4908 4909 4910 4911 4912
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
4913 4914 4915 4916

		if (IS_SKYLAKE(dev))
			ss_cnt = INTEL_INFO(dev)->subslice_per_slice;

4917 4918 4919
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4920 4921 4922 4923 4924 4925 4926 4927
			if (IS_BROXTON(dev) &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			if (IS_BROXTON(dev))
				ss_cnt++;

4928 4929 4930 4931 4932 4933
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
4934 4935 4936 4937

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
4938 4939 4940
	}
}

4941 4942 4943 4944
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
4945
	struct sseu_dev_status stat;
4946

4947
	if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

4968
	seq_puts(m, "SSEU Device Status\n");
4969
	memset(&stat, 0, sizeof(stat));
4970
	if (IS_CHERRYVIEW(dev)) {
4971
		cherryview_sseu_device_status(dev, &stat);
4972
	} else if (INTEL_INFO(dev)->gen >= 9) {
4973
		gen9_sseu_device_status(dev, &stat);
4974
	}
4975 4976 4977 4978 4979 4980 4981 4982 4983 4984
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
4985

4986 4987 4988
	return 0;
}

4989 4990 4991 4992 4993
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4994
	if (INTEL_INFO(dev)->gen < 6)
4995 4996
		return 0;

4997
	intel_runtime_pm_get(dev_priv);
4998
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4999 5000 5001 5002

	return 0;
}

5003
static int i915_forcewake_release(struct inode *inode, struct file *file)
5004 5005 5006 5007
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5008
	if (INTEL_INFO(dev)->gen < 6)
5009 5010
		return 0;

5011
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5012
	intel_runtime_pm_put(dev_priv);
5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5029
				  S_IRUSR,
5030 5031
				  root, dev,
				  &i915_forcewake_fops);
5032 5033
	if (!ent)
		return -ENOMEM;
5034

B
Ben Widawsky 已提交
5035
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5036 5037
}

5038 5039 5040 5041
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5042 5043 5044 5045
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

5046
	ent = debugfs_create_file(name,
5047 5048
				  S_IRUGO | S_IWUSR,
				  root, dev,
5049
				  fops);
5050 5051
	if (!ent)
		return -ENOMEM;
5052

5053
	return drm_add_fake_info_node(minor, ent, fops);
5054 5055
}

5056
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5057
	{"i915_capabilities", i915_capabilities, 0},
5058
	{"i915_gem_objects", i915_gem_object_info, 0},
5059
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5060
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
5061 5062
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
5063
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5064
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5065 5066
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5067
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5068
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5069 5070 5071
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5072
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5073
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5074
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
5075
	{"i915_frequency_info", i915_frequency_info, 0},
5076
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5077
	{"i915_drpc_info", i915_drpc_info, 0},
5078
	{"i915_emon_status", i915_emon_status, 0},
5079
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5080
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5081
	{"i915_fbc_status", i915_fbc_status, 0},
5082
	{"i915_ips_status", i915_ips_status, 0},
5083
	{"i915_sr_status", i915_sr_status, 0},
5084
	{"i915_opregion", i915_opregion, 0},
5085
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5086
	{"i915_context_status", i915_context_status, 0},
5087
	{"i915_dump_lrc", i915_dump_lrc, 0},
5088
	{"i915_execlists", i915_execlists, 0},
5089
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5090
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5091
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5092
	{"i915_llc", i915_llc, 0},
5093
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5094
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5095
	{"i915_energy_uJ", i915_energy_uJ, 0},
5096
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5097
	{"i915_power_domain_info", i915_power_domain_info, 0},
5098
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5099
	{"i915_semaphore_status", i915_semaphore_status, 0},
5100
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5101
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5102
	{"i915_wa_registers", i915_wa_registers, 0},
5103
	{"i915_ddb_info", i915_ddb_info, 0},
5104
	{"i915_sseu_status", i915_sseu_status, 0},
5105
	{"i915_drrs_status", i915_drrs_status, 0},
5106
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5107
};
5108
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5109

5110
static const struct i915_debugfs_files {
5111 5112 5113 5114 5115 5116 5117 5118
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
5119 5120
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5121 5122 5123
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5124
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5125 5126 5127
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5128
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5129 5130 5131
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5132 5133
};

5134 5135 5136
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5137
	enum pipe pipe;
5138

5139
	for_each_pipe(dev_priv, pipe) {
5140
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5141

5142 5143
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5144 5145 5146 5147
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5148
int i915_debugfs_init(struct drm_minor *minor)
5149
{
5150
	int ret, i;
5151

5152
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5153 5154
	if (ret)
		return ret;
5155

5156 5157 5158 5159 5160 5161
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5162 5163 5164 5165 5166 5167 5168
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5169

5170 5171
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5172 5173 5174
					minor->debugfs_root, minor);
}

5175
void i915_debugfs_cleanup(struct drm_minor *minor)
5176
{
5177 5178
	int i;

5179 5180
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5181

5182 5183
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
5184

D
Daniel Vetter 已提交
5185
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5186 5187 5188 5189 5190 5191
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5192 5193 5194 5195 5196 5197
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5198
}
5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5233 5234 5235
	if (connector->status != connector_status_connected)
		return -ENODEV;

5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5256
	}
5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}