i915_debugfs.c 126.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
D
Daniel Vetter 已提交
99
	if (i915_gem_obj_is_pinned(obj))
100 101 102 103 104
		return "p";
	else
		return " ";
}

105
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
106
{
107 108 109 110 111 112
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
113 114
}

B
Ben Widawsky 已提交
115 116
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
117
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
118 119
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
123
	struct i915_vma *vma;
B
Ben Widawsky 已提交
124 125
	int pin_count = 0;

126
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %x %x %x%s%s%s",
127 128 129
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
130
		   get_global_flag(obj),
131
		   obj->base.size / 1024,
132 133
		   obj->base.read_domains,
		   obj->base.write_domain,
134 135 136
		   i915_gem_request_get_seqno(obj->last_read_req),
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
137
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
138 139 140 141
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
D
Dan Carpenter 已提交
142
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
143 144
		if (vma->pin_count > 0)
			pin_count++;
D
Dan Carpenter 已提交
145 146
	}
	seq_printf(m, " (pinned x %d)", pin_count);
147 148
	if (obj->pin_display)
		seq_printf(m, " (display)");
149 150
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
151 152 153 154 155
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
156
		seq_printf(m, "gtt offset: %08llx, size: %08llx, type: %u)",
157 158
			   vma->node.start, vma->node.size,
			   vma->ggtt_view.type);
B
Ben Widawsky 已提交
159
	}
160
	if (obj->stolen)
161
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
162 163 164 165 166 167 168 169 170
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
171 172 173
	if (obj->last_read_req != NULL)
		seq_printf(m, " (%s)",
			   i915_gem_request_get_ring(obj->last_read_req)->name);
174 175
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
176 177
}

178
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
179
{
180
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
181 182 183 184
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

185
static int i915_gem_object_list_info(struct seq_file *m, void *data)
186
{
187
	struct drm_info_node *node = m->private;
188 189
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
190
	struct drm_device *dev = node->minor->dev;
191 192
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
193
	struct i915_vma *vma;
194 195
	size_t total_obj_size, total_gtt_size;
	int count, ret;
196 197 198 199

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
200

B
Ben Widawsky 已提交
201
	/* FIXME: the user of this interface might want more than just GGTT */
202 203
	switch (list) {
	case ACTIVE_LIST:
204
		seq_puts(m, "Active:\n");
205
		head = &vm->active_list;
206 207
		break;
	case INACTIVE_LIST:
208
		seq_puts(m, "Inactive:\n");
209
		head = &vm->inactive_list;
210 211
		break;
	default:
212 213
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
214 215
	}

216
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
217 218 219 220 221 222
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
223
		count++;
224
	}
225
	mutex_unlock(&dev->struct_mutex);
226

227 228
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
229 230 231
	return 0;
}

232 233 234 235
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
236
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
237
	struct drm_i915_gem_object *b =
238
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
239 240 241 242 243 244

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
245
	struct drm_info_node *node = m->private;
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

262
		list_add(&obj->obj_exec_link, &stolen);
263 264 265 266 267 268 269 270 271

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

272
		list_add(&obj->obj_exec_link, &stolen);
273 274 275 276 277 278 279

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
280
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
281 282 283
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
284
		list_del_init(&obj->obj_exec_link);
285 286 287 288 289 290 291 292
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

293 294
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
295
		size += i915_gem_obj_ggtt_size(obj); \
296 297
		++count; \
		if (obj->map_and_fenceable) { \
298
			mappable_size += i915_gem_obj_ggtt_size(obj); \
299 300 301
			++mappable_count; \
		} \
	} \
302
} while (0)
303

304
struct file_stats {
305
	struct drm_i915_file_private *file_priv;
306
	int count;
307 308 309
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
310 311 312 313 314 315
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
316
	struct i915_vma *vma;
317 318 319 320

	stats->count++;
	stats->total += obj->base.size;

321 322 323
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

324 325 326 327 328 329 330 331 332 333 334 335 336
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
337
			if (ppgtt->file_priv != stats->file_priv)
338 339
				continue;

340
			if (obj->active) /* XXX per-vma statistic */
341 342 343 344 345 346
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
347
	} else {
348 349
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
350
			if (obj->active)
351 352 353 354 355
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
356 357
	}

358 359 360
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

361 362 363
	return 0;
}

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
#define print_file_stats(m, name, stats) \
	seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
		   name, \
		   stats.count, \
		   stats.total, \
		   stats.active, \
		   stats.inactive, \
		   stats.global, \
		   stats.shared, \
		   stats.unbound)

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;

	memset(&stats, 0, sizeof(stats));

	list_for_each_entry(obj,
			    &dev_priv->mm.batch_pool.cache_list,
			    batch_pool_list)
		per_file_stats(0, obj, &stats);

	print_file_stats(m, "batch pool", stats);
}

B
Ben Widawsky 已提交
391 392 393 394 395 396 397 398 399 400 401 402
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
403
{
404
	struct drm_info_node *node = m->private;
405 406
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
407 408
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
409
	struct drm_i915_gem_object *obj;
410
	struct i915_address_space *vm = &dev_priv->gtt.base;
411
	struct drm_file *file;
B
Ben Widawsky 已提交
412
	struct i915_vma *vma;
413 414 415 416 417 418
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

419 420 421 422 423
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
424
	count_objects(&dev_priv->mm.bound_list, global_list);
425 426 427 428
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
429
	count_vmas(&vm->active_list, mm_list);
430 431 432 433
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
434
	count_vmas(&vm->inactive_list, mm_list);
435 436 437
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

438
	size = count = purgeable_size = purgeable_count = 0;
439
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
440
		size += obj->base.size, ++count;
441 442 443
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
444 445
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

446
	size = count = mappable_size = mappable_count = 0;
447
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
448
		if (obj->fault_mappable) {
449
			size += i915_gem_obj_ggtt_size(obj);
450 451 452
			++count;
		}
		if (obj->pin_mappable) {
453
			mappable_size += i915_gem_obj_ggtt_size(obj);
454 455
			++mappable_count;
		}
456 457 458 459
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
460
	}
461 462
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
463 464 465 466 467
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

468
	seq_printf(m, "%zu [%lu] gtt total\n",
469 470
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
471

472 473 474
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);

475
	seq_putc(m, '\n');
476 477
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
478
		struct task_struct *task;
479 480

		memset(&stats, 0, sizeof(stats));
481
		stats.file_priv = file->driver_priv;
482
		spin_lock(&file->table_lock);
483
		idr_for_each(&file->object_idr, per_file_stats, &stats);
484
		spin_unlock(&file->table_lock);
485 486 487 488 489 490 491 492
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
493
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
494
		rcu_read_unlock();
495 496
	}

497 498 499 500 501
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

502
static int i915_gem_gtt_info(struct seq_file *m, void *data)
503
{
504
	struct drm_info_node *node = m->private;
505
	struct drm_device *dev = node->minor->dev;
506
	uintptr_t list = (uintptr_t) node->info_ent->data;
507 508 509 510 511 512 513 514 515 516
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
517
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
518
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
519 520
			continue;

521
		seq_puts(m, "   ");
522
		describe_obj(m, obj);
523
		seq_putc(m, '\n');
524
		total_obj_size += obj->base.size;
525
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
526 527 528 529 530 531 532 533 534 535 536
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

537 538
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
539
	struct drm_info_node *node = m->private;
540
	struct drm_device *dev = node->minor->dev;
541
	struct drm_i915_private *dev_priv = dev->dev_private;
542
	struct intel_crtc *crtc;
543 544 545 546 547
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
548

549
	for_each_intel_crtc(dev, crtc) {
550 551
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
552 553
		struct intel_unpin_work *work;

554
		spin_lock_irq(&dev->event_lock);
555 556
		work = crtc->unpin_work;
		if (work == NULL) {
557
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
558 559
				   pipe, plane);
		} else {
560 561
			u32 addr;

562
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
563
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
564 565
					   pipe, plane);
			} else {
566
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
567 568
					   pipe, plane);
			}
569 570 571 572
			if (work->flip_queued_req) {
				struct intel_engine_cs *ring =
					i915_gem_request_get_ring(work->flip_queued_req);

573
				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
574
					   ring->name,
575
					   i915_gem_request_get_seqno(work->flip_queued_req),
576
					   dev_priv->next_seqno,
577
					   ring->get_seqno(ring, true),
578
					   i915_gem_request_completed(work->flip_queued_req, true));
579 580 581 582 583
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
584
				   drm_crtc_vblank_count(&crtc->base));
585
			if (work->enable_stall_check)
586
				seq_puts(m, "Stall check enabled, ");
587
			else
588
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
589
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
590

591 592 593 594 595 596
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

597
			if (work->pending_flip_obj) {
598 599
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
600 601
			}
		}
602
		spin_unlock_irq(&dev->event_lock);
603 604
	}

605 606
	mutex_unlock(&dev->struct_mutex);

607 608 609
	return 0;
}

610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int count = 0;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	seq_puts(m, "cache:\n");
	list_for_each_entry(obj,
			    &dev_priv->mm.batch_pool.cache_list,
			    batch_pool_list) {
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
		count++;
	}

	seq_printf(m, "total: %d\n", count);

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

640 641
static int i915_gem_request_info(struct seq_file *m, void *data)
{
642
	struct drm_info_node *node = m->private;
643
	struct drm_device *dev = node->minor->dev;
644
	struct drm_i915_private *dev_priv = dev->dev_private;
645
	struct intel_engine_cs *ring;
646
	struct drm_i915_gem_request *gem_request;
647
	int ret, count, i;
648 649 650 651

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
652

653
	count = 0;
654 655 656 657 658
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
659
		list_for_each_entry(gem_request,
660
				    &ring->request_list,
661
				    list) {
662
			seq_printf(m, "    %x @ %d\n",
663 664 665 666
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
667
	}
668 669
	mutex_unlock(&dev->struct_mutex);

670
	if (count == 0)
671
		seq_puts(m, "No requests\n");
672

673 674 675
	return 0;
}

676
static void i915_ring_seqno_info(struct seq_file *m,
677
				 struct intel_engine_cs *ring)
678 679
{
	if (ring->get_seqno) {
680
		seq_printf(m, "Current sequence (%s): %x\n",
681
			   ring->name, ring->get_seqno(ring, false));
682 683 684
	}
}

685 686
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
687
	struct drm_info_node *node = m->private;
688
	struct drm_device *dev = node->minor->dev;
689
	struct drm_i915_private *dev_priv = dev->dev_private;
690
	struct intel_engine_cs *ring;
691
	int ret, i;
692 693 694 695

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
696
	intel_runtime_pm_get(dev_priv);
697

698 699
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
700

701
	intel_runtime_pm_put(dev_priv);
702 703
	mutex_unlock(&dev->struct_mutex);

704 705 706 707 708 709
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
710
	struct drm_info_node *node = m->private;
711
	struct drm_device *dev = node->minor->dev;
712
	struct drm_i915_private *dev_priv = dev->dev_private;
713
	struct intel_engine_cs *ring;
714
	int ret, i, pipe;
715 716 717 718

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
719
	intel_runtime_pm_get(dev_priv);
720

721 722 723 724 725 726 727 728 729 730 731 732
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
733
		for_each_pipe(dev_priv, pipe)
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
761 762 763 764 765 766 767 768 769 770 771 772
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

773
		for_each_pipe(dev_priv, pipe) {
774
			if (!intel_display_power_is_enabled(dev_priv,
775 776 777 778 779
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
780
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
781 782
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
783
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
784 785
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
786
			seq_printf(m, "Pipe %c IER:\t%08x\n",
787 788
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
812 813 814 815 816 817 818 819
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
820
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
850 851 852 853 854 855
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
856
		for_each_pipe(dev_priv, pipe)
857 858 859
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
880
	for_each_ring(ring, dev_priv, i) {
881
		if (INTEL_INFO(dev)->gen >= 6) {
882 883 884
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
885
		}
886
		i915_ring_seqno_info(m, ring);
887
	}
888
	intel_runtime_pm_put(dev_priv);
889 890
	mutex_unlock(&dev->struct_mutex);

891 892 893
	return 0;
}

894 895
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
896
	struct drm_info_node *node = m->private;
897
	struct drm_device *dev = node->minor->dev;
898
	struct drm_i915_private *dev_priv = dev->dev_private;
899 900 901 902 903
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
904 905 906 907

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
908
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
909

C
Chris Wilson 已提交
910 911
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
912
		if (obj == NULL)
913
			seq_puts(m, "unused");
914
		else
915
			describe_obj(m, obj);
916
		seq_putc(m, '\n');
917 918
	}

919
	mutex_unlock(&dev->struct_mutex);
920 921 922
	return 0;
}

923 924
static int i915_hws_info(struct seq_file *m, void *data)
{
925
	struct drm_info_node *node = m->private;
926
	struct drm_device *dev = node->minor->dev;
927
	struct drm_i915_private *dev_priv = dev->dev_private;
928
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
929
	const u32 *hws;
930 931
	int i;

932
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
933
	hws = ring->status_page.page_addr;
934 935 936 937 938 939 940 941 942 943 944
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

945 946 947 948 949 950
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
951
	struct i915_error_state_file_priv *error_priv = filp->private_data;
952
	struct drm_device *dev = error_priv->dev;
953
	int ret;
954 955 956

	DRM_DEBUG_DRIVER("Resetting error state\n");

957 958 959 960
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

978
	i915_error_state_get(dev, error_priv);
979

980 981 982
	file->private_data = error_priv;

	return 0;
983 984 985 986
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
987
	struct i915_error_state_file_priv *error_priv = file->private_data;
988

989
	i915_error_state_put(error_priv);
990 991
	kfree(error_priv);

992 993 994
	return 0;
}

995 996 997 998 999 1000 1001 1002 1003
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1004
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1005 1006
	if (ret)
		return ret;
1007

1008
	ret = i915_error_state_to_str(&error_str, error_priv);
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1021
	i915_error_state_buf_release(&error_str);
1022
	return ret ?: ret_count;
1023 1024 1025 1026 1027
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1028
	.read = i915_error_state_read,
1029 1030 1031 1032 1033
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1034 1035
static int
i915_next_seqno_get(void *data, u64 *val)
1036
{
1037
	struct drm_device *dev = data;
1038
	struct drm_i915_private *dev_priv = dev->dev_private;
1039 1040 1041 1042 1043 1044
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1045
	*val = dev_priv->next_seqno;
1046 1047
	mutex_unlock(&dev->struct_mutex);

1048
	return 0;
1049 1050
}

1051 1052 1053 1054
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1055 1056 1057 1058 1059 1060
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1061
	ret = i915_gem_set_seqno(dev, val);
1062 1063
	mutex_unlock(&dev->struct_mutex);

1064
	return ret;
1065 1066
}

1067 1068
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1069
			"0x%llx\n");
1070

1071
static int i915_frequency_info(struct seq_file *m, void *unused)
1072
{
1073
	struct drm_info_node *node = m->private;
1074
	struct drm_device *dev = node->minor->dev;
1075
	struct drm_i915_private *dev_priv = dev->dev_private;
1076 1077 1078
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1079

1080 1081
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1092
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1093
		   IS_BROADWELL(dev) || IS_GEN9(dev)) {
1094 1095 1096
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1097
		u32 rpmodectl, rpinclimit, rpdeclimit;
1098
		u32 rpstat, cagf, reqf;
1099 1100
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1101
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1102 1103 1104
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1105 1106
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1107
			goto out;
1108

1109
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1110

1111
		reqf = I915_READ(GEN6_RPNSWREQ);
1112 1113 1114 1115 1116 1117 1118 1119 1120
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1121
		reqf = intel_gpu_freq(dev_priv, reqf);
1122

1123 1124 1125 1126
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1127 1128 1129 1130 1131 1132 1133
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1134 1135 1136
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1137 1138 1139
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1140
		cagf = intel_gpu_freq(dev_priv, cagf);
1141

1142
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1143 1144
		mutex_unlock(&dev->struct_mutex);

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1158
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1159
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1160 1161
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1162
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1163 1164 1165 1166
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1167 1168 1169 1170
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1171
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1172
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1185 1186

		max_freq = (rp_state_cap & 0xff0000) >> 16;
1187
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1188
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1189
			   intel_gpu_freq(dev_priv, max_freq));
1190 1191

		max_freq = (rp_state_cap & 0xff00) >> 8;
1192
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1193
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1194
			   intel_gpu_freq(dev_priv, max_freq));
1195 1196

		max_freq = rp_state_cap & 0xff;
1197
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1198
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1199
			   intel_gpu_freq(dev_priv, max_freq));
1200 1201

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1202
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1203 1204 1205

		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1206
	} else if (IS_VALLEYVIEW(dev)) {
1207
		u32 freq_sts;
1208

1209
		mutex_lock(&dev_priv->rps.hw_lock);
1210
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1211 1212 1213 1214
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "max GPU freq: %d MHz\n",
1215
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1216 1217

		seq_printf(m, "min GPU freq: %d MHz\n",
1218
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1219

1220 1221 1222
		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

1223 1224 1225
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1226 1227

		seq_printf(m, "current GPU freq: %d MHz\n",
1228
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1229
		mutex_unlock(&dev_priv->rps.hw_lock);
1230
	} else {
1231
		seq_puts(m, "no P-state info available\n");
1232
	}
1233

1234 1235 1236
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1237 1238
}

1239 1240 1241
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1242 1243
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1244
	struct intel_engine_cs *ring;
1245 1246
	u64 acthd[I915_NUM_RINGS];
	u32 seqno[I915_NUM_RINGS];
1247 1248 1249 1250 1251 1252 1253
	int i;

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1254 1255 1256 1257 1258 1259 1260 1261 1262
	intel_runtime_pm_get(dev_priv);

	for_each_ring(ring, dev_priv, i) {
		seqno[i] = ring->get_seqno(ring, false);
		acthd[i] = intel_ring_get_active_head(ring);
	}

	intel_runtime_pm_put(dev_priv);

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "%s:\n", ring->name);
		seq_printf(m, "\tseqno = %x [current %x]\n",
1273
			   ring->hangcheck.seqno, seqno[i]);
1274 1275
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
			   (long long)ring->hangcheck.acthd,
1276
			   (long long)acthd[i]);
1277 1278
		seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
			   (long long)ring->hangcheck.max_acthd);
1279 1280
		seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
		seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
1281 1282 1283 1284 1285
	}

	return 0;
}

1286
static int ironlake_drpc_info(struct seq_file *m)
1287
{
1288
	struct drm_info_node *node = m->private;
1289
	struct drm_device *dev = node->minor->dev;
1290
	struct drm_i915_private *dev_priv = dev->dev_private;
1291 1292 1293 1294 1295 1296 1297
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1298
	intel_runtime_pm_get(dev_priv);
1299 1300 1301 1302 1303

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1304
	intel_runtime_pm_put(dev_priv);
1305
	mutex_unlock(&dev->struct_mutex);
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1320
	seq_printf(m, "Max P-state: P%d\n",
1321
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1322 1323 1324 1325 1326
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1327
	seq_puts(m, "Current RS state: ");
1328 1329
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1330
		seq_puts(m, "on\n");
1331 1332
		break;
	case RSX_STATUS_RC1:
1333
		seq_puts(m, "RC1\n");
1334 1335
		break;
	case RSX_STATUS_RC1E:
1336
		seq_puts(m, "RC1E\n");
1337 1338
		break;
	case RSX_STATUS_RS1:
1339
		seq_puts(m, "RS1\n");
1340 1341
		break;
	case RSX_STATUS_RS2:
1342
		seq_puts(m, "RS2 (RC6)\n");
1343 1344
		break;
	case RSX_STATUS_RS3:
1345
		seq_puts(m, "RC3 (RC6+)\n");
1346 1347
		break;
	default:
1348
		seq_puts(m, "unknown\n");
1349 1350
		break;
	}
1351 1352 1353 1354

	return 0;
}

1355
static int i915_forcewake_domains(struct seq_file *m, void *data)
1356
{
1357 1358 1359 1360 1361 1362 1363 1364 1365
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_uncore_forcewake_domain *fw_domain;
	int i;

	spin_lock_irq(&dev_priv->uncore.lock);
	for_each_fw_domain(fw_domain, dev_priv, i) {
		seq_printf(m, "%s.wake_count = %u\n",
1366
			   intel_uncore_forcewake_domain_to_str(i),
1367 1368 1369
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1370

1371 1372 1373 1374 1375
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1376
	struct drm_info_node *node = m->private;
1377 1378
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1379
	u32 rpmodectl1, rcctl1, pw_status;
1380

1381 1382
	intel_runtime_pm_get(dev_priv);

1383
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1384 1385 1386
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1387 1388
	intel_runtime_pm_put(dev_priv);

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1402
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1403
	seq_printf(m, "Media Power Well: %s\n",
1404
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1405

1406 1407 1408 1409 1410
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1411
	return i915_forcewake_domains(m, NULL);
1412 1413
}

1414 1415
static int gen6_drpc_info(struct seq_file *m)
{
1416
	struct drm_info_node *node = m->private;
1417 1418
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1419
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1420
	unsigned forcewake_count;
1421
	int count = 0, ret;
1422 1423 1424 1425

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1426
	intel_runtime_pm_get(dev_priv);
1427

1428
	spin_lock_irq(&dev_priv->uncore.lock);
1429
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1430
	spin_unlock_irq(&dev_priv->uncore.lock);
1431 1432

	if (forcewake_count) {
1433 1434
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1435 1436 1437 1438 1439 1440 1441 1442
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1443
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1444 1445 1446 1447

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1448 1449 1450
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1451

1452 1453
	intel_runtime_pm_put(dev_priv);

1454 1455 1456 1457 1458 1459 1460
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1461
	seq_printf(m, "RC1e Enabled: %s\n",
1462 1463 1464 1465 1466 1467 1468
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1469
	seq_puts(m, "Current RC state: ");
1470 1471 1472
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1473
			seq_puts(m, "Core Power Down\n");
1474
		else
1475
			seq_puts(m, "on\n");
1476 1477
		break;
	case GEN6_RC3:
1478
		seq_puts(m, "RC3\n");
1479 1480
		break;
	case GEN6_RC6:
1481
		seq_puts(m, "RC6\n");
1482 1483
		break;
	case GEN6_RC7:
1484
		seq_puts(m, "RC7\n");
1485 1486
		break;
	default:
1487
		seq_puts(m, "Unknown\n");
1488 1489 1490 1491 1492
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1504 1505 1506 1507 1508 1509
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1510 1511 1512 1513 1514
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1515
	struct drm_info_node *node = m->private;
1516 1517
	struct drm_device *dev = node->minor->dev;

1518 1519
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
1520
	else if (INTEL_INFO(dev)->gen >= 6)
1521 1522 1523 1524 1525
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1526 1527
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1528
	struct drm_info_node *node = m->private;
1529
	struct drm_device *dev = node->minor->dev;
1530
	struct drm_i915_private *dev_priv = dev->dev_private;
1531

1532
	if (!HAS_FBC(dev)) {
1533
		seq_puts(m, "FBC unsupported on this chipset\n");
1534 1535 1536
		return 0;
	}

1537 1538
	intel_runtime_pm_get(dev_priv);

1539
	if (intel_fbc_enabled(dev)) {
1540
		seq_puts(m, "FBC enabled\n");
1541
	} else {
1542
		seq_puts(m, "FBC disabled: ");
1543
		switch (dev_priv->fbc.no_fbc_reason) {
1544 1545 1546 1547 1548 1549
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1550
		case FBC_NO_OUTPUT:
1551
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1552
			break;
1553
		case FBC_STOLEN_TOO_SMALL:
1554
			seq_puts(m, "not enough stolen memory");
1555 1556
			break;
		case FBC_UNSUPPORTED_MODE:
1557
			seq_puts(m, "mode not supported");
1558 1559
			break;
		case FBC_MODE_TOO_LARGE:
1560
			seq_puts(m, "mode too large");
1561 1562
			break;
		case FBC_BAD_PLANE:
1563
			seq_puts(m, "FBC unsupported on plane");
1564 1565
			break;
		case FBC_NOT_TILED:
1566
			seq_puts(m, "scanout buffer not tiled");
1567
			break;
1568
		case FBC_MULTIPLE_PIPES:
1569
			seq_puts(m, "multiple pipes are enabled");
1570
			break;
1571
		case FBC_MODULE_PARAM:
1572
			seq_puts(m, "disabled per module param (default off)");
1573
			break;
1574
		case FBC_CHIP_DEFAULT:
1575
			seq_puts(m, "disabled per chip default");
1576
			break;
1577
		default:
1578
			seq_puts(m, "unknown reason");
1579
		}
1580
		seq_putc(m, '\n');
1581
	}
1582 1583 1584

	intel_runtime_pm_put(dev_priv);

1585 1586 1587
	return 0;
}

1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);
	*val = dev_priv->fbc.false_color;
	drm_modeset_unlock_all(dev);

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

	drm_modeset_unlock_all(dev);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1629 1630
static int i915_ips_status(struct seq_file *m, void *unused)
{
1631
	struct drm_info_node *node = m->private;
1632 1633 1634
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1635
	if (!HAS_IPS(dev)) {
1636 1637 1638 1639
		seq_puts(m, "not supported\n");
		return 0;
	}

1640 1641
	intel_runtime_pm_get(dev_priv);

1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1653

1654 1655
	intel_runtime_pm_put(dev_priv);

1656 1657 1658
	return 0;
}

1659 1660
static int i915_sr_status(struct seq_file *m, void *unused)
{
1661
	struct drm_info_node *node = m->private;
1662
	struct drm_device *dev = node->minor->dev;
1663
	struct drm_i915_private *dev_priv = dev->dev_private;
1664 1665
	bool sr_enabled = false;

1666 1667
	intel_runtime_pm_get(dev_priv);

1668
	if (HAS_PCH_SPLIT(dev))
1669
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1670
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1671 1672 1673 1674 1675 1676
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1677 1678
	intel_runtime_pm_put(dev_priv);

1679 1680
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1681 1682 1683 1684

	return 0;
}

1685 1686
static int i915_emon_status(struct seq_file *m, void *unused)
{
1687
	struct drm_info_node *node = m->private;
1688
	struct drm_device *dev = node->minor->dev;
1689
	struct drm_i915_private *dev_priv = dev->dev_private;
1690
	unsigned long temp, chipset, gfx;
1691 1692
	int ret;

1693 1694 1695
	if (!IS_GEN5(dev))
		return -ENODEV;

1696 1697 1698
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1699 1700 1701 1702

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1703
	mutex_unlock(&dev->struct_mutex);
1704 1705 1706 1707 1708 1709 1710 1711 1712

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1713 1714
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1715
	struct drm_info_node *node = m->private;
1716
	struct drm_device *dev = node->minor->dev;
1717
	struct drm_i915_private *dev_priv = dev->dev_private;
1718
	int ret = 0;
1719 1720
	int gpu_freq, ia_freq;

1721
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1722
		seq_puts(m, "unsupported on this chipset\n");
1723 1724 1725
		return 0;
	}

1726 1727
	intel_runtime_pm_get(dev_priv);

1728 1729
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1730
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1731
	if (ret)
1732
		goto out;
1733

1734
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1735

1736 1737
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1738
	     gpu_freq++) {
B
Ben Widawsky 已提交
1739 1740 1741 1742
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1743
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1744
			   intel_gpu_freq(dev_priv, gpu_freq),
1745 1746
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1747 1748
	}

1749
	mutex_unlock(&dev_priv->rps.hw_lock);
1750

1751 1752 1753
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1754 1755
}

1756 1757
static int i915_opregion(struct seq_file *m, void *unused)
{
1758
	struct drm_info_node *node = m->private;
1759
	struct drm_device *dev = node->minor->dev;
1760
	struct drm_i915_private *dev_priv = dev->dev_private;
1761
	struct intel_opregion *opregion = &dev_priv->opregion;
1762
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1763 1764
	int ret;

1765 1766 1767
	if (data == NULL)
		return -ENOMEM;

1768 1769
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1770
		goto out;
1771

1772 1773 1774 1775
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1776 1777 1778

	mutex_unlock(&dev->struct_mutex);

1779 1780
out:
	kfree(data);
1781 1782 1783
	return 0;
}

1784 1785
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1786
	struct drm_info_node *node = m->private;
1787
	struct drm_device *dev = node->minor->dev;
1788
	struct intel_fbdev *ifbdev = NULL;
1789 1790
	struct intel_framebuffer *fb;

1791 1792
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1793 1794 1795 1796

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1797
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1798 1799 1800
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1801
		   fb->base.bits_per_pixel,
1802
		   fb->base.modifier[0],
1803
		   atomic_read(&fb->base.refcount.refcount));
1804
	describe_obj(m, fb->obj);
1805
	seq_putc(m, '\n');
1806
#endif
1807

1808
	mutex_lock(&dev->mode_config.fb_lock);
1809
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1810
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1811 1812
			continue;

1813
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1814 1815 1816
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1817
			   fb->base.bits_per_pixel,
1818
			   fb->base.modifier[0],
1819
			   atomic_read(&fb->base.refcount.refcount));
1820
		describe_obj(m, fb->obj);
1821
		seq_putc(m, '\n');
1822
	}
1823
	mutex_unlock(&dev->mode_config.fb_lock);
1824 1825 1826 1827

	return 0;
}

1828 1829 1830 1831 1832 1833 1834 1835
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1836 1837
static int i915_context_status(struct seq_file *m, void *unused)
{
1838
	struct drm_info_node *node = m->private;
1839
	struct drm_device *dev = node->minor->dev;
1840
	struct drm_i915_private *dev_priv = dev->dev_private;
1841
	struct intel_engine_cs *ring;
1842
	struct intel_context *ctx;
1843
	int ret, i;
1844

1845
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1846 1847 1848
	if (ret)
		return ret;

1849
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1850 1851
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1852 1853
			continue;

1854
		seq_puts(m, "HW context ");
1855
		describe_ctx(m, ctx);
1856
		for_each_ring(ring, dev_priv, i) {
1857
			if (ring->default_context == ctx)
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1880 1881

		seq_putc(m, '\n');
1882 1883
	}

1884
	mutex_unlock(&dev->struct_mutex);
1885 1886 1887 1888

	return 0;
}

1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

	page = i915_gem_object_get_page(ctx_obj, 1);
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
1953 1954 1955
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
1956 1957 1958 1959 1960 1961 1962 1963
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1988 1989
	intel_runtime_pm_get(dev_priv);

1990
	for_each_ring(ring, dev_priv, ring_id) {
1991
		struct drm_i915_gem_request *head_req = NULL;
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

		status = I915_READ(RING_EXECLIST_STATUS(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
			status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
2024
				struct drm_i915_gem_request, execlist_link);
2025 2026 2027 2028 2029 2030
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

2031
			ctx_obj = head_req->ctx->engine[ring_id].state;
2032 2033 2034
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
2035
				   head_req->tail);
2036 2037 2038 2039 2040
		}

		seq_putc(m, '\n');
	}

2041
	intel_runtime_pm_put(dev_priv);
2042 2043 2044 2045 2046
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2047 2048
static const char *swizzle_string(unsigned swizzle)
{
2049
	switch (swizzle) {
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2065
		return "unknown";
2066 2067 2068 2069 2070 2071 2072
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2073
	struct drm_info_node *node = m->private;
2074 2075
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2076 2077 2078 2079 2080
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2081
	intel_runtime_pm_get(dev_priv);
2082 2083 2084 2085 2086 2087 2088 2089 2090

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2091 2092
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2093 2094 2095 2096
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2097
	} else if (INTEL_INFO(dev)->gen >= 6) {
2098 2099 2100 2101 2102 2103 2104 2105
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2106
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2107 2108 2109 2110 2111
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2112 2113
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2114
	}
2115 2116 2117 2118

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2119
	intel_runtime_pm_put(dev_priv);
2120 2121 2122 2123 2124
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2125 2126
static int per_file_ctx(int id, void *ptr, void *data)
{
2127
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2128
	struct seq_file *m = data;
2129 2130 2131 2132 2133 2134 2135
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2136

2137 2138 2139
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2140
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2141 2142 2143 2144 2145
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2146
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2147 2148
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2149
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2150 2151
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2152

B
Ben Widawsky 已提交
2153 2154 2155 2156
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
2157
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
2158 2159 2160 2161 2162 2163 2164
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
2165
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2166 2167 2168 2169 2170 2171 2172
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2173
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2174
	struct drm_file *file;
B
Ben Widawsky 已提交
2175
	int i;
D
Daniel Vetter 已提交
2176 2177 2178 2179

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2180
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2191
		seq_puts(m, "aliasing PPGTT:\n");
2192
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
B
Ben Widawsky 已提交
2193

B
Ben Widawsky 已提交
2194
		ppgtt->debug_dump(ppgtt, m);
2195
	}
B
Ben Widawsky 已提交
2196 2197 2198 2199 2200 2201 2202

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
2203 2204
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2205 2206 2207 2208
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2209
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2210
	struct drm_device *dev = node->minor->dev;
2211
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2212 2213 2214 2215

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2216
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2217 2218 2219 2220 2221 2222

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2223
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2224 2225 2226 2227 2228
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2229 2230
static int i915_llc(struct seq_file *m, void *data)
{
2231
	struct drm_info_node *node = m->private;
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2242 2243 2244 2245 2246
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2247
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2248 2249
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2250
	bool enabled = false;
2251

2252 2253 2254 2255 2256
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2257 2258
	intel_runtime_pm_get(dev_priv);

2259
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2260 2261
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2262
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2263
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2264 2265 2266 2267
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2268

2269 2270 2271 2272 2273 2274 2275 2276 2277
	if (HAS_DDI(dev))
		enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2289

2290 2291 2292
	seq_printf(m, "Link standby: %s\n",
		   yesno((bool)dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2293
	/* CHV PSR has no kind of performance counter */
2294
	if (HAS_DDI(dev)) {
R
Rodrigo Vivi 已提交
2295 2296
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2297 2298 2299

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2300
	mutex_unlock(&dev_priv->psr.lock);
2301

2302
	intel_runtime_pm_put(dev_priv);
2303 2304 2305
	return 0;
}

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2317
	for_each_intel_connector(dev, connector) {
2318 2319 2320 2321

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2322 2323 2324
		if (!connector->base.encoder)
			continue;

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2357 2358
	intel_runtime_pm_get(dev_priv);

2359 2360 2361 2362 2363 2364
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2365 2366
	intel_runtime_pm_put(dev_priv);

2367
	seq_printf(m, "%llu", (long long unsigned)power);
2368 2369 2370 2371 2372 2373

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
2374
	struct drm_info_node *node = m->private;
2375 2376 2377
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2378
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2379 2380 2381 2382
		seq_puts(m, "not supported\n");
		return 0;
	}

2383
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2384
	seq_printf(m, "IRQs disabled: %s\n",
2385
		   yesno(!intel_irqs_enabled(dev_priv)));
2386

2387 2388 2389
	return 0;
}

2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2435 2436 2437 2438
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2439 2440
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2441 2442 2443 2444 2445 2446 2447 2448
	case POWER_DOMAIN_AUX_A:
		return "AUX_A";
	case POWER_DOMAIN_AUX_B:
		return "AUX_B";
	case POWER_DOMAIN_AUX_C:
		return "AUX_C";
	case POWER_DOMAIN_AUX_D:
		return "AUX_D";
2449 2450 2451
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
2452
		MISSING_CASE(domain);
2453 2454 2455 2456 2457 2458
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2459
	struct drm_info_node *node = m->private;
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2514
	struct drm_info_node *node = m->private;
2515 2516 2517 2518 2519 2520 2521
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2522
		   encoder->base.id, encoder->name);
2523 2524 2525 2526
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2527
			   connector->name,
2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2541
	struct drm_info_node *node = m->private;
2542 2543 2544 2545
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2546 2547 2548 2549 2550 2551
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2598
	struct drm_display_mode *mode;
2599 2600

	seq_printf(m, "connector %d: type %s, status: %s\n",
2601
		   connector->base.id, connector->name,
2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2613 2614 2615 2616 2617 2618 2619 2620 2621
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2622

2623 2624 2625
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2626 2627
}

2628 2629 2630 2631 2632 2633 2634 2635
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2636
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2637 2638 2639 2640 2641 2642 2643 2644 2645

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2646
	pos = I915_READ(CURPOS(pipe));
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2659 2660
static int i915_display_info(struct seq_file *m, void *unused)
{
2661
	struct drm_info_node *node = m->private;
2662
	struct drm_device *dev = node->minor->dev;
2663
	struct drm_i915_private *dev_priv = dev->dev_private;
2664
	struct intel_crtc *crtc;
2665 2666
	struct drm_connector *connector;

2667
	intel_runtime_pm_get(dev_priv);
2668 2669 2670
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2671
	for_each_intel_crtc(dev, crtc) {
2672 2673
		bool active;
		int x, y;
2674

2675
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2676
			   crtc->base.base.id, pipe_name(crtc->pipe),
2677 2678
			   yesno(crtc->active), crtc->config->pipe_src_w,
			   crtc->config->pipe_src_h);
2679
		if (crtc->active) {
2680 2681
			intel_crtc_info(m, crtc);

2682
			active = cursor_position(dev, crtc->pipe, &x, &y);
2683
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2684
				   yesno(crtc->cursor_base),
2685 2686
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
2687
				   crtc->cursor_addr, yesno(active));
2688
		}
2689 2690 2691 2692

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2693 2694 2695 2696 2697 2698 2699 2700 2701
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2702
	intel_runtime_pm_put(dev_priv);
2703 2704 2705 2706

	return 0;
}

B
Ben Widawsky 已提交
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2724
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

2774
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
2775 2776 2777 2778
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2791
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
2792
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
2793
		seq_printf(m, " tracked hardware state:\n");
2794 2795 2796 2797 2798 2799
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
2800 2801 2802 2803 2804 2805
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2806
static int i915_wa_registers(struct seq_file *m, void *unused)
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

2820 2821
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
2822 2823
		u32 addr, mask, value, read;
		bool ok;
2824

2825 2826
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
2827 2828 2829 2830 2831
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
			   addr, value, mask, read, ok ? "OK" : "FAIL");
2832 2833 2834 2835 2836 2837 2838 2839
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

2850 2851 2852
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

2853 2854 2855 2856 2857 2858 2859 2860 2861
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

2862
		for_each_plane(dev_priv, pipe, plane) {
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

		entry = &ddb->cursor[pipe];
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
	struct intel_encoder *intel_encoder;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;

	for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
		/* Encoder connected on this CRTC */
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_EDP:
			seq_puts(m, "eDP:\n");
			break;
		case INTEL_OUTPUT_DSI:
			seq_puts(m, "DSI:\n");
			break;
		case INTEL_OUTPUT_HDMI:
			seq_puts(m, "HDMI:\n");
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			seq_puts(m, "DP:\n");
			break;
		default:
			seq_printf(m, "Other encoder (id=%d).\n",
						intel_encoder->type);
			return;
		}
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

	if (intel_crtc->config->has_drrs) {
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

	for_each_intel_crtc(dev, intel_crtc) {
		drm_modeset_lock(&intel_crtc->base.mutex, NULL);

		if (intel_crtc->active) {
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);
	}

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

2988 2989 2990 2991 2992 2993
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3016 3017
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3018 3019 3020 3021
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3022 3023 3024
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3025 3026 3027 3028
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3029 3030 3031
		return -EBUSY; /* already open */
	}

3032
	pipe_crc->opened = true;
3033 3034
	filep->private_data = inode->i_private;

3035 3036
	spin_unlock_irq(&pipe_crc->lock);

3037 3038 3039 3040 3041
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3042 3043 3044 3045
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3046 3047 3048
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3049

3050 3051 3052 3053 3054 3055 3056 3057 3058
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3059
{
3060 3061 3062
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3074
	int n_entries;
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3085
		return 0;
3086 3087

	/* nothing to read */
3088
	spin_lock_irq(&pipe_crc->lock);
3089
	while (pipe_crc_data_count(pipe_crc) == 0) {
3090 3091 3092 3093
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3094
			return -EAGAIN;
3095
		}
3096

3097 3098 3099 3100 3101 3102
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3103 3104
	}

3105
	/* We now have one or more entries to read */
3106
	n_entries = count / PIPE_CRC_LINE_LEN;
3107

3108
	bytes_read = 0;
3109 3110 3111
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3112
		int ret;
3113

3114 3115 3116 3117 3118 3119 3120
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3121 3122 3123 3124 3125 3126
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3127 3128 3129
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
3130 3131
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
3132

3133 3134 3135 3136 3137
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3138

3139 3140
	spin_unlock_irq(&pipe_crc->lock);

3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3176 3177
	if (!ent)
		return -ENOMEM;
3178 3179

	return drm_add_fake_info_node(minor, ent, info);
3180 3181
}

D
Daniel Vetter 已提交
3182
static const char * const pipe_crc_sources[] = {
3183 3184 3185 3186
	"none",
	"plane1",
	"plane2",
	"pf",
3187
	"pipe",
D
Daniel Vetter 已提交
3188 3189 3190 3191
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3192
	"auto",
3193 3194 3195 3196 3197 3198 3199 3200
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3201
static int display_crc_ctl_show(struct seq_file *m, void *data)
3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3214
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3215 3216 3217
{
	struct drm_device *dev = inode->i_private;

3218
	return single_open(file, display_crc_ctl_show, dev);
3219 3220
}

3221
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3222 3223
				 uint32_t *val)
{
3224 3225 3226 3227
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3241 3242 3243 3244 3245
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3246
	struct intel_digital_port *dig_port;
3247 3248 3249 3250
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3251
	drm_modeset_lock_all(dev);
3252
	for_each_intel_encoder(dev, encoder) {
3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3283
			break;
3284 3285
		default:
			break;
3286 3287
		}
	}
3288
	drm_modeset_unlock_all(dev);
3289 3290 3291 3292 3293 3294 3295

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3296 3297
				uint32_t *val)
{
3298 3299 3300
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3301 3302 3303 3304 3305 3306 3307
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3308 3309 3310 3311 3312
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3313
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3314 3315 3316
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3317
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3318
		break;
3319 3320 3321 3322 3323 3324
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3325 3326 3327 3328 3329 3330 3331
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3345 3346
		switch (pipe) {
		case PIPE_A:
3347
			tmp |= PIPE_A_SCRAMBLE_RESET;
3348 3349
			break;
		case PIPE_B:
3350
			tmp |= PIPE_B_SCRAMBLE_RESET;
3351 3352 3353 3354 3355 3356 3357
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3358 3359 3360
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3361 3362 3363
	return 0;
}

3364
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3365 3366
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3367 3368
				 uint32_t *val)
{
3369 3370 3371
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3372 3373 3374 3375 3376 3377 3378
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3391
		need_stable_symbols = true;
3392 3393 3394 3395 3396
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3397
		need_stable_symbols = true;
3398 3399 3400 3401 3402
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3403
		need_stable_symbols = true;
3404 3405 3406 3407 3408 3409 3410 3411
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3437 3438 3439
	return 0;
}

3440 3441 3442 3443 3444 3445
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3446 3447
	switch (pipe) {
	case PIPE_A:
3448
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3449 3450
		break;
	case PIPE_B:
3451
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3452 3453 3454 3455 3456 3457 3458
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3459 3460 3461 3462 3463 3464
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3483
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3484 3485
				uint32_t *val)
{
3486 3487 3488 3489
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3490 3491 3492 3493 3494 3495 3496 3497 3498
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3499
	case INTEL_PIPE_CRC_SOURCE_NONE:
3500 3501
		*val = 0;
		break;
D
Daniel Vetter 已提交
3502 3503
	default:
		return -EINVAL;
3504 3505 3506 3507 3508
	}

	return 0;
}

3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
3522 3523 3524
	if (crtc->config->cpu_transcoder == TRANSCODER_EDP &&
	    !crtc->config->pch_pfit.enabled) {
		crtc->config->pch_pfit.force_thru = true;
3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
3548 3549
	if (crtc->config->pch_pfit.force_thru) {
		crtc->config->pch_pfit.force_thru = false;
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3563 3564
				uint32_t *val)
{
3565 3566 3567 3568
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3569 3570 3571 3572 3573 3574 3575
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3576 3577 3578
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

3579 3580
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3581
	case INTEL_PIPE_CRC_SOURCE_NONE:
3582 3583
		*val = 0;
		break;
D
Daniel Vetter 已提交
3584 3585
	default:
		return -EINVAL;
3586 3587 3588 3589 3590
	}

	return 0;
}

3591 3592 3593 3594
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3595
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3596 3597
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
3598
	u32 val = 0; /* shut up gcc */
3599
	int ret;
3600

3601 3602 3603
	if (pipe_crc->source == source)
		return 0;

3604 3605 3606 3607
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

3608 3609 3610 3611 3612
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
3613
	if (IS_GEN2(dev))
3614
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3615
	else if (INTEL_INFO(dev)->gen < 5)
3616
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3617
	else if (IS_VALLEYVIEW(dev))
3618
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3619
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3620
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3621
	else
3622
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3623 3624 3625 3626

	if (ret != 0)
		return ret;

3627 3628
	/* none -> real source transition */
	if (source) {
3629 3630
		struct intel_pipe_crc_entry *entries;

3631 3632 3633
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3634 3635
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
3636 3637
				  GFP_KERNEL);
		if (!entries)
3638 3639
			return -ENOMEM;

3640 3641 3642 3643 3644 3645 3646 3647
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

3648
		spin_lock_irq(&pipe_crc->lock);
3649
		kfree(pipe_crc->entries);
3650
		pipe_crc->entries = entries;
3651 3652 3653
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3654 3655
	}

3656
	pipe_crc->source = source;
3657 3658 3659 3660

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3661 3662
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3663
		struct intel_pipe_crc_entry *entries;
3664 3665
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3666

3667 3668 3669
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3670 3671 3672 3673
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3674

3675 3676
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3677
		pipe_crc->entries = NULL;
3678 3679
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
3680 3681 3682
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3683 3684 3685

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3686 3687
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3688 3689
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3690 3691

		hsw_enable_ips(crtc);
3692 3693
	}

3694 3695 3696 3697 3698
	return 0;
}

/*
 * Parse pipe CRC command strings:
3699 3700 3701
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3702 3703 3704 3705
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3706 3707
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3708
 */
3709
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3740 3741 3742 3743
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3744
static const char * const pipe_crc_objects[] = {
3745 3746 3747 3748
	"pipe",
};

static int
3749
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3750 3751 3752 3753 3754
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3755
			*o = i;
3756 3757 3758 3759 3760 3761
			return 0;
		    }

	return -EINVAL;
}

3762
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3775
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3776 3777 3778 3779 3780
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3781
			*s = i;
3782 3783 3784 3785 3786 3787
			return 0;
		    }

	return -EINVAL;
}

3788
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3789
{
3790
#define N_WORDS 3
3791
	int n_words;
3792
	char *words[N_WORDS];
3793
	enum pipe pipe;
3794
	enum intel_pipe_crc_object object;
3795 3796
	enum intel_pipe_crc_source source;

3797
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3798 3799 3800 3801 3802 3803
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3804
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3805
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3806 3807 3808
		return -EINVAL;
	}

3809
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3810
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3811 3812 3813
		return -EINVAL;
	}

3814
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3815
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3816 3817 3818 3819 3820 3821
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3822 3823
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3849
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3860
static const struct file_operations i915_display_crc_ctl_fops = {
3861
	.owner = THIS_MODULE,
3862
	.open = display_crc_ctl_open,
3863 3864 3865
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3866
	.write = display_crc_ctl_write
3867 3868
};

3869
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3870 3871
{
	struct drm_device *dev = m->private;
3872
	int num_levels = ilk_wm_max_level(dev) + 1;
3873 3874 3875 3876 3877 3878 3879
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3880 3881 3882 3883 3884 3885 3886
		/*
		 * - WM1+ latency values in 0.5us units
		 * - latencies are in us on gen9
		 */
		if (INTEL_INFO(dev)->gen >= 9)
			latency *= 10;
		else if (level > 0)
3887 3888 3889
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3890
			   level, wm[level], latency / 10, latency % 10);
3891 3892 3893 3894 3895 3896 3897 3898
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3899 3900 3901 3902 3903 3904 3905
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
3906

3907
	wm_latency_show(m, latencies);
3908 3909 3910 3911 3912 3913 3914

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3915 3916 3917 3918 3919 3920 3921
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
3922

3923
	wm_latency_show(m, latencies);
3924 3925 3926 3927 3928 3929 3930

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3931 3932 3933 3934 3935 3936 3937
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
3938

3939
	wm_latency_show(m, latencies);
3940 3941 3942 3943 3944 3945 3946 3947

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3948
	if (HAS_GMCH_DISPLAY(dev))
3949 3950 3951 3952 3953 3954 3955 3956 3957
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3958
	if (HAS_GMCH_DISPLAY(dev))
3959 3960 3961 3962 3963 3964 3965 3966 3967
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3968
	if (HAS_GMCH_DISPLAY(dev))
3969 3970 3971 3972 3973 3974
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3975
				size_t len, loff_t *offp, uint16_t wm[8])
3976 3977 3978
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3979
	uint16_t new[8] = { 0 };
3980
	int num_levels = ilk_wm_max_level(dev) + 1;
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3993 3994 3995
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4015 4016
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4017

4018 4019 4020 4021 4022 4023
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4024 4025 4026 4027 4028 4029 4030
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4031 4032
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4033

4034 4035 4036 4037 4038 4039
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4040 4041 4042 4043 4044 4045 4046
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4047 4048 4049 4050 4051 4052 4053
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4054

4055
	return wm_latency_write(file, ubuf, len, offp, latencies);
4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4085 4086
static int
i915_wedged_get(void *data, u64 *val)
4087
{
4088
	struct drm_device *dev = data;
4089
	struct drm_i915_private *dev_priv = dev->dev_private;
4090

4091
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
4092

4093
	return 0;
4094 4095
}

4096 4097
static int
i915_wedged_set(void *data, u64 val)
4098
{
4099
	struct drm_device *dev = data;
4100 4101
	struct drm_i915_private *dev_priv = dev->dev_private;

4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return -EAGAIN;

4113
	intel_runtime_pm_get(dev_priv);
4114

4115 4116
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
4117 4118 4119

	intel_runtime_pm_put(dev_priv);

4120
	return 0;
4121 4122
}

4123 4124
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4125
			"%llu\n");
4126

4127 4128
static int
i915_ring_stop_get(void *data, u64 *val)
4129
{
4130
	struct drm_device *dev = data;
4131
	struct drm_i915_private *dev_priv = dev->dev_private;
4132

4133
	*val = dev_priv->gpu_error.stop_rings;
4134

4135
	return 0;
4136 4137
}

4138 4139
static int
i915_ring_stop_set(void *data, u64 val)
4140
{
4141
	struct drm_device *dev = data;
4142
	struct drm_i915_private *dev_priv = dev->dev_private;
4143
	int ret;
4144

4145
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
4146

4147 4148 4149 4150
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

4151
	dev_priv->gpu_error.stop_rings = val;
4152 4153
	mutex_unlock(&dev->struct_mutex);

4154
	return 0;
4155 4156
}

4157 4158 4159
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
4160

4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4227 4228 4229 4230 4231 4232 4233 4234
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4235 4236
static int
i915_drop_caches_get(void *data, u64 *val)
4237
{
4238
	*val = DROP_ALL;
4239

4240
	return 0;
4241 4242
}

4243 4244
static int
i915_drop_caches_set(void *data, u64 val)
4245
{
4246
	struct drm_device *dev = data;
4247
	struct drm_i915_private *dev_priv = dev->dev_private;
4248
	int ret;
4249

4250
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4267 4268
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4269

4270 4271
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4272 4273 4274 4275

unlock:
	mutex_unlock(&dev->struct_mutex);

4276
	return ret;
4277 4278
}

4279 4280 4281
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4282

4283 4284
static int
i915_max_freq_get(void *data, u64 *val)
4285
{
4286
	struct drm_device *dev = data;
4287
	struct drm_i915_private *dev_priv = dev->dev_private;
4288
	int ret;
4289

4290
	if (INTEL_INFO(dev)->gen < 6)
4291 4292
		return -ENODEV;

4293 4294
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4295
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4296 4297
	if (ret)
		return ret;
4298

4299
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4300
	mutex_unlock(&dev_priv->rps.hw_lock);
4301

4302
	return 0;
4303 4304
}

4305 4306
static int
i915_max_freq_set(void *data, u64 val)
4307
{
4308
	struct drm_device *dev = data;
4309
	struct drm_i915_private *dev_priv = dev->dev_private;
4310
	u32 hw_max, hw_min;
4311
	int ret;
4312

4313
	if (INTEL_INFO(dev)->gen < 6)
4314
		return -ENODEV;
4315

4316 4317
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4318
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4319

4320
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4321 4322 4323
	if (ret)
		return ret;

4324 4325 4326
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4327
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4328

4329 4330
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4331

4332
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4333 4334
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4335 4336
	}

4337
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4338

4339
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4340

4341
	mutex_unlock(&dev_priv->rps.hw_lock);
4342

4343
	return 0;
4344 4345
}

4346 4347
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4348
			"%llu\n");
4349

4350 4351
static int
i915_min_freq_get(void *data, u64 *val)
4352
{
4353
	struct drm_device *dev = data;
4354
	struct drm_i915_private *dev_priv = dev->dev_private;
4355
	int ret;
4356

4357
	if (INTEL_INFO(dev)->gen < 6)
4358 4359
		return -ENODEV;

4360 4361
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4362
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4363 4364
	if (ret)
		return ret;
4365

4366
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4367
	mutex_unlock(&dev_priv->rps.hw_lock);
4368

4369
	return 0;
4370 4371
}

4372 4373
static int
i915_min_freq_set(void *data, u64 val)
4374
{
4375
	struct drm_device *dev = data;
4376
	struct drm_i915_private *dev_priv = dev->dev_private;
4377
	u32 hw_max, hw_min;
4378
	int ret;
4379

4380
	if (INTEL_INFO(dev)->gen < 6)
4381
		return -ENODEV;
4382

4383 4384
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4385
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4386

4387
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4388 4389 4390
	if (ret)
		return ret;

4391 4392 4393
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4394
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4395

4396 4397
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4398

4399
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4400 4401
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4402
	}
J
Jeff McGee 已提交
4403

4404
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4405

4406
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4407

4408
	mutex_unlock(&dev_priv->rps.hw_lock);
4409

4410
	return 0;
4411 4412
}

4413 4414
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4415
			"%llu\n");
4416

4417 4418
static int
i915_cache_sharing_get(void *data, u64 *val)
4419
{
4420
	struct drm_device *dev = data;
4421
	struct drm_i915_private *dev_priv = dev->dev_private;
4422
	u32 snpcr;
4423
	int ret;
4424

4425 4426 4427
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4428 4429 4430
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4431
	intel_runtime_pm_get(dev_priv);
4432

4433
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4434 4435

	intel_runtime_pm_put(dev_priv);
4436 4437
	mutex_unlock(&dev_priv->dev->struct_mutex);

4438
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4439

4440
	return 0;
4441 4442
}

4443 4444
static int
i915_cache_sharing_set(void *data, u64 val)
4445
{
4446
	struct drm_device *dev = data;
4447 4448 4449
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

4450 4451 4452
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4453
	if (val > 3)
4454 4455
		return -EINVAL;

4456
	intel_runtime_pm_get(dev_priv);
4457
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4458 4459 4460 4461 4462 4463 4464

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4465
	intel_runtime_pm_put(dev_priv);
4466
	return 0;
4467 4468
}

4469 4470 4471
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4472

4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	const int ss_max = 2;
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	const int s_max = 3, ss_max = 4;
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

	s_reg[0] = I915_READ(GEN9_SLICE0_PGCTL_ACK);
	s_reg[1] = I915_READ(GEN9_SLICE1_PGCTL_ACK);
	s_reg[2] = I915_READ(GEN9_SLICE2_PGCTL_ACK);
	eu_reg[0] = I915_READ(GEN9_SLICE0_SS01_EU_PGCTL_ACK);
	eu_reg[1] = I915_READ(GEN9_SLICE0_SS23_EU_PGCTL_ACK);
	eu_reg[2] = I915_READ(GEN9_SLICE1_SS01_EU_PGCTL_ACK);
	eu_reg[3] = I915_READ(GEN9_SLICE1_SS23_EU_PGCTL_ACK);
	eu_reg[4] = I915_READ(GEN9_SLICE2_SS01_EU_PGCTL_ACK);
	eu_reg[5] = I915_READ(GEN9_SLICE2_SS23_EU_PGCTL_ACK);
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
		stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
		stat->subslice_total += stat->subslice_per_slice;
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
	}
}

4559 4560 4561 4562
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
4563
	struct sseu_dev_status stat;
4564

4565
	if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

4586
	seq_puts(m, "SSEU Device Status\n");
4587
	memset(&stat, 0, sizeof(stat));
4588
	if (IS_CHERRYVIEW(dev)) {
4589
		cherryview_sseu_device_status(dev, &stat);
4590
	} else if (IS_SKYLAKE(dev)) {
4591
		gen9_sseu_device_status(dev, &stat);
4592
	}
4593 4594 4595 4596 4597 4598 4599 4600 4601 4602
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
4603

4604 4605 4606
	return 0;
}

4607 4608 4609 4610 4611
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4612
	if (INTEL_INFO(dev)->gen < 6)
4613 4614
		return 0;

4615
	intel_runtime_pm_get(dev_priv);
4616
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4617 4618 4619 4620

	return 0;
}

4621
static int i915_forcewake_release(struct inode *inode, struct file *file)
4622 4623 4624 4625
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4626
	if (INTEL_INFO(dev)->gen < 6)
4627 4628
		return 0;

4629
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4630
	intel_runtime_pm_put(dev_priv);
4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
4647
				  S_IRUSR,
4648 4649
				  root, dev,
				  &i915_forcewake_fops);
4650 4651
	if (!ent)
		return -ENOMEM;
4652

B
Ben Widawsky 已提交
4653
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4654 4655
}

4656 4657 4658 4659
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
4660 4661 4662 4663
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

4664
	ent = debugfs_create_file(name,
4665 4666
				  S_IRUGO | S_IWUSR,
				  root, dev,
4667
				  fops);
4668 4669
	if (!ent)
		return -ENOMEM;
4670

4671
	return drm_add_fake_info_node(minor, ent, fops);
4672 4673
}

4674
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4675
	{"i915_capabilities", i915_capabilities, 0},
4676
	{"i915_gem_objects", i915_gem_object_info, 0},
4677
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4678
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
4679 4680
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4681
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4682
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4683 4684
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4685
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4686
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4687 4688 4689
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
4690
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
4691
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4692
	{"i915_frequency_info", i915_frequency_info, 0},
4693
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4694
	{"i915_drpc_info", i915_drpc_info, 0},
4695
	{"i915_emon_status", i915_emon_status, 0},
4696
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4697
	{"i915_fbc_status", i915_fbc_status, 0},
4698
	{"i915_ips_status", i915_ips_status, 0},
4699
	{"i915_sr_status", i915_sr_status, 0},
4700
	{"i915_opregion", i915_opregion, 0},
4701
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4702
	{"i915_context_status", i915_context_status, 0},
4703
	{"i915_dump_lrc", i915_dump_lrc, 0},
4704
	{"i915_execlists", i915_execlists, 0},
4705
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4706
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4707
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4708
	{"i915_llc", i915_llc, 0},
4709
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4710
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4711
	{"i915_energy_uJ", i915_energy_uJ, 0},
4712
	{"i915_pc8_status", i915_pc8_status, 0},
4713
	{"i915_power_domain_info", i915_power_domain_info, 0},
4714
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
4715
	{"i915_semaphore_status", i915_semaphore_status, 0},
4716
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4717
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4718
	{"i915_wa_registers", i915_wa_registers, 0},
4719
	{"i915_ddb_info", i915_ddb_info, 0},
4720
	{"i915_sseu_status", i915_sseu_status, 0},
4721
	{"i915_drrs_status", i915_drrs_status, 0},
4722
};
4723
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4724

4725
static const struct i915_debugfs_files {
4726 4727 4728 4729 4730 4731 4732 4733
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
4734 4735
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4736 4737 4738
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
4739
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4740 4741 4742
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4743
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4744 4745
};

4746 4747 4748
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4749
	enum pipe pipe;
4750

4751
	for_each_pipe(dev_priv, pipe) {
4752
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4753

4754 4755
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
4756 4757 4758 4759
		init_waitqueue_head(&pipe_crc->wq);
	}
}

4760
int i915_debugfs_init(struct drm_minor *minor)
4761
{
4762
	int ret, i;
4763

4764
	ret = i915_forcewake_create(minor->debugfs_root, minor);
4765 4766
	if (ret)
		return ret;
4767

4768 4769 4770 4771 4772 4773
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

4774 4775 4776 4777 4778 4779 4780
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4781

4782 4783
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4784 4785 4786
					minor->debugfs_root, minor);
}

4787
void i915_debugfs_cleanup(struct drm_minor *minor)
4788
{
4789 4790
	int i;

4791 4792
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4793

4794 4795
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
4796

D
Daniel Vetter 已提交
4797
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4798 4799 4800 4801 4802 4803
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

4804 4805 4806 4807 4808 4809
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4810
}