i915_debugfs.c 150.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
65
	node->info_ent = (void *)key;
66 67 68 69 70 71 72 73

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

74 75
static int i915_capabilities(struct seq_file *m, void *data)
{
76 77
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
78

79 80
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
81 82 83 84 85
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
86 87 88

	return 0;
}
89

90
static char get_active_flag(struct drm_i915_gem_object *obj)
91
{
92
	return i915_gem_object_is_active(obj) ? '*' : ' ';
93 94
}

95
static char get_pin_flag(struct drm_i915_gem_object *obj)
96 97 98 99
{
	return obj->pin_display ? 'p' : ' ';
}

100
static char get_tiling_flag(struct drm_i915_gem_object *obj)
101
{
102
	switch (i915_gem_object_get_tiling(obj)) {
103
	default:
104 105 106
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
107
	}
108 109
}

110
static char get_global_flag(struct drm_i915_gem_object *obj)
111
{
C
Chris Wilson 已提交
112
	return i915_gem_object_to_ggtt(obj, NULL) ?  'g' : ' ';
113 114
}

115
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
116
{
117
	return obj->mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
118 119
}

120 121 122 123 124
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

125
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
126
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
127 128 129 130 131 132
			size += vma->node.size;
	}

	return size;
}

133 134 135
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
136
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
137
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
138
	struct i915_vma *vma;
139
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
140
	int pin_count = 0;
141
	enum intel_engine_id id;
B
Ben Widawsky 已提交
142

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153
		   obj->base.read_domains,
154
		   obj->base.write_domain);
155
	for_each_engine_id(engine, dev_priv, id)
156
		seq_printf(m, "%x ",
157 158
			   i915_gem_active_get_seqno(&obj->last_read[id],
						     &obj->base.dev->struct_mutex));
159
	seq_printf(m, "] %x %s%s%s",
160 161
		   i915_gem_active_get_seqno(&obj->last_write,
					     &obj->base.dev->struct_mutex),
162
		   i915_cache_level_str(dev_priv, obj->cache_level),
163 164 165 166
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
169
			pin_count++;
D
Dan Carpenter 已提交
170 171
	}
	seq_printf(m, " (pinned x %d)", pin_count);
172 173
	if (obj->pin_display)
		seq_printf(m, " (display)");
174
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
175 176 177
		if (!drm_mm_node_allocated(&vma->node))
			continue;

178
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
179
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
180
			   vma->node.start, vma->node.size);
181
		if (i915_vma_is_ggtt(vma))
182
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
183 184 185 186
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
187
		seq_puts(m, ")");
B
Ben Widawsky 已提交
188
	}
189
	if (obj->stolen)
190
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
191
	if (obj->pin_display || obj->fault_mappable) {
192
		char s[3], *t = s;
193
		if (obj->pin_display)
194 195 196 197 198 199
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
200

201
	engine = i915_gem_active_get_engine(&obj->last_write,
202
					    &dev_priv->drm.struct_mutex);
203 204 205
	if (engine)
		seq_printf(m, " (%s)", engine->name);

206 207 208
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
209 210
}

211 212 213 214
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
215
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
216
	struct drm_i915_gem_object *b =
217
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
218

R
Rasmus Villemoes 已提交
219 220 221 222 223
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
224 225 226 227
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
228 229
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
230
	struct drm_i915_gem_object *obj;
231
	u64 total_obj_size, total_gtt_size;
232 233 234 235 236 237 238 239 240 241 242 243
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

244
		list_add(&obj->obj_exec_link, &stolen);
245 246

		total_obj_size += obj->base.size;
247
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
248 249 250 251 252 253
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

254
		list_add(&obj->obj_exec_link, &stolen);
255 256 257 258 259 260 261

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
262
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
263 264 265
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
266
		list_del_init(&obj->obj_exec_link);
267 268 269
	}
	mutex_unlock(&dev->struct_mutex);

270
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
271 272 273 274
		   count, total_obj_size, total_gtt_size);
	return 0;
}

275
struct file_stats {
276
	struct drm_i915_file_private *file_priv;
277 278 279 280
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
281 282 283 284 285 286
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
287
	struct i915_vma *vma;
288 289 290

	stats->count++;
	stats->total += obj->base.size;
291 292
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
293 294 295
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

296 297 298
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
299

300
		if (i915_vma_is_ggtt(vma)) {
301 302 303
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
304

305
			if (ppgtt->base.file != stats->file_priv)
306 307
				continue;
		}
308

309
		if (i915_vma_is_active(vma))
310 311 312
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
313 314 315 316 317
	}

	return 0;
}

318 319
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
320
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
321 322 323 324 325 326 327 328 329
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
330 331 332 333 334 335

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
336
	struct intel_engine_cs *engine;
337
	int j;
338 339 340

	memset(&stats, 0, sizeof(stats));

341
	for_each_engine(engine, dev_priv) {
342
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
343
			list_for_each_entry(obj,
344
					    &engine->batch_pool.cache_list[j],
345 346 347
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
348
	}
349

350
	print_file_stats(m, "[k]batch pool", stats);
351 352
}

353 354 355 356 357 358 359
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
360
			per_file_stats(0, ctx->engine[n].state->obj, data);
361
		if (ctx->engine[n].ring)
362
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
363 364 365 366 367 368 369 370
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
371
	struct drm_device *dev = &dev_priv->drm;
372 373 374 375 376
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

377
	mutex_lock(&dev->struct_mutex);
378 379 380
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

381
	list_for_each_entry(file, &dev->filelist, lhead) {
382 383 384
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
385
	mutex_unlock(&dev->struct_mutex);
386 387 388 389

	print_file_stats(m, "[k]contexts", stats);
}

390
static int i915_gem_object_info(struct seq_file *m, void *data)
391
{
392 393
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
394
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
395 396
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
397
	struct drm_i915_gem_object *obj;
398
	struct drm_file *file;
399 400 401 402 403 404
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

405 406 407 408
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

409 410 411
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
412
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
413 414 415 416 417 418 419 420
		size += obj->base.size;
		++count;

		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

421
		if (obj->mapping) {
422 423
			mapped_count++;
			mapped_size += obj->base.size;
424
		}
425
	}
426
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
427

428
	size = count = dpy_size = dpy_count = 0;
429
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
430 431 432
		size += obj->base.size;
		++count;

433
		if (obj->pin_display) {
434 435
			dpy_size += obj->base.size;
			++dpy_count;
436
		}
437

438 439 440 441
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
442

443
		if (obj->mapping) {
444 445
			mapped_count++;
			mapped_size += obj->base.size;
446
		}
447
	}
448 449
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
450
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
451
		   purgeable_count, purgeable_size);
452 453 454 455
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
456

457
	seq_printf(m, "%llu [%llu] gtt total\n",
458
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
459

460 461
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
462 463 464
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
465
	print_context_stats(m, dev_priv);
466 467
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
468 469
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
470
		struct task_struct *task;
471 472

		memset(&stats, 0, sizeof(stats));
473
		stats.file_priv = file->driver_priv;
474
		spin_lock(&file->table_lock);
475
		idr_for_each(&file->object_idr, per_file_stats, &stats);
476
		spin_unlock(&file->table_lock);
477 478 479 480 481 482
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
483 484 485 486
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
487
		rcu_read_lock();
488 489 490
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
491
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
492
		rcu_read_unlock();
493
		mutex_unlock(&dev->struct_mutex);
494
	}
495
	mutex_unlock(&dev->filelist_mutex);
496 497 498 499

	return 0;
}

500
static int i915_gem_gtt_info(struct seq_file *m, void *data)
501
{
502
	struct drm_info_node *node = m->private;
503 504
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
505
	bool show_pin_display_only = !!node->info_ent->data;
506
	struct drm_i915_gem_object *obj;
507
	u64 total_obj_size, total_gtt_size;
508 509 510 511 512 513 514
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
515
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
516
		if (show_pin_display_only && !obj->pin_display)
517 518
			continue;

519
		seq_puts(m, "   ");
520
		describe_obj(m, obj);
521
		seq_putc(m, '\n');
522
		total_obj_size += obj->base.size;
523
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
524 525 526 527 528
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

529
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
530 531 532 533 534
		   count, total_obj_size, total_gtt_size);

	return 0;
}

535 536
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
537 538
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
539
	struct intel_crtc *crtc;
540 541 542 543 544
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
545

546
	for_each_intel_crtc(dev, crtc) {
547 548
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
549
		struct intel_flip_work *work;
550

551
		spin_lock_irq(&dev->event_lock);
552 553
		work = crtc->flip_work;
		if (work == NULL) {
554
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
555 556
				   pipe, plane);
		} else {
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
				struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);

				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
					   engine->name,
					   i915_gem_request_get_seqno(work->flip_queued_req),
					   dev_priv->next_seqno,
575
					   intel_engine_get_seqno(engine),
576
					   i915_gem_request_completed(work->flip_queued_req));
577 578 579 580 581 582 583 584
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

585
			if (INTEL_GEN(dev_priv) >= 4)
586 587 588 589 590 591 592 593
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
594 595
			}
		}
596
		spin_unlock_irq(&dev->event_lock);
597 598
	}

599 600
	mutex_unlock(&dev->struct_mutex);

601 602 603
	return 0;
}

604 605
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
606 607
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
608
	struct drm_i915_gem_object *obj;
609
	struct intel_engine_cs *engine;
610
	int total = 0;
611
	int ret, j;
612 613 614 615 616

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

617
	for_each_engine(engine, dev_priv) {
618
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
619 620 621 622
			int count;

			count = 0;
			list_for_each_entry(obj,
623
					    &engine->batch_pool.cache_list[j],
624 625 626
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
627
				   engine->name, j, count);
628 629

			list_for_each_entry(obj,
630
					    &engine->batch_pool.cache_list[j],
631 632 633 634 635 636 637
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
638
		}
639 640
	}

641
	seq_printf(m, "total: %d\n", total);
642 643 644 645 646 647

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
	struct pid *pid = rq->ctx->pid;
	struct task_struct *task;

	rcu_read_lock();
	task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
	seq_printf(m, "%s%x [%x:%x] @ %d: %s [%d]\n", prefix,
		   rq->fence.seqno, rq->ctx->hw_id, rq->fence.seqno,
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
		   task ? task->comm : "<unknown>",
		   task ? task->pid : -1);
	rcu_read_unlock();
}

665 666
static int i915_gem_request_info(struct seq_file *m, void *data)
{
667 668
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
669
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
670
	struct drm_i915_gem_request *req;
671
	int ret, any;
672 673 674 675

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
676

677
	any = 0;
678
	for_each_engine(engine, dev_priv) {
679 680 681
		int count;

		count = 0;
682
		list_for_each_entry(req, &engine->request_list, link)
683 684
			count++;
		if (count == 0)
685 686
			continue;

687
		seq_printf(m, "%s requests: %d\n", engine->name, count);
688 689
		list_for_each_entry(req, &engine->request_list, link)
			print_request(m, req, "    ");
690 691

		any++;
692
	}
693 694
	mutex_unlock(&dev->struct_mutex);

695
	if (any == 0)
696
		seq_puts(m, "No requests\n");
697

698 699 700
	return 0;
}

701
static void i915_ring_seqno_info(struct seq_file *m,
702
				 struct intel_engine_cs *engine)
703
{
704 705 706
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

707
	seq_printf(m, "Current sequence (%s): %x\n",
708
		   engine->name, intel_engine_get_seqno(engine));
709 710 711 712 713 714 715 716 717

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
	spin_unlock(&b->lock);
718 719
}

720 721
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
722
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
723
	struct intel_engine_cs *engine;
724

725
	for_each_engine(engine, dev_priv)
726
		i915_ring_seqno_info(m, engine);
727

728 729 730 731 732 733
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
734
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
735
	struct intel_engine_cs *engine;
736
	int i, pipe;
737

738
	intel_runtime_pm_get(dev_priv);
739

740
	if (IS_CHERRYVIEW(dev_priv)) {
741 742 743 744 745 746 747 748 749 750 751
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
752
		for_each_pipe(dev_priv, pipe)
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
779
	} else if (INTEL_GEN(dev_priv) >= 8) {
780 781 782 783 784 785 786 787 788 789 790 791
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

792
		for_each_pipe(dev_priv, pipe) {
793 794 795 796 797
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
798 799 800 801
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
802
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
803 804
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
805
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
806 807
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
808
			seq_printf(m, "Pipe %c IER:\t%08x\n",
809 810
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
811 812

			intel_display_power_put(dev_priv, power_domain);
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
835
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
836 837 838 839 840 841 842 843
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
844
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

873
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
874 875 876 877 878 879
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
880
		for_each_pipe(dev_priv, pipe)
881 882 883
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
904
	for_each_engine(engine, dev_priv) {
905
		if (INTEL_GEN(dev_priv) >= 6) {
906 907
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
908
				   engine->name, I915_READ_IMR(engine));
909
		}
910
		i915_ring_seqno_info(m, engine);
911
	}
912
	intel_runtime_pm_put(dev_priv);
913

914 915 916
	return 0;
}

917 918
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
919 920
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
921 922 923 924 925
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
926 927 928

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
929
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
930

C
Chris Wilson 已提交
931 932
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
933
		if (!vma)
934
			seq_puts(m, "unused");
935
		else
936
			describe_obj(m, vma->obj);
937
		seq_putc(m, '\n');
938 939
	}

940
	mutex_unlock(&dev->struct_mutex);
941 942 943
	return 0;
}

944 945
static int i915_hws_info(struct seq_file *m, void *data)
{
946
	struct drm_info_node *node = m->private;
947
	struct drm_i915_private *dev_priv = node_to_i915(node);
948
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
949
	const u32 *hws;
950 951
	int i;

952
	engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
953
	hws = engine->status_page.page_addr;
954 955 956 957 958 959 960 961 962 963 964
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

965 966 967 968 969 970
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
971
	struct i915_error_state_file_priv *error_priv = filp->private_data;
972 973

	DRM_DEBUG_DRIVER("Resetting error state\n");
974
	i915_destroy_error_state(error_priv->dev);
975 976 977 978 979 980

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
981
	struct drm_i915_private *dev_priv = inode->i_private;
982 983 984 985 986 987
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

988
	error_priv->dev = &dev_priv->drm;
989

990
	i915_error_state_get(&dev_priv->drm, error_priv);
991

992 993 994
	file->private_data = error_priv;

	return 0;
995 996 997 998
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
999
	struct i915_error_state_file_priv *error_priv = file->private_data;
1000

1001
	i915_error_state_put(error_priv);
1002 1003
	kfree(error_priv);

1004 1005 1006
	return 0;
}

1007 1008 1009 1010 1011 1012 1013 1014 1015
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1016 1017
	ret = i915_error_state_buf_init(&error_str,
					to_i915(error_priv->dev), count, *pos);
1018 1019
	if (ret)
		return ret;
1020

1021
	ret = i915_error_state_to_str(&error_str, error_priv);
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1034
	i915_error_state_buf_release(&error_str);
1035
	return ret ?: ret_count;
1036 1037 1038 1039 1040
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1041
	.read = i915_error_state_read,
1042 1043 1044 1045 1046
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1047 1048
static int
i915_next_seqno_get(void *data, u64 *val)
1049
{
1050
	struct drm_i915_private *dev_priv = data;
1051 1052
	int ret;

1053
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
1054 1055 1056
	if (ret)
		return ret;

1057
	*val = dev_priv->next_seqno;
1058
	mutex_unlock(&dev_priv->drm.struct_mutex);
1059

1060
	return 0;
1061 1062
}

1063 1064 1065
static int
i915_next_seqno_set(void *data, u64 val)
{
1066 1067
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1068 1069 1070 1071 1072 1073
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1074
	ret = i915_gem_set_seqno(dev, val);
1075 1076
	mutex_unlock(&dev->struct_mutex);

1077
	return ret;
1078 1079
}

1080 1081
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1082
			"0x%llx\n");
1083

1084
static int i915_frequency_info(struct seq_file *m, void *unused)
1085
{
1086 1087
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1088 1089 1090
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1091

1092
	if (IS_GEN5(dev_priv)) {
1093 1094 1095 1096 1097 1098 1099 1100 1101
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1102
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1129
	} else if (INTEL_GEN(dev_priv) >= 6) {
1130 1131 1132
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1133
		u32 rpmodectl, rpinclimit, rpdeclimit;
1134
		u32 rpstat, cagf, reqf;
1135 1136
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1137
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1138 1139
		int max_freq;

1140
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1141
		if (IS_BROXTON(dev_priv)) {
1142 1143 1144 1145 1146 1147 1148
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1149
		/* RPSTAT1 is in the GT power well */
1150 1151
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1152
			goto out;
1153

1154
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1155

1156
		reqf = I915_READ(GEN6_RPNSWREQ);
1157
		if (IS_GEN9(dev_priv))
1158 1159 1160
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1161
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1162 1163 1164 1165
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1166
		reqf = intel_gpu_freq(dev_priv, reqf);
1167

1168 1169 1170 1171
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1172
		rpstat = I915_READ(GEN6_RPSTAT1);
1173 1174 1175 1176 1177 1178
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1179
		if (IS_GEN9(dev_priv))
1180
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1181
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1182 1183 1184
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1185
		cagf = intel_gpu_freq(dev_priv, cagf);
1186

1187
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1188 1189
		mutex_unlock(&dev->struct_mutex);

1190
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1203
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1204
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1205
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1206 1207
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1208
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1209 1210 1211 1212
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1213 1214 1215 1216
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1217
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1218
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1219 1220 1221 1222 1223 1224
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1225 1226 1227
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1228 1229 1230 1231 1232 1233
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1234 1235
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1236

1237
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
1238
			    rp_state_cap >> 16) & 0xff;
1239
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1240
			     GEN9_FREQ_SCALER : 1);
1241
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1242
			   intel_gpu_freq(dev_priv, max_freq));
1243 1244

		max_freq = (rp_state_cap & 0xff00) >> 8;
1245
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1246
			     GEN9_FREQ_SCALER : 1);
1247
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1248
			   intel_gpu_freq(dev_priv, max_freq));
1249

1250
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
1251
			    rp_state_cap >> 0) & 0xff;
1252
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1253
			     GEN9_FREQ_SCALER : 1);
1254
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1255
			   intel_gpu_freq(dev_priv, max_freq));
1256
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1257
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1258

1259 1260 1261
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1262 1263
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1264 1265
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1266 1267
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1268 1269 1270 1271 1272
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1273
	} else {
1274
		seq_puts(m, "no P-state info available\n");
1275
	}
1276

1277 1278 1279 1280
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1281 1282 1283
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1284 1285
}

1286 1287 1288 1289
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1290 1291 1292
	int slice;
	int subslice;

1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1305 1306 1307 1308 1309 1310 1311
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1312 1313
}

1314 1315
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1316
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1317
	struct intel_engine_cs *engine;
1318 1319
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1320
	struct intel_instdone instdone;
1321
	enum intel_engine_id id;
1322

1323 1324 1325 1326 1327 1328 1329 1330 1331
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1332 1333 1334 1335 1336
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1337 1338
	intel_runtime_pm_get(dev_priv);

1339
	for_each_engine_id(engine, dev_priv, id) {
1340
		acthd[id] = intel_engine_get_active_head(engine);
1341
		seqno[id] = intel_engine_get_seqno(engine);
1342 1343
	}

1344
	i915_get_engine_instdone(dev_priv, RCS, &instdone);
1345

1346 1347
	intel_runtime_pm_put(dev_priv);

1348 1349 1350 1351 1352 1353 1354
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1355
	for_each_engine_id(engine, dev_priv, id) {
1356 1357 1358
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1359
		seq_printf(m, "%s:\n", engine->name);
1360 1361 1362 1363
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1364 1365 1366 1367
		seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
					  &dev_priv->gpu_error.missed_irq_rings)));
1368 1369 1370 1371 1372 1373 1374 1375 1376
		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

1377
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1378
			   (long long)engine->hangcheck.acthd,
1379
			   (long long)acthd[id]);
1380 1381
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1382

1383
		if (engine->id == RCS) {
1384
			seq_puts(m, "\tinstdone read =\n");
1385

1386
			i915_instdone_info(dev_priv, m, &instdone);
1387

1388
			seq_puts(m, "\tinstdone accu =\n");
1389

1390 1391
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1392
		}
1393 1394 1395 1396 1397
	}

	return 0;
}

1398
static int ironlake_drpc_info(struct seq_file *m)
1399
{
1400 1401
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1402 1403 1404 1405 1406 1407 1408
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1409
	intel_runtime_pm_get(dev_priv);
1410 1411 1412 1413 1414

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1415
	intel_runtime_pm_put(dev_priv);
1416
	mutex_unlock(&dev->struct_mutex);
1417

1418
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1419 1420 1421 1422
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1423
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1424
	seq_printf(m, "SW control enabled: %s\n",
1425
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1426
	seq_printf(m, "Gated voltage change: %s\n",
1427
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1428 1429
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1430
	seq_printf(m, "Max P-state: P%d\n",
1431
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1432 1433 1434 1435
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1436
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1437
	seq_puts(m, "Current RS state: ");
1438 1439
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1440
		seq_puts(m, "on\n");
1441 1442
		break;
	case RSX_STATUS_RC1:
1443
		seq_puts(m, "RC1\n");
1444 1445
		break;
	case RSX_STATUS_RC1E:
1446
		seq_puts(m, "RC1E\n");
1447 1448
		break;
	case RSX_STATUS_RS1:
1449
		seq_puts(m, "RS1\n");
1450 1451
		break;
	case RSX_STATUS_RS2:
1452
		seq_puts(m, "RS2 (RC6)\n");
1453 1454
		break;
	case RSX_STATUS_RS3:
1455
		seq_puts(m, "RC3 (RC6+)\n");
1456 1457
		break;
	default:
1458
		seq_puts(m, "unknown\n");
1459 1460
		break;
	}
1461 1462 1463 1464

	return 0;
}

1465
static int i915_forcewake_domains(struct seq_file *m, void *data)
1466
{
1467
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1468 1469 1470
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1471
	for_each_fw_domain(fw_domain, dev_priv) {
1472
		seq_printf(m, "%s.wake_count = %u\n",
1473
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1474 1475 1476
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1477

1478 1479 1480 1481 1482
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1483
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1484
	u32 rpmodectl1, rcctl1, pw_status;
1485

1486 1487
	intel_runtime_pm_get(dev_priv);

1488
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1489 1490 1491
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1492 1493
	intel_runtime_pm_put(dev_priv);

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1507
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1508
	seq_printf(m, "Media Power Well: %s\n",
1509
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1510

1511 1512 1513 1514 1515
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1516
	return i915_forcewake_domains(m, NULL);
1517 1518
}

1519 1520
static int gen6_drpc_info(struct seq_file *m)
{
1521 1522
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1523
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1524
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1525
	unsigned forcewake_count;
1526
	int count = 0, ret;
1527 1528 1529 1530

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1531
	intel_runtime_pm_get(dev_priv);
1532

1533
	spin_lock_irq(&dev_priv->uncore.lock);
1534
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1535
	spin_unlock_irq(&dev_priv->uncore.lock);
1536 1537

	if (forcewake_count) {
1538 1539
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1540 1541 1542 1543 1544 1545 1546
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1547
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1548
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1549 1550 1551

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1552
	if (INTEL_GEN(dev_priv) >= 9) {
1553 1554 1555
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1556
	mutex_unlock(&dev->struct_mutex);
1557 1558 1559
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1560

1561 1562
	intel_runtime_pm_put(dev_priv);

1563 1564 1565 1566 1567 1568 1569
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1570
	seq_printf(m, "RC1e Enabled: %s\n",
1571 1572 1573
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1574
	if (INTEL_GEN(dev_priv) >= 9) {
1575 1576 1577 1578 1579
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1580 1581 1582 1583
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1584
	seq_puts(m, "Current RC state: ");
1585 1586 1587
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1588
			seq_puts(m, "Core Power Down\n");
1589
		else
1590
			seq_puts(m, "on\n");
1591 1592
		break;
	case GEN6_RC3:
1593
		seq_puts(m, "RC3\n");
1594 1595
		break;
	case GEN6_RC6:
1596
		seq_puts(m, "RC6\n");
1597 1598
		break;
	case GEN6_RC7:
1599
		seq_puts(m, "RC7\n");
1600 1601
		break;
	default:
1602
		seq_puts(m, "Unknown\n");
1603 1604 1605 1606 1607
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1608
	if (INTEL_GEN(dev_priv) >= 9) {
1609 1610 1611 1612 1613 1614 1615
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1627 1628 1629 1630 1631 1632
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1633
	return i915_forcewake_domains(m, NULL);
1634 1635 1636 1637
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1638
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1639

1640
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1641
		return vlv_drpc_info(m);
1642
	else if (INTEL_GEN(dev_priv) >= 6)
1643 1644 1645 1646 1647
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1648 1649
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1650
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1661 1662
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1663
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1664

1665
	if (!HAS_FBC(dev_priv)) {
1666
		seq_puts(m, "FBC unsupported on this chipset\n");
1667 1668 1669
		return 0;
	}

1670
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1671
	mutex_lock(&dev_priv->fbc.lock);
1672

1673
	if (intel_fbc_is_active(dev_priv))
1674
		seq_puts(m, "FBC enabled\n");
1675 1676
	else
		seq_printf(m, "FBC disabled: %s\n",
1677
			   dev_priv->fbc.no_fbc_reason);
1678

1679 1680
	if (intel_fbc_is_active(dev_priv) &&
	    INTEL_GEN(dev_priv) >= 7)
1681 1682 1683 1684
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1685
	mutex_unlock(&dev_priv->fbc.lock);
1686 1687
	intel_runtime_pm_put(dev_priv);

1688 1689 1690
	return 0;
}

1691 1692
static int i915_fbc_fc_get(void *data, u64 *val)
{
1693
	struct drm_i915_private *dev_priv = data;
1694

1695
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1696 1697 1698 1699 1700 1701 1702 1703 1704
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1705
	struct drm_i915_private *dev_priv = data;
1706 1707
	u32 reg;

1708
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1709 1710
		return -ENODEV;

P
Paulo Zanoni 已提交
1711
	mutex_lock(&dev_priv->fbc.lock);
1712 1713 1714 1715 1716 1717 1718 1719

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1720
	mutex_unlock(&dev_priv->fbc.lock);
1721 1722 1723 1724 1725 1726 1727
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1728 1729
static int i915_ips_status(struct seq_file *m, void *unused)
{
1730
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1731

1732
	if (!HAS_IPS(dev_priv)) {
1733 1734 1735 1736
		seq_puts(m, "not supported\n");
		return 0;
	}

1737 1738
	intel_runtime_pm_get(dev_priv);

1739 1740 1741
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1742
	if (INTEL_GEN(dev_priv) >= 8) {
1743 1744 1745 1746 1747 1748 1749
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1750

1751 1752
	intel_runtime_pm_put(dev_priv);

1753 1754 1755
	return 0;
}

1756 1757
static int i915_sr_status(struct seq_file *m, void *unused)
{
1758
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1759 1760
	bool sr_enabled = false;

1761 1762
	intel_runtime_pm_get(dev_priv);

1763
	if (HAS_PCH_SPLIT(dev_priv))
1764
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1765 1766
	else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1767
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1768
	else if (IS_I915GM(dev_priv))
1769
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1770
	else if (IS_PINEVIEW(dev_priv))
1771
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1772
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1773
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1774

1775 1776
	intel_runtime_pm_put(dev_priv);

1777 1778
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1779 1780 1781 1782

	return 0;
}

1783 1784
static int i915_emon_status(struct seq_file *m, void *unused)
{
1785 1786
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1787
	unsigned long temp, chipset, gfx;
1788 1789
	int ret;

1790
	if (!IS_GEN5(dev_priv))
1791 1792
		return -ENODEV;

1793 1794 1795
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1796 1797 1798 1799

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1800
	mutex_unlock(&dev->struct_mutex);
1801 1802 1803 1804 1805 1806 1807 1808 1809

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1810 1811
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1812
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1813
	int ret = 0;
1814
	int gpu_freq, ia_freq;
1815
	unsigned int max_gpu_freq, min_gpu_freq;
1816

1817
	if (!HAS_LLC(dev_priv)) {
1818
		seq_puts(m, "unsupported on this chipset\n");
1819 1820 1821
		return 0;
	}

1822 1823
	intel_runtime_pm_get(dev_priv);

1824
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1825
	if (ret)
1826
		goto out;
1827

1828
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1839
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1840

1841
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1842 1843 1844 1845
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1846
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1847
			   intel_gpu_freq(dev_priv, (gpu_freq *
1848
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1849
				 GEN9_FREQ_SCALER : 1))),
1850 1851
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1852 1853
	}

1854
	mutex_unlock(&dev_priv->rps.hw_lock);
1855

1856 1857 1858
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1859 1860
}

1861 1862
static int i915_opregion(struct seq_file *m, void *unused)
{
1863 1864
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1865 1866 1867 1868 1869
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1870
		goto out;
1871

1872 1873
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1874 1875 1876

	mutex_unlock(&dev->struct_mutex);

1877
out:
1878 1879 1880
	return 0;
}

1881 1882
static int i915_vbt(struct seq_file *m, void *unused)
{
1883
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1884 1885 1886 1887 1888 1889 1890

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1891 1892
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1893 1894
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1895
	struct intel_framebuffer *fbdev_fb = NULL;
1896
	struct drm_framebuffer *drm_fb;
1897 1898 1899 1900 1901
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1902

1903
#ifdef CONFIG_DRM_FBDEV_EMULATION
1904 1905
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
			   fbdev_fb->base.modifier[0],
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1917
#endif
1918

1919
	mutex_lock(&dev->mode_config.fb_lock);
1920
	drm_for_each_fb(drm_fb, dev) {
1921 1922
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1923 1924
			continue;

1925
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1926 1927 1928
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1929
			   fb->base.bits_per_pixel,
1930
			   fb->base.modifier[0],
1931
			   drm_framebuffer_read_refcount(&fb->base));
1932
		describe_obj(m, fb->obj);
1933
		seq_putc(m, '\n');
1934
	}
1935
	mutex_unlock(&dev->mode_config.fb_lock);
1936
	mutex_unlock(&dev->struct_mutex);
1937 1938 1939 1940

	return 0;
}

1941
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1942 1943
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1944 1945
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1946 1947
}

1948 1949
static int i915_context_status(struct seq_file *m, void *unused)
{
1950 1951
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1952
	struct intel_engine_cs *engine;
1953
	struct i915_gem_context *ctx;
1954
	int ret;
1955

1956
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1957 1958 1959
	if (ret)
		return ret;

1960
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1961
		seq_printf(m, "HW context %u ", ctx->hw_id);
1962
		if (ctx->pid) {
1963 1964
			struct task_struct *task;

1965
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1966 1967 1968 1969 1970
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1971 1972
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1973 1974 1975 1976
		} else {
			seq_puts(m, "(kernel) ");
		}

1977 1978
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1979

1980 1981 1982 1983 1984 1985
		for_each_engine(engine, dev_priv) {
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1986
				describe_obj(m, ce->state->obj);
1987
			if (ce->ring)
1988
				describe_ctx_ring(m, ce->ring);
1989 1990
			seq_putc(m, '\n');
		}
1991 1992

		seq_putc(m, '\n');
1993 1994
	}

1995
	mutex_unlock(&dev->struct_mutex);
1996 1997 1998 1999

	return 0;
}

2000
static void i915_dump_lrc_obj(struct seq_file *m,
2001
			      struct i915_gem_context *ctx,
2002
			      struct intel_engine_cs *engine)
2003
{
2004
	struct i915_vma *vma = ctx->engine[engine->id].state;
2005 2006 2007
	struct page *page;
	int j;

2008 2009
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2010 2011
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2012 2013 2014
		return;
	}

2015 2016
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2017
			   i915_ggtt_offset(vma));
2018

2019 2020
	if (i915_gem_object_get_pages(vma->obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2021 2022 2023
		return;
	}

2024 2025 2026
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2027 2028

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2029 2030 2031
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2032 2033 2034 2035 2036 2037 2038 2039 2040
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2041 2042
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2043 2044
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2045
	struct intel_engine_cs *engine;
2046
	struct i915_gem_context *ctx;
2047
	int ret;
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2058
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2059 2060
		for_each_engine(engine, dev_priv)
			i915_dump_lrc_obj(m, ctx, engine);
2061 2062 2063 2064 2065 2066

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2067 2068
static const char *swizzle_string(unsigned swizzle)
{
2069
	switch (swizzle) {
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2085
		return "unknown";
2086 2087 2088 2089 2090 2091 2092
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2093 2094
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2095 2096 2097 2098 2099
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2100
	intel_runtime_pm_get(dev_priv);
2101 2102 2103 2104 2105 2106

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2107
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2108 2109
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2110 2111
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2112 2113 2114 2115
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2116
	} else if (INTEL_GEN(dev_priv) >= 6) {
2117 2118 2119 2120 2121 2122 2123 2124
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2125
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2126 2127 2128 2129 2130
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2131 2132
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2133
	}
2134 2135 2136 2137

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2138
	intel_runtime_pm_put(dev_priv);
2139 2140 2141 2142 2143
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2144 2145
static int per_file_ctx(int id, void *ptr, void *data)
{
2146
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2147
	struct seq_file *m = data;
2148 2149 2150 2151 2152 2153 2154
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2155

2156 2157 2158
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2159
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2160 2161 2162 2163 2164
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2165 2166
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2167
{
2168
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
2169
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2170
	int i;
D
Daniel Vetter 已提交
2171

B
Ben Widawsky 已提交
2172 2173 2174
	if (!ppgtt)
		return;

2175
	for_each_engine(engine, dev_priv) {
2176
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2177
		for (i = 0; i < 4; i++) {
2178
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2179
			pdp <<= 32;
2180
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2181
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2182 2183 2184 2185
		}
	}
}

2186 2187
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2188
{
2189
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
2190

2191
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2192 2193
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2194
	for_each_engine(engine, dev_priv) {
2195
		seq_printf(m, "%s\n", engine->name);
2196
		if (IS_GEN7(dev_priv))
2197 2198 2199 2200 2201 2202 2203 2204
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2205 2206 2207 2208
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2209
		seq_puts(m, "aliasing PPGTT:\n");
2210
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2211

B
Ben Widawsky 已提交
2212
		ppgtt->debug_dump(ppgtt, m);
2213
	}
B
Ben Widawsky 已提交
2214

D
Daniel Vetter 已提交
2215
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2216 2217 2218 2219
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2220 2221
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2222
	struct drm_file *file;
2223
	int ret;
B
Ben Widawsky 已提交
2224

2225 2226
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2227
	if (ret)
2228 2229
		goto out_unlock;

2230
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2231

2232 2233 2234 2235
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2236

2237 2238
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2239
		struct task_struct *task;
2240

2241
		task = get_pid_task(file->pid, PIDTYPE_PID);
2242 2243
		if (!task) {
			ret = -ESRCH;
2244
			goto out_rpm;
2245
		}
2246 2247
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2248 2249 2250 2251
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2252
out_rpm:
2253
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2254
	mutex_unlock(&dev->struct_mutex);
2255 2256
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2257
	return ret;
D
Daniel Vetter 已提交
2258 2259
}

2260 2261
static int count_irq_waiters(struct drm_i915_private *i915)
{
2262
	struct intel_engine_cs *engine;
2263 2264
	int count = 0;

2265
	for_each_engine(engine, i915)
2266
		count += intel_engine_has_waiter(engine);
2267 2268 2269 2270

	return count;
}

2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2285 2286
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2287 2288
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2289 2290
	struct drm_file *file;

2291
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2292 2293
	seq_printf(m, "GPU busy? %s [%x]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
2294
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2295 2296 2297
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2298 2299 2300 2301
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2302 2303 2304 2305
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2306 2307

	mutex_lock(&dev->filelist_mutex);
2308
	spin_lock(&dev_priv->rps.client_lock);
2309 2310 2311 2312 2313 2314 2315 2316 2317
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2318 2319
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2320 2321
		rcu_read_unlock();
	}
2322
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2323
	spin_unlock(&dev_priv->rps.client_lock);
2324
	mutex_unlock(&dev->filelist_mutex);
2325

2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
	    dev_priv->gt.active_engines) {
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2351
	return 0;
2352 2353
}

2354 2355
static int i915_llc(struct seq_file *m, void *data)
{
2356
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2357
	const bool edram = INTEL_GEN(dev_priv) > 8;
2358

2359
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2360 2361
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2362 2363 2364 2365

	return 0;
}

2366 2367
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2368
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2369 2370 2371
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2372
	if (!HAS_GUC_UCODE(dev_priv))
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2386 2387 2388 2389 2390 2391
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2409 2410 2411 2412
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2413
	struct intel_engine_cs *engine;
2414
	enum intel_engine_id id;
2415 2416 2417 2418 2419 2420 2421 2422 2423
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2424
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2425 2426 2427
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2428 2429 2430
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = client->submissions[id];
		tot += submissions;
2431
		seq_printf(m, "\tSubmissions: %llu %s\n",
2432
				submissions, engine->name);
2433 2434 2435 2436 2437 2438
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2439 2440
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2441
	struct intel_guc guc;
2442
	struct i915_guc_client client = {};
2443
	struct intel_engine_cs *engine;
2444
	enum intel_engine_id id;
2445 2446
	u64 total = 0;

2447
	if (!HAS_GUC_SCHED(dev_priv))
2448 2449
		return 0;

A
Alex Dai 已提交
2450 2451 2452
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2453 2454
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2455
	if (guc.execbuf_client)
2456
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2457 2458

	mutex_unlock(&dev->struct_mutex);
2459

2460 2461 2462 2463
	seq_printf(m, "Doorbell map:\n");
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);

2464 2465 2466 2467 2468 2469 2470
	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2471 2472 2473
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = guc.submissions[id];
		total += submissions;
2474
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2475
			engine->name, submissions, guc.last_seqno[id]);
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2487 2488
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2489
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2490
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2491 2492
	int i = 0, pg;

2493
	if (!dev_priv->guc.log_vma)
A
Alex Dai 已提交
2494 2495
		return 0;

2496 2497 2498
	obj = dev_priv->guc.log_vma->obj;
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2513 2514
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2515
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2516
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2517 2518
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2519
	bool enabled = false;
2520

2521
	if (!HAS_PSR(dev_priv)) {
2522 2523 2524 2525
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2526 2527
	intel_runtime_pm_get(dev_priv);

2528
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2529 2530
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2531
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2532
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2533 2534 2535 2536
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2537

2538
	if (HAS_DDI(dev_priv))
2539
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2540 2541 2542 2543 2544 2545 2546
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2547 2548
		}
	}
2549 2550 2551 2552

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2553 2554
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2555
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2556 2557 2558 2559 2560 2561
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2562

2563 2564 2565 2566
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2567
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2568
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2569
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2570 2571 2572

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2573
	mutex_unlock(&dev_priv->psr.lock);
2574

2575
	intel_runtime_pm_put(dev_priv);
2576 2577 2578
	return 0;
}

2579 2580
static int i915_sink_crc(struct seq_file *m, void *data)
{
2581 2582
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2583 2584 2585 2586 2587 2588
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2589
	for_each_intel_connector(dev, connector) {
2590
		struct drm_crtc *crtc;
2591

2592
		if (!connector->base.state->best_encoder)
2593 2594
			continue;

2595 2596
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2597 2598
			continue;

2599
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2600 2601
			continue;

2602
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2619 2620
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2621
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2622 2623 2624
	u64 power;
	u32 units;

2625
	if (INTEL_GEN(dev_priv) < 6)
2626 2627
		return -ENODEV;

2628 2629
	intel_runtime_pm_get(dev_priv);

2630 2631 2632 2633 2634 2635
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2636 2637
	intel_runtime_pm_put(dev_priv);

2638
	seq_printf(m, "%llu", (long long unsigned)power);
2639 2640 2641 2642

	return 0;
}

2643
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2644
{
2645
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2646
	struct pci_dev *pdev = dev_priv->drm.pdev;
2647

2648 2649
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2650

2651
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2652
	seq_printf(m, "IRQs disabled: %s\n",
2653
		   yesno(!intel_irqs_enabled(dev_priv)));
2654
#ifdef CONFIG_PM
2655
	seq_printf(m, "Usage count: %d\n",
2656
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2657 2658 2659
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2660
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2661 2662
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2663

2664 2665 2666
	return 0;
}

2667 2668
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2669
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2690
				 intel_display_power_domain_str(power_domain),
2691 2692 2693 2694 2695 2696 2697 2698 2699
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2700 2701
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2702
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2703 2704
	struct intel_csr *csr;

2705
	if (!HAS_CSR(dev_priv)) {
2706 2707 2708 2709 2710 2711
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2712 2713
	intel_runtime_pm_get(dev_priv);

2714 2715 2716 2717
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2718
		goto out;
2719 2720 2721 2722

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2723
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2724 2725 2726 2727
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2728
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2729 2730
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2731 2732
	}

2733 2734 2735 2736 2737
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2738 2739
	intel_runtime_pm_put(dev_priv);

2740 2741 2742
	return 0;
}

2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2765 2766
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2767 2768 2769 2770 2771 2772
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2773
		   encoder->base.id, encoder->name);
2774 2775 2776 2777
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2778
			   connector->name,
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2792 2793
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2794 2795
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2796 2797
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2798

2799
	if (fb)
2800
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2801 2802
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2803 2804
	else
		seq_puts(m, "\tprimary plane disabled\n");
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2824
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2825
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2826
		intel_panel_info(m, &intel_connector->panel);
2827 2828 2829

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2830 2831 2832 2833 2834 2835 2836 2837
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2838
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2852
	struct drm_display_mode *mode;
2853 2854

	seq_printf(m, "connector %d: type %s, status: %s\n",
2855
		   connector->base.id, connector->name,
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2867 2868 2869 2870 2871 2872 2873

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
2874
		intel_dp_info(m, intel_connector);
2875 2876 2877
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2878
			intel_lvds_info(m, intel_connector);
2879 2880 2881 2882 2883 2884 2885 2886
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2887
	}
2888

2889 2890 2891
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2892 2893
}

2894
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2895 2896 2897
{
	u32 state;

2898
	if (IS_845G(dev_priv) || IS_I865G(dev_priv))
2899
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2900
	else
2901
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2902 2903 2904 2905

	return state;
}

2906 2907
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2908 2909 2910
{
	u32 pos;

2911
	pos = I915_READ(CURPOS(pipe));
2912 2913 2914 2915 2916 2917 2918 2919 2920

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

2921
	return cursor_active(dev_priv, pipe);
2922 2923
}

2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
2951 2952 2953 2954 2955 2956
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
2957 2958 2959 2960 2961 2962 2963
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2964 2965
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
			   state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3025 3026
static int i915_display_info(struct seq_file *m, void *unused)
{
3027 3028
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3029
	struct intel_crtc *crtc;
3030 3031
	struct drm_connector *connector;

3032
	intel_runtime_pm_get(dev_priv);
3033 3034 3035
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3036
	for_each_intel_crtc(dev, crtc) {
3037
		bool active;
3038
		struct intel_crtc_state *pipe_config;
3039
		int x, y;
3040

3041 3042
		pipe_config = to_intel_crtc_state(crtc->base.state);

3043
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3044
			   crtc->base.base.id, pipe_name(crtc->pipe),
3045
			   yesno(pipe_config->base.active),
3046 3047 3048
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3049
		if (pipe_config->base.active) {
3050 3051
			intel_crtc_info(m, crtc);

3052
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3053
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3054
				   yesno(crtc->cursor_base),
3055 3056
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3057
				   crtc->cursor_addr, yesno(active));
3058 3059
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3060
		}
3061 3062 3063 3064

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3065 3066 3067 3068 3069 3070 3071 3072 3073
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3074
	intel_runtime_pm_put(dev_priv);
3075 3076 3077 3078

	return 0;
}

3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;

	for_each_engine(engine, dev_priv) {
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [score %d]\n",
			   intel_engine_get_seqno(engine),
			   engine->last_submitted_seqno,
			   engine->hangcheck.seqno,
			   engine->hangcheck.score);

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

		rq = list_first_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tfirst  ");

		rq = list_last_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[0] ");
			else
				seq_printf(m, "\t\tELSP[0] idle\n");
			rq = READ_ONCE(engine->execlist_port[1].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[1] ");
			else
				seq_printf(m, "\t\tELSP[1] idle\n");
			rcu_read_unlock();
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

		seq_puts(m, "\n");
	}

	return 0;
}

B
Ben Widawsky 已提交
3206 3207
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3208 3209
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3210
	struct intel_engine_cs *engine;
3211
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3212 3213
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3214

3215
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3216 3217 3218 3219 3220 3221 3222
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3223
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3224

3225
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3226 3227 3228
		struct page *page;
		uint64_t *seqno;

3229
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3230 3231

		seqno = (uint64_t *)kmap_atomic(page);
3232
		for_each_engine_id(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3233 3234
			uint64_t offset;

3235
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3236 3237 3238

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3239
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3240 3241 3242 3243 3244 3245 3246
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3247
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3248 3249 3250 3251 3252 3253 3254 3255 3256
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3257
		for_each_engine(engine, dev_priv)
B
Ben Widawsky 已提交
3258 3259
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3260
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3261 3262 3263 3264
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3265 3266
	for_each_engine(engine, dev_priv) {
		for (j = 0; j < num_rings; j++)
3267 3268
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3269 3270 3271 3272
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3273
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3274 3275 3276 3277
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3278 3279
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3280 3281
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3282 3283 3284 3285 3286 3287 3288
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3289 3290
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3291
		seq_printf(m, " tracked hardware state:\n");
3292 3293 3294 3295 3296 3297
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3298 3299 3300 3301 3302 3303
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3304
static int i915_wa_registers(struct seq_file *m, void *unused)
3305 3306 3307
{
	int i;
	int ret;
3308
	struct intel_engine_cs *engine;
3309 3310
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3311
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3312
	enum intel_engine_id id;
3313 3314 3315 3316 3317 3318 3319

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3320
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3321
	for_each_engine_id(engine, dev_priv, id)
3322
		seq_printf(m, "HW whitelist count for %s: %d\n",
3323
			   engine->name, workarounds->hw_whitelist_count[id]);
3324
	for (i = 0; i < workarounds->count; ++i) {
3325 3326
		i915_reg_t addr;
		u32 mask, value, read;
3327
		bool ok;
3328

3329 3330 3331
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3332 3333 3334
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3335
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3336 3337 3338 3339 3340 3341 3342 3343
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3344 3345
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3346 3347
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3348 3349 3350 3351 3352
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3353
	if (INTEL_GEN(dev_priv) < 9)
3354 3355
		return 0;

3356 3357 3358 3359 3360 3361 3362 3363 3364
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3365
		for_each_plane(dev_priv, pipe, plane) {
3366 3367 3368 3369 3370 3371
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3372
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3373 3374 3375 3376 3377 3378 3379 3380 3381
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3382
static void drrs_status_per_crtc(struct seq_file *m,
3383 3384
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3385
{
3386
	struct drm_i915_private *dev_priv = to_i915(dev);
3387 3388
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3389
	struct drm_connector *connector;
3390

3391 3392 3393 3394 3395
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3409
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3453 3454
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3455 3456 3457
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3458
	drm_modeset_lock_all(dev);
3459
	for_each_intel_crtc(dev, intel_crtc) {
3460
		if (intel_crtc->base.state->active) {
3461 3462 3463 3464 3465 3466
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3467
	drm_modeset_unlock_all(dev);
3468 3469 3470 3471 3472 3473 3474

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3475 3476
struct pipe_crc_info {
	const char *name;
3477
	struct drm_i915_private *dev_priv;
3478 3479 3480
	enum pipe pipe;
};

3481 3482
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3483 3484
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3485 3486
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3487 3488
	struct drm_connector *connector;

3489
	drm_modeset_lock_all(dev);
3490 3491
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3492
			continue;
3493 3494 3495 3496 3497 3498

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3499 3500
		if (!intel_dig_port->dp.can_mst)
			continue;
3501

3502 3503
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3504 3505 3506 3507 3508 3509
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3510 3511
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3512
	struct pipe_crc_info *info = inode->i_private;
3513
	struct drm_i915_private *dev_priv = info->dev_priv;
3514 3515
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3516
	if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
3517 3518
		return -ENODEV;

3519 3520 3521 3522
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3523 3524 3525
		return -EBUSY; /* already open */
	}

3526
	pipe_crc->opened = true;
3527 3528
	filep->private_data = inode->i_private;

3529 3530
	spin_unlock_irq(&pipe_crc->lock);

3531 3532 3533 3534 3535
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3536
	struct pipe_crc_info *info = inode->i_private;
3537
	struct drm_i915_private *dev_priv = info->dev_priv;
3538 3539
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3540 3541 3542
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3543

3544 3545 3546 3547 3548 3549 3550 3551 3552
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3553
{
3554 3555 3556
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3557 3558 3559 3560 3561 3562 3563
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
3564
	struct drm_i915_private *dev_priv = info->dev_priv;
3565 3566
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3567
	int n_entries;
3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3578
		return 0;
3579 3580

	/* nothing to read */
3581
	spin_lock_irq(&pipe_crc->lock);
3582
	while (pipe_crc_data_count(pipe_crc) == 0) {
3583 3584 3585 3586
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3587
			return -EAGAIN;
3588
		}
3589

3590 3591 3592 3593 3594 3595
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3596 3597
	}

3598
	/* We now have one or more entries to read */
3599
	n_entries = count / PIPE_CRC_LINE_LEN;
3600

3601
	bytes_read = 0;
3602 3603 3604
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3605

3606 3607 3608 3609 3610 3611 3612
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3613 3614 3615 3616 3617 3618
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3619 3620
		spin_unlock_irq(&pipe_crc->lock);

3621
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3622
			return -EFAULT;
3623

3624 3625 3626 3627 3628
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3629

3630 3631
	spin_unlock_irq(&pipe_crc->lock);

3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
3660
	struct drm_i915_private *dev_priv = to_i915(minor->dev);
3661 3662 3663
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

3664
	info->dev_priv = dev_priv;
3665 3666
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3667 3668
	if (!ent)
		return -ENOMEM;
3669 3670

	return drm_add_fake_info_node(minor, ent, info);
3671 3672
}

D
Daniel Vetter 已提交
3673
static const char * const pipe_crc_sources[] = {
3674 3675 3676 3677
	"none",
	"plane1",
	"plane2",
	"pf",
3678
	"pipe",
D
Daniel Vetter 已提交
3679 3680 3681 3682
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3683
	"auto",
3684 3685 3686 3687 3688 3689 3690 3691
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3692
static int display_crc_ctl_show(struct seq_file *m, void *data)
3693
{
3694
	struct drm_i915_private *dev_priv = m->private;
3695 3696 3697 3698 3699 3700 3701 3702 3703
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3704
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3705
{
3706
	return single_open(file, display_crc_ctl_show, inode->i_private);
3707 3708
}

3709
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3710 3711
				 uint32_t *val)
{
3712 3713 3714 3715
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3729 3730
static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
				     enum pipe pipe,
3731 3732
				     enum intel_pipe_crc_source *source)
{
3733
	struct drm_device *dev = &dev_priv->drm;
3734 3735
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3736
	struct intel_digital_port *dig_port;
3737 3738 3739 3740
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3741
	drm_modeset_lock_all(dev);
3742
	for_each_intel_encoder(dev, encoder) {
3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3755
		case INTEL_OUTPUT_DP:
3756
		case INTEL_OUTPUT_EDP:
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3773
			break;
3774 3775
		default:
			break;
3776 3777
		}
	}
3778
	drm_modeset_unlock_all(dev);
3779 3780 3781 3782

	return ret;
}

3783
static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3784 3785
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3786 3787
				uint32_t *val)
{
3788 3789
	bool need_stable_symbols = false;

3790
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3791
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3792 3793 3794 3795 3796
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3797 3798 3799 3800 3801
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3802
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3803 3804 3805
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3806
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3807
		break;
3808
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3809
		if (!IS_CHERRYVIEW(dev_priv))
3810 3811 3812 3813
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3814 3815 3816 3817 3818 3819 3820
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3834 3835
		switch (pipe) {
		case PIPE_A:
3836
			tmp |= PIPE_A_SCRAMBLE_RESET;
3837 3838
			break;
		case PIPE_B:
3839
			tmp |= PIPE_B_SCRAMBLE_RESET;
3840 3841 3842 3843 3844 3845 3846
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3847 3848 3849
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3850 3851 3852
	return 0;
}

3853
static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3854 3855
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3856 3857
				 uint32_t *val)
{
3858 3859
	bool need_stable_symbols = false;

3860
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3861
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3862 3863 3864 3865 3866
		if (ret)
			return ret;
	}

	switch (*source) {
3867 3868 3869 3870
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
3871
		if (!SUPPORTS_TV(dev_priv))
3872 3873 3874 3875
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
3876
		if (!IS_G4X(dev_priv))
3877 3878
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3879
		need_stable_symbols = true;
3880 3881
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
3882
		if (!IS_G4X(dev_priv))
3883 3884
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3885
		need_stable_symbols = true;
3886 3887
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3888
		if (!IS_G4X(dev_priv))
3889 3890
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3891
		need_stable_symbols = true;
3892 3893 3894 3895 3896 3897 3898 3899
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3912
		WARN_ON(!IS_G4X(dev_priv));
3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3925 3926 3927
	return 0;
}

3928
static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3929 3930 3931 3932
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3933 3934
	switch (pipe) {
	case PIPE_A:
3935
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3936 3937
		break;
	case PIPE_B:
3938
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3939 3940 3941 3942 3943 3944 3945
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3946 3947 3948 3949 3950 3951
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3952
static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3969
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3970 3971
				uint32_t *val)
{
3972 3973 3974 3975
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3976 3977 3978 3979 3980 3981 3982 3983 3984
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3985
	case INTEL_PIPE_CRC_SOURCE_NONE:
3986 3987
		*val = 0;
		break;
D
Daniel Vetter 已提交
3988 3989
	default:
		return -EINVAL;
3990 3991 3992 3993 3994
	}

	return 0;
}

3995 3996
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
					bool enable)
3997
{
3998
	struct drm_device *dev = &dev_priv->drm;
3999 4000
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
4001
	struct intel_crtc_state *pipe_config;
4002 4003
	struct drm_atomic_state *state;
	int ret = 0;
4004 4005

	drm_modeset_lock_all(dev);
4006 4007 4008 4009
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
4010 4011
	}

4012 4013 4014 4015 4016 4017
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
4018

4019 4020 4021 4022
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
4023

4024 4025
	ret = drm_atomic_commit(state);
out:
4026
	drm_modeset_unlock_all(dev);
4027 4028 4029
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
4030 4031
}

4032
static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
4033 4034
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
4035 4036
				uint32_t *val)
{
4037 4038 4039 4040
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4041 4042 4043 4044 4045 4046 4047
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4048 4049
		if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
4050

4051 4052
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4053
	case INTEL_PIPE_CRC_SOURCE_NONE:
4054 4055
		*val = 0;
		break;
D
Daniel Vetter 已提交
4056 4057
	default:
		return -EINVAL;
4058 4059 4060 4061 4062
	}

	return 0;
}

4063 4064
static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
			       enum pipe pipe,
4065 4066
			       enum intel_pipe_crc_source source)
{
4067
	struct drm_device *dev = &dev_priv->drm;
4068
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4069 4070
	struct intel_crtc *crtc =
			to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
4071
	enum intel_display_power_domain power_domain;
4072
	u32 val = 0; /* shut up gcc */
4073
	int ret;
4074

4075 4076 4077
	if (pipe_crc->source == source)
		return 0;

4078 4079 4080 4081
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4082 4083
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4084 4085 4086 4087
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

4088
	if (IS_GEN2(dev_priv))
4089
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
4090 4091 4092 4093 4094
	else if (INTEL_GEN(dev_priv) < 5)
		ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
4095
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4096
	else
4097
		ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4098 4099

	if (ret != 0)
4100
		goto out;
4101

4102 4103
	/* none -> real source transition */
	if (source) {
4104 4105
		struct intel_pipe_crc_entry *entries;

4106 4107 4108
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4109 4110
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4111
				  GFP_KERNEL);
4112 4113 4114 4115
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4116

4117 4118 4119 4120 4121 4122 4123 4124
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4125
		spin_lock_irq(&pipe_crc->lock);
4126
		kfree(pipe_crc->entries);
4127
		pipe_crc->entries = entries;
4128 4129 4130
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4131 4132
	}

4133
	pipe_crc->source = source;
4134 4135 4136 4137

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4138 4139
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4140
		struct intel_pipe_crc_entry *entries;
4141 4142
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4143

4144 4145 4146
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4147
		drm_modeset_lock(&crtc->base.mutex, NULL);
4148
		if (crtc->base.state->active)
4149 4150
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4151

4152 4153
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4154
		pipe_crc->entries = NULL;
4155 4156
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4157 4158 4159
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4160

4161 4162 4163 4164 4165 4166
		if (IS_G4X(dev_priv))
			g4x_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
4167 4168

		hsw_enable_ips(crtc);
4169 4170
	}

4171 4172 4173 4174 4175 4176
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4177 4178 4179 4180
}

/*
 * Parse pipe CRC command strings:
4181 4182 4183
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4184 4185 4186 4187
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4188 4189
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4190
 */
4191
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4222 4223 4224 4225
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4226
static const char * const pipe_crc_objects[] = {
4227 4228 4229 4230
	"pipe",
};

static int
4231
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4232 4233 4234 4235 4236
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4237
			*o = i;
4238 4239 4240 4241 4242 4243
			return 0;
		    }

	return -EINVAL;
}

4244
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4257
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4258 4259 4260 4261 4262
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4263
			*s = i;
4264 4265 4266 4267 4268 4269
			return 0;
		    }

	return -EINVAL;
}

4270 4271
static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
				 char *buf, size_t len)
4272
{
4273
#define N_WORDS 3
4274
	int n_words;
4275
	char *words[N_WORDS];
4276
	enum pipe pipe;
4277
	enum intel_pipe_crc_object object;
4278 4279
	enum intel_pipe_crc_source source;

4280
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4281 4282 4283 4284 4285 4286
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4287
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4288
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4289 4290 4291
		return -EINVAL;
	}

4292
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4293
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4294 4295 4296
		return -EINVAL;
	}

4297
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4298
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4299 4300 4301
		return -EINVAL;
	}

4302
	return pipe_crc_set_source(dev_priv, pipe, source);
4303 4304
}

4305 4306
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4307 4308
{
	struct seq_file *m = file->private_data;
4309
	struct drm_i915_private *dev_priv = m->private;
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4332
	ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
4333 4334 4335 4336 4337 4338 4339 4340 4341 4342

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4343
static const struct file_operations i915_display_crc_ctl_fops = {
4344
	.owner = THIS_MODULE,
4345
	.open = display_crc_ctl_open,
4346 4347 4348
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4349
	.write = display_crc_ctl_write
4350 4351
};

4352
static ssize_t i915_displayport_test_active_write(struct file *file,
4353 4354
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
4355 4356 4357 4358 4359 4360 4361 4362 4363
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4364
	dev = ((struct seq_file *)file->private_data)->private;
4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4388
		if (connector->status == connector_status_connected &&
4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
4440
					     struct file *file)
4441
{
4442
	struct drm_i915_private *dev_priv = inode->i_private;
4443

4444 4445
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
4480
					   struct file *file)
4481
{
4482
	struct drm_i915_private *dev_priv = inode->i_private;
4483

4484 4485
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
4522
	struct drm_i915_private *dev_priv = inode->i_private;
4523

4524 4525
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
4526 4527 4528 4529 4530 4531 4532 4533 4534 4535
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4536
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4537
{
4538 4539
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4540
	int level;
4541 4542
	int num_levels;

4543
	if (IS_CHERRYVIEW(dev_priv))
4544
		num_levels = 3;
4545
	else if (IS_VALLEYVIEW(dev_priv))
4546 4547 4548
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4549 4550 4551 4552 4553 4554

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4555 4556
		/*
		 * - WM1+ latency values in 0.5us units
4557
		 * - latencies are in us on gen9/vlv/chv
4558
		 */
4559 4560
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
4561 4562
			latency *= 10;
		else if (level > 0)
4563 4564 4565
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4566
			   level, wm[level], latency / 10, latency % 10);
4567 4568 4569 4570 4571 4572 4573
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4574
	struct drm_i915_private *dev_priv = m->private;
4575 4576
	const uint16_t *latencies;

4577
	if (INTEL_GEN(dev_priv) >= 9)
4578 4579
		latencies = dev_priv->wm.skl_latency;
	else
4580
		latencies = dev_priv->wm.pri_latency;
4581

4582
	wm_latency_show(m, latencies);
4583 4584 4585 4586 4587 4588

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4589
	struct drm_i915_private *dev_priv = m->private;
4590 4591
	const uint16_t *latencies;

4592
	if (INTEL_GEN(dev_priv) >= 9)
4593 4594
		latencies = dev_priv->wm.skl_latency;
	else
4595
		latencies = dev_priv->wm.spr_latency;
4596

4597
	wm_latency_show(m, latencies);
4598 4599 4600 4601 4602 4603

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4604
	struct drm_i915_private *dev_priv = m->private;
4605 4606
	const uint16_t *latencies;

4607
	if (INTEL_GEN(dev_priv) >= 9)
4608 4609
		latencies = dev_priv->wm.skl_latency;
	else
4610
		latencies = dev_priv->wm.cur_latency;
4611

4612
	wm_latency_show(m, latencies);
4613 4614 4615 4616 4617 4618

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4619
	struct drm_i915_private *dev_priv = inode->i_private;
4620

4621
	if (INTEL_GEN(dev_priv) < 5)
4622 4623
		return -ENODEV;

4624
	return single_open(file, pri_wm_latency_show, dev_priv);
4625 4626 4627 4628
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4629
	struct drm_i915_private *dev_priv = inode->i_private;
4630

4631
	if (HAS_GMCH_DISPLAY(dev_priv))
4632 4633
		return -ENODEV;

4634
	return single_open(file, spr_wm_latency_show, dev_priv);
4635 4636 4637 4638
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4639
	struct drm_i915_private *dev_priv = inode->i_private;
4640

4641
	if (HAS_GMCH_DISPLAY(dev_priv))
4642 4643
		return -ENODEV;

4644
	return single_open(file, cur_wm_latency_show, dev_priv);
4645 4646 4647
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4648
				size_t len, loff_t *offp, uint16_t wm[8])
4649 4650
{
	struct seq_file *m = file->private_data;
4651 4652
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4653
	uint16_t new[8] = { 0 };
4654
	int num_levels;
4655 4656 4657 4658
	int level;
	int ret;
	char tmp[32];

4659
	if (IS_CHERRYVIEW(dev_priv))
4660
		num_levels = 3;
4661
	else if (IS_VALLEYVIEW(dev_priv))
4662 4663 4664 4665
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4666 4667 4668 4669 4670 4671 4672 4673
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4674 4675 4676
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4695
	struct drm_i915_private *dev_priv = m->private;
4696
	uint16_t *latencies;
4697

4698
	if (INTEL_GEN(dev_priv) >= 9)
4699 4700
		latencies = dev_priv->wm.skl_latency;
	else
4701
		latencies = dev_priv->wm.pri_latency;
4702 4703

	return wm_latency_write(file, ubuf, len, offp, latencies);
4704 4705 4706 4707 4708 4709
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4710
	struct drm_i915_private *dev_priv = m->private;
4711
	uint16_t *latencies;
4712

4713
	if (INTEL_GEN(dev_priv) >= 9)
4714 4715
		latencies = dev_priv->wm.skl_latency;
	else
4716
		latencies = dev_priv->wm.spr_latency;
4717 4718

	return wm_latency_write(file, ubuf, len, offp, latencies);
4719 4720 4721 4722 4723 4724
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4725
	struct drm_i915_private *dev_priv = m->private;
4726 4727
	uint16_t *latencies;

4728
	if (INTEL_GEN(dev_priv) >= 9)
4729 4730
		latencies = dev_priv->wm.skl_latency;
	else
4731
		latencies = dev_priv->wm.cur_latency;
4732

4733
	return wm_latency_write(file, ubuf, len, offp, latencies);
4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4763 4764
static int
i915_wedged_get(void *data, u64 *val)
4765
{
4766
	struct drm_i915_private *dev_priv = data;
4767

4768
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4769

4770
	return 0;
4771 4772
}

4773 4774
static int
i915_wedged_set(void *data, u64 val)
4775
{
4776
	struct drm_i915_private *dev_priv = data;
4777

4778 4779 4780 4781 4782 4783 4784 4785
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4786
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4787 4788
		return -EAGAIN;

4789
	intel_runtime_pm_get(dev_priv);
4790

4791
	i915_handle_error(dev_priv, val,
4792
			  "Manually setting wedged to %llu", val);
4793 4794 4795

	intel_runtime_pm_put(dev_priv);

4796
	return 0;
4797 4798
}

4799 4800
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4801
			"%llu\n");
4802

4803 4804 4805
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4806
	struct drm_i915_private *dev_priv = data;
4807 4808 4809 4810 4811 4812 4813 4814

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4815 4816
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4836
	struct drm_i915_private *dev_priv = data;
4837 4838 4839 4840 4841 4842 4843 4844 4845

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4846
	struct drm_i915_private *dev_priv = data;
4847

4848
	val &= INTEL_INFO(dev_priv)->ring_mask;
4849 4850 4851 4852 4853 4854 4855 4856 4857 4858
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4859 4860 4861 4862 4863 4864 4865 4866
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4867 4868
static int
i915_drop_caches_get(void *data, u64 *val)
4869
{
4870
	*val = DROP_ALL;
4871

4872
	return 0;
4873 4874
}

4875 4876
static int
i915_drop_caches_set(void *data, u64 val)
4877
{
4878 4879
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4880
	int ret;
4881

4882
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4883 4884 4885 4886 4887 4888 4889 4890

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4891 4892 4893
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4894 4895 4896 4897 4898
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4899
		i915_gem_retire_requests(dev_priv);
4900

4901 4902
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4903

4904 4905
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4906 4907 4908 4909

unlock:
	mutex_unlock(&dev->struct_mutex);

4910
	return ret;
4911 4912
}

4913 4914 4915
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4916

4917 4918
static int
i915_max_freq_get(void *data, u64 *val)
4919
{
4920
	struct drm_i915_private *dev_priv = data;
4921

4922
	if (INTEL_GEN(dev_priv) < 6)
4923 4924
		return -ENODEV;

4925
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4926
	return 0;
4927 4928
}

4929 4930
static int
i915_max_freq_set(void *data, u64 val)
4931
{
4932
	struct drm_i915_private *dev_priv = data;
4933
	u32 hw_max, hw_min;
4934
	int ret;
4935

4936
	if (INTEL_GEN(dev_priv) < 6)
4937
		return -ENODEV;
4938

4939
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4940

4941
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4942 4943 4944
	if (ret)
		return ret;

4945 4946 4947
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4948
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4949

4950 4951
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4952

4953
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4954 4955
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4956 4957
	}

4958
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4959

4960
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4961

4962
	mutex_unlock(&dev_priv->rps.hw_lock);
4963

4964
	return 0;
4965 4966
}

4967 4968
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4969
			"%llu\n");
4970

4971 4972
static int
i915_min_freq_get(void *data, u64 *val)
4973
{
4974
	struct drm_i915_private *dev_priv = data;
4975

4976
	if (INTEL_GEN(dev_priv) < 6)
4977 4978
		return -ENODEV;

4979
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4980
	return 0;
4981 4982
}

4983 4984
static int
i915_min_freq_set(void *data, u64 val)
4985
{
4986
	struct drm_i915_private *dev_priv = data;
4987
	u32 hw_max, hw_min;
4988
	int ret;
4989

4990
	if (INTEL_GEN(dev_priv) < 6)
4991
		return -ENODEV;
4992

4993
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4994

4995
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4996 4997 4998
	if (ret)
		return ret;

4999 5000 5001
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
5002
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5003

5004 5005
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5006

5007 5008
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
5009 5010
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5011
	}
J
Jeff McGee 已提交
5012

5013
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5014

5015
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5016

5017
	mutex_unlock(&dev_priv->rps.hw_lock);
5018

5019
	return 0;
5020 5021
}

5022 5023
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5024
			"%llu\n");
5025

5026 5027
static int
i915_cache_sharing_get(void *data, u64 *val)
5028
{
5029 5030
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
5031
	u32 snpcr;
5032
	int ret;
5033

5034
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5035 5036
		return -ENODEV;

5037 5038 5039
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
5040
	intel_runtime_pm_get(dev_priv);
5041

5042
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5043 5044

	intel_runtime_pm_put(dev_priv);
5045
	mutex_unlock(&dev->struct_mutex);
5046

5047
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5048

5049
	return 0;
5050 5051
}

5052 5053
static int
i915_cache_sharing_set(void *data, u64 val)
5054
{
5055
	struct drm_i915_private *dev_priv = data;
5056 5057
	u32 snpcr;

5058
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5059 5060
		return -ENODEV;

5061
	if (val > 3)
5062 5063
		return -EINVAL;

5064
	intel_runtime_pm_get(dev_priv);
5065
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5066 5067 5068 5069 5070 5071 5072

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5073
	intel_runtime_pm_put(dev_priv);
5074
	return 0;
5075 5076
}

5077 5078 5079
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5080

5081
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5082
					  struct sseu_dev_info *sseu)
5083
{
5084
	int ss_max = 2;
5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

5100
		sseu->slice_mask = BIT(0);
5101
		sseu->subslice_mask |= BIT(ss);
5102 5103 5104 5105
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5106 5107 5108
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
5109 5110 5111
	}
}

5112
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5113
				    struct sseu_dev_info *sseu)
5114
{
5115
	int s_max = 3, ss_max = 4;
5116 5117 5118
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5119
	/* BXT has a single slice and at most 3 subslices. */
5120
	if (IS_BROXTON(dev_priv)) {
5121 5122 5123 5124 5125 5126 5127 5128 5129 5130
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

5145
		sseu->slice_mask |= BIT(s);
5146

5147
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5148 5149
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
5150

5151 5152 5153
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5154 5155 5156 5157
			if (IS_BROXTON(dev_priv)) {
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
5158

5159 5160
				sseu->subslice_mask |= BIT(ss);
			}
5161

5162 5163
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
5164 5165 5166 5167
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
5168 5169 5170 5171
		}
	}
}

5172
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
5173
					 struct sseu_dev_info *sseu)
5174 5175
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5176
	int s;
5177

5178
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
5179

5180
	if (sseu->slice_mask) {
5181
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
5182 5183
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
5184 5185
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
5186 5187

		/* subtract fused off EU(s) from enabled slice(s) */
5188
		for (s = 0; s < fls(sseu->slice_mask); s++) {
5189 5190
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
5191

5192
			sseu->eu_total -= hweight8(subslice_7eu);
5193 5194 5195 5196
		}
	}
}

5197 5198 5199 5200 5201 5202
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

5203 5204
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
5205
	seq_printf(m, "  %s Slice Total: %u\n", type,
5206
		   hweight8(sseu->slice_mask));
5207
	seq_printf(m, "  %s Subslice Total: %u\n", type,
5208
		   sseu_subslice_total(sseu));
5209 5210
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
5211
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
5212
		   hweight8(sseu->subslice_mask));
5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

5233 5234
static int i915_sseu_status(struct seq_file *m, void *unused)
{
5235
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
5236
	struct sseu_dev_info sseu;
5237

5238
	if (INTEL_GEN(dev_priv) < 8)
5239 5240 5241
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
5242
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
5243

5244
	seq_puts(m, "SSEU Device Status\n");
5245
	memset(&sseu, 0, sizeof(sseu));
5246 5247 5248

	intel_runtime_pm_get(dev_priv);

5249
	if (IS_CHERRYVIEW(dev_priv)) {
5250
		cherryview_sseu_device_status(dev_priv, &sseu);
5251
	} else if (IS_BROADWELL(dev_priv)) {
5252
		broadwell_sseu_device_status(dev_priv, &sseu);
5253
	} else if (INTEL_GEN(dev_priv) >= 9) {
5254
		gen9_sseu_device_status(dev_priv, &sseu);
5255
	}
5256 5257 5258

	intel_runtime_pm_put(dev_priv);

5259
	i915_print_sseu_info(m, false, &sseu);
5260

5261 5262 5263
	return 0;
}

5264 5265
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
5266
	struct drm_i915_private *dev_priv = inode->i_private;
5267

5268
	if (INTEL_GEN(dev_priv) < 6)
5269 5270
		return 0;

5271
	intel_runtime_pm_get(dev_priv);
5272
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5273 5274 5275 5276

	return 0;
}

5277
static int i915_forcewake_release(struct inode *inode, struct file *file)
5278
{
5279
	struct drm_i915_private *dev_priv = inode->i_private;
5280

5281
	if (INTEL_GEN(dev_priv) < 6)
5282 5283
		return 0;

5284
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5285
	intel_runtime_pm_put(dev_priv);
5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5301
				  S_IRUSR,
5302
				  root, to_i915(minor->dev),
5303
				  &i915_forcewake_fops);
5304 5305
	if (!ent)
		return -ENOMEM;
5306

B
Ben Widawsky 已提交
5307
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5308 5309
}

5310 5311 5312 5313
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5314 5315 5316
{
	struct dentry *ent;

5317
	ent = debugfs_create_file(name,
5318
				  S_IRUGO | S_IWUSR,
5319
				  root, to_i915(minor->dev),
5320
				  fops);
5321 5322
	if (!ent)
		return -ENOMEM;
5323

5324
	return drm_add_fake_info_node(minor, ent, fops);
5325 5326
}

5327
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5328
	{"i915_capabilities", i915_capabilities, 0},
5329
	{"i915_gem_objects", i915_gem_object_info, 0},
5330
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5331
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5332
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5333
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5334 5335
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5336
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5337
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5338 5339 5340
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5341
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5342
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5343
	{"i915_guc_info", i915_guc_info, 0},
5344
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5345
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5346
	{"i915_frequency_info", i915_frequency_info, 0},
5347
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5348
	{"i915_drpc_info", i915_drpc_info, 0},
5349
	{"i915_emon_status", i915_emon_status, 0},
5350
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5351
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5352
	{"i915_fbc_status", i915_fbc_status, 0},
5353
	{"i915_ips_status", i915_ips_status, 0},
5354
	{"i915_sr_status", i915_sr_status, 0},
5355
	{"i915_opregion", i915_opregion, 0},
5356
	{"i915_vbt", i915_vbt, 0},
5357
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5358
	{"i915_context_status", i915_context_status, 0},
5359
	{"i915_dump_lrc", i915_dump_lrc, 0},
5360
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5361
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5362
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5363
	{"i915_llc", i915_llc, 0},
5364
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5365
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5366
	{"i915_energy_uJ", i915_energy_uJ, 0},
5367
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5368
	{"i915_power_domain_info", i915_power_domain_info, 0},
5369
	{"i915_dmc_info", i915_dmc_info, 0},
5370
	{"i915_display_info", i915_display_info, 0},
5371
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
5372
	{"i915_semaphore_status", i915_semaphore_status, 0},
5373
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5374
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5375
	{"i915_wa_registers", i915_wa_registers, 0},
5376
	{"i915_ddb_info", i915_ddb_info, 0},
5377
	{"i915_sseu_status", i915_sseu_status, 0},
5378
	{"i915_drrs_status", i915_drrs_status, 0},
5379
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5380
};
5381
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5382

5383
static const struct i915_debugfs_files {
5384 5385 5386 5387 5388 5389 5390
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5391 5392
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5393 5394 5395
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5396
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5397 5398 5399
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5400
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5401 5402 5403
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5404 5405
};

5406
void intel_display_crc_init(struct drm_i915_private *dev_priv)
5407
{
5408
	enum pipe pipe;
5409

5410
	for_each_pipe(dev_priv, pipe) {
5411
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5412

5413 5414
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5415 5416 5417 5418
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5419
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5420
{
5421
	struct drm_minor *minor = dev_priv->drm.primary;
5422
	int ret, i;
5423

5424
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5425 5426
	if (ret)
		return ret;
5427

5428 5429 5430 5431 5432 5433
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5434 5435 5436 5437 5438 5439 5440
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5441

5442 5443
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5444 5445 5446
					minor->debugfs_root, minor);
}

5447
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5448
{
5449
	struct drm_minor *minor = dev_priv->drm.primary;
5450 5451
	int i;

5452 5453
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5454

5455
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
5456
				 1, minor);
5457

D
Daniel Vetter 已提交
5458
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5459 5460 5461 5462 5463 5464
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5465 5466
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
5467
			(struct drm_info_list *)i915_debugfs_files[i].fops;
5468 5469 5470

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5471
}
5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5506 5507 5508
	if (connector->status != connector_status_connected)
		return -ENODEV;

5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5529
	}
5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5600 5601 5602 5603 5604 5605
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5606 5607 5608

	return 0;
}