i915_debugfs.c 147.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

75 76
static int i915_capabilities(struct seq_file *m, void *data)
{
77
	struct drm_info_node *node = m->private;
78 79 80 81
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
82
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
83 84 85 86 87
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
88 89 90

	return 0;
}
91

92
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
93
{
94
	if (obj->pin_display)
95 96 97 98 99
		return "p";
	else
		return " ";
}

100
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
101
{
102 103 104 105 106 107
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
108 109
}

B
Ben Widawsky 已提交
110 111
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
112
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
113 114
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (i915_is_ggtt(vma->vm) &&
		    drm_mm_node_allocated(&vma->node))
			size += vma->node.size;
	}

	return size;
}

129 130 131
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
132 133
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
134
	struct i915_vma *vma;
B
Ben Widawsky 已提交
135
	int pin_count = 0;
136
	int i;
B
Ben Widawsky 已提交
137

138
	seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
139
		   &obj->base,
140
		   obj->active ? "*" : " ",
141 142
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
143
		   get_global_flag(obj),
144
		   obj->base.size / 1024,
145
		   obj->base.read_domains,
146 147 148 149 150
		   obj->base.write_domain);
	for_each_ring(ring, dev_priv, i)
		seq_printf(m, "%x ",
				i915_gem_request_get_seqno(obj->last_read_req[i]));
	seq_printf(m, "] %x %x%s%s%s",
151 152
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
153
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
154 155 156 157
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
D
Dan Carpenter 已提交
158
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
159 160
		if (vma->pin_count > 0)
			pin_count++;
D
Dan Carpenter 已提交
161 162
	}
	seq_printf(m, " (pinned x %d)", pin_count);
163 164
	if (obj->pin_display)
		seq_printf(m, " (display)");
165 166
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
167
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
168 169 170 171 172
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
			   i915_is_ggtt(vma->vm) ? "g" : "pp",
			   vma->node.start, vma->node.size);
		if (i915_is_ggtt(vma->vm))
			seq_printf(m, ", type: %u)", vma->ggtt_view.type);
B
Ben Widawsky 已提交
173
		else
174
			seq_puts(m, ")");
B
Ben Widawsky 已提交
175
	}
176
	if (obj->stolen)
177
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
178
	if (obj->pin_display || obj->fault_mappable) {
179
		char s[3], *t = s;
180
		if (obj->pin_display)
181 182 183 184 185 186
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
187
	if (obj->last_write_req != NULL)
188
		seq_printf(m, " (%s)",
189
			   i915_gem_request_get_ring(obj->last_write_req)->name);
190 191
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
192 193
}

194
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
195
{
196
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
197 198 199 200
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

201
static int i915_gem_object_list_info(struct seq_file *m, void *data)
202
{
203
	struct drm_info_node *node = m->private;
204 205
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
206
	struct drm_device *dev = node->minor->dev;
207 208
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
209
	struct i915_vma *vma;
210
	u64 total_obj_size, total_gtt_size;
211
	int count, ret;
212 213 214 215

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
216

B
Ben Widawsky 已提交
217
	/* FIXME: the user of this interface might want more than just GGTT */
218 219
	switch (list) {
	case ACTIVE_LIST:
220
		seq_puts(m, "Active:\n");
221
		head = &vm->active_list;
222 223
		break;
	case INACTIVE_LIST:
224
		seq_puts(m, "Inactive:\n");
225
		head = &vm->inactive_list;
226 227
		break;
	default:
228 229
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
230 231
	}

232
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
233 234 235 236 237 238
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
239
		count++;
240
	}
241
	mutex_unlock(&dev->struct_mutex);
242

243
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
244
		   count, total_obj_size, total_gtt_size);
245 246 247
	return 0;
}

248 249 250 251
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
252
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
253
	struct drm_i915_gem_object *b =
254
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
255

R
Rasmus Villemoes 已提交
256 257 258 259 260
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
261 262 263 264
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
265
	struct drm_info_node *node = m->private;
266 267 268
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
269
	u64 total_obj_size, total_gtt_size;
270 271 272 273 274 275 276 277 278 279 280 281
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

282
		list_add(&obj->obj_exec_link, &stolen);
283 284

		total_obj_size += obj->base.size;
285
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
286 287 288 289 290 291
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

292
		list_add(&obj->obj_exec_link, &stolen);
293 294 295 296 297 298 299

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
300
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
301 302 303
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
304
		list_del_init(&obj->obj_exec_link);
305 306 307
	}
	mutex_unlock(&dev->struct_mutex);

308
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
309 310 311 312
		   count, total_obj_size, total_gtt_size);
	return 0;
}

313 314
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
315
		size += i915_gem_obj_total_ggtt_size(obj); \
316 317
		++count; \
		if (obj->map_and_fenceable) { \
318
			mappable_size += i915_gem_obj_ggtt_size(obj); \
319 320 321
			++mappable_count; \
		} \
	} \
322
} while (0)
323

324
struct file_stats {
325
	struct drm_i915_file_private *file_priv;
326 327 328 329
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
330 331 332 333 334 335
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
336
	struct i915_vma *vma;
337 338 339 340

	stats->count++;
	stats->total += obj->base.size;

341 342 343
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

344 345 346 347 348 349 350 351 352 353 354 355 356
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
357
			if (ppgtt->file_priv != stats->file_priv)
358 359
				continue;

360
			if (obj->active) /* XXX per-vma statistic */
361 362 363 364 365 366
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
367
	} else {
368 369
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
370
			if (obj->active)
371 372 373 374 375
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
376 377
	}

378 379 380
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

381 382 383
	return 0;
}

384 385
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
386
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
387 388 389 390 391 392 393 394 395
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
396 397 398 399 400 401

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
402
	struct intel_engine_cs *ring;
403
	int i, j;
404 405 406

	memset(&stats, 0, sizeof(stats));

407
	for_each_ring(ring, dev_priv, i) {
408 409 410 411 412 413
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
414
	}
415

416
	print_file_stats(m, "[k]batch pool", stats);
417 418
}

B
Ben Widawsky 已提交
419 420
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
421
		size += i915_gem_obj_total_ggtt_size(vma->obj); \
B
Ben Widawsky 已提交
422 423 424 425 426 427 428 429 430
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
431
{
432
	struct drm_info_node *node = m->private;
433 434
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
435
	u32 count, mappable_count, purgeable_count;
436
	u64 size, mappable_size, purgeable_size;
437
	struct drm_i915_gem_object *obj;
438
	struct i915_address_space *vm = &dev_priv->gtt.base;
439
	struct drm_file *file;
B
Ben Widawsky 已提交
440
	struct i915_vma *vma;
441 442 443 444 445 446
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

447 448 449 450 451
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
452
	count_objects(&dev_priv->mm.bound_list, global_list);
453
	seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
454 455 456
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
457
	count_vmas(&vm->active_list, mm_list);
458
	seq_printf(m, "  %u [%u] active objects, %llu [%llu] bytes\n",
459 460 461
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
462
	count_vmas(&vm->inactive_list, mm_list);
463
	seq_printf(m, "  %u [%u] inactive objects, %llu [%llu] bytes\n",
464 465
		   count, mappable_count, size, mappable_size);

466
	size = count = purgeable_size = purgeable_count = 0;
467
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
468
		size += obj->base.size, ++count;
469 470 471
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
472
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
473

474
	size = count = mappable_size = mappable_count = 0;
475
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
476
		if (obj->fault_mappable) {
477
			size += i915_gem_obj_ggtt_size(obj);
478 479
			++count;
		}
480
		if (obj->pin_display) {
481
			mappable_size += i915_gem_obj_ggtt_size(obj);
482 483
			++mappable_count;
		}
484 485 486 487
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
488
	}
489
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
490
		   purgeable_count, purgeable_size);
491
	seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
492
		   mappable_count, mappable_size);
493
	seq_printf(m, "%u fault mappable objects, %llu bytes\n",
494 495
		   count, size);

496
	seq_printf(m, "%llu [%llu] gtt total\n",
497
		   dev_priv->gtt.base.total,
498
		   (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
499

500 501
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
502 503
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
504
		struct task_struct *task;
505 506

		memset(&stats, 0, sizeof(stats));
507
		stats.file_priv = file->driver_priv;
508
		spin_lock(&file->table_lock);
509
		idr_for_each(&file->object_idr, per_file_stats, &stats);
510
		spin_unlock(&file->table_lock);
511 512 513 514 515 516 517 518
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
519
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
520
		rcu_read_unlock();
521 522
	}

523 524 525 526 527
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

528
static int i915_gem_gtt_info(struct seq_file *m, void *data)
529
{
530
	struct drm_info_node *node = m->private;
531
	struct drm_device *dev = node->minor->dev;
532
	uintptr_t list = (uintptr_t) node->info_ent->data;
533 534
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
535
	u64 total_obj_size, total_gtt_size;
536 537 538 539 540 541 542
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
543
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
544
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
545 546
			continue;

547
		seq_puts(m, "   ");
548
		describe_obj(m, obj);
549
		seq_putc(m, '\n');
550
		total_obj_size += obj->base.size;
551
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
552 553 554 555 556
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

557
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
558 559 560 561 562
		   count, total_obj_size, total_gtt_size);

	return 0;
}

563 564
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
565
	struct drm_info_node *node = m->private;
566
	struct drm_device *dev = node->minor->dev;
567
	struct drm_i915_private *dev_priv = dev->dev_private;
568
	struct intel_crtc *crtc;
569 570 571 572 573
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
574

575
	for_each_intel_crtc(dev, crtc) {
576 577
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
578 579
		struct intel_unpin_work *work;

580
		spin_lock_irq(&dev->event_lock);
581 582
		work = crtc->unpin_work;
		if (work == NULL) {
583
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
584 585
				   pipe, plane);
		} else {
586 587
			u32 addr;

588
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
589
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
590 591
					   pipe, plane);
			} else {
592
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
593 594
					   pipe, plane);
			}
595 596 597 598
			if (work->flip_queued_req) {
				struct intel_engine_cs *ring =
					i915_gem_request_get_ring(work->flip_queued_req);

599
				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
600
					   ring->name,
601
					   i915_gem_request_get_seqno(work->flip_queued_req),
602
					   dev_priv->next_seqno,
603
					   ring->get_seqno(ring, true),
604
					   i915_gem_request_completed(work->flip_queued_req, true));
605 606 607 608 609
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
610
				   drm_crtc_vblank_count(&crtc->base));
611
			if (work->enable_stall_check)
612
				seq_puts(m, "Stall check enabled, ");
613
			else
614
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
615
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
616

617 618 619 620 621 622
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

623
			if (work->pending_flip_obj) {
624 625
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
626 627
			}
		}
628
		spin_unlock_irq(&dev->event_lock);
629 630
	}

631 632
	mutex_unlock(&dev->struct_mutex);

633 634 635
	return 0;
}

636 637 638 639 640 641
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
642
	struct intel_engine_cs *ring;
643 644
	int total = 0;
	int ret, i, j;
645 646 647 648 649

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

650
	for_each_ring(ring, dev_priv, i) {
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			int count;

			count = 0;
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
				   ring->name, j, count);

			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
671
		}
672 673
	}

674
	seq_printf(m, "total: %d\n", total);
675 676 677 678 679 680

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

681 682
static int i915_gem_request_info(struct seq_file *m, void *data)
{
683
	struct drm_info_node *node = m->private;
684
	struct drm_device *dev = node->minor->dev;
685
	struct drm_i915_private *dev_priv = dev->dev_private;
686
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
687
	struct drm_i915_gem_request *req;
688
	int ret, any, i;
689 690 691 692

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
693

694
	any = 0;
695
	for_each_ring(ring, dev_priv, i) {
696 697 698
		int count;

		count = 0;
D
Daniel Vetter 已提交
699
		list_for_each_entry(req, &ring->request_list, list)
700 701
			count++;
		if (count == 0)
702 703
			continue;

704
		seq_printf(m, "%s requests: %d\n", ring->name, count);
D
Daniel Vetter 已提交
705
		list_for_each_entry(req, &ring->request_list, list) {
706 707 708 709
			struct task_struct *task;

			rcu_read_lock();
			task = NULL;
D
Daniel Vetter 已提交
710 711
			if (req->pid)
				task = pid_task(req->pid, PIDTYPE_PID);
712
			seq_printf(m, "    %x @ %d: %s [%d]\n",
D
Daniel Vetter 已提交
713 714
				   req->seqno,
				   (int) (jiffies - req->emitted_jiffies),
715 716 717
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
718
		}
719 720

		any++;
721
	}
722 723
	mutex_unlock(&dev->struct_mutex);

724
	if (any == 0)
725
		seq_puts(m, "No requests\n");
726

727 728 729
	return 0;
}

730
static void i915_ring_seqno_info(struct seq_file *m,
731
				 struct intel_engine_cs *ring)
732 733
{
	if (ring->get_seqno) {
734
		seq_printf(m, "Current sequence (%s): %x\n",
735
			   ring->name, ring->get_seqno(ring, false));
736 737 738
	}
}

739 740
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
741
	struct drm_info_node *node = m->private;
742
	struct drm_device *dev = node->minor->dev;
743
	struct drm_i915_private *dev_priv = dev->dev_private;
744
	struct intel_engine_cs *ring;
745
	int ret, i;
746 747 748 749

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
750
	intel_runtime_pm_get(dev_priv);
751

752 753
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
754

755
	intel_runtime_pm_put(dev_priv);
756 757
	mutex_unlock(&dev->struct_mutex);

758 759 760 761 762 763
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
764
	struct drm_info_node *node = m->private;
765
	struct drm_device *dev = node->minor->dev;
766
	struct drm_i915_private *dev_priv = dev->dev_private;
767
	struct intel_engine_cs *ring;
768
	int ret, i, pipe;
769 770 771 772

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
773
	intel_runtime_pm_get(dev_priv);
774

775 776 777 778 779 780 781 782 783 784 785 786
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
787
		for_each_pipe(dev_priv, pipe)
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
815 816 817 818 819 820 821 822 823 824 825 826
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

827
		for_each_pipe(dev_priv, pipe) {
828
			if (!intel_display_power_is_enabled(dev_priv,
829 830 831 832 833
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
834
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
835 836
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
837
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
838 839
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
840
			seq_printf(m, "Pipe %c IER:\t%08x\n",
841 842
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
866 867 868 869 870 871 872 873
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
874
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
904 905 906 907 908 909
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
910
		for_each_pipe(dev_priv, pipe)
911 912 913
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
934
	for_each_ring(ring, dev_priv, i) {
935
		if (INTEL_INFO(dev)->gen >= 6) {
936 937 938
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
939
		}
940
		i915_ring_seqno_info(m, ring);
941
	}
942
	intel_runtime_pm_put(dev_priv);
943 944
	mutex_unlock(&dev->struct_mutex);

945 946 947
	return 0;
}

948 949
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
950
	struct drm_info_node *node = m->private;
951
	struct drm_device *dev = node->minor->dev;
952
	struct drm_i915_private *dev_priv = dev->dev_private;
953 954 955 956 957
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
958 959 960

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
961
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
962

C
Chris Wilson 已提交
963 964
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
965
		if (obj == NULL)
966
			seq_puts(m, "unused");
967
		else
968
			describe_obj(m, obj);
969
		seq_putc(m, '\n');
970 971
	}

972
	mutex_unlock(&dev->struct_mutex);
973 974 975
	return 0;
}

976 977
static int i915_hws_info(struct seq_file *m, void *data)
{
978
	struct drm_info_node *node = m->private;
979
	struct drm_device *dev = node->minor->dev;
980
	struct drm_i915_private *dev_priv = dev->dev_private;
981
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
982
	const u32 *hws;
983 984
	int i;

985
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
986
	hws = ring->status_page.page_addr;
987 988 989 990 991 992 993 994 995 996 997
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

998 999 1000 1001 1002 1003
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
1004
	struct i915_error_state_file_priv *error_priv = filp->private_data;
1005
	struct drm_device *dev = error_priv->dev;
1006
	int ret;
1007 1008 1009

	DRM_DEBUG_DRIVER("Resetting error state\n");

1010 1011 1012 1013
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

1031
	i915_error_state_get(dev, error_priv);
1032

1033 1034 1035
	file->private_data = error_priv;

	return 0;
1036 1037 1038 1039
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1040
	struct i915_error_state_file_priv *error_priv = file->private_data;
1041

1042
	i915_error_state_put(error_priv);
1043 1044
	kfree(error_priv);

1045 1046 1047
	return 0;
}

1048 1049 1050 1051 1052 1053 1054 1055 1056
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1057
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1058 1059
	if (ret)
		return ret;
1060

1061
	ret = i915_error_state_to_str(&error_str, error_priv);
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1074
	i915_error_state_buf_release(&error_str);
1075
	return ret ?: ret_count;
1076 1077 1078 1079 1080
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1081
	.read = i915_error_state_read,
1082 1083 1084 1085 1086
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1087 1088
static int
i915_next_seqno_get(void *data, u64 *val)
1089
{
1090
	struct drm_device *dev = data;
1091
	struct drm_i915_private *dev_priv = dev->dev_private;
1092 1093 1094 1095 1096 1097
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1098
	*val = dev_priv->next_seqno;
1099 1100
	mutex_unlock(&dev->struct_mutex);

1101
	return 0;
1102 1103
}

1104 1105 1106 1107
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1108 1109 1110 1111 1112 1113
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1114
	ret = i915_gem_set_seqno(dev, val);
1115 1116
	mutex_unlock(&dev->struct_mutex);

1117
	return ret;
1118 1119
}

1120 1121
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1122
			"0x%llx\n");
1123

1124
static int i915_frequency_info(struct seq_file *m, void *unused)
1125
{
1126
	struct drm_info_node *node = m->private;
1127
	struct drm_device *dev = node->minor->dev;
1128
	struct drm_i915_private *dev_priv = dev->dev_private;
1129 1130 1131
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1132

1133 1134
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
	} else if (INTEL_INFO(dev)->gen >= 6) {
1173 1174 1175
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1176
		u32 rpmodectl, rpinclimit, rpdeclimit;
1177
		u32 rpstat, cagf, reqf;
1178 1179
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1180
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1181 1182
		int max_freq;

1183 1184 1185 1186 1187 1188 1189 1190 1191
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		if (IS_BROXTON(dev)) {
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1192
		/* RPSTAT1 is in the GT power well */
1193 1194
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1195
			goto out;
1196

1197
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1198

1199
		reqf = I915_READ(GEN6_RPNSWREQ);
1200 1201 1202 1203 1204 1205 1206 1207 1208
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1209
		reqf = intel_gpu_freq(dev_priv, reqf);
1210

1211 1212 1213 1214
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1215 1216 1217 1218 1219 1220 1221
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1222 1223 1224
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1225 1226 1227
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1228
		cagf = intel_gpu_freq(dev_priv, cagf);
1229

1230
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1231 1232
		mutex_unlock(&dev->struct_mutex);

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1246
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1247
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1248 1249
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1250
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1251 1252 1253 1254
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1255 1256 1257 1258
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1259
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1260
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1261 1262 1263 1264 1265 1266
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
1267 1268 1269
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1270 1271 1272 1273 1274 1275
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1276 1277
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1278

1279 1280
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
			    rp_state_cap >> 16) & 0xff;
1281 1282
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1283
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1284
			   intel_gpu_freq(dev_priv, max_freq));
1285 1286

		max_freq = (rp_state_cap & 0xff00) >> 8;
1287 1288
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1289
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1290
			   intel_gpu_freq(dev_priv, max_freq));
1291

1292 1293
		max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
			    rp_state_cap >> 0) & 0xff;
1294 1295
		max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
			     GEN9_FREQ_SCALER : 1);
1296
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1297
			   intel_gpu_freq(dev_priv, max_freq));
1298
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1299
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1300

1301 1302 1303
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1304 1305
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1306 1307 1308 1309 1310 1311 1312
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1313
	} else {
1314
		seq_puts(m, "no P-state info available\n");
1315
	}
1316

1317 1318 1319 1320
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1321 1322 1323
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1324 1325
}

1326 1327 1328
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1329 1330
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1331
	struct intel_engine_cs *ring;
1332 1333
	u64 acthd[I915_NUM_RINGS];
	u32 seqno[I915_NUM_RINGS];
1334 1335 1336 1337 1338 1339 1340
	int i;

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1341 1342 1343 1344 1345 1346 1347 1348 1349
	intel_runtime_pm_get(dev_priv);

	for_each_ring(ring, dev_priv, i) {
		seqno[i] = ring->get_seqno(ring, false);
		acthd[i] = intel_ring_get_active_head(ring);
	}

	intel_runtime_pm_put(dev_priv);

1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "%s:\n", ring->name);
		seq_printf(m, "\tseqno = %x [current %x]\n",
1360
			   ring->hangcheck.seqno, seqno[i]);
1361 1362
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
			   (long long)ring->hangcheck.acthd,
1363
			   (long long)acthd[i]);
1364 1365
		seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
			   (long long)ring->hangcheck.max_acthd);
1366 1367
		seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
		seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
1368 1369 1370 1371 1372
	}

	return 0;
}

1373
static int ironlake_drpc_info(struct seq_file *m)
1374
{
1375
	struct drm_info_node *node = m->private;
1376
	struct drm_device *dev = node->minor->dev;
1377
	struct drm_i915_private *dev_priv = dev->dev_private;
1378 1379 1380 1381 1382 1383 1384
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1385
	intel_runtime_pm_get(dev_priv);
1386 1387 1388 1389 1390

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1391
	intel_runtime_pm_put(dev_priv);
1392
	mutex_unlock(&dev->struct_mutex);
1393

1394
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1395 1396 1397 1398
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1399
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1400
	seq_printf(m, "SW control enabled: %s\n",
1401
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1402
	seq_printf(m, "Gated voltage change: %s\n",
1403
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1404 1405
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1406
	seq_printf(m, "Max P-state: P%d\n",
1407
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1408 1409 1410 1411
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1412
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1413
	seq_puts(m, "Current RS state: ");
1414 1415
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1416
		seq_puts(m, "on\n");
1417 1418
		break;
	case RSX_STATUS_RC1:
1419
		seq_puts(m, "RC1\n");
1420 1421
		break;
	case RSX_STATUS_RC1E:
1422
		seq_puts(m, "RC1E\n");
1423 1424
		break;
	case RSX_STATUS_RS1:
1425
		seq_puts(m, "RS1\n");
1426 1427
		break;
	case RSX_STATUS_RS2:
1428
		seq_puts(m, "RS2 (RC6)\n");
1429 1430
		break;
	case RSX_STATUS_RS3:
1431
		seq_puts(m, "RC3 (RC6+)\n");
1432 1433
		break;
	default:
1434
		seq_puts(m, "unknown\n");
1435 1436
		break;
	}
1437 1438 1439 1440

	return 0;
}

1441
static int i915_forcewake_domains(struct seq_file *m, void *data)
1442
{
1443 1444 1445 1446 1447 1448 1449 1450 1451
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_uncore_forcewake_domain *fw_domain;
	int i;

	spin_lock_irq(&dev_priv->uncore.lock);
	for_each_fw_domain(fw_domain, dev_priv, i) {
		seq_printf(m, "%s.wake_count = %u\n",
1452
			   intel_uncore_forcewake_domain_to_str(i),
1453 1454 1455
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1456

1457 1458 1459 1460 1461
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1462
	struct drm_info_node *node = m->private;
1463 1464
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1465
	u32 rpmodectl1, rcctl1, pw_status;
1466

1467 1468
	intel_runtime_pm_get(dev_priv);

1469
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1470 1471 1472
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1473 1474
	intel_runtime_pm_put(dev_priv);

1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1488
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1489
	seq_printf(m, "Media Power Well: %s\n",
1490
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1491

1492 1493 1494 1495 1496
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1497
	return i915_forcewake_domains(m, NULL);
1498 1499
}

1500 1501
static int gen6_drpc_info(struct seq_file *m)
{
1502
	struct drm_info_node *node = m->private;
1503 1504
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1505
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1506
	unsigned forcewake_count;
1507
	int count = 0, ret;
1508 1509 1510 1511

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1512
	intel_runtime_pm_get(dev_priv);
1513

1514
	spin_lock_irq(&dev_priv->uncore.lock);
1515
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1516
	spin_unlock_irq(&dev_priv->uncore.lock);
1517 1518

	if (forcewake_count) {
1519 1520
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1521 1522 1523 1524 1525 1526 1527
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1528
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1529
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1530 1531 1532 1533

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1534 1535 1536
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1537

1538 1539
	intel_runtime_pm_put(dev_priv);

1540 1541 1542 1543 1544 1545 1546
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1547
	seq_printf(m, "RC1e Enabled: %s\n",
1548 1549 1550 1551 1552 1553 1554
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1555
	seq_puts(m, "Current RC state: ");
1556 1557 1558
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1559
			seq_puts(m, "Core Power Down\n");
1560
		else
1561
			seq_puts(m, "on\n");
1562 1563
		break;
	case GEN6_RC3:
1564
		seq_puts(m, "RC3\n");
1565 1566
		break;
	case GEN6_RC6:
1567
		seq_puts(m, "RC6\n");
1568 1569
		break;
	case GEN6_RC7:
1570
		seq_puts(m, "RC7\n");
1571 1572
		break;
	default:
1573
		seq_puts(m, "Unknown\n");
1574 1575 1576 1577 1578
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1590 1591 1592 1593 1594 1595
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1596 1597 1598 1599 1600
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1601
	struct drm_info_node *node = m->private;
1602 1603
	struct drm_device *dev = node->minor->dev;

1604
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
1605
		return vlv_drpc_info(m);
1606
	else if (INTEL_INFO(dev)->gen >= 6)
1607 1608 1609 1610 1611
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1627 1628
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1629
	struct drm_info_node *node = m->private;
1630
	struct drm_device *dev = node->minor->dev;
1631
	struct drm_i915_private *dev_priv = dev->dev_private;
1632

1633
	if (!HAS_FBC(dev)) {
1634
		seq_puts(m, "FBC unsupported on this chipset\n");
1635 1636 1637
		return 0;
	}

1638
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1639
	mutex_lock(&dev_priv->fbc.lock);
1640

1641
	if (intel_fbc_is_active(dev_priv))
1642
		seq_puts(m, "FBC enabled\n");
1643 1644
	else
		seq_printf(m, "FBC disabled: %s\n",
1645
			   dev_priv->fbc.no_fbc_reason);
1646

1647 1648 1649 1650 1651
	if (INTEL_INFO(dev_priv)->gen >= 7)
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1652
	mutex_unlock(&dev_priv->fbc.lock);
1653 1654
	intel_runtime_pm_put(dev_priv);

1655 1656 1657
	return 0;
}

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

P
Paulo Zanoni 已提交
1680
	mutex_lock(&dev_priv->fbc.lock);
1681 1682 1683 1684 1685 1686 1687 1688

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1689
	mutex_unlock(&dev_priv->fbc.lock);
1690 1691 1692 1693 1694 1695 1696
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1697 1698
static int i915_ips_status(struct seq_file *m, void *unused)
{
1699
	struct drm_info_node *node = m->private;
1700 1701 1702
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1703
	if (!HAS_IPS(dev)) {
1704 1705 1706 1707
		seq_puts(m, "not supported\n");
		return 0;
	}

1708 1709
	intel_runtime_pm_get(dev_priv);

1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1721

1722 1723
	intel_runtime_pm_put(dev_priv);

1724 1725 1726
	return 0;
}

1727 1728
static int i915_sr_status(struct seq_file *m, void *unused)
{
1729
	struct drm_info_node *node = m->private;
1730
	struct drm_device *dev = node->minor->dev;
1731
	struct drm_i915_private *dev_priv = dev->dev_private;
1732 1733
	bool sr_enabled = false;

1734 1735
	intel_runtime_pm_get(dev_priv);

1736
	if (HAS_PCH_SPLIT(dev))
1737
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1738 1739
	else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
		 IS_I945G(dev) || IS_I945GM(dev))
1740 1741 1742 1743 1744
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1745
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
1746
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1747

1748 1749
	intel_runtime_pm_put(dev_priv);

1750 1751
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1752 1753 1754 1755

	return 0;
}

1756 1757
static int i915_emon_status(struct seq_file *m, void *unused)
{
1758
	struct drm_info_node *node = m->private;
1759
	struct drm_device *dev = node->minor->dev;
1760
	struct drm_i915_private *dev_priv = dev->dev_private;
1761
	unsigned long temp, chipset, gfx;
1762 1763
	int ret;

1764 1765 1766
	if (!IS_GEN5(dev))
		return -ENODEV;

1767 1768 1769
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1770 1771 1772 1773

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1774
	mutex_unlock(&dev->struct_mutex);
1775 1776 1777 1778 1779 1780 1781 1782 1783

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1784 1785
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1786
	struct drm_info_node *node = m->private;
1787
	struct drm_device *dev = node->minor->dev;
1788
	struct drm_i915_private *dev_priv = dev->dev_private;
1789
	int ret = 0;
1790
	int gpu_freq, ia_freq;
1791
	unsigned int max_gpu_freq, min_gpu_freq;
1792

1793
	if (!HAS_CORE_RING_FREQ(dev)) {
1794
		seq_puts(m, "unsupported on this chipset\n");
1795 1796 1797
		return 0;
	}

1798 1799
	intel_runtime_pm_get(dev_priv);

1800 1801
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1802
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1803
	if (ret)
1804
		goto out;
1805

1806
	if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1817
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1818

1819
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1820 1821 1822 1823
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1824
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1825
			   intel_gpu_freq(dev_priv, (gpu_freq *
1826 1827
				(IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
				 GEN9_FREQ_SCALER : 1))),
1828 1829
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1830 1831
	}

1832
	mutex_unlock(&dev_priv->rps.hw_lock);
1833

1834 1835 1836
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1837 1838
}

1839 1840
static int i915_opregion(struct seq_file *m, void *unused)
{
1841
	struct drm_info_node *node = m->private;
1842
	struct drm_device *dev = node->minor->dev;
1843
	struct drm_i915_private *dev_priv = dev->dev_private;
1844 1845 1846 1847 1848
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1849
		goto out;
1850

1851 1852
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1853 1854 1855

	mutex_unlock(&dev->struct_mutex);

1856
out:
1857 1858 1859
	return 0;
}

1860 1861
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1862
	struct drm_info_node *node = m->private;
1863
	struct drm_device *dev = node->minor->dev;
1864
	struct intel_framebuffer *fbdev_fb = NULL;
1865
	struct drm_framebuffer *drm_fb;
1866

1867
#ifdef CONFIG_DRM_FBDEV_EMULATION
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
       if (to_i915(dev)->fbdev) {
               fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);

               seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
                         fbdev_fb->base.width,
                         fbdev_fb->base.height,
                         fbdev_fb->base.depth,
                         fbdev_fb->base.bits_per_pixel,
                         fbdev_fb->base.modifier[0],
                         atomic_read(&fbdev_fb->base.refcount.refcount));
               describe_obj(m, fbdev_fb->obj);
               seq_putc(m, '\n');
       }
1881
#endif
1882

1883
	mutex_lock(&dev->mode_config.fb_lock);
1884
	drm_for_each_fb(drm_fb, dev) {
1885 1886
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1887 1888
			continue;

1889
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1890 1891 1892
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1893
			   fb->base.bits_per_pixel,
1894
			   fb->base.modifier[0],
1895
			   atomic_read(&fb->base.refcount.refcount));
1896
		describe_obj(m, fb->obj);
1897
		seq_putc(m, '\n');
1898
	}
1899
	mutex_unlock(&dev->mode_config.fb_lock);
1900 1901 1902 1903

	return 0;
}

1904 1905 1906 1907 1908 1909 1910 1911
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1912 1913
static int i915_context_status(struct seq_file *m, void *unused)
{
1914
	struct drm_info_node *node = m->private;
1915
	struct drm_device *dev = node->minor->dev;
1916
	struct drm_i915_private *dev_priv = dev->dev_private;
1917
	struct intel_engine_cs *ring;
1918
	struct intel_context *ctx;
1919
	int ret, i;
1920

1921
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1922 1923 1924
	if (ret)
		return ret;

1925
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1926 1927
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1928 1929
			continue;

1930
		seq_puts(m, "HW context ");
1931
		describe_ctx(m, ctx);
1932
		for_each_ring(ring, dev_priv, i) {
1933
			if (ring->default_context == ctx)
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1956 1957

		seq_putc(m, '\n');
1958 1959
	}

1960
	mutex_unlock(&dev->struct_mutex);
1961 1962 1963 1964

	return 0;
}

1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

1993
	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
2029 2030 2031
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
2032 2033 2034 2035 2036 2037 2038 2039
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2064 2065
	intel_runtime_pm_get(dev_priv);

2066
	for_each_ring(ring, dev_priv, ring_id) {
2067
		struct drm_i915_gem_request *head_req = NULL;
2068 2069 2070 2071 2072
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

2073 2074
		status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
2089 2090
			status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
2091 2092 2093 2094 2095 2096 2097 2098 2099

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
2100
				struct drm_i915_gem_request, execlist_link);
2101 2102 2103 2104 2105 2106
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

2107
			ctx_obj = head_req->ctx->engine[ring_id].state;
2108 2109 2110
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
2111
				   head_req->tail);
2112 2113 2114 2115 2116
		}

		seq_putc(m, '\n');
	}

2117
	intel_runtime_pm_put(dev_priv);
2118 2119 2120 2121 2122
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2123 2124
static const char *swizzle_string(unsigned swizzle)
{
2125
	switch (swizzle) {
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2141
		return "unknown";
2142 2143 2144 2145 2146 2147 2148
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2149
	struct drm_info_node *node = m->private;
2150 2151
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2152 2153 2154 2155 2156
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2157
	intel_runtime_pm_get(dev_priv);
2158 2159 2160 2161 2162 2163 2164 2165 2166

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2167 2168
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2169 2170 2171 2172
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2173
	} else if (INTEL_INFO(dev)->gen >= 6) {
2174 2175 2176 2177 2178 2179 2180 2181
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2182
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2183 2184 2185 2186 2187
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2188 2189
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2190
	}
2191 2192 2193 2194

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2195
	intel_runtime_pm_put(dev_priv);
2196 2197 2198 2199 2200
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2201 2202
static int per_file_ctx(int id, void *ptr, void *data)
{
2203
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2204
	struct seq_file *m = data;
2205 2206 2207 2208 2209 2210 2211
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2212

2213 2214 2215
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2216
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2217 2218 2219 2220 2221
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2222
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2223 2224
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2225
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2226 2227
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2228

B
Ben Widawsky 已提交
2229 2230 2231 2232 2233 2234
	if (!ppgtt)
		return;

	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
2235
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
B
Ben Widawsky 已提交
2236
			pdp <<= 32;
2237
			pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
2238
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2239 2240 2241 2242 2243 2244 2245
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2246
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2247
	int i;
D
Daniel Vetter 已提交
2248 2249 2250 2251

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2252
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2263
		seq_puts(m, "aliasing PPGTT:\n");
2264
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2265

B
Ben Widawsky 已提交
2266
		ppgtt->debug_dump(ppgtt, m);
2267
	}
B
Ben Widawsky 已提交
2268

D
Daniel Vetter 已提交
2269
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2270 2271 2272 2273
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2274
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2275
	struct drm_device *dev = node->minor->dev;
2276
	struct drm_i915_private *dev_priv = dev->dev_private;
2277
	struct drm_file *file;
B
Ben Widawsky 已提交
2278 2279 2280 2281

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2282
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2283 2284 2285 2286 2287 2288

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2289 2290
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2291
		struct task_struct *task;
2292

2293
		task = get_pid_task(file->pid, PIDTYPE_PID);
2294 2295 2296 2297
		if (!task) {
			ret = -ESRCH;
			goto out_put;
		}
2298 2299
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2300 2301 2302 2303
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2304
out_put:
2305
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2306 2307
	mutex_unlock(&dev->struct_mutex);

2308
	return ret;
D
Daniel Vetter 已提交
2309 2310
}

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
static int count_irq_waiters(struct drm_i915_private *i915)
{
	struct intel_engine_cs *ring;
	int count = 0;
	int i;

	for_each_ring(ring, i915, i)
		count += ring->irq_refcount;

	return count;
}

2323 2324 2325 2326 2327 2328 2329
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_file *file;

2330 2331 2332 2333 2334 2335 2336 2337 2338
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
	seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
	seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2339
	spin_lock(&dev_priv->rps.client_lock);
2340 2341 2342 2343 2344 2345 2346 2347 2348
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2349 2350
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2351 2352
		rcu_read_unlock();
	}
2353 2354 2355 2356 2357 2358
	seq_printf(m, "Semaphore boosts: %d%s\n",
		   dev_priv->rps.semaphores.boosts,
		   list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
	seq_printf(m, "MMIO flip boosts: %d%s\n",
		   dev_priv->rps.mmioflips.boosts,
		   list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
2359
	seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
2360
	spin_unlock(&dev_priv->rps.client_lock);
2361

2362
	return 0;
2363 2364
}

2365 2366
static int i915_llc(struct seq_file *m, void *data)
{
2367
	struct drm_info_node *node = m->private;
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

	if (!HAS_GUC_UCODE(dev_priv->dev))
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2399 2400 2401 2402 2403 2404
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
	struct intel_engine_cs *ring;
	uint64_t tot = 0;
	uint32_t i;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

	seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "\tSubmissions: %llu %s\n",
				client->submissions[i],
				ring->name);
		tot += client->submissions[i];
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_guc guc;
2456
	struct i915_guc_client client = {};
2457 2458 2459 2460 2461 2462 2463
	struct intel_engine_cs *ring;
	enum intel_ring_id i;
	u64 total = 0;

	if (!HAS_GUC_SCHED(dev_priv->dev))
		return 0;

A
Alex Dai 已提交
2464 2465 2466
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2467 2468
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2469
	if (guc.execbuf_client)
2470
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2471 2472

	mutex_unlock(&dev->struct_mutex);
2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496

	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x %9d\n",
			ring->name, guc.submissions[i],
			guc.last_seqno[i], guc.last_seqno[i]);
		total += guc.submissions[i];
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
	u32 *log;
	int i = 0, pg;

	if (!log_obj)
		return 0;

	for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
		log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2525 2526 2527 2528 2529
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2530
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2531 2532
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2533
	bool enabled = false;
2534

2535 2536 2537 2538 2539
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2540 2541
	intel_runtime_pm_get(dev_priv);

2542
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2543 2544
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2545
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2546
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2547 2548 2549 2550
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2551

2552
	if (HAS_DDI(dev))
2553
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2554 2555 2556 2557 2558 2559 2560
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2572

2573 2574 2575 2576 2577
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2578
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2579
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2580 2581 2582

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2583
	mutex_unlock(&dev_priv->psr.lock);
2584

2585
	intel_runtime_pm_put(dev_priv);
2586 2587 2588
	return 0;
}

2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2600
	for_each_intel_connector(dev, connector) {
2601 2602 2603 2604

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2605 2606 2607
		if (!connector->base.encoder)
			continue;

2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2640 2641
	intel_runtime_pm_get(dev_priv);

2642 2643 2644 2645 2646 2647
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2648 2649
	intel_runtime_pm_put(dev_priv);

2650
	seq_printf(m, "%llu", (long long unsigned)power);
2651 2652 2653 2654

	return 0;
}

2655
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2656
{
2657
	struct drm_info_node *node = m->private;
2658 2659 2660
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2661
	if (!HAS_RUNTIME_PM(dev)) {
2662 2663 2664 2665
		seq_puts(m, "not supported\n");
		return 0;
	}

2666
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2667
	seq_printf(m, "IRQs disabled: %s\n",
2668
		   yesno(!intel_irqs_enabled(dev_priv)));
2669
#ifdef CONFIG_PM
2670 2671
	seq_printf(m, "Usage count: %d\n",
		   atomic_read(&dev->dev->power.usage_count));
2672 2673 2674
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2675

2676 2677 2678
	return 0;
}

2679 2680
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2681
	struct drm_info_node *node = m->private;
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2704
				 intel_display_power_domain_str(power_domain),
2705 2706 2707 2708 2709 2710 2711 2712 2713
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
static int i915_dmc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_csr *csr;

	if (!HAS_CSR(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2728 2729
	intel_runtime_pm_get(dev_priv);

2730 2731 2732 2733
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2734
		goto out;
2735 2736 2737 2738

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2739 2740 2741 2742 2743
	if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2744 2745 2746
	} else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2747 2748
	}

2749 2750 2751 2752 2753
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2754 2755
	intel_runtime_pm_put(dev_priv);

2756 2757 2758
	return 0;
}

2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2781
	struct drm_info_node *node = m->private;
2782 2783 2784 2785 2786 2787 2788
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2789
		   encoder->base.id, encoder->name);
2790 2791 2792 2793
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2794
			   connector->name,
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2808
	struct drm_info_node *node = m->private;
2809 2810 2811
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2812 2813
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2814

2815
	if (fb)
2816
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2817 2818
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2819 2820
	else
		seq_puts(m, "\tprimary plane disabled\n");
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2840
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2841 2842 2843 2844
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

L
Libin Yang 已提交
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2859 2860 2861 2862 2863 2864
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2865
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2879
	struct drm_display_mode *mode;
2880 2881

	seq_printf(m, "connector %d: type %s, status: %s\n",
2882
		   connector->base.id, connector->name,
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2894 2895 2896 2897 2898 2899 2900 2901
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
L
Libin Yang 已提交
2902 2903
		else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
2904
	}
2905

2906 2907 2908
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2909 2910
}

2911 2912 2913 2914 2915 2916
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
2917
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2918
	else
2919
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2920 2921 2922 2923 2924 2925 2926 2927 2928

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2929
	pos = I915_READ(CURPOS(pipe));
2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
		 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
		 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
		 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
		 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
		 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
		 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
			   state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3043 3044
static int i915_display_info(struct seq_file *m, void *unused)
{
3045
	struct drm_info_node *node = m->private;
3046
	struct drm_device *dev = node->minor->dev;
3047
	struct drm_i915_private *dev_priv = dev->dev_private;
3048
	struct intel_crtc *crtc;
3049 3050
	struct drm_connector *connector;

3051
	intel_runtime_pm_get(dev_priv);
3052 3053 3054
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3055
	for_each_intel_crtc(dev, crtc) {
3056
		bool active;
3057
		struct intel_crtc_state *pipe_config;
3058
		int x, y;
3059

3060 3061
		pipe_config = to_intel_crtc_state(crtc->base.state);

3062
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3063
			   crtc->base.base.id, pipe_name(crtc->pipe),
3064
			   yesno(pipe_config->base.active),
3065 3066 3067
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3068
		if (pipe_config->base.active) {
3069 3070
			intel_crtc_info(m, crtc);

3071
			active = cursor_position(dev, crtc->pipe, &x, &y);
3072
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3073
				   yesno(crtc->cursor_base),
3074 3075
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3076
				   crtc->cursor_addr, yesno(active));
3077 3078
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3079
		}
3080 3081 3082 3083

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3084 3085 3086 3087 3088 3089 3090 3091 3092
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3093
	intel_runtime_pm_put(dev_priv);
3094 3095 3096 3097

	return 0;
}

B
Ben Widawsky 已提交
3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3115
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3165
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3166 3167 3168 3169
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3182
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3183
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
3184
		seq_printf(m, " tracked hardware state:\n");
3185 3186 3187 3188 3189 3190
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3191 3192 3193 3194 3195 3196
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3197
static int i915_wa_registers(struct seq_file *m, void *unused)
3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3211 3212
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
3213 3214
		i915_reg_t addr;
		u32 mask, value, read;
3215
		bool ok;
3216

3217 3218
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
3219 3220 3221 3222
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3223
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3224 3225 3226 3227 3228 3229 3230 3231
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3242 3243 3244
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

3245 3246 3247 3248 3249 3250 3251 3252 3253
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3254
		for_each_plane(dev_priv, pipe, plane) {
3255 3256 3257 3258 3259 3260
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3261
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3262 3263 3264 3265 3266 3267 3268 3269 3270
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
	struct intel_encoder *intel_encoder;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;

	for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
		/* Encoder connected on this CRTC */
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_EDP:
			seq_puts(m, "eDP:\n");
			break;
		case INTEL_OUTPUT_DSI:
			seq_puts(m, "DSI:\n");
			break;
		case INTEL_OUTPUT_HDMI:
			seq_puts(m, "HDMI:\n");
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			seq_puts(m, "DP:\n");
			break;
		default:
			seq_printf(m, "Other encoder (id=%d).\n",
						intel_encoder->type);
			return;
		}
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3312
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

	for_each_intel_crtc(dev, intel_crtc) {
		drm_modeset_lock(&intel_crtc->base.mutex, NULL);

3364
		if (intel_crtc->base.state->active) {
3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);
	}

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3380 3381 3382 3383 3384 3385
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3408 3409
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3410 3411 3412 3413
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3414 3415 3416
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3417 3418 3419 3420
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3421 3422 3423
		return -EBUSY; /* already open */
	}

3424
	pipe_crc->opened = true;
3425 3426
	filep->private_data = inode->i_private;

3427 3428
	spin_unlock_irq(&pipe_crc->lock);

3429 3430 3431 3432 3433
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3434 3435 3436 3437
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3438 3439 3440
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3441

3442 3443 3444 3445 3446 3447 3448 3449 3450
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3451
{
3452 3453 3454
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3466
	int n_entries;
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3477
		return 0;
3478 3479

	/* nothing to read */
3480
	spin_lock_irq(&pipe_crc->lock);
3481
	while (pipe_crc_data_count(pipe_crc) == 0) {
3482 3483 3484 3485
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3486
			return -EAGAIN;
3487
		}
3488

3489 3490 3491 3492 3493 3494
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3495 3496
	}

3497
	/* We now have one or more entries to read */
3498
	n_entries = count / PIPE_CRC_LINE_LEN;
3499

3500
	bytes_read = 0;
3501 3502 3503
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3504
		int ret;
3505

3506 3507 3508 3509 3510 3511 3512
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3513 3514 3515 3516 3517 3518
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3519 3520 3521
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
3522 3523
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
3524

3525 3526 3527 3528 3529
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3530

3531 3532
	spin_unlock_irq(&pipe_crc->lock);

3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3568 3569
	if (!ent)
		return -ENOMEM;
3570 3571

	return drm_add_fake_info_node(minor, ent, info);
3572 3573
}

D
Daniel Vetter 已提交
3574
static const char * const pipe_crc_sources[] = {
3575 3576 3577 3578
	"none",
	"plane1",
	"plane2",
	"pf",
3579
	"pipe",
D
Daniel Vetter 已提交
3580 3581 3582 3583
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3584
	"auto",
3585 3586 3587 3588 3589 3590 3591 3592
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3593
static int display_crc_ctl_show(struct seq_file *m, void *data)
3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3606
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3607 3608 3609
{
	struct drm_device *dev = inode->i_private;

3610
	return single_open(file, display_crc_ctl_show, dev);
3611 3612
}

3613
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3614 3615
				 uint32_t *val)
{
3616 3617 3618 3619
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3633 3634 3635 3636 3637
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3638
	struct intel_digital_port *dig_port;
3639 3640 3641 3642
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3643
	drm_modeset_lock_all(dev);
3644
	for_each_intel_encoder(dev, encoder) {
3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3675
			break;
3676 3677
		default:
			break;
3678 3679
		}
	}
3680
	drm_modeset_unlock_all(dev);
3681 3682 3683 3684 3685 3686 3687

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3688 3689
				uint32_t *val)
{
3690 3691 3692
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3693 3694 3695 3696 3697 3698 3699
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3700 3701 3702 3703 3704
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3705
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3706 3707 3708
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3709
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3710
		break;
3711 3712 3713 3714 3715 3716
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3717 3718 3719 3720 3721 3722 3723
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3737 3738
		switch (pipe) {
		case PIPE_A:
3739
			tmp |= PIPE_A_SCRAMBLE_RESET;
3740 3741
			break;
		case PIPE_B:
3742
			tmp |= PIPE_B_SCRAMBLE_RESET;
3743 3744 3745 3746 3747 3748 3749
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3750 3751 3752
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3753 3754 3755
	return 0;
}

3756
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3757 3758
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3759 3760
				 uint32_t *val)
{
3761 3762 3763
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3764 3765 3766 3767 3768 3769 3770
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3783
		need_stable_symbols = true;
3784 3785 3786 3787 3788
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3789
		need_stable_symbols = true;
3790 3791 3792 3793 3794
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3795
		need_stable_symbols = true;
3796 3797 3798 3799 3800 3801 3802 3803
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3829 3830 3831
	return 0;
}

3832 3833 3834 3835 3836 3837
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3838 3839
	switch (pipe) {
	case PIPE_A:
3840
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3841 3842
		break;
	case PIPE_B:
3843
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3844 3845 3846 3847 3848 3849 3850
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3851 3852 3853 3854 3855 3856
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3875
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3876 3877
				uint32_t *val)
{
3878 3879 3880 3881
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3882 3883 3884 3885 3886 3887 3888 3889 3890
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3891
	case INTEL_PIPE_CRC_SOURCE_NONE:
3892 3893
		*val = 0;
		break;
D
Daniel Vetter 已提交
3894 3895
	default:
		return -EINVAL;
3896 3897 3898 3899 3900
	}

	return 0;
}

3901
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
3902 3903 3904 3905
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3906
	struct intel_crtc_state *pipe_config;
3907 3908
	struct drm_atomic_state *state;
	int ret = 0;
3909 3910

	drm_modeset_lock_all(dev);
3911 3912 3913 3914
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
3915 3916
	}

3917 3918 3919 3920 3921 3922
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
3923

3924 3925 3926 3927
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
3928

3929 3930
	ret = drm_atomic_commit(state);
out:
3931
	drm_modeset_unlock_all(dev);
3932 3933 3934
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
3935 3936 3937 3938 3939
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3940 3941
				uint32_t *val)
{
3942 3943 3944 3945
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3946 3947 3948 3949 3950 3951 3952
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3953
		if (IS_HASWELL(dev) && pipe == PIPE_A)
3954
			hsw_trans_edp_pipe_A_crc_wa(dev, true);
3955

3956 3957
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3958
	case INTEL_PIPE_CRC_SOURCE_NONE:
3959 3960
		*val = 0;
		break;
D
Daniel Vetter 已提交
3961 3962
	default:
		return -EINVAL;
3963 3964 3965 3966 3967
	}

	return 0;
}

3968 3969 3970 3971
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3972
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3973 3974
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
3975
	u32 val = 0; /* shut up gcc */
3976
	int ret;
3977

3978 3979 3980
	if (pipe_crc->source == source)
		return 0;

3981 3982 3983 3984
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

3985 3986 3987 3988 3989
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
3990
	if (IS_GEN2(dev))
3991
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3992
	else if (INTEL_INFO(dev)->gen < 5)
3993
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3994
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3995
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3996
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3997
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3998
	else
3999
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4000 4001 4002 4003

	if (ret != 0)
		return ret;

4004 4005
	/* none -> real source transition */
	if (source) {
4006 4007
		struct intel_pipe_crc_entry *entries;

4008 4009 4010
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4011 4012
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4013 4014
				  GFP_KERNEL);
		if (!entries)
4015 4016
			return -ENOMEM;

4017 4018 4019 4020 4021 4022 4023 4024
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4025
		spin_lock_irq(&pipe_crc->lock);
4026
		kfree(pipe_crc->entries);
4027
		pipe_crc->entries = entries;
4028 4029 4030
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4031 4032
	}

4033
	pipe_crc->source = source;
4034 4035 4036 4037

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4038 4039
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4040
		struct intel_pipe_crc_entry *entries;
4041 4042
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4043

4044 4045 4046
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4047
		drm_modeset_lock(&crtc->base.mutex, NULL);
4048
		if (crtc->base.state->active)
4049 4050
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4051

4052 4053
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4054
		pipe_crc->entries = NULL;
4055 4056
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4057 4058 4059
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4060 4061 4062

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
4063
		else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
4064
			vlv_undo_pipe_scramble_reset(dev, pipe);
4065
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
4066
			hsw_trans_edp_pipe_A_crc_wa(dev, false);
4067 4068

		hsw_enable_ips(crtc);
4069 4070
	}

4071 4072 4073 4074 4075
	return 0;
}

/*
 * Parse pipe CRC command strings:
4076 4077 4078
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4079 4080 4081 4082
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4083 4084
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4085
 */
4086
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4117 4118 4119 4120
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4121
static const char * const pipe_crc_objects[] = {
4122 4123 4124 4125
	"pipe",
};

static int
4126
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4127 4128 4129 4130 4131
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4132
			*o = i;
4133 4134 4135 4136 4137 4138
			return 0;
		    }

	return -EINVAL;
}

4139
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4152
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4153 4154 4155 4156 4157
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4158
			*s = i;
4159 4160 4161 4162 4163 4164
			return 0;
		    }

	return -EINVAL;
}

4165
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
4166
{
4167
#define N_WORDS 3
4168
	int n_words;
4169
	char *words[N_WORDS];
4170
	enum pipe pipe;
4171
	enum intel_pipe_crc_object object;
4172 4173
	enum intel_pipe_crc_source source;

4174
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4175 4176 4177 4178 4179 4180
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4181
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4182
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4183 4184 4185
		return -EINVAL;
	}

4186
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4187
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4188 4189 4190
		return -EINVAL;
	}

4191
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4192
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4193 4194 4195 4196 4197 4198
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

4199 4200
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4226
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4237
static const struct file_operations i915_display_crc_ctl_fops = {
4238
	.owner = THIS_MODULE,
4239
	.open = display_crc_ctl_open,
4240 4241 4242
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4243
	.write = display_crc_ctl_write
4244 4245
};

4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
static ssize_t i915_displayport_test_active_write(struct file *file,
					    const char __user *ubuf,
					    size_t len, loff_t *offp)
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4258
	dev = ((struct seq_file *)file->private_data)->private;
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4283
		if (connector->status == connector_status_connected &&
4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_active_show, dev);
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_data_show, dev);
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_type_show, dev);
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4431
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4432 4433 4434
{
	struct drm_device *dev = m->private;
	int level;
4435 4436 4437 4438 4439 4440 4441 4442
	int num_levels;

	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4443 4444 4445 4446 4447 4448

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4449 4450
		/*
		 * - WM1+ latency values in 0.5us units
4451
		 * - latencies are in us on gen9/vlv/chv
4452
		 */
4453 4454
		if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
		    IS_CHERRYVIEW(dev))
4455 4456
			latency *= 10;
		else if (level > 0)
4457 4458 4459
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4460
			   level, wm[level], latency / 10, latency % 10);
4461 4462 4463 4464 4465 4466 4467 4468
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4469 4470 4471 4472 4473 4474 4475
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
4476

4477
	wm_latency_show(m, latencies);
4478 4479 4480 4481 4482 4483 4484

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4485 4486 4487 4488 4489 4490 4491
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
4492

4493
	wm_latency_show(m, latencies);
4494 4495 4496 4497 4498 4499 4500

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4501 4502 4503 4504 4505 4506 4507
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4508

4509
	wm_latency_show(m, latencies);
4510 4511 4512 4513 4514 4515 4516 4517

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4518
	if (INTEL_INFO(dev)->gen < 5)
4519 4520 4521 4522 4523 4524 4525 4526 4527
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4528
	if (HAS_GMCH_DISPLAY(dev))
4529 4530 4531 4532 4533 4534 4535 4536 4537
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4538
	if (HAS_GMCH_DISPLAY(dev))
4539 4540 4541 4542 4543 4544
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4545
				size_t len, loff_t *offp, uint16_t wm[8])
4546 4547 4548
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4549
	uint16_t new[8] = { 0 };
4550
	int num_levels;
4551 4552 4553 4554
	int level;
	int ret;
	char tmp[32];

4555 4556 4557 4558 4559 4560 4561
	if (IS_CHERRYVIEW(dev))
		num_levels = 3;
	else if (IS_VALLEYVIEW(dev))
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4562 4563 4564 4565 4566 4567 4568 4569
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4570 4571 4572
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4592 4593
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4594

4595 4596 4597 4598 4599 4600
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4601 4602 4603 4604 4605 4606 4607
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4608 4609
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4610

4611 4612 4613 4614 4615 4616
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4617 4618 4619 4620 4621 4622 4623
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4624 4625 4626 4627 4628 4629 4630
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4631

4632
	return wm_latency_write(file, ubuf, len, offp, latencies);
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4662 4663
static int
i915_wedged_get(void *data, u64 *val)
4664
{
4665
	struct drm_device *dev = data;
4666
	struct drm_i915_private *dev_priv = dev->dev_private;
4667

4668
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
4669

4670
	return 0;
4671 4672
}

4673 4674
static int
i915_wedged_set(void *data, u64 val)
4675
{
4676
	struct drm_device *dev = data;
4677 4678
	struct drm_i915_private *dev_priv = dev->dev_private;

4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return -EAGAIN;

4690
	intel_runtime_pm_get(dev_priv);
4691

4692 4693
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
4694 4695 4696

	intel_runtime_pm_put(dev_priv);

4697
	return 0;
4698 4699
}

4700 4701
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4702
			"%llu\n");
4703

4704 4705
static int
i915_ring_stop_get(void *data, u64 *val)
4706
{
4707
	struct drm_device *dev = data;
4708
	struct drm_i915_private *dev_priv = dev->dev_private;
4709

4710
	*val = dev_priv->gpu_error.stop_rings;
4711

4712
	return 0;
4713 4714
}

4715 4716
static int
i915_ring_stop_set(void *data, u64 val)
4717
{
4718
	struct drm_device *dev = data;
4719
	struct drm_i915_private *dev_priv = dev->dev_private;
4720
	int ret;
4721

4722
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
4723

4724 4725 4726 4727
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

4728
	dev_priv->gpu_error.stop_rings = val;
4729 4730
	mutex_unlock(&dev->struct_mutex);

4731
	return 0;
4732 4733
}

4734 4735 4736
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
4737

4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4804 4805 4806 4807 4808 4809 4810 4811
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4812 4813
static int
i915_drop_caches_get(void *data, u64 *val)
4814
{
4815
	*val = DROP_ALL;
4816

4817
	return 0;
4818 4819
}

4820 4821
static int
i915_drop_caches_set(void *data, u64 val)
4822
{
4823
	struct drm_device *dev = data;
4824
	struct drm_i915_private *dev_priv = dev->dev_private;
4825
	int ret;
4826

4827
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4844 4845
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4846

4847 4848
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4849 4850 4851 4852

unlock:
	mutex_unlock(&dev->struct_mutex);

4853
	return ret;
4854 4855
}

4856 4857 4858
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4859

4860 4861
static int
i915_max_freq_get(void *data, u64 *val)
4862
{
4863
	struct drm_device *dev = data;
4864
	struct drm_i915_private *dev_priv = dev->dev_private;
4865
	int ret;
4866

4867
	if (INTEL_INFO(dev)->gen < 6)
4868 4869
		return -ENODEV;

4870 4871
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4872
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4873 4874
	if (ret)
		return ret;
4875

4876
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4877
	mutex_unlock(&dev_priv->rps.hw_lock);
4878

4879
	return 0;
4880 4881
}

4882 4883
static int
i915_max_freq_set(void *data, u64 val)
4884
{
4885
	struct drm_device *dev = data;
4886
	struct drm_i915_private *dev_priv = dev->dev_private;
4887
	u32 hw_max, hw_min;
4888
	int ret;
4889

4890
	if (INTEL_INFO(dev)->gen < 6)
4891
		return -ENODEV;
4892

4893 4894
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4895
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4896

4897
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4898 4899 4900
	if (ret)
		return ret;

4901 4902 4903
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4904
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4905

4906 4907
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4908

4909
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4910 4911
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4912 4913
	}

4914
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4915

4916
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4917

4918
	mutex_unlock(&dev_priv->rps.hw_lock);
4919

4920
	return 0;
4921 4922
}

4923 4924
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4925
			"%llu\n");
4926

4927 4928
static int
i915_min_freq_get(void *data, u64 *val)
4929
{
4930
	struct drm_device *dev = data;
4931
	struct drm_i915_private *dev_priv = dev->dev_private;
4932
	int ret;
4933

4934
	if (INTEL_INFO(dev)->gen < 6)
4935 4936
		return -ENODEV;

4937 4938
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4939
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4940 4941
	if (ret)
		return ret;
4942

4943
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4944
	mutex_unlock(&dev_priv->rps.hw_lock);
4945

4946
	return 0;
4947 4948
}

4949 4950
static int
i915_min_freq_set(void *data, u64 val)
4951
{
4952
	struct drm_device *dev = data;
4953
	struct drm_i915_private *dev_priv = dev->dev_private;
4954
	u32 hw_max, hw_min;
4955
	int ret;
4956

4957
	if (INTEL_INFO(dev)->gen < 6)
4958
		return -ENODEV;
4959

4960 4961
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4962
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4963

4964
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4965 4966 4967
	if (ret)
		return ret;

4968 4969 4970
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4971
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4972

4973 4974
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4975

4976
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4977 4978
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4979
	}
J
Jeff McGee 已提交
4980

4981
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4982

4983
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4984

4985
	mutex_unlock(&dev_priv->rps.hw_lock);
4986

4987
	return 0;
4988 4989
}

4990 4991
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4992
			"%llu\n");
4993

4994 4995
static int
i915_cache_sharing_get(void *data, u64 *val)
4996
{
4997
	struct drm_device *dev = data;
4998
	struct drm_i915_private *dev_priv = dev->dev_private;
4999
	u32 snpcr;
5000
	int ret;
5001

5002 5003 5004
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

5005 5006 5007
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
5008
	intel_runtime_pm_get(dev_priv);
5009

5010
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5011 5012

	intel_runtime_pm_put(dev_priv);
5013 5014
	mutex_unlock(&dev_priv->dev->struct_mutex);

5015
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5016

5017
	return 0;
5018 5019
}

5020 5021
static int
i915_cache_sharing_set(void *data, u64 val)
5022
{
5023
	struct drm_device *dev = data;
5024 5025 5026
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

5027 5028 5029
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

5030
	if (val > 3)
5031 5032
		return -EINVAL;

5033
	intel_runtime_pm_get(dev_priv);
5034
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5035 5036 5037 5038 5039 5040 5041

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5042
	intel_runtime_pm_put(dev_priv);
5043
	return 0;
5044 5045
}

5046 5047 5048
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5049

5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5062
	int ss_max = 2;
5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5094
	int s_max = 3, ss_max = 4;
5095 5096 5097
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109
	/* BXT has a single slice and at most 3 subslices. */
	if (IS_BROXTON(dev)) {
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5110 5111 5112 5113 5114 5115 5116 5117 5118 5119
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
5120 5121
		unsigned int ss_cnt = 0;

5122 5123 5124 5125 5126
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
5127

5128
		if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
5129 5130
			ss_cnt = INTEL_INFO(dev)->subslice_per_slice;

5131 5132 5133
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5134 5135 5136 5137 5138 5139 5140 5141
			if (IS_BROXTON(dev) &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			if (IS_BROXTON(dev))
				ss_cnt++;

5142 5143 5144 5145 5146 5147
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
5148 5149 5150 5151

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
5152 5153 5154
	}
}

5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179
static void broadwell_sseu_device_status(struct drm_device *dev,
					 struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int s;
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);

	stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);

	if (stat->slice_total) {
		stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
		stat->subslice_total = stat->slice_total *
				       stat->subslice_per_slice;
		stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
		stat->eu_total = stat->eu_per_subslice * stat->subslice_total;

		/* subtract fused off EU(s) from enabled slice(s) */
		for (s = 0; s < stat->slice_total; s++) {
			u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];

			stat->eu_total -= hweight8(subslice_7eu);
		}
	}
}

5180 5181 5182 5183
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
5184
	struct sseu_dev_status stat;
5185

5186
	if (INTEL_INFO(dev)->gen < 8)
5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

5207
	seq_puts(m, "SSEU Device Status\n");
5208
	memset(&stat, 0, sizeof(stat));
5209
	if (IS_CHERRYVIEW(dev)) {
5210
		cherryview_sseu_device_status(dev, &stat);
5211 5212
	} else if (IS_BROADWELL(dev)) {
		broadwell_sseu_device_status(dev, &stat);
5213
	} else if (INTEL_INFO(dev)->gen >= 9) {
5214
		gen9_sseu_device_status(dev, &stat);
5215
	}
5216 5217 5218 5219 5220 5221 5222 5223 5224 5225
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
5226

5227 5228 5229
	return 0;
}

5230 5231 5232 5233 5234
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5235
	if (INTEL_INFO(dev)->gen < 6)
5236 5237
		return 0;

5238
	intel_runtime_pm_get(dev_priv);
5239
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5240 5241 5242 5243

	return 0;
}

5244
static int i915_forcewake_release(struct inode *inode, struct file *file)
5245 5246 5247 5248
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

5249
	if (INTEL_INFO(dev)->gen < 6)
5250 5251
		return 0;

5252
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5253
	intel_runtime_pm_put(dev_priv);
5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5270
				  S_IRUSR,
5271 5272
				  root, dev,
				  &i915_forcewake_fops);
5273 5274
	if (!ent)
		return -ENOMEM;
5275

B
Ben Widawsky 已提交
5276
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5277 5278
}

5279 5280 5281 5282
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5283 5284 5285 5286
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

5287
	ent = debugfs_create_file(name,
5288 5289
				  S_IRUGO | S_IWUSR,
				  root, dev,
5290
				  fops);
5291 5292
	if (!ent)
		return -ENOMEM;
5293

5294
	return drm_add_fake_info_node(minor, ent, fops);
5295 5296
}

5297
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5298
	{"i915_capabilities", i915_capabilities, 0},
5299
	{"i915_gem_objects", i915_gem_object_info, 0},
5300
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5301
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
5302 5303
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
5304
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5305
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5306 5307
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5308
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5309
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5310 5311 5312
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5313
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5314
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5315
	{"i915_guc_info", i915_guc_info, 0},
5316
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5317
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5318
	{"i915_frequency_info", i915_frequency_info, 0},
5319
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5320
	{"i915_drpc_info", i915_drpc_info, 0},
5321
	{"i915_emon_status", i915_emon_status, 0},
5322
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5323
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5324
	{"i915_fbc_status", i915_fbc_status, 0},
5325
	{"i915_ips_status", i915_ips_status, 0},
5326
	{"i915_sr_status", i915_sr_status, 0},
5327
	{"i915_opregion", i915_opregion, 0},
5328
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5329
	{"i915_context_status", i915_context_status, 0},
5330
	{"i915_dump_lrc", i915_dump_lrc, 0},
5331
	{"i915_execlists", i915_execlists, 0},
5332
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5333
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5334
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5335
	{"i915_llc", i915_llc, 0},
5336
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5337
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5338
	{"i915_energy_uJ", i915_energy_uJ, 0},
5339
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5340
	{"i915_power_domain_info", i915_power_domain_info, 0},
5341
	{"i915_dmc_info", i915_dmc_info, 0},
5342
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5343
	{"i915_semaphore_status", i915_semaphore_status, 0},
5344
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5345
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5346
	{"i915_wa_registers", i915_wa_registers, 0},
5347
	{"i915_ddb_info", i915_ddb_info, 0},
5348
	{"i915_sseu_status", i915_sseu_status, 0},
5349
	{"i915_drrs_status", i915_drrs_status, 0},
5350
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5351
};
5352
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5353

5354
static const struct i915_debugfs_files {
5355 5356 5357 5358 5359 5360 5361 5362
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
5363 5364
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5365 5366 5367
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5368
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5369 5370 5371
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5372
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5373 5374 5375
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5376 5377
};

5378 5379 5380
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5381
	enum pipe pipe;
5382

5383
	for_each_pipe(dev_priv, pipe) {
5384
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5385

5386 5387
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5388 5389 5390 5391
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5392
int i915_debugfs_init(struct drm_minor *minor)
5393
{
5394
	int ret, i;
5395

5396
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5397 5398
	if (ret)
		return ret;
5399

5400 5401 5402 5403 5404 5405
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5406 5407 5408 5409 5410 5411 5412
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5413

5414 5415
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5416 5417 5418
					minor->debugfs_root, minor);
}

5419
void i915_debugfs_cleanup(struct drm_minor *minor)
5420
{
5421 5422
	int i;

5423 5424
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5425

5426 5427
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
5428

D
Daniel Vetter 已提交
5429
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5430 5431 5432 5433 5434 5435
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5436 5437 5438 5439 5440 5441
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5442
}
5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5477 5478 5479
	if (connector->status != connector_status_connected)
		return -ENODEV;

5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5500
	}
5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}