i915_debugfs.c 152.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
65
	node->info_ent = (void *)key;
66 67 68 69 70 71 72 73

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

74 75
static int i915_capabilities(struct seq_file *m, void *data)
{
76 77
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
78

79 80
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
81
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
82
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
83
#undef PRINT_FLAG
84 85 86

	return 0;
}
87

88
static char get_active_flag(struct drm_i915_gem_object *obj)
89
{
90
	return i915_gem_object_is_active(obj) ? '*' : ' ';
91 92
}

93
static char get_pin_flag(struct drm_i915_gem_object *obj)
94 95 96 97
{
	return obj->pin_display ? 'p' : ' ';
}

98
static char get_tiling_flag(struct drm_i915_gem_object *obj)
99
{
100
	switch (i915_gem_object_get_tiling(obj)) {
101
	default:
102 103 104
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
105
	}
106 107
}

108
static char get_global_flag(struct drm_i915_gem_object *obj)
109
{
110
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
111 112
}

113
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
114
{
C
Chris Wilson 已提交
115
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
116 117
}

118 119 120 121 122
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

123
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
124
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
125 126 127 128 129 130
			size += vma->node.size;
	}

	return size;
}

131 132 133
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
134
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
135
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
136
	struct i915_vma *vma;
137
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
138 139
	int pin_count = 0;

140 141
	lockdep_assert_held(&obj->base.dev->struct_mutex);

142
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
143
		   &obj->base,
144
		   get_active_flag(obj),
145 146
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
147
		   get_global_flag(obj),
148
		   get_pin_mapped_flag(obj),
149
		   obj->base.size / 1024,
150
		   obj->base.read_domains,
151
		   obj->base.write_domain,
152
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
153 154
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
155 156
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
157
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
158
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
159
			pin_count++;
D
Dan Carpenter 已提交
160 161
	}
	seq_printf(m, " (pinned x %d)", pin_count);
162 163
	if (obj->pin_display)
		seq_printf(m, " (display)");
164
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
165 166 167
		if (!drm_mm_node_allocated(&vma->node))
			continue;

168
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
169
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
170
			   vma->node.start, vma->node.size);
171
		if (i915_vma_is_ggtt(vma))
172
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
173 174 175 176
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
177
		seq_puts(m, ")");
B
Ben Widawsky 已提交
178
	}
179
	if (obj->stolen)
180
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
181

182
	engine = i915_gem_object_last_write_engine(obj);
183 184 185
	if (engine)
		seq_printf(m, " (%s)", engine->name);

186 187 188
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
189 190
}

191 192 193 194
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
195
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
196
	struct drm_i915_gem_object *b =
197
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
198

R
Rasmus Villemoes 已提交
199 200 201 202 203
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
204 205 206 207
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
208 209
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
210
	struct drm_i915_gem_object *obj;
211
	u64 total_obj_size, total_gtt_size;
212 213 214 215 216 217 218 219 220 221 222 223
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

224
		list_add(&obj->obj_exec_link, &stolen);
225 226

		total_obj_size += obj->base.size;
227
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
228 229 230 231 232 233
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

234
		list_add(&obj->obj_exec_link, &stolen);
235 236 237 238 239 240 241

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
242
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
243 244 245
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
246
		list_del_init(&obj->obj_exec_link);
247 248 249
	}
	mutex_unlock(&dev->struct_mutex);

250
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
251 252 253 254
		   count, total_obj_size, total_gtt_size);
	return 0;
}

255
struct file_stats {
256
	struct drm_i915_file_private *file_priv;
257 258 259 260
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
261 262 263 264 265 266
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
267
	struct i915_vma *vma;
268 269 270

	stats->count++;
	stats->total += obj->base.size;
271 272
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
273 274 275
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

276 277 278
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
279

280
		if (i915_vma_is_ggtt(vma)) {
281 282 283
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
284

285
			if (ppgtt->base.file != stats->file_priv)
286 287
				continue;
		}
288

289
		if (i915_vma_is_active(vma))
290 291 292
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
293 294 295 296 297
	}

	return 0;
}

298 299
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
300
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
301 302 303 304 305 306 307 308 309
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
310 311 312 313 314 315

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
316
	struct intel_engine_cs *engine;
317
	enum intel_engine_id id;
318
	int j;
319 320 321

	memset(&stats, 0, sizeof(stats));

322
	for_each_engine(engine, dev_priv, id) {
323
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
324
			list_for_each_entry(obj,
325
					    &engine->batch_pool.cache_list[j],
326 327 328
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
329
	}
330

331
	print_file_stats(m, "[k]batch pool", stats);
332 333
}

334 335 336 337 338 339 340
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
341
			per_file_stats(0, ctx->engine[n].state->obj, data);
342
		if (ctx->engine[n].ring)
343
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
344 345 346 347 348 349 350 351
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
352
	struct drm_device *dev = &dev_priv->drm;
353 354 355 356 357
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

358
	mutex_lock(&dev->struct_mutex);
359 360 361
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

362
	list_for_each_entry(file, &dev->filelist, lhead) {
363 364 365
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
366
	mutex_unlock(&dev->struct_mutex);
367 368 369 370

	print_file_stats(m, "[k]contexts", stats);
}

371
static int i915_gem_object_info(struct seq_file *m, void *data)
372
{
373 374
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
375
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
376 377
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
378
	struct drm_i915_gem_object *obj;
379
	struct drm_file *file;
380 381 382 383 384 385
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

386
	seq_printf(m, "%u objects, %llu bytes\n",
387 388 389
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

390 391 392
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
393
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
394 395 396
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
397
		if (obj->mm.madv == I915_MADV_DONTNEED) {
398 399 400 401
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
402
		if (obj->mm.mapping) {
403 404
			mapped_count++;
			mapped_size += obj->base.size;
405
		}
406
	}
407
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
408

409
	size = count = dpy_size = dpy_count = 0;
410
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
411 412 413
		size += obj->base.size;
		++count;

414
		if (obj->pin_display) {
415 416
			dpy_size += obj->base.size;
			++dpy_count;
417
		}
418

C
Chris Wilson 已提交
419
		if (obj->mm.madv == I915_MADV_DONTNEED) {
420 421 422
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
423

C
Chris Wilson 已提交
424
		if (obj->mm.mapping) {
425 426
			mapped_count++;
			mapped_size += obj->base.size;
427
		}
428
	}
429 430
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
431
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
432
		   purgeable_count, purgeable_size);
433 434 435 436
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
437

438
	seq_printf(m, "%llu [%llu] gtt total\n",
439
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
440

441 442
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
443 444 445
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
446
	print_context_stats(m, dev_priv);
447 448
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
449 450
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
451
		struct task_struct *task;
452 453

		memset(&stats, 0, sizeof(stats));
454
		stats.file_priv = file->driver_priv;
455
		spin_lock(&file->table_lock);
456
		idr_for_each(&file->object_idr, per_file_stats, &stats);
457
		spin_unlock(&file->table_lock);
458 459 460 461 462 463
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
464 465 466 467
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
468
		rcu_read_lock();
469 470 471
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
472
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
473
		rcu_read_unlock();
474
		mutex_unlock(&dev->struct_mutex);
475
	}
476
	mutex_unlock(&dev->filelist_mutex);
477 478 479 480

	return 0;
}

481
static int i915_gem_gtt_info(struct seq_file *m, void *data)
482
{
483
	struct drm_info_node *node = m->private;
484 485
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
486
	bool show_pin_display_only = !!node->info_ent->data;
487
	struct drm_i915_gem_object *obj;
488
	u64 total_obj_size, total_gtt_size;
489 490 491 492 493 494 495
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
496
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
497
		if (show_pin_display_only && !obj->pin_display)
498 499
			continue;

500
		seq_puts(m, "   ");
501
		describe_obj(m, obj);
502
		seq_putc(m, '\n');
503
		total_obj_size += obj->base.size;
504
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
505 506 507 508 509
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

510
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
511 512 513 514 515
		   count, total_obj_size, total_gtt_size);

	return 0;
}

516 517
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
518 519
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
520
	struct intel_crtc *crtc;
521 522 523 524 525
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
526

527
	for_each_intel_crtc(dev, crtc) {
528 529
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
530
		struct intel_flip_work *work;
531

532
		spin_lock_irq(&dev->event_lock);
533 534
		work = crtc->flip_work;
		if (work == NULL) {
535
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
536 537
				   pipe, plane);
		} else {
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
				struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);

				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
					   engine->name,
					   i915_gem_request_get_seqno(work->flip_queued_req),
					   dev_priv->next_seqno,
556
					   intel_engine_get_seqno(engine),
557
					   i915_gem_request_completed(work->flip_queued_req));
558 559 560 561 562 563 564 565
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

566
			if (INTEL_GEN(dev_priv) >= 4)
567 568 569 570 571 572 573 574
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
575 576
			}
		}
577
		spin_unlock_irq(&dev->event_lock);
578 579
	}

580 581
	mutex_unlock(&dev->struct_mutex);

582 583 584
	return 0;
}

585 586
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
587 588
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
589
	struct drm_i915_gem_object *obj;
590
	struct intel_engine_cs *engine;
591
	enum intel_engine_id id;
592
	int total = 0;
593
	int ret, j;
594 595 596 597 598

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

599
	for_each_engine(engine, dev_priv, id) {
600
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
601 602 603 604
			int count;

			count = 0;
			list_for_each_entry(obj,
605
					    &engine->batch_pool.cache_list[j],
606 607 608
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
609
				   engine->name, j, count);
610 611

			list_for_each_entry(obj,
612
					    &engine->batch_pool.cache_list[j],
613 614 615 616 617 618 619
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
620
		}
621 622
	}

623
	seq_printf(m, "total: %d\n", total);
624 625 626 627 628 629

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
	struct pid *pid = rq->ctx->pid;
	struct task_struct *task;

	rcu_read_lock();
	task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
	seq_printf(m, "%s%x [%x:%x] @ %d: %s [%d]\n", prefix,
		   rq->fence.seqno, rq->ctx->hw_id, rq->fence.seqno,
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
		   task ? task->comm : "<unknown>",
		   task ? task->pid : -1);
	rcu_read_unlock();
}

647 648
static int i915_gem_request_info(struct seq_file *m, void *data)
{
649 650
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
651
	struct drm_i915_gem_request *req;
652 653
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
654
	int ret, any;
655 656 657 658

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
659

660
	any = 0;
661
	for_each_engine(engine, dev_priv, id) {
662 663 664
		int count;

		count = 0;
665
		list_for_each_entry(req, &engine->request_list, link)
666 667
			count++;
		if (count == 0)
668 669
			continue;

670
		seq_printf(m, "%s requests: %d\n", engine->name, count);
671 672
		list_for_each_entry(req, &engine->request_list, link)
			print_request(m, req, "    ");
673 674

		any++;
675
	}
676 677
	mutex_unlock(&dev->struct_mutex);

678
	if (any == 0)
679
		seq_puts(m, "No requests\n");
680

681 682 683
	return 0;
}

684
static void i915_ring_seqno_info(struct seq_file *m,
685
				 struct intel_engine_cs *engine)
686
{
687 688 689
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

690
	seq_printf(m, "Current sequence (%s): %x\n",
691
		   engine->name, intel_engine_get_seqno(engine));
692 693 694 695 696 697 698 699 700

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
	spin_unlock(&b->lock);
701 702
}

703 704
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
705
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
706
	struct intel_engine_cs *engine;
707
	enum intel_engine_id id;
708

709
	for_each_engine(engine, dev_priv, id)
710
		i915_ring_seqno_info(m, engine);
711

712 713 714 715 716 717
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
718
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
719
	struct intel_engine_cs *engine;
720
	enum intel_engine_id id;
721
	int i, pipe;
722

723
	intel_runtime_pm_get(dev_priv);
724

725
	if (IS_CHERRYVIEW(dev_priv)) {
726 727 728 729 730 731 732 733 734 735 736
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
737 738 739 740 741 742 743 744 745 746 747
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

748 749 750 751
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

752 753 754 755
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
756 757 758 759 760 761
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
762
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
779
	} else if (INTEL_GEN(dev_priv) >= 8) {
780 781 782 783 784 785 786 787 788 789 790 791
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

792
		for_each_pipe(dev_priv, pipe) {
793 794 795 796 797
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
798 799 800 801
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
802
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
803 804
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
805
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
806 807
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
808
			seq_printf(m, "Pipe %c IER:\t%08x\n",
809 810
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
811 812

			intel_display_power_put(dev_priv, power_domain);
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
835
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
836 837 838 839 840 841 842 843
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
844
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

873
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
874 875 876 877 878 879
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
880
		for_each_pipe(dev_priv, pipe)
881 882 883
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
904
	for_each_engine(engine, dev_priv, id) {
905
		if (INTEL_GEN(dev_priv) >= 6) {
906 907
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
908
				   engine->name, I915_READ_IMR(engine));
909
		}
910
		i915_ring_seqno_info(m, engine);
911
	}
912
	intel_runtime_pm_put(dev_priv);
913

914 915 916
	return 0;
}

917 918
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
919 920
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
921 922 923 924 925
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
926 927 928

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
929
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
930

C
Chris Wilson 已提交
931 932
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
933
		if (!vma)
934
			seq_puts(m, "unused");
935
		else
936
			describe_obj(m, vma->obj);
937
		seq_putc(m, '\n');
938 939
	}

940
	mutex_unlock(&dev->struct_mutex);
941 942 943
	return 0;
}

944 945
static int i915_hws_info(struct seq_file *m, void *data)
{
946
	struct drm_info_node *node = m->private;
947
	struct drm_i915_private *dev_priv = node_to_i915(node);
948
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
949
	const u32 *hws;
950 951
	int i;

952
	engine = dev_priv->engine[(uintptr_t)node->info_ent->data];
953
	hws = engine->status_page.page_addr;
954 955 956 957 958 959 960 961 962 963 964
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

965 966
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

967 968 969 970 971 972
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
973
	struct i915_error_state_file_priv *error_priv = filp->private_data;
974 975

	DRM_DEBUG_DRIVER("Resetting error state\n");
976
	i915_destroy_error_state(error_priv->dev);
977 978 979 980 981 982

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
983
	struct drm_i915_private *dev_priv = inode->i_private;
984 985 986 987 988 989
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

990
	error_priv->dev = &dev_priv->drm;
991

992
	i915_error_state_get(&dev_priv->drm, error_priv);
993

994 995 996
	file->private_data = error_priv;

	return 0;
997 998 999 1000
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1001
	struct i915_error_state_file_priv *error_priv = file->private_data;
1002

1003
	i915_error_state_put(error_priv);
1004 1005
	kfree(error_priv);

1006 1007 1008
	return 0;
}

1009 1010 1011 1012 1013 1014 1015 1016 1017
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1018 1019
	ret = i915_error_state_buf_init(&error_str,
					to_i915(error_priv->dev), count, *pos);
1020 1021
	if (ret)
		return ret;
1022

1023
	ret = i915_error_state_to_str(&error_str, error_priv);
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1036
	i915_error_state_buf_release(&error_str);
1037
	return ret ?: ret_count;
1038 1039 1040 1041 1042
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1043
	.read = i915_error_state_read,
1044 1045 1046 1047 1048
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1049 1050
#endif

1051 1052
static int
i915_next_seqno_get(void *data, u64 *val)
1053
{
1054
	struct drm_i915_private *dev_priv = data;
1055 1056
	int ret;

1057
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
1058 1059 1060
	if (ret)
		return ret;

1061
	*val = dev_priv->next_seqno;
1062
	mutex_unlock(&dev_priv->drm.struct_mutex);
1063

1064
	return 0;
1065 1066
}

1067 1068 1069
static int
i915_next_seqno_set(void *data, u64 val)
{
1070 1071
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1072 1073 1074 1075 1076 1077
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1078
	ret = i915_gem_set_seqno(dev, val);
1079 1080
	mutex_unlock(&dev->struct_mutex);

1081
	return ret;
1082 1083
}

1084 1085
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1086
			"0x%llx\n");
1087

1088
static int i915_frequency_info(struct seq_file *m, void *unused)
1089
{
1090 1091
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1092 1093 1094
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1095

1096
	if (IS_GEN5(dev_priv)) {
1097 1098 1099 1100 1101 1102 1103 1104 1105
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1106
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1133
	} else if (INTEL_GEN(dev_priv) >= 6) {
1134 1135 1136
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1137
		u32 rpmodectl, rpinclimit, rpdeclimit;
1138
		u32 rpstat, cagf, reqf;
1139 1140
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1141
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1142 1143
		int max_freq;

1144
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1145
		if (IS_BROXTON(dev_priv)) {
1146 1147 1148 1149 1150 1151 1152
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1153
		/* RPSTAT1 is in the GT power well */
1154 1155
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1156
			goto out;
1157

1158
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1159

1160
		reqf = I915_READ(GEN6_RPNSWREQ);
1161
		if (IS_GEN9(dev_priv))
1162 1163 1164
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1165
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1166 1167 1168 1169
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1170
		reqf = intel_gpu_freq(dev_priv, reqf);
1171

1172 1173 1174 1175
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1176
		rpstat = I915_READ(GEN6_RPSTAT1);
1177 1178 1179 1180 1181 1182
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1183
		if (IS_GEN9(dev_priv))
1184
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1185
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1186 1187 1188
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1189
		cagf = intel_gpu_freq(dev_priv, cagf);
1190

1191
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1192 1193
		mutex_unlock(&dev->struct_mutex);

1194
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1207
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1208
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1209
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1210 1211
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1212
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1213 1214 1215 1216
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1217 1218 1219 1220
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1221
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1222
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1223 1224 1225 1226 1227 1228
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1229 1230 1231
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1232 1233 1234 1235 1236 1237
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1238 1239
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1240

1241
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
1242
			    rp_state_cap >> 16) & 0xff;
1243
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1244
			     GEN9_FREQ_SCALER : 1);
1245
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1246
			   intel_gpu_freq(dev_priv, max_freq));
1247 1248

		max_freq = (rp_state_cap & 0xff00) >> 8;
1249
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1250
			     GEN9_FREQ_SCALER : 1);
1251
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1252
			   intel_gpu_freq(dev_priv, max_freq));
1253

1254
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
1255
			    rp_state_cap >> 0) & 0xff;
1256
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1257
			     GEN9_FREQ_SCALER : 1);
1258
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1259
			   intel_gpu_freq(dev_priv, max_freq));
1260
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1261
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1262

1263 1264 1265
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1266 1267
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1268 1269
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1270 1271
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1272 1273 1274 1275 1276
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1277
	} else {
1278
		seq_puts(m, "no P-state info available\n");
1279
	}
1280

1281 1282 1283 1284
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1285 1286 1287
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1288 1289
}

1290 1291 1292 1293
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1294 1295 1296
	int slice;
	int subslice;

1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1309 1310 1311 1312 1313 1314 1315
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1316 1317
}

1318 1319
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1320
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1321
	struct intel_engine_cs *engine;
1322 1323
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1324
	struct intel_instdone instdone;
1325
	enum intel_engine_id id;
1326

1327 1328 1329 1330 1331 1332 1333 1334 1335
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1336 1337 1338 1339 1340
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1341 1342
	intel_runtime_pm_get(dev_priv);

1343
	for_each_engine(engine, dev_priv, id) {
1344
		acthd[id] = intel_engine_get_active_head(engine);
1345
		seqno[id] = intel_engine_get_seqno(engine);
1346 1347
	}

1348
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1349

1350 1351
	intel_runtime_pm_put(dev_priv);

1352 1353 1354 1355 1356 1357 1358
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1359
	for_each_engine(engine, dev_priv, id) {
1360 1361 1362
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1363
		seq_printf(m, "%s:\n", engine->name);
1364 1365 1366 1367
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1368 1369 1370 1371
		seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
					  &dev_priv->gpu_error.missed_irq_rings)));
1372 1373 1374 1375 1376 1377 1378 1379 1380
		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

1381
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1382
			   (long long)engine->hangcheck.acthd,
1383
			   (long long)acthd[id]);
1384 1385
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1386

1387
		if (engine->id == RCS) {
1388
			seq_puts(m, "\tinstdone read =\n");
1389

1390
			i915_instdone_info(dev_priv, m, &instdone);
1391

1392
			seq_puts(m, "\tinstdone accu =\n");
1393

1394 1395
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1396
		}
1397 1398 1399 1400 1401
	}

	return 0;
}

1402
static int ironlake_drpc_info(struct seq_file *m)
1403
{
1404
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1405 1406 1407
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1408
	intel_runtime_pm_get(dev_priv);
1409 1410 1411 1412 1413

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1414
	intel_runtime_pm_put(dev_priv);
1415

1416
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1417 1418 1419 1420
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1421
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1422
	seq_printf(m, "SW control enabled: %s\n",
1423
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1424
	seq_printf(m, "Gated voltage change: %s\n",
1425
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1426 1427
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1428
	seq_printf(m, "Max P-state: P%d\n",
1429
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1430 1431 1432 1433
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1434
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1435
	seq_puts(m, "Current RS state: ");
1436 1437
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1438
		seq_puts(m, "on\n");
1439 1440
		break;
	case RSX_STATUS_RC1:
1441
		seq_puts(m, "RC1\n");
1442 1443
		break;
	case RSX_STATUS_RC1E:
1444
		seq_puts(m, "RC1E\n");
1445 1446
		break;
	case RSX_STATUS_RS1:
1447
		seq_puts(m, "RS1\n");
1448 1449
		break;
	case RSX_STATUS_RS2:
1450
		seq_puts(m, "RS2 (RC6)\n");
1451 1452
		break;
	case RSX_STATUS_RS3:
1453
		seq_puts(m, "RC3 (RC6+)\n");
1454 1455
		break;
	default:
1456
		seq_puts(m, "unknown\n");
1457 1458
		break;
	}
1459 1460 1461 1462

	return 0;
}

1463
static int i915_forcewake_domains(struct seq_file *m, void *data)
1464
{
1465
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1466 1467 1468
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1469
	for_each_fw_domain(fw_domain, dev_priv) {
1470
		seq_printf(m, "%s.wake_count = %u\n",
1471
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1472 1473 1474
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1475

1476 1477 1478 1479 1480
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1481
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1482
	u32 rpmodectl1, rcctl1, pw_status;
1483

1484 1485
	intel_runtime_pm_get(dev_priv);

1486
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1487 1488 1489
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1490 1491
	intel_runtime_pm_put(dev_priv);

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1505
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1506
	seq_printf(m, "Media Power Well: %s\n",
1507
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1508

1509 1510 1511 1512 1513
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1514
	return i915_forcewake_domains(m, NULL);
1515 1516
}

1517 1518
static int gen6_drpc_info(struct seq_file *m)
{
1519 1520
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1521
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1522
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1523
	unsigned forcewake_count;
1524
	int count = 0, ret;
1525 1526 1527 1528

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1529
	intel_runtime_pm_get(dev_priv);
1530

1531
	spin_lock_irq(&dev_priv->uncore.lock);
1532
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1533
	spin_unlock_irq(&dev_priv->uncore.lock);
1534 1535

	if (forcewake_count) {
1536 1537
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1538 1539 1540 1541 1542 1543 1544
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1545
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1546
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1547 1548 1549

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1550
	if (INTEL_GEN(dev_priv) >= 9) {
1551 1552 1553
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1554
	mutex_unlock(&dev->struct_mutex);
1555 1556 1557
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1558

1559 1560
	intel_runtime_pm_put(dev_priv);

1561 1562 1563 1564 1565 1566 1567
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1568
	seq_printf(m, "RC1e Enabled: %s\n",
1569 1570 1571
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1572
	if (INTEL_GEN(dev_priv) >= 9) {
1573 1574 1575 1576 1577
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1578 1579 1580 1581
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1582
	seq_puts(m, "Current RC state: ");
1583 1584 1585
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1586
			seq_puts(m, "Core Power Down\n");
1587
		else
1588
			seq_puts(m, "on\n");
1589 1590
		break;
	case GEN6_RC3:
1591
		seq_puts(m, "RC3\n");
1592 1593
		break;
	case GEN6_RC6:
1594
		seq_puts(m, "RC6\n");
1595 1596
		break;
	case GEN6_RC7:
1597
		seq_puts(m, "RC7\n");
1598 1599
		break;
	default:
1600
		seq_puts(m, "Unknown\n");
1601 1602 1603 1604 1605
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1606
	if (INTEL_GEN(dev_priv) >= 9) {
1607 1608 1609 1610 1611 1612 1613
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1625 1626 1627 1628 1629 1630
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1631
	return i915_forcewake_domains(m, NULL);
1632 1633 1634 1635
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1636
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1637

1638
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1639
		return vlv_drpc_info(m);
1640
	else if (INTEL_GEN(dev_priv) >= 6)
1641 1642 1643 1644 1645
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1646 1647
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1648
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1659 1660
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1661
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1662

1663
	if (!HAS_FBC(dev_priv)) {
1664
		seq_puts(m, "FBC unsupported on this chipset\n");
1665 1666 1667
		return 0;
	}

1668
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1669
	mutex_lock(&dev_priv->fbc.lock);
1670

1671
	if (intel_fbc_is_active(dev_priv))
1672
		seq_puts(m, "FBC enabled\n");
1673 1674
	else
		seq_printf(m, "FBC disabled: %s\n",
1675
			   dev_priv->fbc.no_fbc_reason);
1676

1677 1678 1679 1680
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1681
		seq_printf(m, "Compressing: %s\n",
1682 1683
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1684

P
Paulo Zanoni 已提交
1685
	mutex_unlock(&dev_priv->fbc.lock);
1686 1687
	intel_runtime_pm_put(dev_priv);

1688 1689 1690
	return 0;
}

1691 1692
static int i915_fbc_fc_get(void *data, u64 *val)
{
1693
	struct drm_i915_private *dev_priv = data;
1694

1695
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1696 1697 1698 1699 1700 1701 1702 1703 1704
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1705
	struct drm_i915_private *dev_priv = data;
1706 1707
	u32 reg;

1708
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1709 1710
		return -ENODEV;

P
Paulo Zanoni 已提交
1711
	mutex_lock(&dev_priv->fbc.lock);
1712 1713 1714 1715 1716 1717 1718 1719

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1720
	mutex_unlock(&dev_priv->fbc.lock);
1721 1722 1723 1724 1725 1726 1727
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1728 1729
static int i915_ips_status(struct seq_file *m, void *unused)
{
1730
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1731

1732
	if (!HAS_IPS(dev_priv)) {
1733 1734 1735 1736
		seq_puts(m, "not supported\n");
		return 0;
	}

1737 1738
	intel_runtime_pm_get(dev_priv);

1739 1740 1741
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1742
	if (INTEL_GEN(dev_priv) >= 8) {
1743 1744 1745 1746 1747 1748 1749
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1750

1751 1752
	intel_runtime_pm_put(dev_priv);

1753 1754 1755
	return 0;
}

1756 1757
static int i915_sr_status(struct seq_file *m, void *unused)
{
1758
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1759 1760
	bool sr_enabled = false;

1761
	intel_runtime_pm_get(dev_priv);
1762
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1763

1764
	if (HAS_PCH_SPLIT(dev_priv))
1765
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1766 1767
	else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1768
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1769
	else if (IS_I915GM(dev_priv))
1770
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1771
	else if (IS_PINEVIEW(dev_priv))
1772
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1773
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1774
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1775

1776
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1777 1778
	intel_runtime_pm_put(dev_priv);

1779 1780
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1781 1782 1783 1784

	return 0;
}

1785 1786
static int i915_emon_status(struct seq_file *m, void *unused)
{
1787 1788
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1789
	unsigned long temp, chipset, gfx;
1790 1791
	int ret;

1792
	if (!IS_GEN5(dev_priv))
1793 1794
		return -ENODEV;

1795 1796 1797
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1798 1799 1800 1801

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1802
	mutex_unlock(&dev->struct_mutex);
1803 1804 1805 1806 1807 1808 1809 1810 1811

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1812 1813
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1814
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1815
	int ret = 0;
1816
	int gpu_freq, ia_freq;
1817
	unsigned int max_gpu_freq, min_gpu_freq;
1818

1819
	if (!HAS_LLC(dev_priv)) {
1820
		seq_puts(m, "unsupported on this chipset\n");
1821 1822 1823
		return 0;
	}

1824 1825
	intel_runtime_pm_get(dev_priv);

1826
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1827
	if (ret)
1828
		goto out;
1829

1830
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1841
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1842

1843
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1844 1845 1846 1847
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1848
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1849
			   intel_gpu_freq(dev_priv, (gpu_freq *
1850
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1851
				 GEN9_FREQ_SCALER : 1))),
1852 1853
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1854 1855
	}

1856
	mutex_unlock(&dev_priv->rps.hw_lock);
1857

1858 1859 1860
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1861 1862
}

1863 1864
static int i915_opregion(struct seq_file *m, void *unused)
{
1865 1866
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1867 1868 1869 1870 1871
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1872
		goto out;
1873

1874 1875
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1876 1877 1878

	mutex_unlock(&dev->struct_mutex);

1879
out:
1880 1881 1882
	return 0;
}

1883 1884
static int i915_vbt(struct seq_file *m, void *unused)
{
1885
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1886 1887 1888 1889 1890 1891 1892

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1893 1894
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1895 1896
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1897
	struct intel_framebuffer *fbdev_fb = NULL;
1898
	struct drm_framebuffer *drm_fb;
1899 1900 1901 1902 1903
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1904

1905
#ifdef CONFIG_DRM_FBDEV_EMULATION
1906 1907
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
			   fbdev_fb->base.modifier[0],
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1919
#endif
1920

1921
	mutex_lock(&dev->mode_config.fb_lock);
1922
	drm_for_each_fb(drm_fb, dev) {
1923 1924
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1925 1926
			continue;

1927
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1928 1929 1930
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1931
			   fb->base.bits_per_pixel,
1932
			   fb->base.modifier[0],
1933
			   drm_framebuffer_read_refcount(&fb->base));
1934
		describe_obj(m, fb->obj);
1935
		seq_putc(m, '\n');
1936
	}
1937
	mutex_unlock(&dev->mode_config.fb_lock);
1938
	mutex_unlock(&dev->struct_mutex);
1939 1940 1941 1942

	return 0;
}

1943
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1944 1945
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1946 1947
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1948 1949
}

1950 1951
static int i915_context_status(struct seq_file *m, void *unused)
{
1952 1953
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1954
	struct intel_engine_cs *engine;
1955
	struct i915_gem_context *ctx;
1956
	enum intel_engine_id id;
1957
	int ret;
1958

1959
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1960 1961 1962
	if (ret)
		return ret;

1963
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1964
		seq_printf(m, "HW context %u ", ctx->hw_id);
1965
		if (ctx->pid) {
1966 1967
			struct task_struct *task;

1968
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1969 1970 1971 1972 1973
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1974 1975
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1976 1977 1978 1979
		} else {
			seq_puts(m, "(kernel) ");
		}

1980 1981
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1982

1983
		for_each_engine(engine, dev_priv, id) {
1984 1985 1986 1987 1988
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1989
				describe_obj(m, ce->state->obj);
1990
			if (ce->ring)
1991
				describe_ctx_ring(m, ce->ring);
1992 1993
			seq_putc(m, '\n');
		}
1994 1995

		seq_putc(m, '\n');
1996 1997
	}

1998
	mutex_unlock(&dev->struct_mutex);
1999 2000 2001 2002

	return 0;
}

2003
static void i915_dump_lrc_obj(struct seq_file *m,
2004
			      struct i915_gem_context *ctx,
2005
			      struct intel_engine_cs *engine)
2006
{
2007
	struct i915_vma *vma = ctx->engine[engine->id].state;
2008 2009 2010
	struct page *page;
	int j;

2011 2012
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2013 2014
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2015 2016 2017
		return;
	}

2018 2019
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2020
			   i915_ggtt_offset(vma));
2021

C
Chris Wilson 已提交
2022
	if (i915_gem_object_pin_pages(vma->obj)) {
2023
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2024 2025 2026
		return;
	}

2027 2028 2029
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2030 2031

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2032 2033 2034
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2035 2036 2037 2038 2039 2040
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2041
	i915_gem_object_unpin_pages(vma->obj);
2042 2043 2044
	seq_putc(m, '\n');
}

2045 2046
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2047 2048
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2049
	struct intel_engine_cs *engine;
2050
	struct i915_gem_context *ctx;
2051
	enum intel_engine_id id;
2052
	int ret;
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2063
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2064
		for_each_engine(engine, dev_priv, id)
2065
			i915_dump_lrc_obj(m, ctx, engine);
2066 2067 2068 2069 2070 2071

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2072 2073
static const char *swizzle_string(unsigned swizzle)
{
2074
	switch (swizzle) {
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2090
		return "unknown";
2091 2092 2093 2094 2095 2096 2097
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2098
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2099

2100
	intel_runtime_pm_get(dev_priv);
2101 2102 2103 2104 2105 2106

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2107
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2108 2109
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2110 2111
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2112 2113 2114 2115
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2116
	} else if (INTEL_GEN(dev_priv) >= 6) {
2117 2118 2119 2120 2121 2122 2123 2124
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2125
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2126 2127 2128 2129 2130
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2131 2132
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2133
	}
2134 2135 2136 2137

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2138
	intel_runtime_pm_put(dev_priv);
2139 2140 2141 2142

	return 0;
}

B
Ben Widawsky 已提交
2143 2144
static int per_file_ctx(int id, void *ptr, void *data)
{
2145
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2146
	struct seq_file *m = data;
2147 2148 2149 2150 2151 2152 2153
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2154

2155 2156 2157
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2158
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2159 2160 2161 2162 2163
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2164 2165
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2166
{
B
Ben Widawsky 已提交
2167
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2168 2169
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2170
	int i;
D
Daniel Vetter 已提交
2171

B
Ben Widawsky 已提交
2172 2173 2174
	if (!ppgtt)
		return;

2175
	for_each_engine(engine, dev_priv, id) {
2176
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2177
		for (i = 0; i < 4; i++) {
2178
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2179
			pdp <<= 32;
2180
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2181
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2182 2183 2184 2185
		}
	}
}

2186 2187
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2188
{
2189
	struct intel_engine_cs *engine;
2190
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2191

2192
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2193 2194
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2195
	for_each_engine(engine, dev_priv, id) {
2196
		seq_printf(m, "%s\n", engine->name);
2197
		if (IS_GEN7(dev_priv))
2198 2199 2200 2201 2202 2203 2204 2205
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2206 2207 2208 2209
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2210
		seq_puts(m, "aliasing PPGTT:\n");
2211
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2212

B
Ben Widawsky 已提交
2213
		ppgtt->debug_dump(ppgtt, m);
2214
	}
B
Ben Widawsky 已提交
2215

D
Daniel Vetter 已提交
2216
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2217 2218 2219 2220
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2221 2222
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2223
	struct drm_file *file;
2224
	int ret;
B
Ben Widawsky 已提交
2225

2226 2227
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2228
	if (ret)
2229 2230
		goto out_unlock;

2231
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2232

2233 2234 2235 2236
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2237

2238 2239
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2240
		struct task_struct *task;
2241

2242
		task = get_pid_task(file->pid, PIDTYPE_PID);
2243 2244
		if (!task) {
			ret = -ESRCH;
2245
			goto out_rpm;
2246
		}
2247 2248
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2249 2250 2251 2252
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2253
out_rpm:
2254
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2255
	mutex_unlock(&dev->struct_mutex);
2256 2257
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2258
	return ret;
D
Daniel Vetter 已提交
2259 2260
}

2261 2262
static int count_irq_waiters(struct drm_i915_private *i915)
{
2263
	struct intel_engine_cs *engine;
2264
	enum intel_engine_id id;
2265 2266
	int count = 0;

2267
	for_each_engine(engine, i915, id)
2268
		count += intel_engine_has_waiter(engine);
2269 2270 2271 2272

	return count;
}

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2287 2288
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2289 2290
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2291 2292
	struct drm_file *file;

2293
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2294 2295
	seq_printf(m, "GPU busy? %s [%x]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
2296
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2297 2298 2299
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2300 2301 2302 2303
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2304 2305 2306 2307
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2308 2309

	mutex_lock(&dev->filelist_mutex);
2310
	spin_lock(&dev_priv->rps.client_lock);
2311 2312 2313 2314 2315 2316 2317 2318 2319
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2320 2321
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2322 2323
		rcu_read_unlock();
	}
2324
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2325
	spin_unlock(&dev_priv->rps.client_lock);
2326
	mutex_unlock(&dev->filelist_mutex);
2327

2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
	    dev_priv->gt.active_engines) {
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2353
	return 0;
2354 2355
}

2356 2357
static int i915_llc(struct seq_file *m, void *data)
{
2358
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2359
	const bool edram = INTEL_GEN(dev_priv) > 8;
2360

2361
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2362 2363
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2364 2365 2366 2367

	return 0;
}

2368 2369
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2370
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2371 2372 2373
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2374
	if (!HAS_GUC_UCODE(dev_priv))
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2388 2389 2390 2391 2392 2393
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2437 2438 2439 2440
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2441
	struct intel_engine_cs *engine;
2442
	enum intel_engine_id id;
2443 2444 2445 2446 2447 2448 2449 2450 2451
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2452
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2453 2454 2455
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2456
	for_each_engine(engine, dev_priv, id) {
2457 2458
		u64 submissions = client->submissions[id];
		tot += submissions;
2459
		seq_printf(m, "\tSubmissions: %llu %s\n",
2460
				submissions, engine->name);
2461 2462 2463 2464 2465 2466
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2467 2468
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2469
	struct intel_guc guc;
2470
	struct i915_guc_client client = {};
2471
	struct intel_engine_cs *engine;
2472
	enum intel_engine_id id;
2473 2474
	u64 total = 0;

2475
	if (!HAS_GUC_SCHED(dev_priv))
2476 2477
		return 0;

A
Alex Dai 已提交
2478 2479 2480
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2481 2482
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2483
	if (guc.execbuf_client)
2484
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2485 2486

	mutex_unlock(&dev->struct_mutex);
2487

2488 2489 2490 2491
	seq_printf(m, "Doorbell map:\n");
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);

2492 2493 2494 2495 2496 2497 2498
	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2499
	for_each_engine(engine, dev_priv, id) {
2500 2501
		u64 submissions = guc.submissions[id];
		total += submissions;
2502
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2503
			engine->name, submissions, guc.last_seqno[id]);
2504 2505 2506 2507 2508 2509
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

2510 2511
	i915_guc_log_info(m, dev_priv);

2512 2513 2514 2515 2516
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2517 2518
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2519
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2520
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2521 2522
	int i = 0, pg;

2523
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2524 2525
		return 0;

2526
	obj = dev_priv->guc.log.vma->obj;
2527 2528
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2581 2582
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2583
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2584
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2585 2586
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2587
	bool enabled = false;
2588

2589
	if (!HAS_PSR(dev_priv)) {
2590 2591 2592 2593
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2594 2595
	intel_runtime_pm_get(dev_priv);

2596
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2597 2598
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2599
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2600
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2601 2602 2603 2604
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2605

2606
	if (HAS_DDI(dev_priv))
2607
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2608 2609
	else {
		for_each_pipe(dev_priv, pipe) {
2610 2611 2612 2613 2614 2615 2616 2617 2618
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2619 2620 2621 2622 2623
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2624 2625

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2626 2627
		}
	}
2628 2629 2630 2631

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2632 2633
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2634
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2635 2636 2637 2638 2639 2640
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2641

2642 2643 2644 2645
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2646
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2647
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2648
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2649 2650 2651

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2652
	mutex_unlock(&dev_priv->psr.lock);
2653

2654
	intel_runtime_pm_put(dev_priv);
2655 2656 2657
	return 0;
}

2658 2659
static int i915_sink_crc(struct seq_file *m, void *data)
{
2660 2661
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2662 2663 2664 2665 2666 2667
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2668
	for_each_intel_connector(dev, connector) {
2669
		struct drm_crtc *crtc;
2670

2671
		if (!connector->base.state->best_encoder)
2672 2673
			continue;

2674 2675
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2676 2677
			continue;

2678
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2679 2680
			continue;

2681
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2698 2699
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2700
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2701 2702 2703
	u64 power;
	u32 units;

2704
	if (INTEL_GEN(dev_priv) < 6)
2705 2706
		return -ENODEV;

2707 2708
	intel_runtime_pm_get(dev_priv);

2709 2710 2711 2712 2713 2714
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2715 2716
	intel_runtime_pm_put(dev_priv);

2717
	seq_printf(m, "%llu", (long long unsigned)power);
2718 2719 2720 2721

	return 0;
}

2722
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2723
{
2724
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2725
	struct pci_dev *pdev = dev_priv->drm.pdev;
2726

2727 2728
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2729

2730
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2731
	seq_printf(m, "IRQs disabled: %s\n",
2732
		   yesno(!intel_irqs_enabled(dev_priv)));
2733
#ifdef CONFIG_PM
2734
	seq_printf(m, "Usage count: %d\n",
2735
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2736 2737 2738
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2739
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2740 2741
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2742

2743 2744 2745
	return 0;
}

2746 2747
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2748
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2769
				 intel_display_power_domain_str(power_domain),
2770 2771 2772 2773 2774 2775 2776 2777 2778
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2779 2780
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2781
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2782 2783
	struct intel_csr *csr;

2784
	if (!HAS_CSR(dev_priv)) {
2785 2786 2787 2788 2789 2790
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2791 2792
	intel_runtime_pm_get(dev_priv);

2793 2794 2795 2796
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2797
		goto out;
2798 2799 2800 2801

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2802
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2803 2804 2805 2806
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2807
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2808 2809
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2810 2811
	}

2812 2813 2814 2815 2816
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2817 2818
	intel_runtime_pm_put(dev_priv);

2819 2820 2821
	return 0;
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2844 2845
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2846 2847 2848 2849 2850 2851
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2852
		   encoder->base.id, encoder->name);
2853 2854 2855 2856
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2857
			   connector->name,
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2871 2872
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2873 2874
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2875 2876
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2877

2878
	if (fb)
2879
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2880 2881
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2882 2883
	else
		seq_puts(m, "\tprimary plane disabled\n");
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2903
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2904
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2905
		intel_panel_info(m, &intel_connector->panel);
2906 2907 2908

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2909 2910 2911 2912 2913 2914 2915 2916
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2917
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2931
	struct drm_display_mode *mode;
2932 2933

	seq_printf(m, "connector %d: type %s, status: %s\n",
2934
		   connector->base.id, connector->name,
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2946 2947 2948 2949 2950 2951 2952

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
2953
		intel_dp_info(m, intel_connector);
2954 2955 2956
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2957
			intel_lvds_info(m, intel_connector);
2958 2959 2960 2961 2962 2963 2964 2965
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2966
	}
2967

2968 2969 2970
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2971 2972
}

2973
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2974 2975 2976
{
	u32 state;

2977
	if (IS_845G(dev_priv) || IS_I865G(dev_priv))
2978
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2979
	else
2980
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2981 2982 2983 2984

	return state;
}

2985 2986
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2987 2988 2989
{
	u32 pos;

2990
	pos = I915_READ(CURPOS(pipe));
2991 2992 2993 2994 2995 2996 2997 2998 2999

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

3000
	return cursor_active(dev_priv, pipe);
3001 3002
}

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3030 3031 3032 3033 3034 3035
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3036 3037 3038 3039 3040 3041 3042
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3043 3044
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3045 3046 3047 3048 3049
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3050
		char *format_name;
3051 3052 3053 3054 3055 3056 3057 3058

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3059 3060 3061 3062 3063 3064
		if (state->fb) {
			format_name = drm_get_format_name(state->fb->pixel_format);
		} else {
			format_name = kstrdup("N/A", GFP_KERNEL);
		}

3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3078
			   format_name,
3079
			   plane_rotation(state->rotation));
3080 3081

		kfree(format_name);
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3113 3114
static int i915_display_info(struct seq_file *m, void *unused)
{
3115 3116
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3117
	struct intel_crtc *crtc;
3118 3119
	struct drm_connector *connector;

3120
	intel_runtime_pm_get(dev_priv);
3121 3122 3123
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3124
	for_each_intel_crtc(dev, crtc) {
3125
		bool active;
3126
		struct intel_crtc_state *pipe_config;
3127
		int x, y;
3128

3129 3130
		pipe_config = to_intel_crtc_state(crtc->base.state);

3131
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3132
			   crtc->base.base.id, pipe_name(crtc->pipe),
3133
			   yesno(pipe_config->base.active),
3134 3135 3136
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3137
		if (pipe_config->base.active) {
3138 3139
			intel_crtc_info(m, crtc);

3140
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3141
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3142
				   yesno(crtc->cursor_base),
3143 3144
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3145
				   crtc->cursor_addr, yesno(active));
3146 3147
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3148
		}
3149 3150 3151 3152

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3153 3154 3155 3156 3157 3158 3159 3160 3161
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3162
	intel_runtime_pm_put(dev_priv);
3163 3164 3165 3166

	return 0;
}

3167 3168 3169 3170
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3171
	enum intel_engine_id id;
3172

3173 3174
	intel_runtime_pm_get(dev_priv);

3175
	for_each_engine(engine, dev_priv, id) {
3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [score %d]\n",
			   intel_engine_get_seqno(engine),
			   engine->last_submitted_seqno,
			   engine->hangcheck.seqno,
			   engine->hangcheck.score);

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

		rq = list_first_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tfirst  ");

		rq = list_last_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[0] ");
			else
				seq_printf(m, "\t\tELSP[0] idle\n");
			rq = READ_ONCE(engine->execlist_port[1].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[1] ");
			else
				seq_printf(m, "\t\tELSP[1] idle\n");
			rcu_read_unlock();
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

		seq_puts(m, "\n");
	}

3294 3295
	intel_runtime_pm_put(dev_priv);

3296 3297 3298
	return 0;
}

B
Ben Widawsky 已提交
3299 3300
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3301 3302
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3303
	struct intel_engine_cs *engine;
3304
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3305 3306
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3307

3308
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3309 3310 3311 3312 3313 3314 3315
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3316
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3317

3318
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3319 3320 3321
		struct page *page;
		uint64_t *seqno;

3322
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3323 3324

		seqno = (uint64_t *)kmap_atomic(page);
3325
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3326 3327
			uint64_t offset;

3328
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3329 3330 3331

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3332
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3333 3334 3335 3336 3337 3338 3339
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3340
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3341 3342 3343 3344 3345 3346 3347 3348 3349
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3350
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3351 3352
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3353
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3354 3355 3356 3357
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3358
	for_each_engine(engine, dev_priv, id) {
3359
		for (j = 0; j < num_rings; j++)
3360 3361
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3362 3363 3364 3365
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3366
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3367 3368 3369 3370
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3371 3372
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3373 3374
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3375 3376 3377 3378 3379 3380 3381
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3382 3383
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3384
		seq_printf(m, " tracked hardware state:\n");
3385 3386 3387 3388 3389 3390
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3391 3392 3393 3394 3395 3396
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3397
static int i915_wa_registers(struct seq_file *m, void *unused)
3398 3399 3400
{
	int i;
	int ret;
3401
	struct intel_engine_cs *engine;
3402 3403
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3404
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3405
	enum intel_engine_id id;
3406 3407 3408 3409 3410 3411 3412

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3413
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3414
	for_each_engine(engine, dev_priv, id)
3415
		seq_printf(m, "HW whitelist count for %s: %d\n",
3416
			   engine->name, workarounds->hw_whitelist_count[id]);
3417
	for (i = 0; i < workarounds->count; ++i) {
3418 3419
		i915_reg_t addr;
		u32 mask, value, read;
3420
		bool ok;
3421

3422 3423 3424
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3425 3426 3427
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3428
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3429 3430 3431 3432 3433 3434 3435 3436
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3437 3438
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3439 3440
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3441 3442 3443 3444 3445
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3446
	if (INTEL_GEN(dev_priv) < 9)
3447 3448
		return 0;

3449 3450 3451 3452 3453 3454 3455 3456 3457
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3458
		for_each_universal_plane(dev_priv, pipe, plane) {
3459 3460 3461 3462 3463 3464
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3465
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3466 3467 3468 3469 3470 3471 3472 3473 3474
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3475
static void drrs_status_per_crtc(struct seq_file *m,
3476 3477
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3478
{
3479
	struct drm_i915_private *dev_priv = to_i915(dev);
3480 3481
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3482
	struct drm_connector *connector;
3483

3484 3485 3486 3487 3488
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3502
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3546 3547
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3548 3549 3550
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3551
	drm_modeset_lock_all(dev);
3552
	for_each_intel_crtc(dev, intel_crtc) {
3553
		if (intel_crtc->base.state->active) {
3554 3555 3556 3557 3558 3559
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3560
	drm_modeset_unlock_all(dev);
3561 3562 3563 3564 3565 3566 3567

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3568 3569
struct pipe_crc_info {
	const char *name;
3570
	struct drm_i915_private *dev_priv;
3571 3572 3573
	enum pipe pipe;
};

3574 3575
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3576 3577
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3578 3579
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3580 3581
	struct drm_connector *connector;

3582
	drm_modeset_lock_all(dev);
3583 3584
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3585
			continue;
3586 3587 3588 3589 3590 3591

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3592 3593
		if (!intel_dig_port->dp.can_mst)
			continue;
3594

3595 3596
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3597 3598 3599 3600 3601 3602
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3603 3604
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3605
	struct pipe_crc_info *info = inode->i_private;
3606
	struct drm_i915_private *dev_priv = info->dev_priv;
3607 3608
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3609
	if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
3610 3611
		return -ENODEV;

3612 3613 3614 3615
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3616 3617 3618
		return -EBUSY; /* already open */
	}

3619
	pipe_crc->opened = true;
3620 3621
	filep->private_data = inode->i_private;

3622 3623
	spin_unlock_irq(&pipe_crc->lock);

3624 3625 3626 3627 3628
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3629
	struct pipe_crc_info *info = inode->i_private;
3630
	struct drm_i915_private *dev_priv = info->dev_priv;
3631 3632
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3633 3634 3635
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3636

3637 3638 3639 3640 3641 3642 3643 3644 3645
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3646
{
3647 3648 3649
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3650 3651 3652 3653 3654 3655 3656
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
3657
	struct drm_i915_private *dev_priv = info->dev_priv;
3658 3659
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3660
	int n_entries;
3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3671
		return 0;
3672 3673

	/* nothing to read */
3674
	spin_lock_irq(&pipe_crc->lock);
3675
	while (pipe_crc_data_count(pipe_crc) == 0) {
3676 3677 3678 3679
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3680
			return -EAGAIN;
3681
		}
3682

3683 3684 3685 3686 3687 3688
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3689 3690
	}

3691
	/* We now have one or more entries to read */
3692
	n_entries = count / PIPE_CRC_LINE_LEN;
3693

3694
	bytes_read = 0;
3695 3696 3697
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3698

3699 3700 3701 3702 3703 3704 3705
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3706 3707 3708 3709 3710 3711
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3712 3713
		spin_unlock_irq(&pipe_crc->lock);

3714
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3715
			return -EFAULT;
3716

3717 3718 3719 3720 3721
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3722

3723 3724
	spin_unlock_irq(&pipe_crc->lock);

3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
3753
	struct drm_i915_private *dev_priv = to_i915(minor->dev);
3754 3755 3756
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

3757
	info->dev_priv = dev_priv;
3758 3759
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3760 3761
	if (!ent)
		return -ENOMEM;
3762 3763

	return drm_add_fake_info_node(minor, ent, info);
3764 3765
}

D
Daniel Vetter 已提交
3766
static const char * const pipe_crc_sources[] = {
3767 3768 3769 3770
	"none",
	"plane1",
	"plane2",
	"pf",
3771
	"pipe",
D
Daniel Vetter 已提交
3772 3773 3774 3775
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3776
	"auto",
3777 3778 3779 3780 3781 3782 3783 3784
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3785
static int display_crc_ctl_show(struct seq_file *m, void *data)
3786
{
3787
	struct drm_i915_private *dev_priv = m->private;
3788 3789 3790 3791 3792 3793 3794 3795 3796
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3797
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3798
{
3799
	return single_open(file, display_crc_ctl_show, inode->i_private);
3800 3801
}

3802
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3803 3804
				 uint32_t *val)
{
3805 3806 3807 3808
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3822 3823
static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
				     enum pipe pipe,
3824 3825
				     enum intel_pipe_crc_source *source)
{
3826
	struct drm_device *dev = &dev_priv->drm;
3827 3828
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3829
	struct intel_digital_port *dig_port;
3830 3831 3832 3833
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3834
	drm_modeset_lock_all(dev);
3835
	for_each_intel_encoder(dev, encoder) {
3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3848
		case INTEL_OUTPUT_DP:
3849
		case INTEL_OUTPUT_EDP:
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3866
			break;
3867 3868
		default:
			break;
3869 3870
		}
	}
3871
	drm_modeset_unlock_all(dev);
3872 3873 3874 3875

	return ret;
}

3876
static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3877 3878
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3879 3880
				uint32_t *val)
{
3881 3882
	bool need_stable_symbols = false;

3883
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3884
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3885 3886 3887 3888 3889
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3890 3891 3892 3893 3894
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3895
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3896 3897 3898
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3899
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3900
		break;
3901
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3902
		if (!IS_CHERRYVIEW(dev_priv))
3903 3904 3905 3906
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3907 3908 3909 3910 3911 3912 3913
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3927 3928
		switch (pipe) {
		case PIPE_A:
3929
			tmp |= PIPE_A_SCRAMBLE_RESET;
3930 3931
			break;
		case PIPE_B:
3932
			tmp |= PIPE_B_SCRAMBLE_RESET;
3933 3934 3935 3936 3937 3938 3939
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3940 3941 3942
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3943 3944 3945
	return 0;
}

3946
static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3947 3948
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3949 3950
				 uint32_t *val)
{
3951 3952
	bool need_stable_symbols = false;

3953
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3954
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3955 3956 3957 3958 3959
		if (ret)
			return ret;
	}

	switch (*source) {
3960 3961 3962 3963
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
3964
		if (!SUPPORTS_TV(dev_priv))
3965 3966 3967 3968
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
3969
		if (!IS_G4X(dev_priv))
3970 3971
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3972
		need_stable_symbols = true;
3973 3974
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
3975
		if (!IS_G4X(dev_priv))
3976 3977
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3978
		need_stable_symbols = true;
3979 3980
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3981
		if (!IS_G4X(dev_priv))
3982 3983
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3984
		need_stable_symbols = true;
3985 3986 3987 3988 3989 3990 3991 3992
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

4005
		WARN_ON(!IS_G4X(dev_priv));
4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

4018 4019 4020
	return 0;
}

4021
static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
4022 4023 4024 4025
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

4026 4027
	switch (pipe) {
	case PIPE_A:
4028
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
4029 4030
		break;
	case PIPE_B:
4031
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
4032 4033 4034 4035 4036 4037 4038
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
4039 4040 4041 4042 4043 4044
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

4045
static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

4062
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
4063 4064
				uint32_t *val)
{
4065 4066 4067 4068
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
4069 4070 4071 4072 4073 4074 4075 4076 4077
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
4078
	case INTEL_PIPE_CRC_SOURCE_NONE:
4079 4080
		*val = 0;
		break;
D
Daniel Vetter 已提交
4081 4082
	default:
		return -EINVAL;
4083 4084 4085 4086 4087
	}

	return 0;
}

4088 4089
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
					bool enable)
4090
{
4091
	struct drm_device *dev = &dev_priv->drm;
4092 4093
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
4094
	struct intel_crtc_state *pipe_config;
4095 4096
	struct drm_atomic_state *state;
	int ret = 0;
4097 4098

	drm_modeset_lock_all(dev);
4099 4100 4101 4102
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
4103 4104
	}

4105 4106 4107 4108 4109 4110
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
4111

4112 4113 4114 4115
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
4116

4117 4118 4119
	ret = drm_atomic_commit(state);
out:
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4120 4121
	drm_modeset_unlock_all(dev);
	drm_atomic_state_put(state);
4122 4123
}

4124
static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
4125 4126
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
4127 4128
				uint32_t *val)
{
4129 4130 4131 4132
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4133 4134 4135 4136 4137 4138 4139
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4140 4141
		if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
4142

4143 4144
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4145
	case INTEL_PIPE_CRC_SOURCE_NONE:
4146 4147
		*val = 0;
		break;
D
Daniel Vetter 已提交
4148 4149
	default:
		return -EINVAL;
4150 4151 4152 4153 4154
	}

	return 0;
}

4155 4156
static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
			       enum pipe pipe,
4157 4158
			       enum intel_pipe_crc_source source)
{
4159
	struct drm_device *dev = &dev_priv->drm;
4160
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4161 4162
	struct intel_crtc *crtc =
			to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
4163
	enum intel_display_power_domain power_domain;
4164
	u32 val = 0; /* shut up gcc */
4165
	int ret;
4166

4167 4168 4169
	if (pipe_crc->source == source)
		return 0;

4170 4171 4172 4173
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4174 4175
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4176 4177 4178 4179
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

4180
	if (IS_GEN2(dev_priv))
4181
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
4182 4183 4184 4185 4186
	else if (INTEL_GEN(dev_priv) < 5)
		ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
4187
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4188
	else
4189
		ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4190 4191

	if (ret != 0)
4192
		goto out;
4193

4194 4195
	/* none -> real source transition */
	if (source) {
4196 4197
		struct intel_pipe_crc_entry *entries;

4198 4199 4200
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4201 4202
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4203
				  GFP_KERNEL);
4204 4205 4206 4207
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4208

4209 4210 4211 4212 4213 4214 4215 4216
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4217
		spin_lock_irq(&pipe_crc->lock);
4218
		kfree(pipe_crc->entries);
4219
		pipe_crc->entries = entries;
4220 4221 4222
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4223 4224
	}

4225
	pipe_crc->source = source;
4226 4227 4228 4229

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4230 4231
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4232
		struct intel_pipe_crc_entry *entries;
4233 4234
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4235

4236 4237 4238
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4239
		drm_modeset_lock(&crtc->base.mutex, NULL);
4240
		if (crtc->base.state->active)
4241 4242
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4243

4244 4245
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4246
		pipe_crc->entries = NULL;
4247 4248
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4249 4250 4251
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4252

4253 4254 4255 4256 4257 4258
		if (IS_G4X(dev_priv))
			g4x_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
4259 4260

		hsw_enable_ips(crtc);
4261 4262
	}

4263 4264 4265 4266 4267 4268
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4269 4270 4271 4272
}

/*
 * Parse pipe CRC command strings:
4273 4274 4275
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4276 4277 4278 4279
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4280 4281
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4282
 */
4283
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4314 4315 4316 4317
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4318
static const char * const pipe_crc_objects[] = {
4319 4320 4321 4322
	"pipe",
};

static int
4323
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4324 4325 4326 4327 4328
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4329
			*o = i;
4330 4331 4332 4333 4334 4335
			return 0;
		    }

	return -EINVAL;
}

4336
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4349
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4350 4351 4352 4353 4354
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4355
			*s = i;
4356 4357 4358 4359 4360 4361
			return 0;
		    }

	return -EINVAL;
}

4362 4363
static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
				 char *buf, size_t len)
4364
{
4365
#define N_WORDS 3
4366
	int n_words;
4367
	char *words[N_WORDS];
4368
	enum pipe pipe;
4369
	enum intel_pipe_crc_object object;
4370 4371
	enum intel_pipe_crc_source source;

4372
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4373 4374 4375 4376 4377 4378
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4379
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4380
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4381 4382 4383
		return -EINVAL;
	}

4384
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4385
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4386 4387 4388
		return -EINVAL;
	}

4389
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4390
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4391 4392 4393
		return -EINVAL;
	}

4394
	return pipe_crc_set_source(dev_priv, pipe, source);
4395 4396
}

4397 4398
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4399 4400
{
	struct seq_file *m = file->private_data;
4401
	struct drm_i915_private *dev_priv = m->private;
4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4424
	ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
4425 4426 4427 4428 4429 4430 4431 4432 4433 4434

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4435
static const struct file_operations i915_display_crc_ctl_fops = {
4436
	.owner = THIS_MODULE,
4437
	.open = display_crc_ctl_open,
4438 4439 4440
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4441
	.write = display_crc_ctl_write
4442 4443
};

4444
static ssize_t i915_displayport_test_active_write(struct file *file,
4445 4446
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
4447 4448 4449 4450 4451 4452 4453 4454 4455
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4456
	dev = ((struct seq_file *)file->private_data)->private;
4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4480
		if (connector->status == connector_status_connected &&
4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
4532
					     struct file *file)
4533
{
4534
	struct drm_i915_private *dev_priv = inode->i_private;
4535

4536 4537
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
4572
					   struct file *file)
4573
{
4574
	struct drm_i915_private *dev_priv = inode->i_private;
4575

4576 4577
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
4614
	struct drm_i915_private *dev_priv = inode->i_private;
4615

4616 4617
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
4618 4619 4620 4621 4622 4623 4624 4625 4626 4627
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4628
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4629
{
4630 4631
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4632
	int level;
4633 4634
	int num_levels;

4635
	if (IS_CHERRYVIEW(dev_priv))
4636
		num_levels = 3;
4637
	else if (IS_VALLEYVIEW(dev_priv))
4638 4639
		num_levels = 1;
	else
4640
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4641 4642 4643 4644 4645 4646

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4647 4648
		/*
		 * - WM1+ latency values in 0.5us units
4649
		 * - latencies are in us on gen9/vlv/chv
4650
		 */
4651 4652
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
4653 4654
			latency *= 10;
		else if (level > 0)
4655 4656 4657
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4658
			   level, wm[level], latency / 10, latency % 10);
4659 4660 4661 4662 4663 4664 4665
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4666
	struct drm_i915_private *dev_priv = m->private;
4667 4668
	const uint16_t *latencies;

4669
	if (INTEL_GEN(dev_priv) >= 9)
4670 4671
		latencies = dev_priv->wm.skl_latency;
	else
4672
		latencies = dev_priv->wm.pri_latency;
4673

4674
	wm_latency_show(m, latencies);
4675 4676 4677 4678 4679 4680

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4681
	struct drm_i915_private *dev_priv = m->private;
4682 4683
	const uint16_t *latencies;

4684
	if (INTEL_GEN(dev_priv) >= 9)
4685 4686
		latencies = dev_priv->wm.skl_latency;
	else
4687
		latencies = dev_priv->wm.spr_latency;
4688

4689
	wm_latency_show(m, latencies);
4690 4691 4692 4693 4694 4695

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4696
	struct drm_i915_private *dev_priv = m->private;
4697 4698
	const uint16_t *latencies;

4699
	if (INTEL_GEN(dev_priv) >= 9)
4700 4701
		latencies = dev_priv->wm.skl_latency;
	else
4702
		latencies = dev_priv->wm.cur_latency;
4703

4704
	wm_latency_show(m, latencies);
4705 4706 4707 4708 4709 4710

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4711
	struct drm_i915_private *dev_priv = inode->i_private;
4712

4713
	if (INTEL_GEN(dev_priv) < 5)
4714 4715
		return -ENODEV;

4716
	return single_open(file, pri_wm_latency_show, dev_priv);
4717 4718 4719 4720
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4721
	struct drm_i915_private *dev_priv = inode->i_private;
4722

4723
	if (HAS_GMCH_DISPLAY(dev_priv))
4724 4725
		return -ENODEV;

4726
	return single_open(file, spr_wm_latency_show, dev_priv);
4727 4728 4729 4730
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4731
	struct drm_i915_private *dev_priv = inode->i_private;
4732

4733
	if (HAS_GMCH_DISPLAY(dev_priv))
4734 4735
		return -ENODEV;

4736
	return single_open(file, cur_wm_latency_show, dev_priv);
4737 4738 4739
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4740
				size_t len, loff_t *offp, uint16_t wm[8])
4741 4742
{
	struct seq_file *m = file->private_data;
4743 4744
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4745
	uint16_t new[8] = { 0 };
4746
	int num_levels;
4747 4748 4749 4750
	int level;
	int ret;
	char tmp[32];

4751
	if (IS_CHERRYVIEW(dev_priv))
4752
		num_levels = 3;
4753
	else if (IS_VALLEYVIEW(dev_priv))
4754 4755
		num_levels = 1;
	else
4756
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4757

4758 4759 4760 4761 4762 4763 4764 4765
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4766 4767 4768
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4787
	struct drm_i915_private *dev_priv = m->private;
4788
	uint16_t *latencies;
4789

4790
	if (INTEL_GEN(dev_priv) >= 9)
4791 4792
		latencies = dev_priv->wm.skl_latency;
	else
4793
		latencies = dev_priv->wm.pri_latency;
4794 4795

	return wm_latency_write(file, ubuf, len, offp, latencies);
4796 4797 4798 4799 4800 4801
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4802
	struct drm_i915_private *dev_priv = m->private;
4803
	uint16_t *latencies;
4804

4805
	if (INTEL_GEN(dev_priv) >= 9)
4806 4807
		latencies = dev_priv->wm.skl_latency;
	else
4808
		latencies = dev_priv->wm.spr_latency;
4809 4810

	return wm_latency_write(file, ubuf, len, offp, latencies);
4811 4812 4813 4814 4815 4816
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4817
	struct drm_i915_private *dev_priv = m->private;
4818 4819
	uint16_t *latencies;

4820
	if (INTEL_GEN(dev_priv) >= 9)
4821 4822
		latencies = dev_priv->wm.skl_latency;
	else
4823
		latencies = dev_priv->wm.cur_latency;
4824

4825
	return wm_latency_write(file, ubuf, len, offp, latencies);
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4855 4856
static int
i915_wedged_get(void *data, u64 *val)
4857
{
4858
	struct drm_i915_private *dev_priv = data;
4859

4860
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4861

4862
	return 0;
4863 4864
}

4865 4866
static int
i915_wedged_set(void *data, u64 val)
4867
{
4868
	struct drm_i915_private *dev_priv = data;
4869

4870 4871 4872 4873 4874 4875 4876 4877
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4878
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4879 4880
		return -EAGAIN;

4881
	i915_handle_error(dev_priv, val,
4882
			  "Manually setting wedged to %llu", val);
4883

4884
	return 0;
4885 4886
}

4887 4888
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4889
			"%llu\n");
4890

4891 4892 4893
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4894
	struct drm_i915_private *dev_priv = data;
4895 4896 4897 4898 4899 4900 4901 4902

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4903 4904
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4924
	struct drm_i915_private *dev_priv = data;
4925 4926 4927 4928 4929 4930 4931 4932 4933

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4934
	struct drm_i915_private *dev_priv = data;
4935

4936
	val &= INTEL_INFO(dev_priv)->ring_mask;
4937 4938 4939 4940 4941 4942 4943 4944 4945 4946
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4947 4948 4949 4950
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4951 4952 4953 4954 4955 4956
#define DROP_FREED 0x10
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
		  DROP_FREED)
4957 4958
static int
i915_drop_caches_get(void *data, u64 *val)
4959
{
4960
	*val = DROP_ALL;
4961

4962
	return 0;
4963 4964
}

4965 4966
static int
i915_drop_caches_set(void *data, u64 val)
4967
{
4968 4969
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4970
	int ret;
4971

4972
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4973 4974 4975 4976 4977 4978 4979 4980

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4981 4982 4983
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4984 4985 4986 4987 4988
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4989
		i915_gem_retire_requests(dev_priv);
4990

4991 4992
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4993

4994 4995
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4996 4997 4998 4999

unlock:
	mutex_unlock(&dev->struct_mutex);

5000 5001 5002 5003 5004
	if (val & DROP_FREED) {
		synchronize_rcu();
		flush_work(&dev_priv->mm.free_work);
	}

5005
	return ret;
5006 5007
}

5008 5009 5010
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
5011

5012 5013
static int
i915_max_freq_get(void *data, u64 *val)
5014
{
5015
	struct drm_i915_private *dev_priv = data;
5016

5017
	if (INTEL_GEN(dev_priv) < 6)
5018 5019
		return -ENODEV;

5020
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
5021
	return 0;
5022 5023
}

5024 5025
static int
i915_max_freq_set(void *data, u64 val)
5026
{
5027
	struct drm_i915_private *dev_priv = data;
5028
	u32 hw_max, hw_min;
5029
	int ret;
5030

5031
	if (INTEL_GEN(dev_priv) < 6)
5032
		return -ENODEV;
5033

5034
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
5035

5036
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5037 5038 5039
	if (ret)
		return ret;

5040 5041 5042
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
5043
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5044

5045 5046
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5047

5048
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
5049 5050
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5051 5052
	}

5053
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
5054

5055
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5056

5057
	mutex_unlock(&dev_priv->rps.hw_lock);
5058

5059
	return 0;
5060 5061
}

5062 5063
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
5064
			"%llu\n");
5065

5066 5067
static int
i915_min_freq_get(void *data, u64 *val)
5068
{
5069
	struct drm_i915_private *dev_priv = data;
5070

5071
	if (INTEL_GEN(dev_priv) < 6)
5072 5073
		return -ENODEV;

5074
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
5075
	return 0;
5076 5077
}

5078 5079
static int
i915_min_freq_set(void *data, u64 val)
5080
{
5081
	struct drm_i915_private *dev_priv = data;
5082
	u32 hw_max, hw_min;
5083
	int ret;
5084

5085
	if (INTEL_GEN(dev_priv) < 6)
5086
		return -ENODEV;
5087

5088
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
5089

5090
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5091 5092 5093
	if (ret)
		return ret;

5094 5095 5096
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
5097
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5098

5099 5100
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5101

5102 5103
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
5104 5105
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5106
	}
J
Jeff McGee 已提交
5107

5108
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5109

5110
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5111

5112
	mutex_unlock(&dev_priv->rps.hw_lock);
5113

5114
	return 0;
5115 5116
}

5117 5118
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5119
			"%llu\n");
5120

5121 5122
static int
i915_cache_sharing_get(void *data, u64 *val)
5123
{
5124
	struct drm_i915_private *dev_priv = data;
5125 5126
	u32 snpcr;

5127
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5128 5129
		return -ENODEV;

5130
	intel_runtime_pm_get(dev_priv);
5131

5132
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5133 5134

	intel_runtime_pm_put(dev_priv);
5135

5136
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5137

5138
	return 0;
5139 5140
}

5141 5142
static int
i915_cache_sharing_set(void *data, u64 val)
5143
{
5144
	struct drm_i915_private *dev_priv = data;
5145 5146
	u32 snpcr;

5147
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5148 5149
		return -ENODEV;

5150
	if (val > 3)
5151 5152
		return -EINVAL;

5153
	intel_runtime_pm_get(dev_priv);
5154
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5155 5156 5157 5158 5159 5160 5161

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5162
	intel_runtime_pm_put(dev_priv);
5163
	return 0;
5164 5165
}

5166 5167 5168
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5169

5170
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5171
					  struct sseu_dev_info *sseu)
5172
{
5173
	int ss_max = 2;
5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

5189
		sseu->slice_mask = BIT(0);
5190
		sseu->subslice_mask |= BIT(ss);
5191 5192 5193 5194
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5195 5196 5197
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
5198 5199 5200
	}
}

5201
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5202
				    struct sseu_dev_info *sseu)
5203
{
5204
	int s_max = 3, ss_max = 4;
5205 5206 5207
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5208
	/* BXT has a single slice and at most 3 subslices. */
5209
	if (IS_BROXTON(dev_priv)) {
5210 5211 5212 5213 5214 5215 5216 5217 5218 5219
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

5234
		sseu->slice_mask |= BIT(s);
5235

5236
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5237 5238
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
5239

5240 5241 5242
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5243 5244 5245 5246
			if (IS_BROXTON(dev_priv)) {
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
5247

5248 5249
				sseu->subslice_mask |= BIT(ss);
			}
5250

5251 5252
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
5253 5254 5255 5256
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
5257 5258 5259 5260
		}
	}
}

5261
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
5262
					 struct sseu_dev_info *sseu)
5263 5264
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5265
	int s;
5266

5267
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
5268

5269
	if (sseu->slice_mask) {
5270
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
5271 5272
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
5273 5274
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
5275 5276

		/* subtract fused off EU(s) from enabled slice(s) */
5277
		for (s = 0; s < fls(sseu->slice_mask); s++) {
5278 5279
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
5280

5281
			sseu->eu_total -= hweight8(subslice_7eu);
5282 5283 5284 5285
		}
	}
}

5286 5287 5288 5289 5290 5291
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

5292 5293
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
5294
	seq_printf(m, "  %s Slice Total: %u\n", type,
5295
		   hweight8(sseu->slice_mask));
5296
	seq_printf(m, "  %s Subslice Total: %u\n", type,
5297
		   sseu_subslice_total(sseu));
5298 5299
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
5300
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
5301
		   hweight8(sseu->subslice_mask));
5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

5322 5323
static int i915_sseu_status(struct seq_file *m, void *unused)
{
5324
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
5325
	struct sseu_dev_info sseu;
5326

5327
	if (INTEL_GEN(dev_priv) < 8)
5328 5329 5330
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
5331
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
5332

5333
	seq_puts(m, "SSEU Device Status\n");
5334
	memset(&sseu, 0, sizeof(sseu));
5335 5336 5337

	intel_runtime_pm_get(dev_priv);

5338
	if (IS_CHERRYVIEW(dev_priv)) {
5339
		cherryview_sseu_device_status(dev_priv, &sseu);
5340
	} else if (IS_BROADWELL(dev_priv)) {
5341
		broadwell_sseu_device_status(dev_priv, &sseu);
5342
	} else if (INTEL_GEN(dev_priv) >= 9) {
5343
		gen9_sseu_device_status(dev_priv, &sseu);
5344
	}
5345 5346 5347

	intel_runtime_pm_put(dev_priv);

5348
	i915_print_sseu_info(m, false, &sseu);
5349

5350 5351 5352
	return 0;
}

5353 5354
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
5355
	struct drm_i915_private *dev_priv = inode->i_private;
5356

5357
	if (INTEL_GEN(dev_priv) < 6)
5358 5359
		return 0;

5360
	intel_runtime_pm_get(dev_priv);
5361
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5362 5363 5364 5365

	return 0;
}

5366
static int i915_forcewake_release(struct inode *inode, struct file *file)
5367
{
5368
	struct drm_i915_private *dev_priv = inode->i_private;
5369

5370
	if (INTEL_GEN(dev_priv) < 6)
5371 5372
		return 0;

5373
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5374
	intel_runtime_pm_put(dev_priv);
5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5390
				  S_IRUSR,
5391
				  root, to_i915(minor->dev),
5392
				  &i915_forcewake_fops);
5393 5394
	if (!ent)
		return -ENOMEM;
5395

B
Ben Widawsky 已提交
5396
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5397 5398
}

5399 5400 5401 5402
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5403 5404 5405
{
	struct dentry *ent;

5406
	ent = debugfs_create_file(name,
5407
				  S_IRUGO | S_IWUSR,
5408
				  root, to_i915(minor->dev),
5409
				  fops);
5410 5411
	if (!ent)
		return -ENOMEM;
5412

5413
	return drm_add_fake_info_node(minor, ent, fops);
5414 5415
}

5416
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5417
	{"i915_capabilities", i915_capabilities, 0},
5418
	{"i915_gem_objects", i915_gem_object_info, 0},
5419
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5420
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5421
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5422
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5423 5424
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5425
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5426
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5427 5428 5429
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5430
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5431
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5432
	{"i915_guc_info", i915_guc_info, 0},
5433
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5434
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5435
	{"i915_frequency_info", i915_frequency_info, 0},
5436
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5437
	{"i915_drpc_info", i915_drpc_info, 0},
5438
	{"i915_emon_status", i915_emon_status, 0},
5439
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5440
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5441
	{"i915_fbc_status", i915_fbc_status, 0},
5442
	{"i915_ips_status", i915_ips_status, 0},
5443
	{"i915_sr_status", i915_sr_status, 0},
5444
	{"i915_opregion", i915_opregion, 0},
5445
	{"i915_vbt", i915_vbt, 0},
5446
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5447
	{"i915_context_status", i915_context_status, 0},
5448
	{"i915_dump_lrc", i915_dump_lrc, 0},
5449
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5450
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5451
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5452
	{"i915_llc", i915_llc, 0},
5453
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5454
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5455
	{"i915_energy_uJ", i915_energy_uJ, 0},
5456
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5457
	{"i915_power_domain_info", i915_power_domain_info, 0},
5458
	{"i915_dmc_info", i915_dmc_info, 0},
5459
	{"i915_display_info", i915_display_info, 0},
5460
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
5461
	{"i915_semaphore_status", i915_semaphore_status, 0},
5462
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5463
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5464
	{"i915_wa_registers", i915_wa_registers, 0},
5465
	{"i915_ddb_info", i915_ddb_info, 0},
5466
	{"i915_sseu_status", i915_sseu_status, 0},
5467
	{"i915_drrs_status", i915_drrs_status, 0},
5468
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5469
};
5470
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5471

5472
static const struct i915_debugfs_files {
5473 5474 5475 5476 5477 5478 5479
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5480 5481
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5482
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
5483
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
5484
	{"i915_error_state", &i915_error_state_fops},
5485
#endif
5486
	{"i915_next_seqno", &i915_next_seqno_fops},
5487
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5488 5489 5490
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5491
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5492 5493
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
5494 5495
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
	{"i915_guc_log_control", &i915_guc_log_control_fops}
5496 5497
};

5498
void intel_display_crc_init(struct drm_i915_private *dev_priv)
5499
{
5500
	enum pipe pipe;
5501

5502
	for_each_pipe(dev_priv, pipe) {
5503
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5504

5505 5506
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5507 5508 5509 5510
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5511
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5512
{
5513
	struct drm_minor *minor = dev_priv->drm.primary;
5514
	int ret, i;
5515

5516
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5517 5518
	if (ret)
		return ret;
5519

5520 5521 5522 5523 5524 5525
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5526 5527 5528 5529 5530 5531 5532
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5533

5534 5535
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5536 5537 5538
					minor->debugfs_root, minor);
}

5539
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5540
{
5541
	struct drm_minor *minor = dev_priv->drm.primary;
5542 5543
	int i;

5544 5545
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5546

5547
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
5548
				 1, minor);
5549

D
Daniel Vetter 已提交
5550
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5551 5552 5553 5554 5555 5556
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5557 5558
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
5559
			(struct drm_info_list *)i915_debugfs_files[i].fops;
5560 5561 5562

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5563
}
5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5598 5599 5600
	if (connector->status != connector_status_connected)
		return -ENODEV;

5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5621
	}
5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5692 5693 5694 5695 5696 5697
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5698 5699 5700

	return 0;
}