i915_debugfs.c 103.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->user_pin_count > 0)
100
		return "P";
B
Ben Widawsky 已提交
101
	else if (i915_gem_obj_is_pinned(obj))
102 103 104 105 106
		return "p";
	else
		return " ";
}

107
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
108
{
109 110 111 112 113 114
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
115 116
}

B
Ben Widawsky 已提交
117 118 119 120 121
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

122 123 124
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
B
Ben Widawsky 已提交
126 127
	int pin_count = 0;

128
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
129 130 131
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
132
		   get_global_flag(obj),
133
		   obj->base.size / 1024,
134 135
		   obj->base.read_domains,
		   obj->base.write_domain,
136 137
		   obj->last_read_seqno,
		   obj->last_write_seqno,
138
		   obj->last_fenced_seqno,
139
		   i915_cache_level_str(obj->cache_level),
140 141 142 143
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
B
Ben Widawsky 已提交
144 145 146 147
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			pin_count++;
		seq_printf(m, " (pinned x %d)", pin_count);
148 149
	if (obj->pin_display)
		seq_printf(m, " (display)");
150 151
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
152 153 154 155 156 157 158 159
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
160 161
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
162 163 164 165 166 167 168 169 170
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
171 172
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
173 174
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
175 176
}

177
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
178
{
179
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
180 181 182 183
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

184
static int i915_gem_object_list_info(struct seq_file *m, void *data)
185
{
186
	struct drm_info_node *node = m->private;
187 188
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
189
	struct drm_device *dev = node->minor->dev;
190 191
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
192
	struct i915_vma *vma;
193 194
	size_t total_obj_size, total_gtt_size;
	int count, ret;
195 196 197 198

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
199

B
Ben Widawsky 已提交
200
	/* FIXME: the user of this interface might want more than just GGTT */
201 202
	switch (list) {
	case ACTIVE_LIST:
203
		seq_puts(m, "Active:\n");
204
		head = &vm->active_list;
205 206
		break;
	case INACTIVE_LIST:
207
		seq_puts(m, "Inactive:\n");
208
		head = &vm->inactive_list;
209 210
		break;
	default:
211 212
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
213 214
	}

215
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
216 217 218 219 220 221
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
222
		count++;
223
	}
224
	mutex_unlock(&dev->struct_mutex);
225

226 227
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
228 229 230
	return 0;
}

231 232 233 234
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
235
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
236
	struct drm_i915_gem_object *b =
237
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
238 239 240 241 242 243

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
244
	struct drm_info_node *node = m->private;
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

261
		list_add(&obj->obj_exec_link, &stolen);
262 263 264 265 266 267 268 269 270

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

271
		list_add(&obj->obj_exec_link, &stolen);
272 273 274 275 276 277 278

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
279
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
280 281 282
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
283
		list_del_init(&obj->obj_exec_link);
284 285 286 287 288 289 290 291
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

292 293
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
294
		size += i915_gem_obj_ggtt_size(obj); \
295 296
		++count; \
		if (obj->map_and_fenceable) { \
297
			mappable_size += i915_gem_obj_ggtt_size(obj); \
298 299 300
			++mappable_count; \
		} \
	} \
301
} while (0)
302

303
struct file_stats {
304
	struct drm_i915_file_private *file_priv;
305
	int count;
306 307 308
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
309 310 311 312 313 314
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
315
	struct i915_vma *vma;
316 317 318 319

	stats->count++;
	stats->total += obj->base.size;

320 321 322
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
			if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
				continue;

			if (obj->ring) /* XXX per-vma statistic */
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
346
	} else {
347 348 349 350 351 352 353 354
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
			if (obj->ring)
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
355 356
	}

357 358 359
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

360 361 362
	return 0;
}

B
Ben Widawsky 已提交
363 364 365 366 367 368 369 370 371 372 373 374
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
375
{
376
	struct drm_info_node *node = m->private;
377 378
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
379 380
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
381
	struct drm_i915_gem_object *obj;
382
	struct i915_address_space *vm = &dev_priv->gtt.base;
383
	struct drm_file *file;
B
Ben Widawsky 已提交
384
	struct i915_vma *vma;
385 386 387 388 389 390
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

391 392 393 394 395
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
396
	count_objects(&dev_priv->mm.bound_list, global_list);
397 398 399 400
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
401
	count_vmas(&vm->active_list, mm_list);
402 403 404 405
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
406
	count_vmas(&vm->inactive_list, mm_list);
407 408 409
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

410
	size = count = purgeable_size = purgeable_count = 0;
411
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
412
		size += obj->base.size, ++count;
413 414 415
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
416 417
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

418
	size = count = mappable_size = mappable_count = 0;
419
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
420
		if (obj->fault_mappable) {
421
			size += i915_gem_obj_ggtt_size(obj);
422 423 424
			++count;
		}
		if (obj->pin_mappable) {
425
			mappable_size += i915_gem_obj_ggtt_size(obj);
426 427
			++mappable_count;
		}
428 429 430 431
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
432
	}
433 434
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
435 436 437 438 439
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

440
	seq_printf(m, "%zu [%lu] gtt total\n",
441 442
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
443

444
	seq_putc(m, '\n');
445 446
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
447
		struct task_struct *task;
448 449

		memset(&stats, 0, sizeof(stats));
450
		stats.file_priv = file->driver_priv;
451
		spin_lock(&file->table_lock);
452
		idr_for_each(&file->object_idr, per_file_stats, &stats);
453
		spin_unlock(&file->table_lock);
454 455 456 457 458 459 460 461
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
462
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
463
			   task ? task->comm : "<unknown>",
464 465 466 467
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
468
			   stats.global,
469
			   stats.shared,
470
			   stats.unbound);
471
		rcu_read_unlock();
472 473
	}

474 475 476 477 478
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

479
static int i915_gem_gtt_info(struct seq_file *m, void *data)
480
{
481
	struct drm_info_node *node = m->private;
482
	struct drm_device *dev = node->minor->dev;
483
	uintptr_t list = (uintptr_t) node->info_ent->data;
484 485 486 487 488 489 490 491 492 493
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
494
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
495
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
496 497
			continue;

498
		seq_puts(m, "   ");
499
		describe_obj(m, obj);
500
		seq_putc(m, '\n');
501
		total_obj_size += obj->base.size;
502
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
503 504 505 506 507 508 509 510 511 512 513
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

514 515
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
516
	struct drm_info_node *node = m->private;
517 518 519
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;
520 521 522 523 524
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
525

526
	for_each_intel_crtc(dev, crtc) {
527 528
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
529 530 531 532 533
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
534
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
535 536
				   pipe, plane);
		} else {
537
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
538
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
539 540
					   pipe, plane);
			} else {
541
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
542 543 544
					   pipe, plane);
			}
			if (work->enable_stall_check)
545
				seq_puts(m, "Stall check enabled, ");
546
			else
547
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
548
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
549 550

			if (work->old_fb_obj) {
551 552
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
553 554
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
555 556
			}
			if (work->pending_flip_obj) {
557 558
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
559 560
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
561 562 563 564 565
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

566 567
	mutex_unlock(&dev->struct_mutex);

568 569 570
	return 0;
}

571 572
static int i915_gem_request_info(struct seq_file *m, void *data)
{
573
	struct drm_info_node *node = m->private;
574
	struct drm_device *dev = node->minor->dev;
575
	struct drm_i915_private *dev_priv = dev->dev_private;
576
	struct intel_engine_cs *ring;
577
	struct drm_i915_gem_request *gem_request;
578
	int ret, count, i;
579 580 581 582

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
583

584
	count = 0;
585 586 587 588 589
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
590
		list_for_each_entry(gem_request,
591
				    &ring->request_list,
592 593 594 595 596 597
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
598
	}
599 600
	mutex_unlock(&dev->struct_mutex);

601
	if (count == 0)
602
		seq_puts(m, "No requests\n");
603

604 605 606
	return 0;
}

607
static void i915_ring_seqno_info(struct seq_file *m,
608
				 struct intel_engine_cs *ring)
609 610
{
	if (ring->get_seqno) {
611
		seq_printf(m, "Current sequence (%s): %u\n",
612
			   ring->name, ring->get_seqno(ring, false));
613 614 615
	}
}

616 617
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
618
	struct drm_info_node *node = m->private;
619
	struct drm_device *dev = node->minor->dev;
620
	struct drm_i915_private *dev_priv = dev->dev_private;
621
	struct intel_engine_cs *ring;
622
	int ret, i;
623 624 625 626

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
627
	intel_runtime_pm_get(dev_priv);
628

629 630
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
631

632
	intel_runtime_pm_put(dev_priv);
633 634
	mutex_unlock(&dev->struct_mutex);

635 636 637 638 639 640
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
641
	struct drm_info_node *node = m->private;
642
	struct drm_device *dev = node->minor->dev;
643
	struct drm_i915_private *dev_priv = dev->dev_private;
644
	struct intel_engine_cs *ring;
645
	int ret, i, pipe;
646 647 648 649

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
650
	intel_runtime_pm_get(dev_priv);
651

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	if (IS_CHERRYVIEW(dev)) {
		int i;
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
693 694 695 696 697 698 699 700 701 702 703 704
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

705
		for_each_pipe(pipe) {
706
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
707 708
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
709
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
710 711
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
712
			seq_printf(m, "Pipe %c IER:\t%08x\n",
713 714
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
776 777 778 779 780 781
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
782 783 784 785
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
806
	for_each_ring(ring, dev_priv, i) {
807
		if (INTEL_INFO(dev)->gen >= 6) {
808 809 810
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
811
		}
812
		i915_ring_seqno_info(m, ring);
813
	}
814
	intel_runtime_pm_put(dev_priv);
815 816
	mutex_unlock(&dev->struct_mutex);

817 818 819
	return 0;
}

820 821
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
822
	struct drm_info_node *node = m->private;
823
	struct drm_device *dev = node->minor->dev;
824
	struct drm_i915_private *dev_priv = dev->dev_private;
825 826 827 828 829
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
830 831 832 833

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
834
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
835

C
Chris Wilson 已提交
836 837
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
838
		if (obj == NULL)
839
			seq_puts(m, "unused");
840
		else
841
			describe_obj(m, obj);
842
		seq_putc(m, '\n');
843 844
	}

845
	mutex_unlock(&dev->struct_mutex);
846 847 848
	return 0;
}

849 850
static int i915_hws_info(struct seq_file *m, void *data)
{
851
	struct drm_info_node *node = m->private;
852
	struct drm_device *dev = node->minor->dev;
853
	struct drm_i915_private *dev_priv = dev->dev_private;
854
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
855
	const u32 *hws;
856 857
	int i;

858
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
859
	hws = ring->status_page.page_addr;
860 861 862 863 864 865 866 867 868 869 870
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

871 872 873 874 875 876
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
877
	struct i915_error_state_file_priv *error_priv = filp->private_data;
878
	struct drm_device *dev = error_priv->dev;
879
	int ret;
880 881 882

	DRM_DEBUG_DRIVER("Resetting error state\n");

883 884 885 886
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

904
	i915_error_state_get(dev, error_priv);
905

906 907 908
	file->private_data = error_priv;

	return 0;
909 910 911 912
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
913
	struct i915_error_state_file_priv *error_priv = file->private_data;
914

915
	i915_error_state_put(error_priv);
916 917
	kfree(error_priv);

918 919 920
	return 0;
}

921 922 923 924 925 926 927 928 929 930 931 932
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
933

934
	ret = i915_error_state_to_str(&error_str, error_priv);
935 936 937 938 939 940 941 942 943 944 945 946
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
947
	i915_error_state_buf_release(&error_str);
948
	return ret ?: ret_count;
949 950 951 952 953
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
954
	.read = i915_error_state_read,
955 956 957 958 959
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

960 961
static int
i915_next_seqno_get(void *data, u64 *val)
962
{
963
	struct drm_device *dev = data;
964
	struct drm_i915_private *dev_priv = dev->dev_private;
965 966 967 968 969 970
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

971
	*val = dev_priv->next_seqno;
972 973
	mutex_unlock(&dev->struct_mutex);

974
	return 0;
975 976
}

977 978 979 980
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
981 982 983 984 985 986
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

987
	ret = i915_gem_set_seqno(dev, val);
988 989
	mutex_unlock(&dev->struct_mutex);

990
	return ret;
991 992
}

993 994
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
995
			"0x%llx\n");
996

997
static int i915_frequency_info(struct seq_file *m, void *unused)
998
{
999
	struct drm_info_node *node = m->private;
1000
	struct drm_device *dev = node->minor->dev;
1001
	struct drm_i915_private *dev_priv = dev->dev_private;
1002 1003 1004
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1005

1006 1007
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1018 1019
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
		   IS_BROADWELL(dev)) {
1020 1021 1022
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1023
		u32 rpmodectl, rpinclimit, rpdeclimit;
1024
		u32 rpstat, cagf, reqf;
1025 1026
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1027 1028 1029
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1030 1031
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1032
			goto out;
1033

1034
		gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
1035

1036 1037
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
1038
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1039 1040 1041 1042 1043
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

1044 1045 1046 1047
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1048 1049 1050 1051 1052 1053 1054
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1055
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1056 1057 1058 1059
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
1060

1061
		gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
1062 1063
		mutex_unlock(&dev->struct_mutex);

1064 1065 1066 1067 1068 1069
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
			   I915_READ(GEN6_PMIER),
			   I915_READ(GEN6_PMIMR),
			   I915_READ(GEN6_PMISR),
			   I915_READ(GEN6_PMIIR),
			   I915_READ(GEN6_PMINTRMSK));
1070 1071 1072 1073 1074 1075 1076
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1077 1078 1079 1080
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1081
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1082
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1095 1096 1097

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1098
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1099 1100 1101

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1102
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1103 1104 1105

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1106
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1107 1108

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1109
			   dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
1110 1111 1112
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

1113
		mutex_lock(&dev_priv->rps.hw_lock);
1114
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1115 1116 1117
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1118
		val = valleyview_rps_max_freq(dev_priv);
1119
		seq_printf(m, "max GPU freq: %d MHz\n",
1120
			   vlv_gpu_freq(dev_priv, val));
1121

1122
		val = valleyview_rps_min_freq(dev_priv);
1123
		seq_printf(m, "min GPU freq: %d MHz\n",
1124
			   vlv_gpu_freq(dev_priv, val));
1125 1126

		seq_printf(m, "current GPU freq: %d MHz\n",
1127
			   vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1128
		mutex_unlock(&dev_priv->rps.hw_lock);
1129
	} else {
1130
		seq_puts(m, "no P-state info available\n");
1131
	}
1132

1133 1134 1135
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1136 1137
}

1138
static int ironlake_drpc_info(struct seq_file *m)
1139
{
1140
	struct drm_info_node *node = m->private;
1141
	struct drm_device *dev = node->minor->dev;
1142
	struct drm_i915_private *dev_priv = dev->dev_private;
1143 1144 1145 1146 1147 1148 1149
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1150
	intel_runtime_pm_get(dev_priv);
1151 1152 1153 1154 1155

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1156
	intel_runtime_pm_put(dev_priv);
1157
	mutex_unlock(&dev->struct_mutex);
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1172
	seq_printf(m, "Max P-state: P%d\n",
1173
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1174 1175 1176 1177 1178
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1179
	seq_puts(m, "Current RS state: ");
1180 1181
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1182
		seq_puts(m, "on\n");
1183 1184
		break;
	case RSX_STATUS_RC1:
1185
		seq_puts(m, "RC1\n");
1186 1187
		break;
	case RSX_STATUS_RC1E:
1188
		seq_puts(m, "RC1E\n");
1189 1190
		break;
	case RSX_STATUS_RS1:
1191
		seq_puts(m, "RS1\n");
1192 1193
		break;
	case RSX_STATUS_RS2:
1194
		seq_puts(m, "RS2 (RC6)\n");
1195 1196
		break;
	case RSX_STATUS_RS3:
1197
		seq_puts(m, "RC3 (RC6+)\n");
1198 1199
		break;
	default:
1200
		seq_puts(m, "unknown\n");
1201 1202
		break;
	}
1203 1204 1205 1206

	return 0;
}

1207 1208 1209
static int vlv_drpc_info(struct seq_file *m)
{

1210
	struct drm_info_node *node = m->private;
1211 1212 1213 1214 1215
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 rpmodectl1, rcctl1;
	unsigned fw_rendercount = 0, fw_mediacount = 0;

1216 1217
	intel_runtime_pm_get(dev_priv);

1218 1219 1220
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1221 1222
	intel_runtime_pm_put(dev_priv);

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
	seq_printf(m, "Media Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");

1242 1243 1244 1245 1246
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	spin_lock_irq(&dev_priv->uncore.lock);
	fw_rendercount = dev_priv->uncore.fw_rendercount;
	fw_mediacount = dev_priv->uncore.fw_mediacount;
	spin_unlock_irq(&dev_priv->uncore.lock);

	seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
	seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);


	return 0;
}


1260 1261 1262
static int gen6_drpc_info(struct seq_file *m)
{

1263
	struct drm_info_node *node = m->private;
1264 1265
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1266
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1267
	unsigned forcewake_count;
1268
	int count = 0, ret;
1269 1270 1271 1272

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1273
	intel_runtime_pm_get(dev_priv);
1274

1275 1276 1277
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1278 1279

	if (forcewake_count) {
1280 1281
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1282 1283 1284 1285 1286 1287 1288 1289
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1290
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1291 1292 1293 1294

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1295 1296 1297
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1298

1299 1300
	intel_runtime_pm_put(dev_priv);

1301 1302 1303 1304 1305 1306 1307
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1308
	seq_printf(m, "RC1e Enabled: %s\n",
1309 1310 1311 1312 1313 1314 1315
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1316
	seq_puts(m, "Current RC state: ");
1317 1318 1319
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1320
			seq_puts(m, "Core Power Down\n");
1321
		else
1322
			seq_puts(m, "on\n");
1323 1324
		break;
	case GEN6_RC3:
1325
		seq_puts(m, "RC3\n");
1326 1327
		break;
	case GEN6_RC6:
1328
		seq_puts(m, "RC6\n");
1329 1330
		break;
	case GEN6_RC7:
1331
		seq_puts(m, "RC7\n");
1332 1333
		break;
	default:
1334
		seq_puts(m, "Unknown\n");
1335 1336 1337 1338 1339
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1351 1352 1353 1354 1355 1356
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1357 1358 1359 1360 1361
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1362
	struct drm_info_node *node = m->private;
1363 1364
	struct drm_device *dev = node->minor->dev;

1365 1366 1367
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
	else if (IS_GEN6(dev) || IS_GEN7(dev))
1368 1369 1370 1371 1372
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1373 1374
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1375
	struct drm_info_node *node = m->private;
1376
	struct drm_device *dev = node->minor->dev;
1377
	struct drm_i915_private *dev_priv = dev->dev_private;
1378

1379
	if (!HAS_FBC(dev)) {
1380
		seq_puts(m, "FBC unsupported on this chipset\n");
1381 1382 1383
		return 0;
	}

1384 1385
	intel_runtime_pm_get(dev_priv);

1386
	if (intel_fbc_enabled(dev)) {
1387
		seq_puts(m, "FBC enabled\n");
1388
	} else {
1389
		seq_puts(m, "FBC disabled: ");
1390
		switch (dev_priv->fbc.no_fbc_reason) {
1391 1392 1393 1394 1395 1396
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1397
		case FBC_NO_OUTPUT:
1398
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1399
			break;
1400
		case FBC_STOLEN_TOO_SMALL:
1401
			seq_puts(m, "not enough stolen memory");
1402 1403
			break;
		case FBC_UNSUPPORTED_MODE:
1404
			seq_puts(m, "mode not supported");
1405 1406
			break;
		case FBC_MODE_TOO_LARGE:
1407
			seq_puts(m, "mode too large");
1408 1409
			break;
		case FBC_BAD_PLANE:
1410
			seq_puts(m, "FBC unsupported on plane");
1411 1412
			break;
		case FBC_NOT_TILED:
1413
			seq_puts(m, "scanout buffer not tiled");
1414
			break;
1415
		case FBC_MULTIPLE_PIPES:
1416
			seq_puts(m, "multiple pipes are enabled");
1417
			break;
1418
		case FBC_MODULE_PARAM:
1419
			seq_puts(m, "disabled per module param (default off)");
1420
			break;
1421
		case FBC_CHIP_DEFAULT:
1422
			seq_puts(m, "disabled per chip default");
1423
			break;
1424
		default:
1425
			seq_puts(m, "unknown reason");
1426
		}
1427
		seq_putc(m, '\n');
1428
	}
1429 1430 1431

	intel_runtime_pm_put(dev_priv);

1432 1433 1434
	return 0;
}

1435 1436
static int i915_ips_status(struct seq_file *m, void *unused)
{
1437
	struct drm_info_node *node = m->private;
1438 1439 1440
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1441
	if (!HAS_IPS(dev)) {
1442 1443 1444 1445
		seq_puts(m, "not supported\n");
		return 0;
	}

1446 1447
	intel_runtime_pm_get(dev_priv);

1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1459

1460 1461
	intel_runtime_pm_put(dev_priv);

1462 1463 1464
	return 0;
}

1465 1466
static int i915_sr_status(struct seq_file *m, void *unused)
{
1467
	struct drm_info_node *node = m->private;
1468
	struct drm_device *dev = node->minor->dev;
1469
	struct drm_i915_private *dev_priv = dev->dev_private;
1470 1471
	bool sr_enabled = false;

1472 1473
	intel_runtime_pm_get(dev_priv);

1474
	if (HAS_PCH_SPLIT(dev))
1475
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1476
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1477 1478 1479 1480 1481 1482
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1483 1484
	intel_runtime_pm_put(dev_priv);

1485 1486
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1487 1488 1489 1490

	return 0;
}

1491 1492
static int i915_emon_status(struct seq_file *m, void *unused)
{
1493
	struct drm_info_node *node = m->private;
1494
	struct drm_device *dev = node->minor->dev;
1495
	struct drm_i915_private *dev_priv = dev->dev_private;
1496
	unsigned long temp, chipset, gfx;
1497 1498
	int ret;

1499 1500 1501
	if (!IS_GEN5(dev))
		return -ENODEV;

1502 1503 1504
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1505 1506 1507 1508

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1509
	mutex_unlock(&dev->struct_mutex);
1510 1511 1512 1513 1514 1515 1516 1517 1518

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1519 1520
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1521
	struct drm_info_node *node = m->private;
1522
	struct drm_device *dev = node->minor->dev;
1523
	struct drm_i915_private *dev_priv = dev->dev_private;
1524
	int ret = 0;
1525 1526
	int gpu_freq, ia_freq;

1527
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1528
		seq_puts(m, "unsupported on this chipset\n");
1529 1530 1531
		return 0;
	}

1532 1533
	intel_runtime_pm_get(dev_priv);

1534 1535
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1536
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1537
	if (ret)
1538
		goto out;
1539

1540
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1541

1542 1543
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1544
	     gpu_freq++) {
B
Ben Widawsky 已提交
1545 1546 1547 1548
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1549 1550 1551 1552
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1553 1554
	}

1555
	mutex_unlock(&dev_priv->rps.hw_lock);
1556

1557 1558 1559
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1560 1561
}

1562 1563
static int i915_opregion(struct seq_file *m, void *unused)
{
1564
	struct drm_info_node *node = m->private;
1565
	struct drm_device *dev = node->minor->dev;
1566
	struct drm_i915_private *dev_priv = dev->dev_private;
1567
	struct intel_opregion *opregion = &dev_priv->opregion;
1568
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1569 1570
	int ret;

1571 1572 1573
	if (data == NULL)
		return -ENOMEM;

1574 1575
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1576
		goto out;
1577

1578 1579 1580 1581
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1582 1583 1584

	mutex_unlock(&dev->struct_mutex);

1585 1586
out:
	kfree(data);
1587 1588 1589
	return 0;
}

1590 1591
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1592
	struct drm_info_node *node = m->private;
1593
	struct drm_device *dev = node->minor->dev;
1594
	struct intel_fbdev *ifbdev = NULL;
1595 1596
	struct intel_framebuffer *fb;

1597 1598
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1599 1600 1601 1602

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1603
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1604 1605 1606
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1607 1608
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1609
	describe_obj(m, fb->obj);
1610
	seq_putc(m, '\n');
1611
#endif
1612

1613
	mutex_lock(&dev->mode_config.fb_lock);
1614
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1615
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1616 1617
			continue;

1618
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1619 1620 1621
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1622 1623
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1624
		describe_obj(m, fb->obj);
1625
		seq_putc(m, '\n');
1626
	}
1627
	mutex_unlock(&dev->mode_config.fb_lock);
1628 1629 1630 1631

	return 0;
}

1632 1633
static int i915_context_status(struct seq_file *m, void *unused)
{
1634
	struct drm_info_node *node = m->private;
1635
	struct drm_device *dev = node->minor->dev;
1636
	struct drm_i915_private *dev_priv = dev->dev_private;
1637
	struct intel_engine_cs *ring;
1638
	struct intel_context *ctx;
1639
	int ret, i;
1640

1641
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1642 1643 1644
	if (ret)
		return ret;

1645
	if (dev_priv->ips.pwrctx) {
1646
		seq_puts(m, "power context ");
1647
		describe_obj(m, dev_priv->ips.pwrctx);
1648
		seq_putc(m, '\n');
1649
	}
1650

1651
	if (dev_priv->ips.renderctx) {
1652
		seq_puts(m, "render context ");
1653
		describe_obj(m, dev_priv->ips.renderctx);
1654
		seq_putc(m, '\n');
1655
	}
1656

1657
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1658
		if (ctx->legacy_hw_ctx.rcs_state == NULL)
1659 1660
			continue;

1661
		seq_puts(m, "HW context ");
1662
		describe_ctx(m, ctx);
1663 1664 1665 1666
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

1667
		describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1668
		seq_putc(m, '\n');
1669 1670
	}

1671
	mutex_unlock(&dev->struct_mutex);
1672 1673 1674 1675

	return 0;
}

1676 1677
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
1678
	struct drm_info_node *node = m->private;
1679 1680
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1681
	unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1682

1683
	spin_lock_irq(&dev_priv->uncore.lock);
1684 1685 1686 1687 1688
	if (IS_VALLEYVIEW(dev)) {
		fw_rendercount = dev_priv->uncore.fw_rendercount;
		fw_mediacount = dev_priv->uncore.fw_mediacount;
	} else
		forcewake_count = dev_priv->uncore.forcewake_count;
1689
	spin_unlock_irq(&dev_priv->uncore.lock);
1690

1691 1692 1693 1694 1695
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
		seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
	} else
		seq_printf(m, "forcewake count = %u\n", forcewake_count);
1696 1697 1698 1699

	return 0;
}

1700 1701
static const char *swizzle_string(unsigned swizzle)
{
1702
	switch (swizzle) {
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1718
		return "unknown";
1719 1720 1721 1722 1723 1724 1725
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1726
	struct drm_info_node *node = m->private;
1727 1728
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1729 1730 1731 1732 1733
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1734
	intel_runtime_pm_get(dev_priv);
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
1748
	} else if (INTEL_INFO(dev)->gen >= 6) {
1749 1750 1751 1752 1753 1754 1755 1756
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
B
Ben Widawsky 已提交
1757 1758 1759 1760 1761 1762
		if (IS_GEN8(dev))
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1763 1764
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1765
	}
1766
	intel_runtime_pm_put(dev_priv);
1767 1768 1769 1770 1771
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
1772 1773
static int per_file_ctx(int id, void *ptr, void *data)
{
1774
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
1775 1776 1777
	struct seq_file *m = data;
	struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);

1778 1779 1780
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
1781
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
1782 1783 1784 1785 1786
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
1787
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
1788 1789
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1790
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1791 1792
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
1793

B
Ben Widawsky 已提交
1794 1795 1796 1797
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1798
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
1799 1800 1801 1802 1803 1804 1805
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
1806
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
1807 1808 1809 1810 1811 1812 1813
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1814
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1815
	struct drm_file *file;
B
Ben Widawsky 已提交
1816
	int i;
D
Daniel Vetter 已提交
1817 1818 1819 1820

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1821
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1832
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1833
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
B
Ben Widawsky 已提交
1834

B
Ben Widawsky 已提交
1835
		ppgtt->debug_dump(ppgtt, m);
B
Ben Widawsky 已提交
1836 1837 1838 1839 1840 1841 1842 1843 1844
	} else
		return;

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
1845 1846
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
1847 1848 1849 1850
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
1851
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
1852
	struct drm_device *dev = node->minor->dev;
1853
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1854 1855 1856 1857

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1858
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
1859 1860 1861 1862 1863 1864

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

1865
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
1866 1867 1868 1869 1870
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1871 1872
static int i915_llc(struct seq_file *m, void *data)
{
1873
	struct drm_info_node *node = m->private;
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1884 1885 1886 1887 1888
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1889 1890
	u32 psrperf = 0;
	bool enabled = false;
1891

1892 1893
	intel_runtime_pm_get(dev_priv);

R
Rodrigo Vivi 已提交
1894 1895
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
1896 1897
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
1898

R
Rodrigo Vivi 已提交
1899 1900
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1901
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
1902

R
Rodrigo Vivi 已提交
1903 1904 1905 1906
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
1907

1908
	intel_runtime_pm_put(dev_priv);
1909 1910 1911
	return 0;
}

1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

1929 1930 1931
		if (!connector->base.encoder)
			continue;

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

1964 1965
	intel_runtime_pm_get(dev_priv);

1966 1967 1968 1969 1970 1971
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

1972 1973
	intel_runtime_pm_put(dev_priv);

1974
	seq_printf(m, "%llu", (long long unsigned)power);
1975 1976 1977 1978 1979 1980

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
1981
	struct drm_info_node *node = m->private;
1982 1983 1984
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1985
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
1986 1987 1988 1989
		seq_puts(m, "not supported\n");
		return 0;
	}

1990
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
1991
	seq_printf(m, "IRQs disabled: %s\n",
1992
		   yesno(dev_priv->pm.irqs_disabled));
1993

1994 1995 1996
	return 0;
}

1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2042 2043 2044 2045
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2046 2047
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
		WARN_ON(1);
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2058
	struct drm_info_node *node = m->private;
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2113
	struct drm_info_node *node = m->private;
2114 2115 2116 2117 2118 2119 2120
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2121
		   encoder->base.id, encoder->name);
2122 2123 2124 2125
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2126
			   connector->name,
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2140
	struct drm_info_node *node = m->private;
2141 2142 2143 2144
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2145 2146 2147 2148 2149 2150
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2197
	struct drm_display_mode *mode;
2198 2199

	seq_printf(m, "connector %d: type %s, status: %s\n",
2200
		   connector->base.id, connector->name,
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2212 2213 2214 2215 2216 2217 2218 2219 2220
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2221

2222 2223 2224
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2225 2226
}

2227 2228 2229 2230 2231 2232 2233 2234
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2235
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2236 2237 2238 2239 2240 2241 2242 2243 2244

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2245
	pos = I915_READ(CURPOS(pipe));
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2258 2259
static int i915_display_info(struct seq_file *m, void *unused)
{
2260
	struct drm_info_node *node = m->private;
2261
	struct drm_device *dev = node->minor->dev;
2262
	struct drm_i915_private *dev_priv = dev->dev_private;
2263
	struct intel_crtc *crtc;
2264 2265
	struct drm_connector *connector;

2266
	intel_runtime_pm_get(dev_priv);
2267 2268 2269
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2270
	for_each_intel_crtc(dev, crtc) {
2271 2272
		bool active;
		int x, y;
2273

2274
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2275
			   crtc->base.base.id, pipe_name(crtc->pipe),
2276
			   yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
2277
		if (crtc->active) {
2278 2279
			intel_crtc_info(m, crtc);

2280
			active = cursor_position(dev, crtc->pipe, &x, &y);
2281
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2282
				   yesno(crtc->cursor_base),
2283 2284
				   x, y, crtc->cursor_width, crtc->cursor_height,
				   crtc->cursor_addr, yesno(active));
2285
		}
2286 2287 2288 2289

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2290 2291 2292 2293 2294 2295 2296 2297 2298
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2299
	intel_runtime_pm_put(dev_priv);
2300 2301 2302 2303

	return 0;
}

B
Ben Widawsky 已提交
2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2321
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

2371
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
2372 2373 2374 2375
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
		seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
			   pll->active, yesno(pll->on));
		seq_printf(m, " tracked hardware state:\n");
		seq_printf(m, " dpll:    0x%08x\n", pll->hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->hw_state.fp1);
2395
		seq_printf(m, " wrpll:   0x%08x\n", pll->hw_state.wrpll);
2396 2397 2398 2399 2400 2401
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2402 2403 2404 2405 2406 2407 2408 2409
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
2410 2411 2412 2413
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2414 2415 2416
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

2417 2418 2419 2420
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
2421 2422 2423
		return -EBUSY; /* already open */
	}

2424
	pipe_crc->opened = true;
2425 2426
	filep->private_data = inode->i_private;

2427 2428
	spin_unlock_irq(&pipe_crc->lock);

2429 2430 2431 2432 2433
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
2434 2435 2436 2437
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2438 2439 2440
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
2441

2442 2443 2444 2445 2446 2447 2448 2449 2450
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2451
{
2452 2453 2454
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
	int head, tail, n_entries, n;
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2477
		return 0;
2478 2479

	/* nothing to read */
2480
	spin_lock_irq(&pipe_crc->lock);
2481
	while (pipe_crc_data_count(pipe_crc) == 0) {
2482 2483 2484 2485
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
2486
			return -EAGAIN;
2487
		}
2488

2489 2490 2491 2492 2493 2494
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
2495 2496
	}

2497
	/* We now have one or more entries to read */
2498 2499
	head = pipe_crc->head;
	tail = pipe_crc->tail;
2500 2501
	n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
			count / PIPE_CRC_LINE_LEN);
2502 2503
	spin_unlock_irq(&pipe_crc->lock);

2504 2505 2506
	bytes_read = 0;
	n = 0;
	do {
2507
		struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2508
		int ret;
2509

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

		ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
				   buf, PIPE_CRC_LINE_LEN);
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
2520 2521 2522

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2523 2524
		n++;
	} while (--n_entries);
2525

2526 2527 2528 2529
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->tail = tail;
	spin_unlock_irq(&pipe_crc->lock);

2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
2565 2566
	if (!ent)
		return -ENOMEM;
2567 2568

	return drm_add_fake_info_node(minor, ent, info);
2569 2570
}

D
Daniel Vetter 已提交
2571
static const char * const pipe_crc_sources[] = {
2572 2573 2574 2575
	"none",
	"plane1",
	"plane2",
	"pf",
2576
	"pipe",
D
Daniel Vetter 已提交
2577 2578 2579 2580
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
2581
	"auto",
2582 2583 2584 2585 2586 2587 2588 2589
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

2590
static int display_crc_ctl_show(struct seq_file *m, void *data)
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

2603
static int display_crc_ctl_open(struct inode *inode, struct file *file)
2604 2605 2606
{
	struct drm_device *dev = inode->i_private;

2607
	return single_open(file, display_crc_ctl_show, dev);
2608 2609
}

2610
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2611 2612
				 uint32_t *val)
{
2613 2614 2615 2616
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

2630 2631 2632 2633 2634
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
2635
	struct intel_digital_port *dig_port;
2636 2637 2638 2639
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

2640
	drm_modeset_lock_all(dev);
2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
2673 2674 2675
			break;
		}
	}
2676
	drm_modeset_unlock_all(dev);
2677 2678 2679 2680 2681 2682 2683

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2684 2685
				uint32_t *val)
{
2686 2687 2688
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2689 2690 2691 2692 2693 2694 2695
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
2696 2697 2698 2699 2700
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
2701
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2702 2703 2704
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
2705
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2706 2707 2708 2709 2710 2711 2712 2713
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
2735 2736 2737
	return 0;
}

2738
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
2739 2740
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
2741 2742
				 uint32_t *val)
{
2743 2744 2745
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2746 2747 2748 2749 2750 2751 2752
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
2765
		need_stable_symbols = true;
2766 2767 2768 2769 2770
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
2771
		need_stable_symbols = true;
2772 2773 2774 2775 2776
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
2777
		need_stable_symbols = true;
2778 2779 2780 2781 2782 2783 2784 2785
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

2811 2812 2813
	return 0;
}

2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

2848
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
2849 2850
				uint32_t *val)
{
2851 2852 2853 2854
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
2855 2856 2857 2858 2859 2860 2861 2862 2863
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
2864
	case INTEL_PIPE_CRC_SOURCE_NONE:
2865 2866
		*val = 0;
		break;
D
Daniel Vetter 已提交
2867 2868
	default:
		return -EINVAL;
2869 2870 2871 2872 2873
	}

	return 0;
}

2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
	    !crtc->config.pch_pfit.enabled) {
		crtc->config.pch_pfit.force_thru = true;

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.pch_pfit.force_thru) {
		crtc->config.pch_pfit.force_thru = false;

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
2928 2929
				uint32_t *val)
{
2930 2931 2932 2933
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
2934 2935 2936 2937 2938 2939 2940
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
2941 2942 2943
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

2944 2945
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
2946
	case INTEL_PIPE_CRC_SOURCE_NONE:
2947 2948
		*val = 0;
		break;
D
Daniel Vetter 已提交
2949 2950
	default:
		return -EINVAL;
2951 2952 2953 2954 2955
	}

	return 0;
}

2956 2957 2958 2959
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2960
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
2961
	u32 val = 0; /* shut up gcc */
2962
	int ret;
2963

2964 2965 2966
	if (pipe_crc->source == source)
		return 0;

2967 2968 2969 2970
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

D
Daniel Vetter 已提交
2971
	if (IS_GEN2(dev))
2972
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
2973
	else if (INTEL_INFO(dev)->gen < 5)
2974
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
2975
	else if (IS_VALLEYVIEW(dev))
2976
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
2977
	else if (IS_GEN5(dev) || IS_GEN6(dev))
2978
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
2979
	else
2980
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
2981 2982 2983 2984

	if (ret != 0)
		return ret;

2985 2986
	/* none -> real source transition */
	if (source) {
2987 2988 2989
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

2990 2991 2992 2993 2994 2995
		pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
					    INTEL_PIPE_CRC_ENTRIES_NR,
					    GFP_KERNEL);
		if (!pipe_crc->entries)
			return -ENOMEM;

2996 2997 2998 2999
		spin_lock_irq(&pipe_crc->lock);
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3000 3001
	}

3002
	pipe_crc->source = source;
3003 3004 3005 3006

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3007 3008
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3009
		struct intel_pipe_crc_entry *entries;
3010 3011
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3012

3013 3014 3015
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3016 3017 3018 3019
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3020

3021 3022
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3023
		pipe_crc->entries = NULL;
3024 3025 3026
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3027 3028 3029

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3030 3031
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3032 3033
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3034 3035
	}

3036 3037 3038 3039 3040
	return 0;
}

/*
 * Parse pipe CRC command strings:
3041 3042 3043
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3044 3045 3046 3047
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3048 3049
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3050
 */
3051
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3082 3083 3084 3085
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3086
static const char * const pipe_crc_objects[] = {
3087 3088 3089 3090
	"pipe",
};

static int
3091
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3092 3093 3094 3095 3096
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3097
			*o = i;
3098 3099 3100 3101 3102 3103
			return 0;
		    }

	return -EINVAL;
}

3104
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3117
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3118 3119 3120 3121 3122
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3123
			*s = i;
3124 3125 3126 3127 3128 3129
			return 0;
		    }

	return -EINVAL;
}

3130
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3131
{
3132
#define N_WORDS 3
3133
	int n_words;
3134
	char *words[N_WORDS];
3135
	enum pipe pipe;
3136
	enum intel_pipe_crc_object object;
3137 3138
	enum intel_pipe_crc_source source;

3139
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3140 3141 3142 3143 3144 3145
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3146
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3147
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3148 3149 3150
		return -EINVAL;
	}

3151
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3152
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3153 3154 3155
		return -EINVAL;
	}

3156
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3157
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3158 3159 3160 3161 3162 3163
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3164 3165
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3191
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3192 3193 3194 3195 3196 3197 3198 3199 3200 3201

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3202
static const struct file_operations i915_display_crc_ctl_fops = {
3203
	.owner = THIS_MODULE,
3204
	.open = display_crc_ctl_open,
3205 3206 3207
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3208
	.write = display_crc_ctl_write
3209 3210
};

3211 3212 3213
static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
{
	struct drm_device *dev = m->private;
3214
	int num_levels = ilk_wm_max_level(dev) + 1;
3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

		/* WM1+ latency values in 0.5us units */
		if (level > 0)
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
			   level, wm[level],
			   latency / 10, latency % 10);
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.pri_latency);

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.spr_latency);

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.cur_latency);

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
				size_t len, loff_t *offp, uint16_t wm[5])
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	uint16_t new[5] = { 0 };
3297
	int num_levels = ilk_wm_max_level(dev) + 1;
3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3379 3380
static int
i915_wedged_get(void *data, u64 *val)
3381
{
3382
	struct drm_device *dev = data;
3383
	struct drm_i915_private *dev_priv = dev->dev_private;
3384

3385
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
3386

3387
	return 0;
3388 3389
}

3390 3391
static int
i915_wedged_set(void *data, u64 val)
3392
{
3393
	struct drm_device *dev = data;
3394 3395 3396
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_runtime_pm_get(dev_priv);
3397

3398 3399
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
3400 3401 3402

	intel_runtime_pm_put(dev_priv);

3403
	return 0;
3404 3405
}

3406 3407
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3408
			"%llu\n");
3409

3410 3411
static int
i915_ring_stop_get(void *data, u64 *val)
3412
{
3413
	struct drm_device *dev = data;
3414
	struct drm_i915_private *dev_priv = dev->dev_private;
3415

3416
	*val = dev_priv->gpu_error.stop_rings;
3417

3418
	return 0;
3419 3420
}

3421 3422
static int
i915_ring_stop_set(void *data, u64 val)
3423
{
3424
	struct drm_device *dev = data;
3425
	struct drm_i915_private *dev_priv = dev->dev_private;
3426
	int ret;
3427

3428
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3429

3430 3431 3432 3433
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

3434
	dev_priv->gpu_error.stop_rings = val;
3435 3436
	mutex_unlock(&dev->struct_mutex);

3437
	return 0;
3438 3439
}

3440 3441 3442
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
3443

3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

3510 3511 3512 3513 3514 3515 3516 3517
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
3518 3519
static int
i915_drop_caches_get(void *data, u64 *val)
3520
{
3521
	*val = DROP_ALL;
3522

3523
	return 0;
3524 3525
}

3526 3527
static int
i915_drop_caches_set(void *data, u64 val)
3528
{
3529
	struct drm_device *dev = data;
3530 3531
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
3532 3533
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
3534
	int ret;
3535

3536
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
3554 3555 3556
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
B
Ben Widawsky 已提交
3557
				if (vma->pin_count)
B
Ben Widawsky 已提交
3558 3559 3560 3561 3562 3563
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
3564
		}
3565 3566 3567
	}

	if (val & DROP_UNBOUND) {
3568 3569
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

3580
	return ret;
3581 3582
}

3583 3584 3585
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3586

3587 3588
static int
i915_max_freq_get(void *data, u64 *val)
3589
{
3590
	struct drm_device *dev = data;
3591
	struct drm_i915_private *dev_priv = dev->dev_private;
3592
	int ret;
3593

3594
	if (INTEL_INFO(dev)->gen < 6)
3595 3596
		return -ENODEV;

3597 3598
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3599
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3600 3601
	if (ret)
		return ret;
3602

3603
	if (IS_VALLEYVIEW(dev))
3604
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
3605
	else
3606
		*val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3607
	mutex_unlock(&dev_priv->rps.hw_lock);
3608

3609
	return 0;
3610 3611
}

3612 3613
static int
i915_max_freq_set(void *data, u64 val)
3614
{
3615
	struct drm_device *dev = data;
3616
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3617
	u32 rp_state_cap, hw_max, hw_min;
3618
	int ret;
3619

3620
	if (INTEL_INFO(dev)->gen < 6)
3621
		return -ENODEV;
3622

3623 3624
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3625
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
3626

3627
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3628 3629 3630
	if (ret)
		return ret;

3631 3632 3633
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
3634
	if (IS_VALLEYVIEW(dev)) {
3635
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3636 3637 3638

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3639 3640
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3641 3642

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3643
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3644 3645 3646
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3647
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
3648 3649
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3650 3651
	}

3652
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
3653 3654 3655 3656 3657 3658

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3659
	mutex_unlock(&dev_priv->rps.hw_lock);
3660

3661
	return 0;
3662 3663
}

3664 3665
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
3666
			"%llu\n");
3667

3668 3669
static int
i915_min_freq_get(void *data, u64 *val)
3670
{
3671
	struct drm_device *dev = data;
3672
	struct drm_i915_private *dev_priv = dev->dev_private;
3673
	int ret;
3674

3675
	if (INTEL_INFO(dev)->gen < 6)
3676 3677
		return -ENODEV;

3678 3679
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3680
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3681 3682
	if (ret)
		return ret;
3683

3684
	if (IS_VALLEYVIEW(dev))
3685
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
3686
	else
3687
		*val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3688
	mutex_unlock(&dev_priv->rps.hw_lock);
3689

3690
	return 0;
3691 3692
}

3693 3694
static int
i915_min_freq_set(void *data, u64 val)
3695
{
3696
	struct drm_device *dev = data;
3697
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3698
	u32 rp_state_cap, hw_max, hw_min;
3699
	int ret;
3700

3701
	if (INTEL_INFO(dev)->gen < 6)
3702
		return -ENODEV;
3703

3704 3705
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3706
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
3707

3708
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3709 3710 3711
	if (ret)
		return ret;

3712 3713 3714
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
3715
	if (IS_VALLEYVIEW(dev)) {
3716
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3717 3718 3719

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3720 3721
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3722 3723

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3724
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3725 3726 3727
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3728
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
3729 3730
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3731
	}
J
Jeff McGee 已提交
3732

3733
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
3734 3735 3736 3737 3738 3739

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3740
	mutex_unlock(&dev_priv->rps.hw_lock);
3741

3742
	return 0;
3743 3744
}

3745 3746
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
3747
			"%llu\n");
3748

3749 3750
static int
i915_cache_sharing_get(void *data, u64 *val)
3751
{
3752
	struct drm_device *dev = data;
3753
	struct drm_i915_private *dev_priv = dev->dev_private;
3754
	u32 snpcr;
3755
	int ret;
3756

3757 3758 3759
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3760 3761 3762
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3763
	intel_runtime_pm_get(dev_priv);
3764

3765
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3766 3767

	intel_runtime_pm_put(dev_priv);
3768 3769
	mutex_unlock(&dev_priv->dev->struct_mutex);

3770
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3771

3772
	return 0;
3773 3774
}

3775 3776
static int
i915_cache_sharing_set(void *data, u64 val)
3777
{
3778
	struct drm_device *dev = data;
3779 3780 3781
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

3782 3783 3784
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3785
	if (val > 3)
3786 3787
		return -EINVAL;

3788
	intel_runtime_pm_get(dev_priv);
3789
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3790 3791 3792 3793 3794 3795 3796

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

3797
	intel_runtime_pm_put(dev_priv);
3798
	return 0;
3799 3800
}

3801 3802 3803
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3804

3805 3806 3807 3808 3809
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3810
	if (INTEL_INFO(dev)->gen < 6)
3811 3812
		return 0;

3813
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3814 3815 3816 3817

	return 0;
}

3818
static int i915_forcewake_release(struct inode *inode, struct file *file)
3819 3820 3821 3822
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3823
	if (INTEL_INFO(dev)->gen < 6)
3824 3825
		return 0;

3826
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
3843
				  S_IRUSR,
3844 3845
				  root, dev,
				  &i915_forcewake_fops);
3846 3847
	if (!ent)
		return -ENOMEM;
3848

B
Ben Widawsky 已提交
3849
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
3850 3851
}

3852 3853 3854 3855
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
3856 3857 3858 3859
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

3860
	ent = debugfs_create_file(name,
3861 3862
				  S_IRUGO | S_IWUSR,
				  root, dev,
3863
				  fops);
3864 3865
	if (!ent)
		return -ENOMEM;
3866

3867
	return drm_add_fake_info_node(minor, ent, fops);
3868 3869
}

3870
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
3871
	{"i915_capabilities", i915_capabilities, 0},
3872
	{"i915_gem_objects", i915_gem_object_info, 0},
3873
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
3874
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
3875 3876
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
3877
	{"i915_gem_stolen", i915_gem_stolen_list_info },
3878
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
3879 3880
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
3881
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
3882
	{"i915_gem_interrupt", i915_interrupt_info, 0},
3883 3884 3885
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
3886
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
3887
	{"i915_frequency_info", i915_frequency_info, 0},
3888
	{"i915_drpc_info", i915_drpc_info, 0},
3889
	{"i915_emon_status", i915_emon_status, 0},
3890
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
3891
	{"i915_fbc_status", i915_fbc_status, 0},
3892
	{"i915_ips_status", i915_ips_status, 0},
3893
	{"i915_sr_status", i915_sr_status, 0},
3894
	{"i915_opregion", i915_opregion, 0},
3895
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
3896
	{"i915_context_status", i915_context_status, 0},
3897
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
3898
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
3899
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
3900
	{"i915_llc", i915_llc, 0},
3901
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
3902
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
3903
	{"i915_energy_uJ", i915_energy_uJ, 0},
3904
	{"i915_pc8_status", i915_pc8_status, 0},
3905
	{"i915_power_domain_info", i915_power_domain_info, 0},
3906
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
3907
	{"i915_semaphore_status", i915_semaphore_status, 0},
3908
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
3909
};
3910
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
3911

3912
static const struct i915_debugfs_files {
3913 3914 3915 3916 3917 3918 3919 3920
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
3921 3922
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
3923 3924 3925
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
3926
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
3927 3928 3929
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
3930 3931
};

3932 3933 3934
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3935
	enum pipe pipe;
3936

3937 3938
	for_each_pipe(pipe) {
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3939

3940 3941
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
3942 3943 3944 3945
		init_waitqueue_head(&pipe_crc->wq);
	}
}

3946
int i915_debugfs_init(struct drm_minor *minor)
3947
{
3948
	int ret, i;
3949

3950
	ret = i915_forcewake_create(minor->debugfs_root, minor);
3951 3952
	if (ret)
		return ret;
3953

3954 3955 3956 3957 3958 3959
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

3960 3961 3962 3963 3964 3965 3966
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
3967

3968 3969
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
3970 3971 3972
					minor->debugfs_root, minor);
}

3973
void i915_debugfs_cleanup(struct drm_minor *minor)
3974
{
3975 3976
	int i;

3977 3978
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
3979

3980 3981
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
3982

D
Daniel Vetter 已提交
3983
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3984 3985 3986 3987 3988 3989
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

3990 3991 3992 3993 3994 3995
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
3996
}