i915_debugfs.c 108.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->user_pin_count > 0)
100
		return "P";
B
Ben Widawsky 已提交
101
	else if (i915_gem_obj_is_pinned(obj))
102 103 104 105 106
		return "p";
	else
		return " ";
}

107
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
108
{
109 110 111 112 113 114
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
115 116
}

B
Ben Widawsky 已提交
117 118 119 120 121
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

122 123 124
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
B
Ben Widawsky 已提交
126 127
	int pin_count = 0;

128
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
129 130 131
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
132
		   get_global_flag(obj),
133
		   obj->base.size / 1024,
134 135
		   obj->base.read_domains,
		   obj->base.write_domain,
136 137
		   obj->last_read_seqno,
		   obj->last_write_seqno,
138
		   obj->last_fenced_seqno,
139
		   i915_cache_level_str(obj->cache_level),
140 141 142 143
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
B
Ben Widawsky 已提交
144 145 146 147
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			pin_count++;
		seq_printf(m, " (pinned x %d)", pin_count);
148 149
	if (obj->pin_display)
		seq_printf(m, " (display)");
150 151
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
152 153 154 155 156 157 158 159
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
160 161
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
162 163 164 165 166 167 168 169 170
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
171 172
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
173 174
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
175 176
}

177
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
178
{
179
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
180 181 182 183
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

184
static int i915_gem_object_list_info(struct seq_file *m, void *data)
185
{
186
	struct drm_info_node *node = m->private;
187 188
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
189
	struct drm_device *dev = node->minor->dev;
190 191
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
192
	struct i915_vma *vma;
193 194
	size_t total_obj_size, total_gtt_size;
	int count, ret;
195 196 197 198

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
199

B
Ben Widawsky 已提交
200
	/* FIXME: the user of this interface might want more than just GGTT */
201 202
	switch (list) {
	case ACTIVE_LIST:
203
		seq_puts(m, "Active:\n");
204
		head = &vm->active_list;
205 206
		break;
	case INACTIVE_LIST:
207
		seq_puts(m, "Inactive:\n");
208
		head = &vm->inactive_list;
209 210
		break;
	default:
211 212
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
213 214
	}

215
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
216 217 218 219 220 221
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
222
		count++;
223
	}
224
	mutex_unlock(&dev->struct_mutex);
225

226 227
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
228 229 230
	return 0;
}

231 232 233 234
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
235
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
236
	struct drm_i915_gem_object *b =
237
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
238 239 240 241 242 243

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
244
	struct drm_info_node *node = m->private;
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

261
		list_add(&obj->obj_exec_link, &stolen);
262 263 264 265 266 267 268 269 270

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

271
		list_add(&obj->obj_exec_link, &stolen);
272 273 274 275 276 277 278

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
279
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
280 281 282
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
283
		list_del_init(&obj->obj_exec_link);
284 285 286 287 288 289 290 291
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

292 293
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
294
		size += i915_gem_obj_ggtt_size(obj); \
295 296
		++count; \
		if (obj->map_and_fenceable) { \
297
			mappable_size += i915_gem_obj_ggtt_size(obj); \
298 299 300
			++mappable_count; \
		} \
	} \
301
} while (0)
302

303
struct file_stats {
304
	struct drm_i915_file_private *file_priv;
305
	int count;
306 307 308
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
309 310 311 312 313 314
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
315
	struct i915_vma *vma;
316 317 318 319

	stats->count++;
	stats->total += obj->base.size;

320 321 322
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

323 324 325 326 327 328 329 330 331 332 333 334 335
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
336
			if (ppgtt->file_priv != stats->file_priv)
337 338 339 340 341 342 343 344 345
				continue;

			if (obj->ring) /* XXX per-vma statistic */
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
346
	} else {
347 348 349 350 351 352 353 354
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
			if (obj->ring)
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
355 356
	}

357 358 359
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

360 361 362
	return 0;
}

B
Ben Widawsky 已提交
363 364 365 366 367 368 369 370 371 372 373 374
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
375
{
376
	struct drm_info_node *node = m->private;
377 378
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
379 380
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
381
	struct drm_i915_gem_object *obj;
382
	struct i915_address_space *vm = &dev_priv->gtt.base;
383
	struct drm_file *file;
B
Ben Widawsky 已提交
384
	struct i915_vma *vma;
385 386 387 388 389 390
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

391 392 393 394 395
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
396
	count_objects(&dev_priv->mm.bound_list, global_list);
397 398 399 400
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
401
	count_vmas(&vm->active_list, mm_list);
402 403 404 405
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
406
	count_vmas(&vm->inactive_list, mm_list);
407 408 409
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

410
	size = count = purgeable_size = purgeable_count = 0;
411
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
412
		size += obj->base.size, ++count;
413 414 415
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
416 417
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

418
	size = count = mappable_size = mappable_count = 0;
419
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
420
		if (obj->fault_mappable) {
421
			size += i915_gem_obj_ggtt_size(obj);
422 423 424
			++count;
		}
		if (obj->pin_mappable) {
425
			mappable_size += i915_gem_obj_ggtt_size(obj);
426 427
			++mappable_count;
		}
428 429 430 431
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
432
	}
433 434
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
435 436 437 438 439
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

440
	seq_printf(m, "%zu [%lu] gtt total\n",
441 442
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
443

444
	seq_putc(m, '\n');
445 446
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
447
		struct task_struct *task;
448 449

		memset(&stats, 0, sizeof(stats));
450
		stats.file_priv = file->driver_priv;
451
		spin_lock(&file->table_lock);
452
		idr_for_each(&file->object_idr, per_file_stats, &stats);
453
		spin_unlock(&file->table_lock);
454 455 456 457 458 459 460 461
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
462
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
463
			   task ? task->comm : "<unknown>",
464 465 466 467
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
468
			   stats.global,
469
			   stats.shared,
470
			   stats.unbound);
471
		rcu_read_unlock();
472 473
	}

474 475 476 477 478
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

479
static int i915_gem_gtt_info(struct seq_file *m, void *data)
480
{
481
	struct drm_info_node *node = m->private;
482
	struct drm_device *dev = node->minor->dev;
483
	uintptr_t list = (uintptr_t) node->info_ent->data;
484 485 486 487 488 489 490 491 492 493
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
494
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
495
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
496 497
			continue;

498
		seq_puts(m, "   ");
499
		describe_obj(m, obj);
500
		seq_putc(m, '\n');
501
		total_obj_size += obj->base.size;
502
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
503 504 505 506 507 508 509 510 511 512 513
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

514 515
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
516
	struct drm_info_node *node = m->private;
517 518 519
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;
520 521 522 523 524
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
525

526
	for_each_intel_crtc(dev, crtc) {
527 528
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
529 530 531 532 533
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
534
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
535 536
				   pipe, plane);
		} else {
537
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
538
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
539 540
					   pipe, plane);
			} else {
541
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
542 543 544
					   pipe, plane);
			}
			if (work->enable_stall_check)
545
				seq_puts(m, "Stall check enabled, ");
546
			else
547
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
548
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
549 550

			if (work->old_fb_obj) {
551 552
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
553 554
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
555 556
			}
			if (work->pending_flip_obj) {
557 558
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
559 560
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
561 562 563 564 565
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

566 567
	mutex_unlock(&dev->struct_mutex);

568 569 570
	return 0;
}

571 572
static int i915_gem_request_info(struct seq_file *m, void *data)
{
573
	struct drm_info_node *node = m->private;
574
	struct drm_device *dev = node->minor->dev;
575
	struct drm_i915_private *dev_priv = dev->dev_private;
576
	struct intel_engine_cs *ring;
577
	struct drm_i915_gem_request *gem_request;
578
	int ret, count, i;
579 580 581 582

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
583

584
	count = 0;
585 586 587 588 589
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
590
		list_for_each_entry(gem_request,
591
				    &ring->request_list,
592 593 594 595 596 597
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
598
	}
599 600
	mutex_unlock(&dev->struct_mutex);

601
	if (count == 0)
602
		seq_puts(m, "No requests\n");
603

604 605 606
	return 0;
}

607
static void i915_ring_seqno_info(struct seq_file *m,
608
				 struct intel_engine_cs *ring)
609 610
{
	if (ring->get_seqno) {
611
		seq_printf(m, "Current sequence (%s): %u\n",
612
			   ring->name, ring->get_seqno(ring, false));
613 614 615
	}
}

616 617
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
618
	struct drm_info_node *node = m->private;
619
	struct drm_device *dev = node->minor->dev;
620
	struct drm_i915_private *dev_priv = dev->dev_private;
621
	struct intel_engine_cs *ring;
622
	int ret, i;
623 624 625 626

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
627
	intel_runtime_pm_get(dev_priv);
628

629 630
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
631

632
	intel_runtime_pm_put(dev_priv);
633 634
	mutex_unlock(&dev->struct_mutex);

635 636 637 638 639 640
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
641
	struct drm_info_node *node = m->private;
642
	struct drm_device *dev = node->minor->dev;
643
	struct drm_i915_private *dev_priv = dev->dev_private;
644
	struct intel_engine_cs *ring;
645
	int ret, i, pipe;
646 647 648 649

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
650
	intel_runtime_pm_get(dev_priv);
651

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	if (IS_CHERRYVIEW(dev)) {
		int i;
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
693 694 695 696 697 698 699 700 701 702 703 704
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

705
		for_each_pipe(pipe) {
706 707 708 709 710 711
			if (!intel_display_power_enabled(dev_priv,
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
712
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
713 714
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
715
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
716 717
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
718
			seq_printf(m, "Pipe %c IER:\t%08x\n",
719 720
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
782 783 784 785 786 787
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
788 789 790 791
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
812
	for_each_ring(ring, dev_priv, i) {
813
		if (INTEL_INFO(dev)->gen >= 6) {
814 815 816
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
817
		}
818
		i915_ring_seqno_info(m, ring);
819
	}
820
	intel_runtime_pm_put(dev_priv);
821 822
	mutex_unlock(&dev->struct_mutex);

823 824 825
	return 0;
}

826 827
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
828
	struct drm_info_node *node = m->private;
829
	struct drm_device *dev = node->minor->dev;
830
	struct drm_i915_private *dev_priv = dev->dev_private;
831 832 833 834 835
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
836 837 838 839

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
840
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
841

C
Chris Wilson 已提交
842 843
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
844
		if (obj == NULL)
845
			seq_puts(m, "unused");
846
		else
847
			describe_obj(m, obj);
848
		seq_putc(m, '\n');
849 850
	}

851
	mutex_unlock(&dev->struct_mutex);
852 853 854
	return 0;
}

855 856
static int i915_hws_info(struct seq_file *m, void *data)
{
857
	struct drm_info_node *node = m->private;
858
	struct drm_device *dev = node->minor->dev;
859
	struct drm_i915_private *dev_priv = dev->dev_private;
860
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
861
	const u32 *hws;
862 863
	int i;

864
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
865
	hws = ring->status_page.page_addr;
866 867 868 869 870 871 872 873 874 875 876
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

877 878 879 880 881 882
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
883
	struct i915_error_state_file_priv *error_priv = filp->private_data;
884
	struct drm_device *dev = error_priv->dev;
885
	int ret;
886 887 888

	DRM_DEBUG_DRIVER("Resetting error state\n");

889 890 891 892
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

910
	i915_error_state_get(dev, error_priv);
911

912 913 914
	file->private_data = error_priv;

	return 0;
915 916 917 918
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
919
	struct i915_error_state_file_priv *error_priv = file->private_data;
920

921
	i915_error_state_put(error_priv);
922 923
	kfree(error_priv);

924 925 926
	return 0;
}

927 928 929 930 931 932 933 934 935 936 937 938
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
939

940
	ret = i915_error_state_to_str(&error_str, error_priv);
941 942 943 944 945 946 947 948 949 950 951 952
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
953
	i915_error_state_buf_release(&error_str);
954
	return ret ?: ret_count;
955 956 957 958 959
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
960
	.read = i915_error_state_read,
961 962 963 964 965
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

966 967
static int
i915_next_seqno_get(void *data, u64 *val)
968
{
969
	struct drm_device *dev = data;
970
	struct drm_i915_private *dev_priv = dev->dev_private;
971 972 973 974 975 976
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

977
	*val = dev_priv->next_seqno;
978 979
	mutex_unlock(&dev->struct_mutex);

980
	return 0;
981 982
}

983 984 985 986
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
987 988 989 990 991 992
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

993
	ret = i915_gem_set_seqno(dev, val);
994 995
	mutex_unlock(&dev->struct_mutex);

996
	return ret;
997 998
}

999 1000
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1001
			"0x%llx\n");
1002

1003
static int i915_frequency_info(struct seq_file *m, void *unused)
1004
{
1005
	struct drm_info_node *node = m->private;
1006
	struct drm_device *dev = node->minor->dev;
1007
	struct drm_i915_private *dev_priv = dev->dev_private;
1008 1009 1010
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1011

1012 1013
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1024 1025
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
		   IS_BROADWELL(dev)) {
1026 1027 1028
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1029
		u32 rpmodectl, rpinclimit, rpdeclimit;
1030
		u32 rpstat, cagf, reqf;
1031 1032
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1033 1034 1035
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1036 1037
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1038
			goto out;
1039

1040
		gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
1041

1042 1043
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
1044
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1045 1046 1047 1048 1049
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

1050 1051 1052 1053
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1054 1055 1056 1057 1058 1059 1060
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1061
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1062 1063 1064 1065
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
1066

1067
		gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
1068 1069
		mutex_unlock(&dev->struct_mutex);

1070 1071 1072 1073 1074 1075
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
			   I915_READ(GEN6_PMIER),
			   I915_READ(GEN6_PMIMR),
			   I915_READ(GEN6_PMISR),
			   I915_READ(GEN6_PMIIR),
			   I915_READ(GEN6_PMINTRMSK));
1076 1077 1078 1079 1080 1081 1082
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1083 1084 1085 1086
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1087
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1088
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1101 1102 1103

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1104
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1105 1106 1107

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1108
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1109 1110 1111

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1112
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1113 1114

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1115
			   dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
1116
	} else if (IS_VALLEYVIEW(dev)) {
1117
		u32 freq_sts;
1118

1119
		mutex_lock(&dev_priv->rps.hw_lock);
1120
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1121 1122 1123 1124
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "max GPU freq: %d MHz\n",
1125
			   vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1126 1127

		seq_printf(m, "min GPU freq: %d MHz\n",
1128
			   vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1129 1130

		seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
1131
			   vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1132 1133

		seq_printf(m, "current GPU freq: %d MHz\n",
1134
			   vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1135
		mutex_unlock(&dev_priv->rps.hw_lock);
1136
	} else {
1137
		seq_puts(m, "no P-state info available\n");
1138
	}
1139

1140 1141 1142
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1143 1144
}

1145
static int ironlake_drpc_info(struct seq_file *m)
1146
{
1147
	struct drm_info_node *node = m->private;
1148
	struct drm_device *dev = node->minor->dev;
1149
	struct drm_i915_private *dev_priv = dev->dev_private;
1150 1151 1152 1153 1154 1155 1156
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1157
	intel_runtime_pm_get(dev_priv);
1158 1159 1160 1161 1162

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1163
	intel_runtime_pm_put(dev_priv);
1164
	mutex_unlock(&dev->struct_mutex);
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1179
	seq_printf(m, "Max P-state: P%d\n",
1180
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1181 1182 1183 1184 1185
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1186
	seq_puts(m, "Current RS state: ");
1187 1188
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1189
		seq_puts(m, "on\n");
1190 1191
		break;
	case RSX_STATUS_RC1:
1192
		seq_puts(m, "RC1\n");
1193 1194
		break;
	case RSX_STATUS_RC1E:
1195
		seq_puts(m, "RC1E\n");
1196 1197
		break;
	case RSX_STATUS_RS1:
1198
		seq_puts(m, "RS1\n");
1199 1200
		break;
	case RSX_STATUS_RS2:
1201
		seq_puts(m, "RS2 (RC6)\n");
1202 1203
		break;
	case RSX_STATUS_RS3:
1204
		seq_puts(m, "RC3 (RC6+)\n");
1205 1206
		break;
	default:
1207
		seq_puts(m, "unknown\n");
1208 1209
		break;
	}
1210 1211 1212 1213

	return 0;
}

1214 1215 1216
static int vlv_drpc_info(struct seq_file *m)
{

1217
	struct drm_info_node *node = m->private;
1218 1219 1220 1221 1222
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 rpmodectl1, rcctl1;
	unsigned fw_rendercount = 0, fw_mediacount = 0;

1223 1224
	intel_runtime_pm_get(dev_priv);

1225 1226 1227
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1228 1229
	intel_runtime_pm_put(dev_priv);

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
	seq_printf(m, "Media Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");

1249 1250 1251 1252 1253
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
	spin_lock_irq(&dev_priv->uncore.lock);
	fw_rendercount = dev_priv->uncore.fw_rendercount;
	fw_mediacount = dev_priv->uncore.fw_mediacount;
	spin_unlock_irq(&dev_priv->uncore.lock);

	seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
	seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);


	return 0;
}


1267 1268 1269
static int gen6_drpc_info(struct seq_file *m)
{

1270
	struct drm_info_node *node = m->private;
1271 1272
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1273
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1274
	unsigned forcewake_count;
1275
	int count = 0, ret;
1276 1277 1278 1279

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1280
	intel_runtime_pm_get(dev_priv);
1281

1282 1283 1284
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1285 1286

	if (forcewake_count) {
1287 1288
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1289 1290 1291 1292 1293 1294 1295 1296
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1297
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1298 1299 1300 1301

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1302 1303 1304
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1305

1306 1307
	intel_runtime_pm_put(dev_priv);

1308 1309 1310 1311 1312 1313 1314
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1315
	seq_printf(m, "RC1e Enabled: %s\n",
1316 1317 1318 1319 1320 1321 1322
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1323
	seq_puts(m, "Current RC state: ");
1324 1325 1326
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1327
			seq_puts(m, "Core Power Down\n");
1328
		else
1329
			seq_puts(m, "on\n");
1330 1331
		break;
	case GEN6_RC3:
1332
		seq_puts(m, "RC3\n");
1333 1334
		break;
	case GEN6_RC6:
1335
		seq_puts(m, "RC6\n");
1336 1337
		break;
	case GEN6_RC7:
1338
		seq_puts(m, "RC7\n");
1339 1340
		break;
	default:
1341
		seq_puts(m, "Unknown\n");
1342 1343 1344 1345 1346
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1358 1359 1360 1361 1362 1363
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1364 1365 1366 1367 1368
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1369
	struct drm_info_node *node = m->private;
1370 1371
	struct drm_device *dev = node->minor->dev;

1372 1373 1374
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
	else if (IS_GEN6(dev) || IS_GEN7(dev))
1375 1376 1377 1378 1379
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1380 1381
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1382
	struct drm_info_node *node = m->private;
1383
	struct drm_device *dev = node->minor->dev;
1384
	struct drm_i915_private *dev_priv = dev->dev_private;
1385

1386
	if (!HAS_FBC(dev)) {
1387
		seq_puts(m, "FBC unsupported on this chipset\n");
1388 1389 1390
		return 0;
	}

1391 1392
	intel_runtime_pm_get(dev_priv);

1393
	if (intel_fbc_enabled(dev)) {
1394
		seq_puts(m, "FBC enabled\n");
1395
	} else {
1396
		seq_puts(m, "FBC disabled: ");
1397
		switch (dev_priv->fbc.no_fbc_reason) {
1398 1399 1400 1401 1402 1403
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1404
		case FBC_NO_OUTPUT:
1405
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1406
			break;
1407
		case FBC_STOLEN_TOO_SMALL:
1408
			seq_puts(m, "not enough stolen memory");
1409 1410
			break;
		case FBC_UNSUPPORTED_MODE:
1411
			seq_puts(m, "mode not supported");
1412 1413
			break;
		case FBC_MODE_TOO_LARGE:
1414
			seq_puts(m, "mode too large");
1415 1416
			break;
		case FBC_BAD_PLANE:
1417
			seq_puts(m, "FBC unsupported on plane");
1418 1419
			break;
		case FBC_NOT_TILED:
1420
			seq_puts(m, "scanout buffer not tiled");
1421
			break;
1422
		case FBC_MULTIPLE_PIPES:
1423
			seq_puts(m, "multiple pipes are enabled");
1424
			break;
1425
		case FBC_MODULE_PARAM:
1426
			seq_puts(m, "disabled per module param (default off)");
1427
			break;
1428
		case FBC_CHIP_DEFAULT:
1429
			seq_puts(m, "disabled per chip default");
1430
			break;
1431
		default:
1432
			seq_puts(m, "unknown reason");
1433
		}
1434
		seq_putc(m, '\n');
1435
	}
1436 1437 1438

	intel_runtime_pm_put(dev_priv);

1439 1440 1441
	return 0;
}

1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);
	*val = dev_priv->fbc.false_color;
	drm_modeset_unlock_all(dev);

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

	drm_modeset_unlock_all(dev);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1483 1484
static int i915_ips_status(struct seq_file *m, void *unused)
{
1485
	struct drm_info_node *node = m->private;
1486 1487 1488
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1489
	if (!HAS_IPS(dev)) {
1490 1491 1492 1493
		seq_puts(m, "not supported\n");
		return 0;
	}

1494 1495
	intel_runtime_pm_get(dev_priv);

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1507

1508 1509
	intel_runtime_pm_put(dev_priv);

1510 1511 1512
	return 0;
}

1513 1514
static int i915_sr_status(struct seq_file *m, void *unused)
{
1515
	struct drm_info_node *node = m->private;
1516
	struct drm_device *dev = node->minor->dev;
1517
	struct drm_i915_private *dev_priv = dev->dev_private;
1518 1519
	bool sr_enabled = false;

1520 1521
	intel_runtime_pm_get(dev_priv);

1522
	if (HAS_PCH_SPLIT(dev))
1523
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1524
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1525 1526 1527 1528 1529 1530
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1531 1532
	intel_runtime_pm_put(dev_priv);

1533 1534
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1535 1536 1537 1538

	return 0;
}

1539 1540
static int i915_emon_status(struct seq_file *m, void *unused)
{
1541
	struct drm_info_node *node = m->private;
1542
	struct drm_device *dev = node->minor->dev;
1543
	struct drm_i915_private *dev_priv = dev->dev_private;
1544
	unsigned long temp, chipset, gfx;
1545 1546
	int ret;

1547 1548 1549
	if (!IS_GEN5(dev))
		return -ENODEV;

1550 1551 1552
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1553 1554 1555 1556

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1557
	mutex_unlock(&dev->struct_mutex);
1558 1559 1560 1561 1562 1563 1564 1565 1566

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1567 1568
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1569
	struct drm_info_node *node = m->private;
1570
	struct drm_device *dev = node->minor->dev;
1571
	struct drm_i915_private *dev_priv = dev->dev_private;
1572
	int ret = 0;
1573 1574
	int gpu_freq, ia_freq;

1575
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1576
		seq_puts(m, "unsupported on this chipset\n");
1577 1578 1579
		return 0;
	}

1580 1581
	intel_runtime_pm_get(dev_priv);

1582 1583
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1584
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1585
	if (ret)
1586
		goto out;
1587

1588
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1589

1590 1591
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1592
	     gpu_freq++) {
B
Ben Widawsky 已提交
1593 1594 1595 1596
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1597 1598 1599 1600
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1601 1602
	}

1603
	mutex_unlock(&dev_priv->rps.hw_lock);
1604

1605 1606 1607
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1608 1609
}

1610 1611
static int i915_opregion(struct seq_file *m, void *unused)
{
1612
	struct drm_info_node *node = m->private;
1613
	struct drm_device *dev = node->minor->dev;
1614
	struct drm_i915_private *dev_priv = dev->dev_private;
1615
	struct intel_opregion *opregion = &dev_priv->opregion;
1616
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1617 1618
	int ret;

1619 1620 1621
	if (data == NULL)
		return -ENOMEM;

1622 1623
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1624
		goto out;
1625

1626 1627 1628 1629
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1630 1631 1632

	mutex_unlock(&dev->struct_mutex);

1633 1634
out:
	kfree(data);
1635 1636 1637
	return 0;
}

1638 1639
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1640
	struct drm_info_node *node = m->private;
1641
	struct drm_device *dev = node->minor->dev;
1642
	struct intel_fbdev *ifbdev = NULL;
1643 1644
	struct intel_framebuffer *fb;

1645 1646
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1647 1648 1649 1650

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1651
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1652 1653 1654
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1655 1656
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1657
	describe_obj(m, fb->obj);
1658
	seq_putc(m, '\n');
1659
#endif
1660

1661
	mutex_lock(&dev->mode_config.fb_lock);
1662
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1663
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1664 1665
			continue;

1666
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1667 1668 1669
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1670 1671
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1672
		describe_obj(m, fb->obj);
1673
		seq_putc(m, '\n');
1674
	}
1675
	mutex_unlock(&dev->mode_config.fb_lock);
1676 1677 1678 1679

	return 0;
}

1680 1681
static int i915_context_status(struct seq_file *m, void *unused)
{
1682
	struct drm_info_node *node = m->private;
1683
	struct drm_device *dev = node->minor->dev;
1684
	struct drm_i915_private *dev_priv = dev->dev_private;
1685
	struct intel_engine_cs *ring;
1686
	struct intel_context *ctx;
1687
	int ret, i;
1688

1689
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1690 1691 1692
	if (ret)
		return ret;

1693
	if (dev_priv->ips.pwrctx) {
1694
		seq_puts(m, "power context ");
1695
		describe_obj(m, dev_priv->ips.pwrctx);
1696
		seq_putc(m, '\n');
1697
	}
1698

1699
	if (dev_priv->ips.renderctx) {
1700
		seq_puts(m, "render context ");
1701
		describe_obj(m, dev_priv->ips.renderctx);
1702
		seq_putc(m, '\n');
1703
	}
1704

1705
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1706
		if (ctx->legacy_hw_ctx.rcs_state == NULL)
1707 1708
			continue;

1709
		seq_puts(m, "HW context ");
1710
		describe_ctx(m, ctx);
1711 1712 1713 1714
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

1715
		describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1716
		seq_putc(m, '\n');
1717 1718
	}

1719
	mutex_unlock(&dev->struct_mutex);
1720 1721 1722 1723

	return 0;
}

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	for_each_ring(ring, dev_priv, ring_id) {
		struct intel_ctx_submit_request *head_req = NULL;
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

		status = I915_READ(RING_EXECLIST_STATUS(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
			status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
				struct intel_ctx_submit_request, execlist_link);
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

			ctx_obj = head_req->ctx->engine[ring_id].state;
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
				   head_req->tail);
		}

		seq_putc(m, '\n');
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1804 1805
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
1806
	struct drm_info_node *node = m->private;
1807 1808
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1809
	unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1810

1811
	spin_lock_irq(&dev_priv->uncore.lock);
1812 1813 1814 1815 1816
	if (IS_VALLEYVIEW(dev)) {
		fw_rendercount = dev_priv->uncore.fw_rendercount;
		fw_mediacount = dev_priv->uncore.fw_mediacount;
	} else
		forcewake_count = dev_priv->uncore.forcewake_count;
1817
	spin_unlock_irq(&dev_priv->uncore.lock);
1818

1819 1820 1821 1822 1823
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
		seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
	} else
		seq_printf(m, "forcewake count = %u\n", forcewake_count);
1824 1825 1826 1827

	return 0;
}

1828 1829
static const char *swizzle_string(unsigned swizzle)
{
1830
	switch (swizzle) {
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1846
		return "unknown";
1847 1848 1849 1850 1851 1852 1853
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1854
	struct drm_info_node *node = m->private;
1855 1856
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1857 1858 1859 1860 1861
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1862
	intel_runtime_pm_get(dev_priv);
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
1876
	} else if (INTEL_INFO(dev)->gen >= 6) {
1877 1878 1879 1880 1881 1882 1883 1884
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
B
Ben Widawsky 已提交
1885 1886 1887 1888 1889 1890
		if (IS_GEN8(dev))
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1891 1892
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1893
	}
1894
	intel_runtime_pm_put(dev_priv);
1895 1896 1897 1898 1899
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
1900 1901
static int per_file_ctx(int id, void *ptr, void *data)
{
1902
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
1903
	struct seq_file *m = data;
1904 1905 1906 1907 1908 1909 1910
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
1911

1912 1913 1914
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
1915
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
1916 1917 1918 1919 1920
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
1921
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
1922 1923
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1924
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1925 1926
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
1927

B
Ben Widawsky 已提交
1928 1929 1930 1931
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1932
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
1933 1934 1935 1936 1937 1938 1939
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
1940
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
1941 1942 1943 1944 1945 1946 1947
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1948
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1949
	struct drm_file *file;
B
Ben Widawsky 已提交
1950
	int i;
D
Daniel Vetter 已提交
1951 1952 1953 1954

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1955
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1966
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1967
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
B
Ben Widawsky 已提交
1968

B
Ben Widawsky 已提交
1969
		ppgtt->debug_dump(ppgtt, m);
1970
	}
B
Ben Widawsky 已提交
1971 1972 1973 1974 1975 1976 1977

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
1978 1979
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
1980 1981 1982 1983
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
1984
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
1985
	struct drm_device *dev = node->minor->dev;
1986
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1987 1988 1989 1990

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1991
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
1992 1993 1994 1995 1996 1997

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

1998
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
1999 2000 2001 2002 2003
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2004 2005
static int i915_llc(struct seq_file *m, void *data)
{
2006
	struct drm_info_node *node = m->private;
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2017 2018 2019 2020 2021
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2022 2023
	u32 psrperf = 0;
	bool enabled = false;
2024

2025 2026
	intel_runtime_pm_get(dev_priv);

2027
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2028 2029
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2030
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2031
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2032 2033 2034 2035
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2036

R
Rodrigo Vivi 已提交
2037 2038
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2039
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2040

R
Rodrigo Vivi 已提交
2041 2042 2043 2044
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
2045
	mutex_unlock(&dev_priv->psr.lock);
2046

2047
	intel_runtime_pm_put(dev_priv);
2048 2049 2050
	return 0;
}

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2068 2069 2070
		if (!connector->base.encoder)
			continue;

2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2103 2104
	intel_runtime_pm_get(dev_priv);

2105 2106 2107 2108 2109 2110
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2111 2112
	intel_runtime_pm_put(dev_priv);

2113
	seq_printf(m, "%llu", (long long unsigned)power);
2114 2115 2116 2117 2118 2119

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
2120
	struct drm_info_node *node = m->private;
2121 2122 2123
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2124
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2125 2126 2127 2128
		seq_puts(m, "not supported\n");
		return 0;
	}

2129
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2130
	seq_printf(m, "IRQs disabled: %s\n",
2131
		   yesno(!intel_irqs_enabled(dev_priv)));
2132

2133 2134 2135
	return 0;
}

2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2181 2182 2183 2184
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2185 2186
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
		WARN_ON(1);
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2197
	struct drm_info_node *node = m->private;
2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2252
	struct drm_info_node *node = m->private;
2253 2254 2255 2256 2257 2258 2259
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2260
		   encoder->base.id, encoder->name);
2261 2262 2263 2264
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2265
			   connector->name,
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2279
	struct drm_info_node *node = m->private;
2280 2281 2282 2283
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2284 2285 2286 2287 2288 2289
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2336
	struct drm_display_mode *mode;
2337 2338

	seq_printf(m, "connector %d: type %s, status: %s\n",
2339
		   connector->base.id, connector->name,
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2351 2352 2353 2354 2355 2356 2357 2358 2359
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2360

2361 2362 2363
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2364 2365
}

2366 2367 2368 2369 2370 2371 2372 2373
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2374
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2375 2376 2377 2378 2379 2380 2381 2382 2383

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2384
	pos = I915_READ(CURPOS(pipe));
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2397 2398
static int i915_display_info(struct seq_file *m, void *unused)
{
2399
	struct drm_info_node *node = m->private;
2400
	struct drm_device *dev = node->minor->dev;
2401
	struct drm_i915_private *dev_priv = dev->dev_private;
2402
	struct intel_crtc *crtc;
2403 2404
	struct drm_connector *connector;

2405
	intel_runtime_pm_get(dev_priv);
2406 2407 2408
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2409
	for_each_intel_crtc(dev, crtc) {
2410 2411
		bool active;
		int x, y;
2412

2413
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2414
			   crtc->base.base.id, pipe_name(crtc->pipe),
2415
			   yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
2416
		if (crtc->active) {
2417 2418
			intel_crtc_info(m, crtc);

2419
			active = cursor_position(dev, crtc->pipe, &x, &y);
2420
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2421
				   yesno(crtc->cursor_base),
2422 2423
				   x, y, crtc->cursor_width, crtc->cursor_height,
				   crtc->cursor_addr, yesno(active));
2424
		}
2425 2426 2427 2428

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2429 2430 2431 2432 2433 2434 2435 2436 2437
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2438
	intel_runtime_pm_put(dev_priv);
2439 2440 2441 2442

	return 0;
}

B
Ben Widawsky 已提交
2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2460
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

2510
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
2511 2512 2513 2514
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
		seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
			   pll->active, yesno(pll->on));
		seq_printf(m, " tracked hardware state:\n");
		seq_printf(m, " dpll:    0x%08x\n", pll->hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->hw_state.fp1);
2534
		seq_printf(m, " wrpll:   0x%08x\n", pll->hw_state.wrpll);
2535 2536 2537 2538 2539 2540
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2541 2542 2543 2544 2545 2546
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

2569 2570
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
2571 2572 2573 2574
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2575 2576 2577
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

2578 2579 2580 2581
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
2582 2583 2584
		return -EBUSY; /* already open */
	}

2585
	pipe_crc->opened = true;
2586 2587
	filep->private_data = inode->i_private;

2588 2589
	spin_unlock_irq(&pipe_crc->lock);

2590 2591 2592 2593 2594
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
2595 2596 2597 2598
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2599 2600 2601
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
2602

2603 2604 2605 2606 2607 2608 2609 2610 2611
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2612
{
2613 2614 2615
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
	int head, tail, n_entries, n;
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2638
		return 0;
2639 2640

	/* nothing to read */
2641
	spin_lock_irq(&pipe_crc->lock);
2642
	while (pipe_crc_data_count(pipe_crc) == 0) {
2643 2644 2645 2646
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
2647
			return -EAGAIN;
2648
		}
2649

2650 2651 2652 2653 2654 2655
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
2656 2657
	}

2658
	/* We now have one or more entries to read */
2659 2660
	head = pipe_crc->head;
	tail = pipe_crc->tail;
2661 2662
	n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
			count / PIPE_CRC_LINE_LEN);
2663 2664
	spin_unlock_irq(&pipe_crc->lock);

2665 2666 2667
	bytes_read = 0;
	n = 0;
	do {
2668
		struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2669
		int ret;
2670

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

		ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
				   buf, PIPE_CRC_LINE_LEN);
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
2681 2682 2683

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2684 2685
		n++;
	} while (--n_entries);
2686

2687 2688 2689 2690
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->tail = tail;
	spin_unlock_irq(&pipe_crc->lock);

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
2726 2727
	if (!ent)
		return -ENOMEM;
2728 2729

	return drm_add_fake_info_node(minor, ent, info);
2730 2731
}

D
Daniel Vetter 已提交
2732
static const char * const pipe_crc_sources[] = {
2733 2734 2735 2736
	"none",
	"plane1",
	"plane2",
	"pf",
2737
	"pipe",
D
Daniel Vetter 已提交
2738 2739 2740 2741
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
2742
	"auto",
2743 2744 2745 2746 2747 2748 2749 2750
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

2751
static int display_crc_ctl_show(struct seq_file *m, void *data)
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

2764
static int display_crc_ctl_open(struct inode *inode, struct file *file)
2765 2766 2767
{
	struct drm_device *dev = inode->i_private;

2768
	return single_open(file, display_crc_ctl_show, dev);
2769 2770
}

2771
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2772 2773
				 uint32_t *val)
{
2774 2775 2776 2777
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

2791 2792 2793 2794 2795
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
2796
	struct intel_digital_port *dig_port;
2797 2798 2799 2800
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

2801
	drm_modeset_lock_all(dev);
2802
	for_each_intel_encoder(dev, encoder) {
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
2833 2834 2835
			break;
		}
	}
2836
	drm_modeset_unlock_all(dev);
2837 2838 2839 2840 2841 2842 2843

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2844 2845
				uint32_t *val)
{
2846 2847 2848
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2849 2850 2851 2852 2853 2854 2855
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
2856 2857 2858 2859 2860
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
2861
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2862 2863 2864
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
2865
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2866 2867 2868 2869 2870 2871 2872 2873
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
2895 2896 2897
	return 0;
}

2898
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
2899 2900
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
2901 2902
				 uint32_t *val)
{
2903 2904 2905
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2906 2907 2908 2909 2910 2911 2912
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
2925
		need_stable_symbols = true;
2926 2927 2928 2929 2930
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
2931
		need_stable_symbols = true;
2932 2933 2934 2935 2936
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
2937
		need_stable_symbols = true;
2938 2939 2940 2941 2942 2943 2944 2945
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

2971 2972 2973
	return 0;
}

2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3008
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3009 3010
				uint32_t *val)
{
3011 3012 3013 3014
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3015 3016 3017 3018 3019 3020 3021 3022 3023
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3024
	case INTEL_PIPE_CRC_SOURCE_NONE:
3025 3026
		*val = 0;
		break;
D
Daniel Vetter 已提交
3027 3028
	default:
		return -EINVAL;
3029 3030 3031 3032 3033
	}

	return 0;
}

3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
	    !crtc->config.pch_pfit.enabled) {
		crtc->config.pch_pfit.force_thru = true;

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.pch_pfit.force_thru) {
		crtc->config.pch_pfit.force_thru = false;

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3088 3089
				uint32_t *val)
{
3090 3091 3092 3093
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3094 3095 3096 3097 3098 3099 3100
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3101 3102 3103
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

3104 3105
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3106
	case INTEL_PIPE_CRC_SOURCE_NONE:
3107 3108
		*val = 0;
		break;
D
Daniel Vetter 已提交
3109 3110
	default:
		return -EINVAL;
3111 3112 3113 3114 3115
	}

	return 0;
}

3116 3117 3118 3119
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3120
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3121
	u32 val = 0; /* shut up gcc */
3122
	int ret;
3123

3124 3125 3126
	if (pipe_crc->source == source)
		return 0;

3127 3128 3129 3130
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

D
Daniel Vetter 已提交
3131
	if (IS_GEN2(dev))
3132
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3133
	else if (INTEL_INFO(dev)->gen < 5)
3134
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3135
	else if (IS_VALLEYVIEW(dev))
3136
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3137
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3138
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3139
	else
3140
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3141 3142 3143 3144

	if (ret != 0)
		return ret;

3145 3146
	/* none -> real source transition */
	if (source) {
3147 3148 3149
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3150 3151 3152 3153 3154 3155
		pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
					    INTEL_PIPE_CRC_ENTRIES_NR,
					    GFP_KERNEL);
		if (!pipe_crc->entries)
			return -ENOMEM;

3156 3157 3158 3159
		spin_lock_irq(&pipe_crc->lock);
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3160 3161
	}

3162
	pipe_crc->source = source;
3163 3164 3165 3166

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3167 3168
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3169
		struct intel_pipe_crc_entry *entries;
3170 3171
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3172

3173 3174 3175
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3176 3177 3178 3179
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3180

3181 3182
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3183
		pipe_crc->entries = NULL;
3184 3185 3186
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3187 3188 3189

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3190 3191
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3192 3193
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3194 3195
	}

3196 3197 3198 3199 3200
	return 0;
}

/*
 * Parse pipe CRC command strings:
3201 3202 3203
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3204 3205 3206 3207
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3208 3209
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3210
 */
3211
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3242 3243 3244 3245
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3246
static const char * const pipe_crc_objects[] = {
3247 3248 3249 3250
	"pipe",
};

static int
3251
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3252 3253 3254 3255 3256
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3257
			*o = i;
3258 3259 3260 3261 3262 3263
			return 0;
		    }

	return -EINVAL;
}

3264
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3277
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3278 3279 3280 3281 3282
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3283
			*s = i;
3284 3285 3286 3287 3288 3289
			return 0;
		    }

	return -EINVAL;
}

3290
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3291
{
3292
#define N_WORDS 3
3293
	int n_words;
3294
	char *words[N_WORDS];
3295
	enum pipe pipe;
3296
	enum intel_pipe_crc_object object;
3297 3298
	enum intel_pipe_crc_source source;

3299
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3300 3301 3302 3303 3304 3305
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3306
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3307
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3308 3309 3310
		return -EINVAL;
	}

3311
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3312
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3313 3314 3315
		return -EINVAL;
	}

3316
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3317
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3318 3319 3320 3321 3322 3323
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3324 3325
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3351
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3352 3353 3354 3355 3356 3357 3358 3359 3360 3361

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3362
static const struct file_operations i915_display_crc_ctl_fops = {
3363
	.owner = THIS_MODULE,
3364
	.open = display_crc_ctl_open,
3365 3366 3367
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3368
	.write = display_crc_ctl_write
3369 3370
};

3371 3372 3373
static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
{
	struct drm_device *dev = m->private;
3374
	int num_levels = ilk_wm_max_level(dev) + 1;
3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

		/* WM1+ latency values in 0.5us units */
		if (level > 0)
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
			   level, wm[level],
			   latency / 10, latency % 10);
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.pri_latency);

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.spr_latency);

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.cur_latency);

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3425
	if (HAS_GMCH_DISPLAY(dev))
3426 3427 3428 3429 3430 3431 3432 3433 3434
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3435
	if (HAS_GMCH_DISPLAY(dev))
3436 3437 3438 3439 3440 3441 3442 3443 3444
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3445
	if (HAS_GMCH_DISPLAY(dev))
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
				size_t len, loff_t *offp, uint16_t wm[5])
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	uint16_t new[5] = { 0 };
3457
	int num_levels = ilk_wm_max_level(dev) + 1;
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3539 3540
static int
i915_wedged_get(void *data, u64 *val)
3541
{
3542
	struct drm_device *dev = data;
3543
	struct drm_i915_private *dev_priv = dev->dev_private;
3544

3545
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
3546

3547
	return 0;
3548 3549
}

3550 3551
static int
i915_wedged_set(void *data, u64 val)
3552
{
3553
	struct drm_device *dev = data;
3554 3555 3556
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_runtime_pm_get(dev_priv);
3557

3558 3559
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
3560 3561 3562

	intel_runtime_pm_put(dev_priv);

3563
	return 0;
3564 3565
}

3566 3567
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3568
			"%llu\n");
3569

3570 3571
static int
i915_ring_stop_get(void *data, u64 *val)
3572
{
3573
	struct drm_device *dev = data;
3574
	struct drm_i915_private *dev_priv = dev->dev_private;
3575

3576
	*val = dev_priv->gpu_error.stop_rings;
3577

3578
	return 0;
3579 3580
}

3581 3582
static int
i915_ring_stop_set(void *data, u64 val)
3583
{
3584
	struct drm_device *dev = data;
3585
	struct drm_i915_private *dev_priv = dev->dev_private;
3586
	int ret;
3587

3588
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3589

3590 3591 3592 3593
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

3594
	dev_priv->gpu_error.stop_rings = val;
3595 3596
	mutex_unlock(&dev->struct_mutex);

3597
	return 0;
3598 3599
}

3600 3601 3602
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
3603

3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

3670 3671 3672 3673 3674 3675 3676 3677
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
3678 3679
static int
i915_drop_caches_get(void *data, u64 *val)
3680
{
3681
	*val = DROP_ALL;
3682

3683
	return 0;
3684 3685
}

3686 3687
static int
i915_drop_caches_set(void *data, u64 val)
3688
{
3689
	struct drm_device *dev = data;
3690 3691
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
3692 3693
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
3694
	int ret;
3695

3696
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
3714 3715 3716
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
B
Ben Widawsky 已提交
3717
				if (vma->pin_count)
B
Ben Widawsky 已提交
3718 3719 3720 3721 3722 3723
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
3724
		}
3725 3726 3727
	}

	if (val & DROP_UNBOUND) {
3728 3729
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

3740
	return ret;
3741 3742
}

3743 3744 3745
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3746

3747 3748
static int
i915_max_freq_get(void *data, u64 *val)
3749
{
3750
	struct drm_device *dev = data;
3751
	struct drm_i915_private *dev_priv = dev->dev_private;
3752
	int ret;
3753

3754
	if (INTEL_INFO(dev)->gen < 6)
3755 3756
		return -ENODEV;

3757 3758
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3759
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3760 3761
	if (ret)
		return ret;
3762

3763
	if (IS_VALLEYVIEW(dev))
3764
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
3765
	else
3766
		*val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3767
	mutex_unlock(&dev_priv->rps.hw_lock);
3768

3769
	return 0;
3770 3771
}

3772 3773
static int
i915_max_freq_set(void *data, u64 val)
3774
{
3775
	struct drm_device *dev = data;
3776
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3777
	u32 rp_state_cap, hw_max, hw_min;
3778
	int ret;
3779

3780
	if (INTEL_INFO(dev)->gen < 6)
3781
		return -ENODEV;
3782

3783 3784
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3785
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
3786

3787
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3788 3789 3790
	if (ret)
		return ret;

3791 3792 3793
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
3794
	if (IS_VALLEYVIEW(dev)) {
3795
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3796

3797 3798
		hw_max = dev_priv->rps.max_freq;
		hw_min = dev_priv->rps.min_freq;
3799 3800
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3801 3802

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3803
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3804 3805 3806
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3807
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
3808 3809
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3810 3811
	}

3812
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
3813 3814 3815 3816 3817 3818

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3819
	mutex_unlock(&dev_priv->rps.hw_lock);
3820

3821
	return 0;
3822 3823
}

3824 3825
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
3826
			"%llu\n");
3827

3828 3829
static int
i915_min_freq_get(void *data, u64 *val)
3830
{
3831
	struct drm_device *dev = data;
3832
	struct drm_i915_private *dev_priv = dev->dev_private;
3833
	int ret;
3834

3835
	if (INTEL_INFO(dev)->gen < 6)
3836 3837
		return -ENODEV;

3838 3839
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3840
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3841 3842
	if (ret)
		return ret;
3843

3844
	if (IS_VALLEYVIEW(dev))
3845
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
3846
	else
3847
		*val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3848
	mutex_unlock(&dev_priv->rps.hw_lock);
3849

3850
	return 0;
3851 3852
}

3853 3854
static int
i915_min_freq_set(void *data, u64 val)
3855
{
3856
	struct drm_device *dev = data;
3857
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3858
	u32 rp_state_cap, hw_max, hw_min;
3859
	int ret;
3860

3861
	if (INTEL_INFO(dev)->gen < 6)
3862
		return -ENODEV;
3863

3864 3865
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3866
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
3867

3868
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3869 3870 3871
	if (ret)
		return ret;

3872 3873 3874
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
3875
	if (IS_VALLEYVIEW(dev)) {
3876
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3877

3878 3879
		hw_max = dev_priv->rps.max_freq;
		hw_min = dev_priv->rps.min_freq;
3880 3881
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3882 3883

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3884
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3885 3886 3887
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3888
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
3889 3890
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3891
	}
J
Jeff McGee 已提交
3892

3893
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
3894 3895 3896 3897 3898 3899

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3900
	mutex_unlock(&dev_priv->rps.hw_lock);
3901

3902
	return 0;
3903 3904
}

3905 3906
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
3907
			"%llu\n");
3908

3909 3910
static int
i915_cache_sharing_get(void *data, u64 *val)
3911
{
3912
	struct drm_device *dev = data;
3913
	struct drm_i915_private *dev_priv = dev->dev_private;
3914
	u32 snpcr;
3915
	int ret;
3916

3917 3918 3919
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3920 3921 3922
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3923
	intel_runtime_pm_get(dev_priv);
3924

3925
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3926 3927

	intel_runtime_pm_put(dev_priv);
3928 3929
	mutex_unlock(&dev_priv->dev->struct_mutex);

3930
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3931

3932
	return 0;
3933 3934
}

3935 3936
static int
i915_cache_sharing_set(void *data, u64 val)
3937
{
3938
	struct drm_device *dev = data;
3939 3940 3941
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

3942 3943 3944
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3945
	if (val > 3)
3946 3947
		return -EINVAL;

3948
	intel_runtime_pm_get(dev_priv);
3949
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3950 3951 3952 3953 3954 3955 3956

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

3957
	intel_runtime_pm_put(dev_priv);
3958
	return 0;
3959 3960
}

3961 3962 3963
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3964

3965 3966 3967 3968 3969
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3970
	if (INTEL_INFO(dev)->gen < 6)
3971 3972
		return 0;

3973
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3974 3975 3976 3977

	return 0;
}

3978
static int i915_forcewake_release(struct inode *inode, struct file *file)
3979 3980 3981 3982
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3983
	if (INTEL_INFO(dev)->gen < 6)
3984 3985
		return 0;

3986
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
4003
				  S_IRUSR,
4004 4005
				  root, dev,
				  &i915_forcewake_fops);
4006 4007
	if (!ent)
		return -ENOMEM;
4008

B
Ben Widawsky 已提交
4009
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4010 4011
}

4012 4013 4014 4015
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
4016 4017 4018 4019
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

4020
	ent = debugfs_create_file(name,
4021 4022
				  S_IRUGO | S_IWUSR,
				  root, dev,
4023
				  fops);
4024 4025
	if (!ent)
		return -ENOMEM;
4026

4027
	return drm_add_fake_info_node(minor, ent, fops);
4028 4029
}

4030
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4031
	{"i915_capabilities", i915_capabilities, 0},
4032
	{"i915_gem_objects", i915_gem_object_info, 0},
4033
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4034
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
4035 4036
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4037
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4038
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4039 4040
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4041
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4042
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4043 4044 4045
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
4046
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
4047
	{"i915_frequency_info", i915_frequency_info, 0},
4048
	{"i915_drpc_info", i915_drpc_info, 0},
4049
	{"i915_emon_status", i915_emon_status, 0},
4050
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4051
	{"i915_fbc_status", i915_fbc_status, 0},
4052
	{"i915_ips_status", i915_ips_status, 0},
4053
	{"i915_sr_status", i915_sr_status, 0},
4054
	{"i915_opregion", i915_opregion, 0},
4055
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4056
	{"i915_context_status", i915_context_status, 0},
4057
	{"i915_execlists", i915_execlists, 0},
4058
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
4059
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4060
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4061
	{"i915_llc", i915_llc, 0},
4062
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4063
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4064
	{"i915_energy_uJ", i915_energy_uJ, 0},
4065
	{"i915_pc8_status", i915_pc8_status, 0},
4066
	{"i915_power_domain_info", i915_power_domain_info, 0},
4067
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
4068
	{"i915_semaphore_status", i915_semaphore_status, 0},
4069
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4070
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4071
};
4072
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4073

4074
static const struct i915_debugfs_files {
4075 4076 4077 4078 4079 4080 4081 4082
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
4083 4084
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4085 4086 4087
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
4088
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4089 4090 4091
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4092
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4093 4094
};

4095 4096 4097
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4098
	enum pipe pipe;
4099

4100 4101
	for_each_pipe(pipe) {
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4102

4103 4104
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
4105 4106 4107 4108
		init_waitqueue_head(&pipe_crc->wq);
	}
}

4109
int i915_debugfs_init(struct drm_minor *minor)
4110
{
4111
	int ret, i;
4112

4113
	ret = i915_forcewake_create(minor->debugfs_root, minor);
4114 4115
	if (ret)
		return ret;
4116

4117 4118 4119 4120 4121 4122
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

4123 4124 4125 4126 4127 4128 4129
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4130

4131 4132
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4133 4134 4135
					minor->debugfs_root, minor);
}

4136
void i915_debugfs_cleanup(struct drm_minor *minor)
4137
{
4138 4139
	int i;

4140 4141
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4142

4143 4144
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
4145

D
Daniel Vetter 已提交
4146
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4147 4148 4149 4150 4151 4152
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

4153 4154 4155 4156 4157 4158
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4159
}