i915_debugfs.c 136.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->pin_display)
100 101 102 103 104
		return "p";
	else
		return " ";
}

105
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
106
{
107 108 109 110 111 112
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
113 114
}

B
Ben Widawsky 已提交
115 116
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
117
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
118 119
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
123
	struct i915_vma *vma;
B
Ben Widawsky 已提交
124 125
	int pin_count = 0;

126
	seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x %x %x %x%s%s%s",
127
		   &obj->base,
128
		   obj->active ? "*" : " ",
129 130
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
131
		   get_global_flag(obj),
132
		   obj->base.size / 1024,
133 134
		   obj->base.read_domains,
		   obj->base.write_domain,
135 136 137
		   i915_gem_request_get_seqno(obj->last_read_req),
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
138
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
139 140 141 142
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
D
Dan Carpenter 已提交
143
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
144 145
		if (vma->pin_count > 0)
			pin_count++;
D
Dan Carpenter 已提交
146 147
	}
	seq_printf(m, " (pinned x %d)", pin_count);
148 149
	if (obj->pin_display)
		seq_printf(m, " (display)");
150 151
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
152 153 154 155 156
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
157
		seq_printf(m, "gtt offset: %08llx, size: %08llx, type: %u)",
158 159
			   vma->node.start, vma->node.size,
			   vma->ggtt_view.type);
B
Ben Widawsky 已提交
160
	}
161
	if (obj->stolen)
162
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
163
	if (obj->pin_display || obj->fault_mappable) {
164
		char s[3], *t = s;
165
		if (obj->pin_display)
166 167 168 169 170 171
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
172 173 174
	if (obj->last_read_req != NULL)
		seq_printf(m, " (%s)",
			   i915_gem_request_get_ring(obj->last_read_req)->name);
175 176
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
177 178
}

179
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
180
{
181
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
182 183 184 185
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

186
static int i915_gem_object_list_info(struct seq_file *m, void *data)
187
{
188
	struct drm_info_node *node = m->private;
189 190
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
191
	struct drm_device *dev = node->minor->dev;
192 193
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
194
	struct i915_vma *vma;
195 196
	size_t total_obj_size, total_gtt_size;
	int count, ret;
197 198 199 200

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
201

B
Ben Widawsky 已提交
202
	/* FIXME: the user of this interface might want more than just GGTT */
203 204
	switch (list) {
	case ACTIVE_LIST:
205
		seq_puts(m, "Active:\n");
206
		head = &vm->active_list;
207 208
		break;
	case INACTIVE_LIST:
209
		seq_puts(m, "Inactive:\n");
210
		head = &vm->inactive_list;
211 212
		break;
	default:
213 214
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
215 216
	}

217
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
218 219 220 221 222 223
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
224
		count++;
225
	}
226
	mutex_unlock(&dev->struct_mutex);
227

228 229
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
230 231 232
	return 0;
}

233 234 235 236
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
237
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
238
	struct drm_i915_gem_object *b =
239
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
240 241 242 243 244 245

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
246
	struct drm_info_node *node = m->private;
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

263
		list_add(&obj->obj_exec_link, &stolen);
264 265 266 267 268 269 270 271 272

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

273
		list_add(&obj->obj_exec_link, &stolen);
274 275 276 277 278 279 280

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
281
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
282 283 284
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
285
		list_del_init(&obj->obj_exec_link);
286 287 288 289 290 291 292 293
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

294 295
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
296
		size += i915_gem_obj_ggtt_size(obj); \
297 298
		++count; \
		if (obj->map_and_fenceable) { \
299
			mappable_size += i915_gem_obj_ggtt_size(obj); \
300 301 302
			++mappable_count; \
		} \
	} \
303
} while (0)
304

305
struct file_stats {
306
	struct drm_i915_file_private *file_priv;
307
	int count;
308 309 310
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
311 312 313 314 315 316
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
317
	struct i915_vma *vma;
318 319 320 321

	stats->count++;
	stats->total += obj->base.size;

322 323 324
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

325 326 327 328 329 330 331 332 333 334 335 336 337
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
338
			if (ppgtt->file_priv != stats->file_priv)
339 340
				continue;

341
			if (obj->active) /* XXX per-vma statistic */
342 343 344 345 346 347
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
348
	} else {
349 350
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
351
			if (obj->active)
352 353 354 355 356
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
357 358
	}

359 360 361
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

362 363 364
	return 0;
}

365 366 367 368 369 370 371 372 373 374 375 376
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
377 378 379 380 381 382

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
383
	struct intel_engine_cs *ring;
384
	int i, j;
385 386 387

	memset(&stats, 0, sizeof(stats));

388
	for_each_ring(ring, dev_priv, i) {
389 390 391 392 393 394
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
395
	}
396

397
	print_file_stats(m, "[k]batch pool", stats);
398 399
}

B
Ben Widawsky 已提交
400 401 402 403 404 405 406 407 408 409 410 411
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
412
{
413
	struct drm_info_node *node = m->private;
414 415
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
416 417
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
418
	struct drm_i915_gem_object *obj;
419
	struct i915_address_space *vm = &dev_priv->gtt.base;
420
	struct drm_file *file;
B
Ben Widawsky 已提交
421
	struct i915_vma *vma;
422 423 424 425 426 427
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

428 429 430 431 432
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
433
	count_objects(&dev_priv->mm.bound_list, global_list);
434 435 436 437
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
438
	count_vmas(&vm->active_list, mm_list);
439 440 441 442
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
443
	count_vmas(&vm->inactive_list, mm_list);
444 445 446
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

447
	size = count = purgeable_size = purgeable_count = 0;
448
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
449
		size += obj->base.size, ++count;
450 451 452
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
453 454
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

455
	size = count = mappable_size = mappable_count = 0;
456
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
457
		if (obj->fault_mappable) {
458
			size += i915_gem_obj_ggtt_size(obj);
459 460
			++count;
		}
461
		if (obj->pin_display) {
462
			mappable_size += i915_gem_obj_ggtt_size(obj);
463 464
			++mappable_count;
		}
465 466 467 468
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
469
	}
470 471
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
472 473 474 475 476
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

477
	seq_printf(m, "%zu [%lu] gtt total\n",
478 479
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
480

481 482
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
483 484
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
485
		struct task_struct *task;
486 487

		memset(&stats, 0, sizeof(stats));
488
		stats.file_priv = file->driver_priv;
489
		spin_lock(&file->table_lock);
490
		idr_for_each(&file->object_idr, per_file_stats, &stats);
491
		spin_unlock(&file->table_lock);
492 493 494 495 496 497 498 499
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
500
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
501
		rcu_read_unlock();
502 503
	}

504 505 506 507 508
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

509
static int i915_gem_gtt_info(struct seq_file *m, void *data)
510
{
511
	struct drm_info_node *node = m->private;
512
	struct drm_device *dev = node->minor->dev;
513
	uintptr_t list = (uintptr_t) node->info_ent->data;
514 515 516 517 518 519 520 521 522 523
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
524
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
525
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
526 527
			continue;

528
		seq_puts(m, "   ");
529
		describe_obj(m, obj);
530
		seq_putc(m, '\n');
531
		total_obj_size += obj->base.size;
532
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
533 534 535 536 537 538 539 540 541 542 543
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

544 545
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
546
	struct drm_info_node *node = m->private;
547
	struct drm_device *dev = node->minor->dev;
548
	struct drm_i915_private *dev_priv = dev->dev_private;
549
	struct intel_crtc *crtc;
550 551 552 553 554
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
555

556
	for_each_intel_crtc(dev, crtc) {
557 558
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
559 560
		struct intel_unpin_work *work;

561
		spin_lock_irq(&dev->event_lock);
562 563
		work = crtc->unpin_work;
		if (work == NULL) {
564
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
565 566
				   pipe, plane);
		} else {
567 568
			u32 addr;

569
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
570
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
571 572
					   pipe, plane);
			} else {
573
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
574 575
					   pipe, plane);
			}
576 577 578 579
			if (work->flip_queued_req) {
				struct intel_engine_cs *ring =
					i915_gem_request_get_ring(work->flip_queued_req);

580
				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
581
					   ring->name,
582
					   i915_gem_request_get_seqno(work->flip_queued_req),
583
					   dev_priv->next_seqno,
584
					   ring->get_seqno(ring, true),
585
					   i915_gem_request_completed(work->flip_queued_req, true));
586 587 588 589 590
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
591
				   drm_crtc_vblank_count(&crtc->base));
592
			if (work->enable_stall_check)
593
				seq_puts(m, "Stall check enabled, ");
594
			else
595
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
596
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
597

598 599 600 601 602 603
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

604
			if (work->pending_flip_obj) {
605 606
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
607 608
			}
		}
609
		spin_unlock_irq(&dev->event_lock);
610 611
	}

612 613
	mutex_unlock(&dev->struct_mutex);

614 615 616
	return 0;
}

617 618 619 620 621 622
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
623
	struct intel_engine_cs *ring;
624 625
	int total = 0;
	int ret, i, j;
626 627 628 629 630

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

631
	for_each_ring(ring, dev_priv, i) {
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
		for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
			int count;

			count = 0;
			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
				   ring->name, j, count);

			list_for_each_entry(obj,
					    &ring->batch_pool.cache_list[j],
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
652
		}
653 654
	}

655
	seq_printf(m, "total: %d\n", total);
656 657 658 659 660 661

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

662 663
static int i915_gem_request_info(struct seq_file *m, void *data)
{
664
	struct drm_info_node *node = m->private;
665
	struct drm_device *dev = node->minor->dev;
666
	struct drm_i915_private *dev_priv = dev->dev_private;
667
	struct intel_engine_cs *ring;
668 669
	struct drm_i915_gem_request *rq;
	int ret, any, i;
670 671 672 673

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
674

675
	any = 0;
676
	for_each_ring(ring, dev_priv, i) {
677 678 679 680 681 682
		int count;

		count = 0;
		list_for_each_entry(rq, &ring->request_list, list)
			count++;
		if (count == 0)
683 684
			continue;

685 686 687 688 689 690 691 692 693 694 695 696 697 698
		seq_printf(m, "%s requests: %d\n", ring->name, count);
		list_for_each_entry(rq, &ring->request_list, list) {
			struct task_struct *task;

			rcu_read_lock();
			task = NULL;
			if (rq->pid)
				task = pid_task(rq->pid, PIDTYPE_PID);
			seq_printf(m, "    %x @ %d: %s [%d]\n",
				   rq->seqno,
				   (int) (jiffies - rq->emitted_jiffies),
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
699
		}
700 701

		any++;
702
	}
703 704
	mutex_unlock(&dev->struct_mutex);

705
	if (any == 0)
706
		seq_puts(m, "No requests\n");
707

708 709 710
	return 0;
}

711
static void i915_ring_seqno_info(struct seq_file *m,
712
				 struct intel_engine_cs *ring)
713 714
{
	if (ring->get_seqno) {
715
		seq_printf(m, "Current sequence (%s): %x\n",
716
			   ring->name, ring->get_seqno(ring, false));
717 718 719
	}
}

720 721
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
722
	struct drm_info_node *node = m->private;
723
	struct drm_device *dev = node->minor->dev;
724
	struct drm_i915_private *dev_priv = dev->dev_private;
725
	struct intel_engine_cs *ring;
726
	int ret, i;
727 728 729 730

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
731
	intel_runtime_pm_get(dev_priv);
732

733 734
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
735

736
	intel_runtime_pm_put(dev_priv);
737 738
	mutex_unlock(&dev->struct_mutex);

739 740 741 742 743 744
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
745
	struct drm_info_node *node = m->private;
746
	struct drm_device *dev = node->minor->dev;
747
	struct drm_i915_private *dev_priv = dev->dev_private;
748
	struct intel_engine_cs *ring;
749
	int ret, i, pipe;
750 751 752 753

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
754
	intel_runtime_pm_get(dev_priv);
755

756 757 758 759 760 761 762 763 764 765 766 767
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
768
		for_each_pipe(dev_priv, pipe)
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
796 797 798 799 800 801 802 803 804 805 806 807
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

808
		for_each_pipe(dev_priv, pipe) {
809
			if (!intel_display_power_is_enabled(dev_priv,
810 811 812 813 814
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
815
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
816 817
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
818
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
819 820
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
821
			seq_printf(m, "Pipe %c IER:\t%08x\n",
822 823
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
847 848 849 850 851 852 853 854
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
855
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
885 886 887 888 889 890
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
891
		for_each_pipe(dev_priv, pipe)
892 893 894
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
915
	for_each_ring(ring, dev_priv, i) {
916
		if (INTEL_INFO(dev)->gen >= 6) {
917 918 919
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
920
		}
921
		i915_ring_seqno_info(m, ring);
922
	}
923
	intel_runtime_pm_put(dev_priv);
924 925
	mutex_unlock(&dev->struct_mutex);

926 927 928
	return 0;
}

929 930
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
931
	struct drm_info_node *node = m->private;
932
	struct drm_device *dev = node->minor->dev;
933
	struct drm_i915_private *dev_priv = dev->dev_private;
934 935 936 937 938
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
939 940 941 942

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
943
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
944

C
Chris Wilson 已提交
945 946
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
947
		if (obj == NULL)
948
			seq_puts(m, "unused");
949
		else
950
			describe_obj(m, obj);
951
		seq_putc(m, '\n');
952 953
	}

954
	mutex_unlock(&dev->struct_mutex);
955 956 957
	return 0;
}

958 959
static int i915_hws_info(struct seq_file *m, void *data)
{
960
	struct drm_info_node *node = m->private;
961
	struct drm_device *dev = node->minor->dev;
962
	struct drm_i915_private *dev_priv = dev->dev_private;
963
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
964
	const u32 *hws;
965 966
	int i;

967
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
968
	hws = ring->status_page.page_addr;
969 970 971 972 973 974 975 976 977 978 979
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

980 981 982 983 984 985
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
986
	struct i915_error_state_file_priv *error_priv = filp->private_data;
987
	struct drm_device *dev = error_priv->dev;
988
	int ret;
989 990 991

	DRM_DEBUG_DRIVER("Resetting error state\n");

992 993 994 995
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

1013
	i915_error_state_get(dev, error_priv);
1014

1015 1016 1017
	file->private_data = error_priv;

	return 0;
1018 1019 1020 1021
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1022
	struct i915_error_state_file_priv *error_priv = file->private_data;
1023

1024
	i915_error_state_put(error_priv);
1025 1026
	kfree(error_priv);

1027 1028 1029
	return 0;
}

1030 1031 1032 1033 1034 1035 1036 1037 1038
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1039
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
1040 1041
	if (ret)
		return ret;
1042

1043
	ret = i915_error_state_to_str(&error_str, error_priv);
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1056
	i915_error_state_buf_release(&error_str);
1057
	return ret ?: ret_count;
1058 1059 1060 1061 1062
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1063
	.read = i915_error_state_read,
1064 1065 1066 1067 1068
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1069 1070
static int
i915_next_seqno_get(void *data, u64 *val)
1071
{
1072
	struct drm_device *dev = data;
1073
	struct drm_i915_private *dev_priv = dev->dev_private;
1074 1075 1076 1077 1078 1079
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1080
	*val = dev_priv->next_seqno;
1081 1082
	mutex_unlock(&dev->struct_mutex);

1083
	return 0;
1084 1085
}

1086 1087 1088 1089
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
1090 1091 1092 1093 1094 1095
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1096
	ret = i915_gem_set_seqno(dev, val);
1097 1098
	mutex_unlock(&dev->struct_mutex);

1099
	return ret;
1100 1101
}

1102 1103
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1104
			"0x%llx\n");
1105

1106
static int i915_frequency_info(struct seq_file *m, void *unused)
1107
{
1108
	struct drm_info_node *node = m->private;
1109
	struct drm_device *dev = node->minor->dev;
1110
	struct drm_i915_private *dev_priv = dev->dev_private;
1111 1112 1113
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1114

1115 1116
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1127
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1128
		   IS_BROADWELL(dev) || IS_GEN9(dev)) {
1129 1130 1131
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1132
		u32 rpmodectl, rpinclimit, rpdeclimit;
1133
		u32 rpstat, cagf, reqf;
1134 1135
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1136
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1137 1138 1139
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1140 1141
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1142
			goto out;
1143

1144
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1145

1146
		reqf = I915_READ(GEN6_RPNSWREQ);
1147 1148 1149 1150 1151 1152 1153 1154 1155
		if (IS_GEN9(dev))
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
			if (IS_HASWELL(dev) || IS_BROADWELL(dev))
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1156
		reqf = intel_gpu_freq(dev_priv, reqf);
1157

1158 1159 1160 1161
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1162 1163 1164 1165 1166 1167 1168
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1169 1170 1171
		if (IS_GEN9(dev))
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
		else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1172 1173 1174
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1175
		cagf = intel_gpu_freq(dev_priv, cagf);
1176

1177
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1178 1179
		mutex_unlock(&dev->struct_mutex);

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1193
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1194
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1195 1196
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1197
			   (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
1198 1199 1200 1201
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1202 1203 1204 1205
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1206
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1207
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1208 1209 1210 1211 1212 1213
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
1214 1215 1216
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1217 1218 1219 1220 1221 1222
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1223 1224
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1225 1226

		max_freq = (rp_state_cap & 0xff0000) >> 16;
1227
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1228
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1229
			   intel_gpu_freq(dev_priv, max_freq));
1230 1231

		max_freq = (rp_state_cap & 0xff00) >> 8;
1232
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1233
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1234
			   intel_gpu_freq(dev_priv, max_freq));
1235 1236

		max_freq = rp_state_cap & 0xff;
1237
		max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
1238
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1239
			   intel_gpu_freq(dev_priv, max_freq));
1240
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1241
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1242

1243 1244 1245
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1246 1247
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1248 1249 1250 1251 1252 1253 1254
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1255
	} else if (IS_VALLEYVIEW(dev)) {
1256
		u32 freq_sts;
1257

1258
		mutex_lock(&dev_priv->rps.hw_lock);
1259
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1260 1261 1262
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1263 1264 1265 1266 1267 1268
		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

1269
		seq_printf(m, "max GPU freq: %d MHz\n",
1270
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1271 1272

		seq_printf(m, "min GPU freq: %d MHz\n",
1273
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1274

1275 1276 1277
		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

1278 1279 1280
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1281
		mutex_unlock(&dev_priv->rps.hw_lock);
1282
	} else {
1283
		seq_puts(m, "no P-state info available\n");
1284
	}
1285

1286 1287 1288
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1289 1290
}

1291 1292 1293
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
1294 1295
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1296
	struct intel_engine_cs *ring;
1297 1298
	u64 acthd[I915_NUM_RINGS];
	u32 seqno[I915_NUM_RINGS];
1299 1300 1301 1302 1303 1304 1305
	int i;

	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1306 1307 1308 1309 1310 1311 1312 1313 1314
	intel_runtime_pm_get(dev_priv);

	for_each_ring(ring, dev_priv, i) {
		seqno[i] = ring->get_seqno(ring, false);
		acthd[i] = intel_ring_get_active_head(ring);
	}

	intel_runtime_pm_put(dev_priv);

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

	for_each_ring(ring, dev_priv, i) {
		seq_printf(m, "%s:\n", ring->name);
		seq_printf(m, "\tseqno = %x [current %x]\n",
1325
			   ring->hangcheck.seqno, seqno[i]);
1326 1327
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
			   (long long)ring->hangcheck.acthd,
1328
			   (long long)acthd[i]);
1329 1330
		seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
			   (long long)ring->hangcheck.max_acthd);
1331 1332
		seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
		seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
1333 1334 1335 1336 1337
	}

	return 0;
}

1338
static int ironlake_drpc_info(struct seq_file *m)
1339
{
1340
	struct drm_info_node *node = m->private;
1341
	struct drm_device *dev = node->minor->dev;
1342
	struct drm_i915_private *dev_priv = dev->dev_private;
1343 1344 1345 1346 1347 1348 1349
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1350
	intel_runtime_pm_get(dev_priv);
1351 1352 1353 1354 1355

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1356
	intel_runtime_pm_put(dev_priv);
1357
	mutex_unlock(&dev->struct_mutex);
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1372
	seq_printf(m, "Max P-state: P%d\n",
1373
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1374 1375 1376 1377 1378
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1379
	seq_puts(m, "Current RS state: ");
1380 1381
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1382
		seq_puts(m, "on\n");
1383 1384
		break;
	case RSX_STATUS_RC1:
1385
		seq_puts(m, "RC1\n");
1386 1387
		break;
	case RSX_STATUS_RC1E:
1388
		seq_puts(m, "RC1E\n");
1389 1390
		break;
	case RSX_STATUS_RS1:
1391
		seq_puts(m, "RS1\n");
1392 1393
		break;
	case RSX_STATUS_RS2:
1394
		seq_puts(m, "RS2 (RC6)\n");
1395 1396
		break;
	case RSX_STATUS_RS3:
1397
		seq_puts(m, "RC3 (RC6+)\n");
1398 1399
		break;
	default:
1400
		seq_puts(m, "unknown\n");
1401 1402
		break;
	}
1403 1404 1405 1406

	return 0;
}

1407
static int i915_forcewake_domains(struct seq_file *m, void *data)
1408
{
1409 1410 1411 1412 1413 1414 1415 1416 1417
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_uncore_forcewake_domain *fw_domain;
	int i;

	spin_lock_irq(&dev_priv->uncore.lock);
	for_each_fw_domain(fw_domain, dev_priv, i) {
		seq_printf(m, "%s.wake_count = %u\n",
1418
			   intel_uncore_forcewake_domain_to_str(i),
1419 1420 1421
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1422

1423 1424 1425 1426 1427
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1428
	struct drm_info_node *node = m->private;
1429 1430
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1431
	u32 rpmodectl1, rcctl1, pw_status;
1432

1433 1434
	intel_runtime_pm_get(dev_priv);

1435
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1436 1437 1438
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1439 1440
	intel_runtime_pm_put(dev_priv);

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1454
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1455
	seq_printf(m, "Media Power Well: %s\n",
1456
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1457

1458 1459 1460 1461 1462
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1463
	return i915_forcewake_domains(m, NULL);
1464 1465
}

1466 1467
static int gen6_drpc_info(struct seq_file *m)
{
1468
	struct drm_info_node *node = m->private;
1469 1470
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1471
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1472
	unsigned forcewake_count;
1473
	int count = 0, ret;
1474 1475 1476 1477

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1478
	intel_runtime_pm_get(dev_priv);
1479

1480
	spin_lock_irq(&dev_priv->uncore.lock);
1481
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1482
	spin_unlock_irq(&dev_priv->uncore.lock);
1483 1484

	if (forcewake_count) {
1485 1486
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1487 1488 1489 1490 1491 1492 1493 1494
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1495
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1496 1497 1498 1499

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1500 1501 1502
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1503

1504 1505
	intel_runtime_pm_put(dev_priv);

1506 1507 1508 1509 1510 1511 1512
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1513
	seq_printf(m, "RC1e Enabled: %s\n",
1514 1515 1516 1517 1518 1519 1520
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1521
	seq_puts(m, "Current RC state: ");
1522 1523 1524
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1525
			seq_puts(m, "Core Power Down\n");
1526
		else
1527
			seq_puts(m, "on\n");
1528 1529
		break;
	case GEN6_RC3:
1530
		seq_puts(m, "RC3\n");
1531 1532
		break;
	case GEN6_RC6:
1533
		seq_puts(m, "RC6\n");
1534 1535
		break;
	case GEN6_RC7:
1536
		seq_puts(m, "RC7\n");
1537 1538
		break;
	default:
1539
		seq_puts(m, "Unknown\n");
1540 1541 1542 1543 1544
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1556 1557 1558 1559 1560 1561
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1562 1563 1564 1565 1566
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1567
	struct drm_info_node *node = m->private;
1568 1569
	struct drm_device *dev = node->minor->dev;

1570 1571
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
1572
	else if (INTEL_INFO(dev)->gen >= 6)
1573 1574 1575 1576 1577
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1578 1579
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1580
	struct drm_info_node *node = m->private;
1581
	struct drm_device *dev = node->minor->dev;
1582
	struct drm_i915_private *dev_priv = dev->dev_private;
1583

1584
	if (!HAS_FBC(dev)) {
1585
		seq_puts(m, "FBC unsupported on this chipset\n");
1586 1587 1588
		return 0;
	}

1589 1590
	intel_runtime_pm_get(dev_priv);

1591
	if (intel_fbc_enabled(dev)) {
1592
		seq_puts(m, "FBC enabled\n");
1593
	} else {
1594
		seq_puts(m, "FBC disabled: ");
1595
		switch (dev_priv->fbc.no_fbc_reason) {
1596 1597 1598 1599 1600 1601
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1602
		case FBC_NO_OUTPUT:
1603
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1604
			break;
1605
		case FBC_STOLEN_TOO_SMALL:
1606
			seq_puts(m, "not enough stolen memory");
1607 1608
			break;
		case FBC_UNSUPPORTED_MODE:
1609
			seq_puts(m, "mode not supported");
1610 1611
			break;
		case FBC_MODE_TOO_LARGE:
1612
			seq_puts(m, "mode too large");
1613 1614
			break;
		case FBC_BAD_PLANE:
1615
			seq_puts(m, "FBC unsupported on plane");
1616 1617
			break;
		case FBC_NOT_TILED:
1618
			seq_puts(m, "scanout buffer not tiled");
1619
			break;
1620
		case FBC_MULTIPLE_PIPES:
1621
			seq_puts(m, "multiple pipes are enabled");
1622
			break;
1623
		case FBC_MODULE_PARAM:
1624
			seq_puts(m, "disabled per module param (default off)");
1625
			break;
1626
		case FBC_CHIP_DEFAULT:
1627
			seq_puts(m, "disabled per chip default");
1628
			break;
1629
		default:
1630
			seq_puts(m, "unknown reason");
1631
		}
1632
		seq_putc(m, '\n');
1633
	}
1634 1635 1636

	intel_runtime_pm_put(dev_priv);

1637 1638 1639
	return 0;
}

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);
	*val = dev_priv->fbc.false_color;
	drm_modeset_unlock_all(dev);

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

	drm_modeset_unlock_all(dev);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1681 1682
static int i915_ips_status(struct seq_file *m, void *unused)
{
1683
	struct drm_info_node *node = m->private;
1684 1685 1686
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1687
	if (!HAS_IPS(dev)) {
1688 1689 1690 1691
		seq_puts(m, "not supported\n");
		return 0;
	}

1692 1693
	intel_runtime_pm_get(dev_priv);

1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1705

1706 1707
	intel_runtime_pm_put(dev_priv);

1708 1709 1710
	return 0;
}

1711 1712
static int i915_sr_status(struct seq_file *m, void *unused)
{
1713
	struct drm_info_node *node = m->private;
1714
	struct drm_device *dev = node->minor->dev;
1715
	struct drm_i915_private *dev_priv = dev->dev_private;
1716 1717
	bool sr_enabled = false;

1718 1719
	intel_runtime_pm_get(dev_priv);

1720
	if (HAS_PCH_SPLIT(dev))
1721
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1722
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1723 1724 1725 1726 1727 1728
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1729 1730
	intel_runtime_pm_put(dev_priv);

1731 1732
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1733 1734 1735 1736

	return 0;
}

1737 1738
static int i915_emon_status(struct seq_file *m, void *unused)
{
1739
	struct drm_info_node *node = m->private;
1740
	struct drm_device *dev = node->minor->dev;
1741
	struct drm_i915_private *dev_priv = dev->dev_private;
1742
	unsigned long temp, chipset, gfx;
1743 1744
	int ret;

1745 1746 1747
	if (!IS_GEN5(dev))
		return -ENODEV;

1748 1749 1750
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1751 1752 1753 1754

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1755
	mutex_unlock(&dev->struct_mutex);
1756 1757 1758 1759 1760 1761 1762 1763 1764

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1765 1766
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1767
	struct drm_info_node *node = m->private;
1768
	struct drm_device *dev = node->minor->dev;
1769
	struct drm_i915_private *dev_priv = dev->dev_private;
1770
	int ret = 0;
1771 1772
	int gpu_freq, ia_freq;

1773
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1774
		seq_puts(m, "unsupported on this chipset\n");
1775 1776 1777
		return 0;
	}

1778 1779
	intel_runtime_pm_get(dev_priv);

1780 1781
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1782
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1783
	if (ret)
1784
		goto out;
1785

1786
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1787

1788 1789
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1790
	     gpu_freq++) {
B
Ben Widawsky 已提交
1791 1792 1793 1794
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1795
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1796
			   intel_gpu_freq(dev_priv, gpu_freq),
1797 1798
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1799 1800
	}

1801
	mutex_unlock(&dev_priv->rps.hw_lock);
1802

1803 1804 1805
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1806 1807
}

1808 1809
static int i915_opregion(struct seq_file *m, void *unused)
{
1810
	struct drm_info_node *node = m->private;
1811
	struct drm_device *dev = node->minor->dev;
1812
	struct drm_i915_private *dev_priv = dev->dev_private;
1813
	struct intel_opregion *opregion = &dev_priv->opregion;
1814
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1815 1816
	int ret;

1817 1818 1819
	if (data == NULL)
		return -ENOMEM;

1820 1821
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1822
		goto out;
1823

1824 1825 1826 1827
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1828 1829 1830

	mutex_unlock(&dev->struct_mutex);

1831 1832
out:
	kfree(data);
1833 1834 1835
	return 0;
}

1836 1837
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1838
	struct drm_info_node *node = m->private;
1839
	struct drm_device *dev = node->minor->dev;
1840
	struct intel_fbdev *ifbdev = NULL;
1841 1842
	struct intel_framebuffer *fb;

1843 1844
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1845 1846 1847 1848

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1849
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1850 1851 1852
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1853
		   fb->base.bits_per_pixel,
1854
		   fb->base.modifier[0],
1855
		   atomic_read(&fb->base.refcount.refcount));
1856
	describe_obj(m, fb->obj);
1857
	seq_putc(m, '\n');
1858
#endif
1859

1860
	mutex_lock(&dev->mode_config.fb_lock);
1861
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1862
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1863 1864
			continue;

1865
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1866 1867 1868
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1869
			   fb->base.bits_per_pixel,
1870
			   fb->base.modifier[0],
1871
			   atomic_read(&fb->base.refcount.refcount));
1872
		describe_obj(m, fb->obj);
1873
		seq_putc(m, '\n');
1874
	}
1875
	mutex_unlock(&dev->mode_config.fb_lock);
1876 1877 1878 1879

	return 0;
}

1880 1881 1882 1883 1884 1885 1886 1887
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1888 1889
static int i915_context_status(struct seq_file *m, void *unused)
{
1890
	struct drm_info_node *node = m->private;
1891
	struct drm_device *dev = node->minor->dev;
1892
	struct drm_i915_private *dev_priv = dev->dev_private;
1893
	struct intel_engine_cs *ring;
1894
	struct intel_context *ctx;
1895
	int ret, i;
1896

1897
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1898 1899 1900
	if (ret)
		return ret;

1901
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1902 1903
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1904 1905
			continue;

1906
		seq_puts(m, "HW context ");
1907
		describe_ctx(m, ctx);
1908
		for_each_ring(ring, dev_priv, i) {
1909
			if (ring->default_context == ctx)
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1932 1933

		seq_putc(m, '\n');
1934 1935
	}

1936
	mutex_unlock(&dev->struct_mutex);
1937 1938 1939 1940

	return 0;
}

1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

	page = i915_gem_object_get_page(ctx_obj, 1);
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
2005 2006 2007
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
2008 2009 2010 2011 2012 2013 2014 2015
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2040 2041
	intel_runtime_pm_get(dev_priv);

2042
	for_each_ring(ring, dev_priv, ring_id) {
2043
		struct drm_i915_gem_request *head_req = NULL;
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

		status = I915_READ(RING_EXECLIST_STATUS(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
			status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
2076
				struct drm_i915_gem_request, execlist_link);
2077 2078 2079 2080 2081 2082
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

2083
			ctx_obj = head_req->ctx->engine[ring_id].state;
2084 2085 2086
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
2087
				   head_req->tail);
2088 2089 2090 2091 2092
		}

		seq_putc(m, '\n');
	}

2093
	intel_runtime_pm_put(dev_priv);
2094 2095 2096 2097 2098
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2099 2100
static const char *swizzle_string(unsigned swizzle)
{
2101
	switch (swizzle) {
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2117
		return "unknown";
2118 2119 2120 2121 2122 2123 2124
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2125
	struct drm_info_node *node = m->private;
2126 2127
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2128 2129 2130 2131 2132
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2133
	intel_runtime_pm_get(dev_priv);
2134 2135 2136 2137 2138 2139 2140 2141 2142

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2143 2144
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2145 2146 2147 2148
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2149
	} else if (INTEL_INFO(dev)->gen >= 6) {
2150 2151 2152 2153 2154 2155 2156 2157
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2158
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2159 2160 2161 2162 2163
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2164 2165
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2166
	}
2167 2168 2169 2170

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2171
	intel_runtime_pm_put(dev_priv);
2172 2173 2174 2175 2176
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2177 2178
static int per_file_ctx(int id, void *ptr, void *data)
{
2179
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2180
	struct seq_file *m = data;
2181 2182 2183 2184 2185 2186 2187
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2188

2189 2190 2191
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2192
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2193 2194 2195 2196 2197
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2198
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2199 2200
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2201
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2202 2203
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2204

B
Ben Widawsky 已提交
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
	if (!ppgtt)
		return;

	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
2215
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2216 2217 2218 2219 2220 2221 2222
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2223
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2224
	struct drm_file *file;
B
Ben Widawsky 已提交
2225
	int i;
D
Daniel Vetter 已提交
2226 2227 2228 2229

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2230
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2241
		seq_puts(m, "aliasing PPGTT:\n");
2242
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
B
Ben Widawsky 已提交
2243

B
Ben Widawsky 已提交
2244
		ppgtt->debug_dump(ppgtt, m);
2245
	}
B
Ben Widawsky 已提交
2246 2247 2248 2249 2250 2251 2252

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
2253 2254
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2255 2256 2257 2258
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2259
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2260
	struct drm_device *dev = node->minor->dev;
2261
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2262 2263 2264 2265

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2266
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2267 2268 2269 2270 2271 2272

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2273
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2274 2275 2276 2277 2278
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_file *file;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
	if (ret)
		goto unlock;

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
			   file_priv->rps_boosts,
			   list_empty(&file_priv->rps_boost) ? "" : ", active");
		rcu_read_unlock();
	}
	seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);

	mutex_unlock(&dev_priv->rps.hw_lock);
unlock:
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

2317 2318
static int i915_llc(struct seq_file *m, void *data)
{
2319
	struct drm_info_node *node = m->private;
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2330 2331 2332 2333 2334
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2335
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2336 2337
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2338
	bool enabled = false;
2339

2340 2341 2342 2343 2344
	if (!HAS_PSR(dev)) {
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2345 2346
	intel_runtime_pm_get(dev_priv);

2347
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2348 2349
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2350
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2351
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2352 2353 2354 2355
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2356

2357 2358 2359 2360 2361 2362 2363 2364 2365
	if (HAS_DDI(dev))
		enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2377

R
Rodrigo Vivi 已提交
2378
	/* CHV PSR has no kind of performance counter */
2379
	if (HAS_DDI(dev)) {
R
Rodrigo Vivi 已提交
2380 2381
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2382 2383 2384

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2385
	mutex_unlock(&dev_priv->psr.lock);
2386

2387
	intel_runtime_pm_put(dev_priv);
2388 2389 2390
	return 0;
}

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2402
	for_each_intel_connector(dev, connector) {
2403 2404 2405 2406

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2407 2408 2409
		if (!connector->base.encoder)
			continue;

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2442 2443
	intel_runtime_pm_get(dev_priv);

2444 2445 2446 2447 2448 2449
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2450 2451
	intel_runtime_pm_put(dev_priv);

2452
	seq_printf(m, "%llu", (long long unsigned)power);
2453 2454 2455 2456 2457 2458

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
2459
	struct drm_info_node *node = m->private;
2460 2461 2462
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2463
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2464 2465 2466 2467
		seq_puts(m, "not supported\n");
		return 0;
	}

2468
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2469
	seq_printf(m, "IRQs disabled: %s\n",
2470
		   yesno(!intel_irqs_enabled(dev_priv)));
2471

2472 2473 2474
	return 0;
}

2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2520 2521 2522 2523
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2524 2525
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2526 2527 2528 2529 2530 2531 2532 2533
	case POWER_DOMAIN_AUX_A:
		return "AUX_A";
	case POWER_DOMAIN_AUX_B:
		return "AUX_B";
	case POWER_DOMAIN_AUX_C:
		return "AUX_C";
	case POWER_DOMAIN_AUX_D:
		return "AUX_D";
2534 2535 2536
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
2537
		MISSING_CASE(domain);
2538 2539 2540 2541 2542 2543
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2544
	struct drm_info_node *node = m->private;
2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2599
	struct drm_info_node *node = m->private;
2600 2601 2602 2603 2604 2605 2606
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2607
		   encoder->base.id, encoder->name);
2608 2609 2610 2611
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2612
			   connector->name,
2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2626
	struct drm_info_node *node = m->private;
2627 2628 2629 2630
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2631 2632 2633 2634 2635 2636
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2683
	struct drm_display_mode *mode;
2684 2685

	seq_printf(m, "connector %d: type %s, status: %s\n",
2686
		   connector->base.id, connector->name,
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2698 2699 2700 2701 2702 2703 2704 2705 2706
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2707

2708 2709 2710
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2711 2712
}

2713 2714 2715 2716 2717 2718 2719 2720
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2721
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2722 2723 2724 2725 2726 2727 2728 2729 2730

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2731
	pos = I915_READ(CURPOS(pipe));
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2744 2745
static int i915_display_info(struct seq_file *m, void *unused)
{
2746
	struct drm_info_node *node = m->private;
2747
	struct drm_device *dev = node->minor->dev;
2748
	struct drm_i915_private *dev_priv = dev->dev_private;
2749
	struct intel_crtc *crtc;
2750 2751
	struct drm_connector *connector;

2752
	intel_runtime_pm_get(dev_priv);
2753 2754 2755
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2756
	for_each_intel_crtc(dev, crtc) {
2757 2758
		bool active;
		int x, y;
2759

2760
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2761
			   crtc->base.base.id, pipe_name(crtc->pipe),
2762 2763
			   yesno(crtc->active), crtc->config->pipe_src_w,
			   crtc->config->pipe_src_h);
2764
		if (crtc->active) {
2765 2766
			intel_crtc_info(m, crtc);

2767
			active = cursor_position(dev, crtc->pipe, &x, &y);
2768
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2769
				   yesno(crtc->cursor_base),
2770 2771
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
2772
				   crtc->cursor_addr, yesno(active));
2773
		}
2774 2775 2776 2777

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2778 2779 2780 2781 2782 2783 2784 2785 2786
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2787
	intel_runtime_pm_put(dev_priv);
2788 2789 2790 2791

	return 0;
}

B
Ben Widawsky 已提交
2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2809
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

2859
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
2860 2861 2862 2863
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2876
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
2877
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
2878
		seq_printf(m, " tracked hardware state:\n");
2879 2880 2881 2882 2883 2884
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
2885 2886 2887 2888 2889 2890
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2891
static int i915_wa_registers(struct seq_file *m, void *unused)
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

2905 2906
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
2907 2908
		u32 addr, mask, value, read;
		bool ok;
2909

2910 2911
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
2912 2913 2914 2915 2916
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
			   addr, value, mask, read, ok ? "OK" : "FAIL");
2917 2918 2919 2920 2921 2922 2923 2924
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

2935 2936 2937
	if (INTEL_INFO(dev)->gen < 9)
		return 0;

2938 2939 2940 2941 2942 2943 2944 2945 2946
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

2947
		for_each_plane(dev_priv, pipe, plane) {
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

		entry = &ddb->cursor[pipe];
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
static void drrs_status_per_crtc(struct seq_file *m,
		struct drm_device *dev, struct intel_crtc *intel_crtc)
{
	struct intel_encoder *intel_encoder;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;

	for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
		/* Encoder connected on this CRTC */
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_EDP:
			seq_puts(m, "eDP:\n");
			break;
		case INTEL_OUTPUT_DSI:
			seq_puts(m, "DSI:\n");
			break;
		case INTEL_OUTPUT_HDMI:
			seq_puts(m, "HDMI:\n");
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			seq_puts(m, "DP:\n");
			break;
		default:
			seq_printf(m, "Other encoder (id=%d).\n",
						intel_encoder->type);
			return;
		}
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

	if (intel_crtc->config->has_drrs) {
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

	for_each_intel_crtc(dev, intel_crtc) {
		drm_modeset_lock(&intel_crtc->base.mutex, NULL);

		if (intel_crtc->active) {
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);
	}

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3073 3074 3075 3076 3077 3078
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3101 3102
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3103 3104 3105 3106
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3107 3108 3109
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

3110 3111 3112 3113
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3114 3115 3116
		return -EBUSY; /* already open */
	}

3117
	pipe_crc->opened = true;
3118 3119
	filep->private_data = inode->i_private;

3120 3121
	spin_unlock_irq(&pipe_crc->lock);

3122 3123 3124 3125 3126
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3127 3128 3129 3130
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3131 3132 3133
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3134

3135 3136 3137 3138 3139 3140 3141 3142 3143
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3144
{
3145 3146 3147
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3159
	int n_entries;
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3170
		return 0;
3171 3172

	/* nothing to read */
3173
	spin_lock_irq(&pipe_crc->lock);
3174
	while (pipe_crc_data_count(pipe_crc) == 0) {
3175 3176 3177 3178
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3179
			return -EAGAIN;
3180
		}
3181

3182 3183 3184 3185 3186 3187
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3188 3189
	}

3190
	/* We now have one or more entries to read */
3191
	n_entries = count / PIPE_CRC_LINE_LEN;
3192

3193
	bytes_read = 0;
3194 3195 3196
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3197
		int ret;
3198

3199 3200 3201 3202 3203 3204 3205
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3206 3207 3208 3209 3210 3211
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3212 3213 3214
		spin_unlock_irq(&pipe_crc->lock);

		ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
3215 3216
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
3217

3218 3219 3220 3221 3222
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3223

3224 3225
	spin_unlock_irq(&pipe_crc->lock);

3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3261 3262
	if (!ent)
		return -ENOMEM;
3263 3264

	return drm_add_fake_info_node(minor, ent, info);
3265 3266
}

D
Daniel Vetter 已提交
3267
static const char * const pipe_crc_sources[] = {
3268 3269 3270 3271
	"none",
	"plane1",
	"plane2",
	"pf",
3272
	"pipe",
D
Daniel Vetter 已提交
3273 3274 3275 3276
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3277
	"auto",
3278 3279 3280 3281 3282 3283 3284 3285
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3286
static int display_crc_ctl_show(struct seq_file *m, void *data)
3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3299
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3300 3301 3302
{
	struct drm_device *dev = inode->i_private;

3303
	return single_open(file, display_crc_ctl_show, dev);
3304 3305
}

3306
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3307 3308
				 uint32_t *val)
{
3309 3310 3311 3312
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3326 3327 3328 3329 3330
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3331
	struct intel_digital_port *dig_port;
3332 3333 3334 3335
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3336
	drm_modeset_lock_all(dev);
3337
	for_each_intel_encoder(dev, encoder) {
3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3368
			break;
3369 3370
		default:
			break;
3371 3372
		}
	}
3373
	drm_modeset_unlock_all(dev);
3374 3375 3376 3377 3378 3379 3380

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3381 3382
				uint32_t *val)
{
3383 3384 3385
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3386 3387 3388 3389 3390 3391 3392
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3393 3394 3395 3396 3397
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3398
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3399 3400 3401
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3402
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3403
		break;
3404 3405 3406 3407 3408 3409
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_CHERRYVIEW(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3410 3411 3412 3413 3414 3415 3416
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3430 3431
		switch (pipe) {
		case PIPE_A:
3432
			tmp |= PIPE_A_SCRAMBLE_RESET;
3433 3434
			break;
		case PIPE_B:
3435
			tmp |= PIPE_B_SCRAMBLE_RESET;
3436 3437 3438 3439 3440 3441 3442
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3443 3444 3445
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3446 3447 3448
	return 0;
}

3449
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3450 3451
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3452 3453
				 uint32_t *val)
{
3454 3455 3456
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3457 3458 3459 3460 3461 3462 3463
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3476
		need_stable_symbols = true;
3477 3478 3479 3480 3481
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3482
		need_stable_symbols = true;
3483 3484 3485 3486 3487
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3488
		need_stable_symbols = true;
3489 3490 3491 3492 3493 3494 3495 3496
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3522 3523 3524
	return 0;
}

3525 3526 3527 3528 3529 3530
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3531 3532
	switch (pipe) {
	case PIPE_A:
3533
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3534 3535
		break;
	case PIPE_B:
3536
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3537 3538 3539 3540 3541 3542 3543
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3544 3545 3546 3547 3548 3549
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3568
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3569 3570
				uint32_t *val)
{
3571 3572 3573 3574
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3575 3576 3577 3578 3579 3580 3581 3582 3583
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3584
	case INTEL_PIPE_CRC_SOURCE_NONE:
3585 3586
		*val = 0;
		break;
D
Daniel Vetter 已提交
3587 3588
	default:
		return -EINVAL;
3589 3590 3591 3592 3593
	}

	return 0;
}

3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
3607 3608 3609
	if (crtc->config->cpu_transcoder == TRANSCODER_EDP &&
	    !crtc->config->pch_pfit.enabled) {
		crtc->config->pch_pfit.force_thru = true;
3610 3611 3612 3613

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

3614
		intel_crtc_reset(crtc);
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
3632 3633
	if (crtc->config->pch_pfit.force_thru) {
		crtc->config->pch_pfit.force_thru = false;
3634

3635
		intel_crtc_reset(crtc);
3636 3637 3638 3639 3640 3641 3642 3643 3644 3645

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3646 3647
				uint32_t *val)
{
3648 3649 3650 3651
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3652 3653 3654 3655 3656 3657 3658
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3659 3660 3661
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

3662 3663
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3664
	case INTEL_PIPE_CRC_SOURCE_NONE:
3665 3666
		*val = 0;
		break;
D
Daniel Vetter 已提交
3667 3668
	default:
		return -EINVAL;
3669 3670 3671 3672 3673
	}

	return 0;
}

3674 3675 3676 3677
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3678
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3679 3680
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
3681
	u32 val = 0; /* shut up gcc */
3682
	int ret;
3683

3684 3685 3686
	if (pipe_crc->source == source)
		return 0;

3687 3688 3689 3690
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

3691 3692 3693 3694 3695
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
3696
	if (IS_GEN2(dev))
3697
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3698
	else if (INTEL_INFO(dev)->gen < 5)
3699
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3700
	else if (IS_VALLEYVIEW(dev))
3701
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3702
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3703
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3704
	else
3705
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3706 3707 3708 3709

	if (ret != 0)
		return ret;

3710 3711
	/* none -> real source transition */
	if (source) {
3712 3713
		struct intel_pipe_crc_entry *entries;

3714 3715 3716
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3717 3718
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
3719 3720
				  GFP_KERNEL);
		if (!entries)
3721 3722
			return -ENOMEM;

3723 3724 3725 3726 3727 3728 3729 3730
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

3731
		spin_lock_irq(&pipe_crc->lock);
3732
		kfree(pipe_crc->entries);
3733
		pipe_crc->entries = entries;
3734 3735 3736
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3737 3738
	}

3739
	pipe_crc->source = source;
3740 3741 3742 3743

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3744 3745
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3746
		struct intel_pipe_crc_entry *entries;
3747 3748
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3749

3750 3751 3752
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3753 3754 3755 3756
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3757

3758 3759
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3760
		pipe_crc->entries = NULL;
3761 3762
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
3763 3764 3765
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3766 3767 3768

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3769 3770
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3771 3772
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3773 3774

		hsw_enable_ips(crtc);
3775 3776
	}

3777 3778 3779 3780 3781
	return 0;
}

/*
 * Parse pipe CRC command strings:
3782 3783 3784
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3785 3786 3787 3788
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3789 3790
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3791
 */
3792
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3823 3824 3825 3826
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3827
static const char * const pipe_crc_objects[] = {
3828 3829 3830 3831
	"pipe",
};

static int
3832
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3833 3834 3835 3836 3837
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3838
			*o = i;
3839 3840 3841 3842 3843 3844
			return 0;
		    }

	return -EINVAL;
}

3845
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3858
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3859 3860 3861 3862 3863
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3864
			*s = i;
3865 3866 3867 3868 3869 3870
			return 0;
		    }

	return -EINVAL;
}

3871
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3872
{
3873
#define N_WORDS 3
3874
	int n_words;
3875
	char *words[N_WORDS];
3876
	enum pipe pipe;
3877
	enum intel_pipe_crc_object object;
3878 3879
	enum intel_pipe_crc_source source;

3880
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3881 3882 3883 3884 3885 3886
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3887
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3888
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3889 3890 3891
		return -EINVAL;
	}

3892
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3893
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3894 3895 3896
		return -EINVAL;
	}

3897
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3898
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3899 3900 3901 3902 3903 3904
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3905 3906
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3932
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3933 3934 3935 3936 3937 3938 3939 3940 3941 3942

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3943
static const struct file_operations i915_display_crc_ctl_fops = {
3944
	.owner = THIS_MODULE,
3945
	.open = display_crc_ctl_open,
3946 3947 3948
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3949
	.write = display_crc_ctl_write
3950 3951
};

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157
static ssize_t i915_displayport_test_active_write(struct file *file,
					    const char __user *ubuf,
					    size_t len, loff_t *offp)
{
	char *input_buffer;
	int status = 0;
	struct seq_file *m;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

	m = file->private_data;
	if (!m) {
		status = -ENODEV;
		return status;
	}
	dev = m->private;

	if (!dev) {
		status = -ENODEV;
		return status;
	}
	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->connector_type ==
		    DRM_MODE_CONNECTOR_DisplayPort &&
		    connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	if (!dev)
		return -ENODEV;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_active_show, dev);
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	if (!dev)
		return -ENODEV;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_data_show, dev);
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	if (!dev)
		return -ENODEV;

	list_for_each_entry(connector, connector_list, head) {

		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, i915_displayport_test_type_show, dev);
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4158
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4159 4160
{
	struct drm_device *dev = m->private;
4161
	int num_levels = ilk_wm_max_level(dev) + 1;
4162 4163 4164 4165 4166 4167 4168
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4169 4170 4171 4172 4173 4174 4175
		/*
		 * - WM1+ latency values in 0.5us units
		 * - latencies are in us on gen9
		 */
		if (INTEL_INFO(dev)->gen >= 9)
			latency *= 10;
		else if (level > 0)
4176 4177 4178
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4179
			   level, wm[level], latency / 10, latency % 10);
4180 4181 4182 4183 4184 4185 4186 4187
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4188 4189 4190 4191 4192 4193 4194
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
4195

4196
	wm_latency_show(m, latencies);
4197 4198 4199 4200 4201 4202 4203

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4204 4205 4206 4207 4208 4209 4210
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
4211

4212
	wm_latency_show(m, latencies);
4213 4214 4215 4216 4217 4218 4219

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
4220 4221 4222 4223 4224 4225 4226
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4227

4228
	wm_latency_show(m, latencies);
4229 4230 4231 4232 4233 4234 4235 4236

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4237
	if (HAS_GMCH_DISPLAY(dev))
4238 4239 4240 4241 4242 4243 4244 4245 4246
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4247
	if (HAS_GMCH_DISPLAY(dev))
4248 4249 4250 4251 4252 4253 4254 4255 4256
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

4257
	if (HAS_GMCH_DISPLAY(dev))
4258 4259 4260 4261 4262 4263
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4264
				size_t len, loff_t *offp, uint16_t wm[8])
4265 4266 4267
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4268
	uint16_t new[8] = { 0 };
4269
	int num_levels = ilk_wm_max_level(dev) + 1;
4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4282 4283 4284
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4304 4305
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4306

4307 4308 4309 4310 4311 4312
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4313 4314 4315 4316 4317 4318 4319
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4320 4321
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
4322

4323 4324 4325 4326 4327 4328
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
4329 4330 4331 4332 4333 4334 4335
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
4336 4337 4338 4339 4340 4341 4342
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
4343

4344
	return wm_latency_write(file, ubuf, len, offp, latencies);
4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4374 4375
static int
i915_wedged_get(void *data, u64 *val)
4376
{
4377
	struct drm_device *dev = data;
4378
	struct drm_i915_private *dev_priv = dev->dev_private;
4379

4380
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
4381

4382
	return 0;
4383 4384
}

4385 4386
static int
i915_wedged_set(void *data, u64 val)
4387
{
4388
	struct drm_device *dev = data;
4389 4390
	struct drm_i915_private *dev_priv = dev->dev_private;

4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return -EAGAIN;

4402
	intel_runtime_pm_get(dev_priv);
4403

4404 4405
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
4406 4407 4408

	intel_runtime_pm_put(dev_priv);

4409
	return 0;
4410 4411
}

4412 4413
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4414
			"%llu\n");
4415

4416 4417
static int
i915_ring_stop_get(void *data, u64 *val)
4418
{
4419
	struct drm_device *dev = data;
4420
	struct drm_i915_private *dev_priv = dev->dev_private;
4421

4422
	*val = dev_priv->gpu_error.stop_rings;
4423

4424
	return 0;
4425 4426
}

4427 4428
static int
i915_ring_stop_set(void *data, u64 val)
4429
{
4430
	struct drm_device *dev = data;
4431
	struct drm_i915_private *dev_priv = dev->dev_private;
4432
	int ret;
4433

4434
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
4435

4436 4437 4438 4439
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

4440
	dev_priv->gpu_error.stop_rings = val;
4441 4442
	mutex_unlock(&dev->struct_mutex);

4443
	return 0;
4444 4445
}

4446 4447 4448
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
4449

4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4516 4517 4518 4519 4520 4521 4522 4523
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4524 4525
static int
i915_drop_caches_get(void *data, u64 *val)
4526
{
4527
	*val = DROP_ALL;
4528

4529
	return 0;
4530 4531
}

4532 4533
static int
i915_drop_caches_set(void *data, u64 val)
4534
{
4535
	struct drm_device *dev = data;
4536
	struct drm_i915_private *dev_priv = dev->dev_private;
4537
	int ret;
4538

4539
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4556 4557
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4558

4559 4560
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4561 4562 4563 4564

unlock:
	mutex_unlock(&dev->struct_mutex);

4565
	return ret;
4566 4567
}

4568 4569 4570
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4571

4572 4573
static int
i915_max_freq_get(void *data, u64 *val)
4574
{
4575
	struct drm_device *dev = data;
4576
	struct drm_i915_private *dev_priv = dev->dev_private;
4577
	int ret;
4578

4579
	if (INTEL_INFO(dev)->gen < 6)
4580 4581
		return -ENODEV;

4582 4583
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4584
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4585 4586
	if (ret)
		return ret;
4587

4588
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4589
	mutex_unlock(&dev_priv->rps.hw_lock);
4590

4591
	return 0;
4592 4593
}

4594 4595
static int
i915_max_freq_set(void *data, u64 val)
4596
{
4597
	struct drm_device *dev = data;
4598
	struct drm_i915_private *dev_priv = dev->dev_private;
4599
	u32 hw_max, hw_min;
4600
	int ret;
4601

4602
	if (INTEL_INFO(dev)->gen < 6)
4603
		return -ENODEV;
4604

4605 4606
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4607
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4608

4609
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4610 4611 4612
	if (ret)
		return ret;

4613 4614 4615
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4616
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4617

4618 4619
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4620

4621
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4622 4623
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4624 4625
	}

4626
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4627

4628
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4629

4630
	mutex_unlock(&dev_priv->rps.hw_lock);
4631

4632
	return 0;
4633 4634
}

4635 4636
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4637
			"%llu\n");
4638

4639 4640
static int
i915_min_freq_get(void *data, u64 *val)
4641
{
4642
	struct drm_device *dev = data;
4643
	struct drm_i915_private *dev_priv = dev->dev_private;
4644
	int ret;
4645

4646
	if (INTEL_INFO(dev)->gen < 6)
4647 4648
		return -ENODEV;

4649 4650
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4651
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4652 4653
	if (ret)
		return ret;
4654

4655
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4656
	mutex_unlock(&dev_priv->rps.hw_lock);
4657

4658
	return 0;
4659 4660
}

4661 4662
static int
i915_min_freq_set(void *data, u64 val)
4663
{
4664
	struct drm_device *dev = data;
4665
	struct drm_i915_private *dev_priv = dev->dev_private;
4666
	u32 hw_max, hw_min;
4667
	int ret;
4668

4669
	if (INTEL_INFO(dev)->gen < 6)
4670
		return -ENODEV;
4671

4672 4673
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4674
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4675

4676
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4677 4678 4679
	if (ret)
		return ret;

4680 4681 4682
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4683
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4684

4685 4686
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4687

4688
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4689 4690
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4691
	}
J
Jeff McGee 已提交
4692

4693
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4694

4695
	intel_set_rps(dev, val);
J
Jeff McGee 已提交
4696

4697
	mutex_unlock(&dev_priv->rps.hw_lock);
4698

4699
	return 0;
4700 4701
}

4702 4703
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4704
			"%llu\n");
4705

4706 4707
static int
i915_cache_sharing_get(void *data, u64 *val)
4708
{
4709
	struct drm_device *dev = data;
4710
	struct drm_i915_private *dev_priv = dev->dev_private;
4711
	u32 snpcr;
4712
	int ret;
4713

4714 4715 4716
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4717 4718 4719
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4720
	intel_runtime_pm_get(dev_priv);
4721

4722
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4723 4724

	intel_runtime_pm_put(dev_priv);
4725 4726
	mutex_unlock(&dev_priv->dev->struct_mutex);

4727
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4728

4729
	return 0;
4730 4731
}

4732 4733
static int
i915_cache_sharing_set(void *data, u64 val)
4734
{
4735
	struct drm_device *dev = data;
4736 4737 4738
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

4739 4740 4741
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4742
	if (val > 3)
4743 4744
		return -EINVAL;

4745
	intel_runtime_pm_get(dev_priv);
4746
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4747 4748 4749 4750 4751 4752 4753

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4754
	intel_runtime_pm_put(dev_priv);
4755
	return 0;
4756 4757
}

4758 4759 4760
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4761

4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
struct sseu_dev_status {
	unsigned int slice_total;
	unsigned int subslice_total;
	unsigned int subslice_per_slice;
	unsigned int eu_total;
	unsigned int eu_per_subslice;
};

static void cherryview_sseu_device_status(struct drm_device *dev,
					  struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	const int ss_max = 2;
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

		stat->slice_total = 1;
		stat->subslice_per_slice++;
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
		stat->eu_total += eu_cnt;
		stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
	}
	stat->subslice_total = stat->subslice_per_slice;
}

static void gen9_sseu_device_status(struct drm_device *dev,
				    struct sseu_dev_status *stat)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4806
	int s_max = 3, ss_max = 4;
4807 4808 4809
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821
	/* BXT has a single slice and at most 3 subslices. */
	if (IS_BROXTON(dev)) {
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4822 4823 4824 4825 4826 4827 4828 4829 4830 4831
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
4832 4833
		unsigned int ss_cnt = 0;

4834 4835 4836 4837 4838
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		stat->slice_total++;
4839 4840 4841 4842

		if (IS_SKYLAKE(dev))
			ss_cnt = INTEL_INFO(dev)->subslice_per_slice;

4843 4844 4845
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4846 4847 4848 4849 4850 4851 4852 4853
			if (IS_BROXTON(dev) &&
			    !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			if (IS_BROXTON(dev))
				ss_cnt++;

4854 4855 4856 4857 4858 4859
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
			stat->eu_total += eu_cnt;
			stat->eu_per_subslice = max(stat->eu_per_subslice,
						    eu_cnt);
		}
4860 4861 4862 4863

		stat->subslice_total += ss_cnt;
		stat->subslice_per_slice = max(stat->subslice_per_slice,
					       ss_cnt);
4864 4865 4866
	}
}

4867 4868 4869 4870
static int i915_sseu_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
4871
	struct sseu_dev_status stat;
4872

4873
	if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
	seq_printf(m, "  Available Slice Total: %u\n",
		   INTEL_INFO(dev)->slice_total);
	seq_printf(m, "  Available Subslice Total: %u\n",
		   INTEL_INFO(dev)->subslice_total);
	seq_printf(m, "  Available Subslice Per Slice: %u\n",
		   INTEL_INFO(dev)->subslice_per_slice);
	seq_printf(m, "  Available EU Total: %u\n",
		   INTEL_INFO(dev)->eu_total);
	seq_printf(m, "  Available EU Per Subslice: %u\n",
		   INTEL_INFO(dev)->eu_per_subslice);
	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(INTEL_INFO(dev)->has_eu_pg));

4894
	seq_puts(m, "SSEU Device Status\n");
4895
	memset(&stat, 0, sizeof(stat));
4896
	if (IS_CHERRYVIEW(dev)) {
4897
		cherryview_sseu_device_status(dev, &stat);
4898
	} else if (INTEL_INFO(dev)->gen >= 9) {
4899
		gen9_sseu_device_status(dev, &stat);
4900
	}
4901 4902 4903 4904 4905 4906 4907 4908 4909 4910
	seq_printf(m, "  Enabled Slice Total: %u\n",
		   stat.slice_total);
	seq_printf(m, "  Enabled Subslice Total: %u\n",
		   stat.subslice_total);
	seq_printf(m, "  Enabled Subslice Per Slice: %u\n",
		   stat.subslice_per_slice);
	seq_printf(m, "  Enabled EU Total: %u\n",
		   stat.eu_total);
	seq_printf(m, "  Enabled EU Per Subslice: %u\n",
		   stat.eu_per_subslice);
4911

4912 4913 4914
	return 0;
}

4915 4916 4917 4918 4919
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4920
	if (INTEL_INFO(dev)->gen < 6)
4921 4922
		return 0;

4923
	intel_runtime_pm_get(dev_priv);
4924
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4925 4926 4927 4928

	return 0;
}

4929
static int i915_forcewake_release(struct inode *inode, struct file *file)
4930 4931 4932 4933
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4934
	if (INTEL_INFO(dev)->gen < 6)
4935 4936
		return 0;

4937
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4938
	intel_runtime_pm_put(dev_priv);
4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
4955
				  S_IRUSR,
4956 4957
				  root, dev,
				  &i915_forcewake_fops);
4958 4959
	if (!ent)
		return -ENOMEM;
4960

B
Ben Widawsky 已提交
4961
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4962 4963
}

4964 4965 4966 4967
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
4968 4969 4970 4971
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

4972
	ent = debugfs_create_file(name,
4973 4974
				  S_IRUGO | S_IWUSR,
				  root, dev,
4975
				  fops);
4976 4977
	if (!ent)
		return -ENOMEM;
4978

4979
	return drm_add_fake_info_node(minor, ent, fops);
4980 4981
}

4982
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4983
	{"i915_capabilities", i915_capabilities, 0},
4984
	{"i915_gem_objects", i915_gem_object_info, 0},
4985
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4986
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
4987 4988
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4989
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4990
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4991 4992
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4993
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4994
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4995 4996 4997
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
4998
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
4999
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5000
	{"i915_frequency_info", i915_frequency_info, 0},
5001
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5002
	{"i915_drpc_info", i915_drpc_info, 0},
5003
	{"i915_emon_status", i915_emon_status, 0},
5004
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5005
	{"i915_fbc_status", i915_fbc_status, 0},
5006
	{"i915_ips_status", i915_ips_status, 0},
5007
	{"i915_sr_status", i915_sr_status, 0},
5008
	{"i915_opregion", i915_opregion, 0},
5009
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5010
	{"i915_context_status", i915_context_status, 0},
5011
	{"i915_dump_lrc", i915_dump_lrc, 0},
5012
	{"i915_execlists", i915_execlists, 0},
5013
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5014
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5015
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5016
	{"i915_llc", i915_llc, 0},
5017
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5018
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5019
	{"i915_energy_uJ", i915_energy_uJ, 0},
5020
	{"i915_pc8_status", i915_pc8_status, 0},
5021
	{"i915_power_domain_info", i915_power_domain_info, 0},
5022
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5023
	{"i915_semaphore_status", i915_semaphore_status, 0},
5024
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5025
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5026
	{"i915_wa_registers", i915_wa_registers, 0},
5027
	{"i915_ddb_info", i915_ddb_info, 0},
5028
	{"i915_sseu_status", i915_sseu_status, 0},
5029
	{"i915_drrs_status", i915_drrs_status, 0},
5030
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5031
};
5032
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5033

5034
static const struct i915_debugfs_files {
5035 5036 5037 5038 5039 5040 5041 5042
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
5043 5044
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5045 5046 5047
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5048
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5049 5050 5051
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5052
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5053 5054 5055
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5056 5057
};

5058 5059 5060
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5061
	enum pipe pipe;
5062

5063
	for_each_pipe(dev_priv, pipe) {
5064
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5065

5066 5067
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5068 5069 5070 5071
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5072
int i915_debugfs_init(struct drm_minor *minor)
5073
{
5074
	int ret, i;
5075

5076
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5077 5078
	if (ret)
		return ret;
5079

5080 5081 5082 5083 5084 5085
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5086 5087 5088 5089 5090 5091 5092
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5093

5094 5095
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5096 5097 5098
					minor->debugfs_root, minor);
}

5099
void i915_debugfs_cleanup(struct drm_minor *minor)
5100
{
5101 5102
	int i;

5103 5104
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5105

5106 5107
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
5108

D
Daniel Vetter 已提交
5109
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5110 5111 5112 5113 5114 5115
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5116 5117 5118 5119 5120 5121
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5122
}
5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5157 5158 5159
	if (connector->status != connector_status_connected)
		return -ENODEV;

5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5180
	}
5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
				    &i915_dpcd_fops);

	return 0;
}