i915_debugfs.c 152.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
65
	node->info_ent = (void *)key;
66 67 68 69 70 71 72 73

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

74 75
static int i915_capabilities(struct seq_file *m, void *data)
{
76 77
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
78

79 80
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
81
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
82
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
83
#undef PRINT_FLAG
84 85 86

	return 0;
}
87

88
static char get_active_flag(struct drm_i915_gem_object *obj)
89
{
90
	return i915_gem_object_is_active(obj) ? '*' : ' ';
91 92
}

93
static char get_pin_flag(struct drm_i915_gem_object *obj)
94 95 96 97
{
	return obj->pin_display ? 'p' : ' ';
}

98
static char get_tiling_flag(struct drm_i915_gem_object *obj)
99
{
100
	switch (i915_gem_object_get_tiling(obj)) {
101
	default:
102 103 104
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
105
	}
106 107
}

108
static char get_global_flag(struct drm_i915_gem_object *obj)
109
{
110
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
111 112
}

113
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
114
{
C
Chris Wilson 已提交
115
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
116 117
}

118 119 120 121 122
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

123
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
124
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
125 126 127 128 129 130
			size += vma->node.size;
	}

	return size;
}

131 132 133
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
134
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
135
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
136
	struct i915_vma *vma;
137
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
138
	int pin_count = 0;
139
	enum intel_engine_id id;
B
Ben Widawsky 已提交
140

141 142
	lockdep_assert_held(&obj->base.dev->struct_mutex);

143
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
144
		   &obj->base,
145
		   get_active_flag(obj),
146 147
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
148
		   get_global_flag(obj),
149
		   get_pin_mapped_flag(obj),
150
		   obj->base.size / 1024,
151
		   obj->base.read_domains,
152
		   obj->base.write_domain);
153
	for_each_engine(engine, dev_priv, id)
154
		seq_printf(m, "%x ",
155 156
			   i915_gem_active_get_seqno(&obj->last_read[id],
						     &obj->base.dev->struct_mutex));
157
	seq_printf(m, "] %x %s%s%s",
158 159
		   i915_gem_active_get_seqno(&obj->last_write,
					     &obj->base.dev->struct_mutex),
160
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
161 162
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
163 164
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
165
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
166
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
167
			pin_count++;
D
Dan Carpenter 已提交
168 169
	}
	seq_printf(m, " (pinned x %d)", pin_count);
170 171
	if (obj->pin_display)
		seq_printf(m, " (display)");
172
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
173 174 175
		if (!drm_mm_node_allocated(&vma->node))
			continue;

176
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
177
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
178
			   vma->node.start, vma->node.size);
179
		if (i915_vma_is_ggtt(vma))
180
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
181 182 183 184
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
185
		seq_puts(m, ")");
B
Ben Widawsky 已提交
186
	}
187
	if (obj->stolen)
188
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
189

190
	engine = i915_gem_active_get_engine(&obj->last_write,
191
					    &dev_priv->drm.struct_mutex);
192 193 194
	if (engine)
		seq_printf(m, " (%s)", engine->name);

195 196 197
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
198 199
}

200 201 202 203
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
204
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
205
	struct drm_i915_gem_object *b =
206
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
207

R
Rasmus Villemoes 已提交
208 209 210 211 212
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
213 214 215 216
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
217 218
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
219
	struct drm_i915_gem_object *obj;
220
	u64 total_obj_size, total_gtt_size;
221 222 223 224 225 226 227 228 229 230 231 232
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

233
		list_add(&obj->obj_exec_link, &stolen);
234 235

		total_obj_size += obj->base.size;
236
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
237 238 239 240 241 242
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

243
		list_add(&obj->obj_exec_link, &stolen);
244 245 246 247 248 249 250

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
251
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
252 253 254
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
255
		list_del_init(&obj->obj_exec_link);
256 257 258
	}
	mutex_unlock(&dev->struct_mutex);

259
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
260 261 262 263
		   count, total_obj_size, total_gtt_size);
	return 0;
}

264
struct file_stats {
265
	struct drm_i915_file_private *file_priv;
266 267 268 269
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
270 271 272 273 274 275
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
276
	struct i915_vma *vma;
277 278 279

	stats->count++;
	stats->total += obj->base.size;
280 281
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
282 283 284
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

285 286 287
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
288

289
		if (i915_vma_is_ggtt(vma)) {
290 291 292
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
293

294
			if (ppgtt->base.file != stats->file_priv)
295 296
				continue;
		}
297

298
		if (i915_vma_is_active(vma))
299 300 301
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
302 303 304 305 306
	}

	return 0;
}

307 308
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
309
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
310 311 312 313 314 315 316 317 318
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
319 320 321 322 323 324

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
325
	struct intel_engine_cs *engine;
326
	enum intel_engine_id id;
327
	int j;
328 329 330

	memset(&stats, 0, sizeof(stats));

331
	for_each_engine(engine, dev_priv, id) {
332
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
333
			list_for_each_entry(obj,
334
					    &engine->batch_pool.cache_list[j],
335 336 337
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
338
	}
339

340
	print_file_stats(m, "[k]batch pool", stats);
341 342
}

343 344 345 346 347 348 349
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
350
			per_file_stats(0, ctx->engine[n].state->obj, data);
351
		if (ctx->engine[n].ring)
352
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
353 354 355 356 357 358 359 360
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
361
	struct drm_device *dev = &dev_priv->drm;
362 363 364 365 366
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

367
	mutex_lock(&dev->struct_mutex);
368 369 370
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

371
	list_for_each_entry(file, &dev->filelist, lhead) {
372 373 374
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
375
	mutex_unlock(&dev->struct_mutex);
376 377 378 379

	print_file_stats(m, "[k]contexts", stats);
}

380
static int i915_gem_object_info(struct seq_file *m, void *data)
381
{
382 383
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
384
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
385 386
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
387
	struct drm_i915_gem_object *obj;
388
	struct drm_file *file;
389 390 391 392 393 394
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

395
	seq_printf(m, "%u objects, %llu bytes\n",
396 397 398
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

399 400 401
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
402
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
403 404 405
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
406
		if (obj->mm.madv == I915_MADV_DONTNEED) {
407 408 409 410
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
411
		if (obj->mm.mapping) {
412 413
			mapped_count++;
			mapped_size += obj->base.size;
414
		}
415
	}
416
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
417

418
	size = count = dpy_size = dpy_count = 0;
419
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
420 421 422
		size += obj->base.size;
		++count;

423
		if (obj->pin_display) {
424 425
			dpy_size += obj->base.size;
			++dpy_count;
426
		}
427

C
Chris Wilson 已提交
428
		if (obj->mm.madv == I915_MADV_DONTNEED) {
429 430 431
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
432

C
Chris Wilson 已提交
433
		if (obj->mm.mapping) {
434 435
			mapped_count++;
			mapped_size += obj->base.size;
436
		}
437
	}
438 439
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
440
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
441
		   purgeable_count, purgeable_size);
442 443 444 445
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
446

447
	seq_printf(m, "%llu [%llu] gtt total\n",
448
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
449

450 451
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
452 453 454
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
455
	print_context_stats(m, dev_priv);
456 457
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
458 459
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
460
		struct task_struct *task;
461 462

		memset(&stats, 0, sizeof(stats));
463
		stats.file_priv = file->driver_priv;
464
		spin_lock(&file->table_lock);
465
		idr_for_each(&file->object_idr, per_file_stats, &stats);
466
		spin_unlock(&file->table_lock);
467 468 469 470 471 472
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
473 474 475 476
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
477
		rcu_read_lock();
478 479 480
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
481
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
482
		rcu_read_unlock();
483
		mutex_unlock(&dev->struct_mutex);
484
	}
485
	mutex_unlock(&dev->filelist_mutex);
486 487 488 489

	return 0;
}

490
static int i915_gem_gtt_info(struct seq_file *m, void *data)
491
{
492
	struct drm_info_node *node = m->private;
493 494
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
495
	bool show_pin_display_only = !!node->info_ent->data;
496
	struct drm_i915_gem_object *obj;
497
	u64 total_obj_size, total_gtt_size;
498 499 500 501 502 503 504
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
505
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
506
		if (show_pin_display_only && !obj->pin_display)
507 508
			continue;

509
		seq_puts(m, "   ");
510
		describe_obj(m, obj);
511
		seq_putc(m, '\n');
512
		total_obj_size += obj->base.size;
513
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
514 515 516 517 518
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

519
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
520 521 522 523 524
		   count, total_obj_size, total_gtt_size);

	return 0;
}

525 526
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
527 528
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
529
	struct intel_crtc *crtc;
530 531 532 533 534
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
535

536
	for_each_intel_crtc(dev, crtc) {
537 538
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
539
		struct intel_flip_work *work;
540

541
		spin_lock_irq(&dev->event_lock);
542 543
		work = crtc->flip_work;
		if (work == NULL) {
544
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
545 546
				   pipe, plane);
		} else {
547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
				struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);

				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
					   engine->name,
					   i915_gem_request_get_seqno(work->flip_queued_req),
					   dev_priv->next_seqno,
565
					   intel_engine_get_seqno(engine),
566
					   i915_gem_request_completed(work->flip_queued_req));
567 568 569 570 571 572 573 574
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

575
			if (INTEL_GEN(dev_priv) >= 4)
576 577 578 579 580 581 582 583
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
584 585
			}
		}
586
		spin_unlock_irq(&dev->event_lock);
587 588
	}

589 590
	mutex_unlock(&dev->struct_mutex);

591 592 593
	return 0;
}

594 595
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
596 597
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
598
	struct drm_i915_gem_object *obj;
599
	struct intel_engine_cs *engine;
600
	enum intel_engine_id id;
601
	int total = 0;
602
	int ret, j;
603 604 605 606 607

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

608
	for_each_engine(engine, dev_priv, id) {
609
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
610 611 612 613
			int count;

			count = 0;
			list_for_each_entry(obj,
614
					    &engine->batch_pool.cache_list[j],
615 616 617
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
618
				   engine->name, j, count);
619 620

			list_for_each_entry(obj,
621
					    &engine->batch_pool.cache_list[j],
622 623 624 625 626 627 628
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
629
		}
630 631
	}

632
	seq_printf(m, "total: %d\n", total);
633 634 635 636 637 638

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
	struct pid *pid = rq->ctx->pid;
	struct task_struct *task;

	rcu_read_lock();
	task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
	seq_printf(m, "%s%x [%x:%x] @ %d: %s [%d]\n", prefix,
		   rq->fence.seqno, rq->ctx->hw_id, rq->fence.seqno,
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
		   task ? task->comm : "<unknown>",
		   task ? task->pid : -1);
	rcu_read_unlock();
}

656 657
static int i915_gem_request_info(struct seq_file *m, void *data)
{
658 659
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
660
	struct drm_i915_gem_request *req;
661 662
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
663
	int ret, any;
664 665 666 667

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
668

669
	any = 0;
670
	for_each_engine(engine, dev_priv, id) {
671 672 673
		int count;

		count = 0;
674
		list_for_each_entry(req, &engine->request_list, link)
675 676
			count++;
		if (count == 0)
677 678
			continue;

679
		seq_printf(m, "%s requests: %d\n", engine->name, count);
680 681
		list_for_each_entry(req, &engine->request_list, link)
			print_request(m, req, "    ");
682 683

		any++;
684
	}
685 686
	mutex_unlock(&dev->struct_mutex);

687
	if (any == 0)
688
		seq_puts(m, "No requests\n");
689

690 691 692
	return 0;
}

693
static void i915_ring_seqno_info(struct seq_file *m,
694
				 struct intel_engine_cs *engine)
695
{
696 697 698
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

699
	seq_printf(m, "Current sequence (%s): %x\n",
700
		   engine->name, intel_engine_get_seqno(engine));
701 702 703 704 705 706 707 708 709

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
	spin_unlock(&b->lock);
710 711
}

712 713
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
714
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
715
	struct intel_engine_cs *engine;
716
	enum intel_engine_id id;
717

718
	for_each_engine(engine, dev_priv, id)
719
		i915_ring_seqno_info(m, engine);
720

721 722 723 724 725 726
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
727
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
728
	struct intel_engine_cs *engine;
729
	enum intel_engine_id id;
730
	int i, pipe;
731

732
	intel_runtime_pm_get(dev_priv);
733

734
	if (IS_CHERRYVIEW(dev_priv)) {
735 736 737 738 739 740 741 742 743 744 745
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
746 747 748 749 750 751 752 753 754 755 756
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

757 758 759 760
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

761 762 763 764
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
765 766 767 768 769 770
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
771
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
788
	} else if (INTEL_GEN(dev_priv) >= 8) {
789 790 791 792 793 794 795 796 797 798 799 800
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

801
		for_each_pipe(dev_priv, pipe) {
802 803 804 805 806
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
807 808 809 810
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
811
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
812 813
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
814
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
815 816
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
817
			seq_printf(m, "Pipe %c IER:\t%08x\n",
818 819
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
820 821

			intel_display_power_put(dev_priv, power_domain);
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
844
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
845 846 847 848 849 850 851 852
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
853
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

882
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
883 884 885 886 887 888
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
889
		for_each_pipe(dev_priv, pipe)
890 891 892
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
913
	for_each_engine(engine, dev_priv, id) {
914
		if (INTEL_GEN(dev_priv) >= 6) {
915 916
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
917
				   engine->name, I915_READ_IMR(engine));
918
		}
919
		i915_ring_seqno_info(m, engine);
920
	}
921
	intel_runtime_pm_put(dev_priv);
922

923 924 925
	return 0;
}

926 927
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
928 929
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
930 931 932 933 934
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
935 936 937

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
938
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
939

C
Chris Wilson 已提交
940 941
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
942
		if (!vma)
943
			seq_puts(m, "unused");
944
		else
945
			describe_obj(m, vma->obj);
946
		seq_putc(m, '\n');
947 948
	}

949
	mutex_unlock(&dev->struct_mutex);
950 951 952
	return 0;
}

953 954
static int i915_hws_info(struct seq_file *m, void *data)
{
955
	struct drm_info_node *node = m->private;
956
	struct drm_i915_private *dev_priv = node_to_i915(node);
957
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
958
	const u32 *hws;
959 960
	int i;

961
	engine = dev_priv->engine[(uintptr_t)node->info_ent->data];
962
	hws = engine->status_page.page_addr;
963 964 965 966 967 968 969 970 971 972 973
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

974 975
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

976 977 978 979 980 981
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
982
	struct i915_error_state_file_priv *error_priv = filp->private_data;
983 984

	DRM_DEBUG_DRIVER("Resetting error state\n");
985
	i915_destroy_error_state(error_priv->dev);
986 987 988 989 990 991

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
992
	struct drm_i915_private *dev_priv = inode->i_private;
993 994 995 996 997 998
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

999
	error_priv->dev = &dev_priv->drm;
1000

1001
	i915_error_state_get(&dev_priv->drm, error_priv);
1002

1003 1004 1005
	file->private_data = error_priv;

	return 0;
1006 1007 1008 1009
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
1010
	struct i915_error_state_file_priv *error_priv = file->private_data;
1011

1012
	i915_error_state_put(error_priv);
1013 1014
	kfree(error_priv);

1015 1016 1017
	return 0;
}

1018 1019 1020 1021 1022 1023 1024 1025 1026
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1027 1028
	ret = i915_error_state_buf_init(&error_str,
					to_i915(error_priv->dev), count, *pos);
1029 1030
	if (ret)
		return ret;
1031

1032
	ret = i915_error_state_to_str(&error_str, error_priv);
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1045
	i915_error_state_buf_release(&error_str);
1046
	return ret ?: ret_count;
1047 1048 1049 1050 1051
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1052
	.read = i915_error_state_read,
1053 1054 1055 1056 1057
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1058 1059
#endif

1060 1061
static int
i915_next_seqno_get(void *data, u64 *val)
1062
{
1063
	struct drm_i915_private *dev_priv = data;
1064 1065
	int ret;

1066
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
1067 1068 1069
	if (ret)
		return ret;

1070
	*val = dev_priv->next_seqno;
1071
	mutex_unlock(&dev_priv->drm.struct_mutex);
1072

1073
	return 0;
1074 1075
}

1076 1077 1078
static int
i915_next_seqno_set(void *data, u64 val)
{
1079 1080
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1081 1082 1083 1084 1085 1086
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1087
	ret = i915_gem_set_seqno(dev, val);
1088 1089
	mutex_unlock(&dev->struct_mutex);

1090
	return ret;
1091 1092
}

1093 1094
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1095
			"0x%llx\n");
1096

1097
static int i915_frequency_info(struct seq_file *m, void *unused)
1098
{
1099 1100
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1101 1102 1103
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1104

1105
	if (IS_GEN5(dev_priv)) {
1106 1107 1108 1109 1110 1111 1112 1113 1114
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1115
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1142
	} else if (INTEL_GEN(dev_priv) >= 6) {
1143 1144 1145
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1146
		u32 rpmodectl, rpinclimit, rpdeclimit;
1147
		u32 rpstat, cagf, reqf;
1148 1149
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1150
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1151 1152
		int max_freq;

1153
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1154
		if (IS_BROXTON(dev_priv)) {
1155 1156 1157 1158 1159 1160 1161
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1162
		/* RPSTAT1 is in the GT power well */
1163 1164
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1165
			goto out;
1166

1167
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1168

1169
		reqf = I915_READ(GEN6_RPNSWREQ);
1170
		if (IS_GEN9(dev_priv))
1171 1172 1173
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1174
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1175 1176 1177 1178
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1179
		reqf = intel_gpu_freq(dev_priv, reqf);
1180

1181 1182 1183 1184
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1185
		rpstat = I915_READ(GEN6_RPSTAT1);
1186 1187 1188 1189 1190 1191
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1192
		if (IS_GEN9(dev_priv))
1193
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1194
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1195 1196 1197
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1198
		cagf = intel_gpu_freq(dev_priv, cagf);
1199

1200
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1201 1202
		mutex_unlock(&dev->struct_mutex);

1203
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1216
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1217
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1218
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1219 1220
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1221
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1222 1223 1224 1225
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1226 1227 1228 1229
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1230
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1231
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1232 1233 1234 1235 1236 1237
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1238 1239 1240
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1241 1242 1243 1244 1245 1246
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1247 1248
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1249

1250
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
1251
			    rp_state_cap >> 16) & 0xff;
1252
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1253
			     GEN9_FREQ_SCALER : 1);
1254
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1255
			   intel_gpu_freq(dev_priv, max_freq));
1256 1257

		max_freq = (rp_state_cap & 0xff00) >> 8;
1258
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1259
			     GEN9_FREQ_SCALER : 1);
1260
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1261
			   intel_gpu_freq(dev_priv, max_freq));
1262

1263
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
1264
			    rp_state_cap >> 0) & 0xff;
1265
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1266
			     GEN9_FREQ_SCALER : 1);
1267
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1268
			   intel_gpu_freq(dev_priv, max_freq));
1269
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1270
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1271

1272 1273 1274
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1275 1276
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1277 1278
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1279 1280
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1281 1282 1283 1284 1285
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1286
	} else {
1287
		seq_puts(m, "no P-state info available\n");
1288
	}
1289

1290 1291 1292 1293
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1294 1295 1296
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1297 1298
}

1299 1300 1301 1302
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1303 1304 1305
	int slice;
	int subslice;

1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1318 1319 1320 1321 1322 1323 1324
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1325 1326
}

1327 1328
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1329
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1330
	struct intel_engine_cs *engine;
1331 1332
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1333
	struct intel_instdone instdone;
1334
	enum intel_engine_id id;
1335

1336 1337 1338 1339 1340 1341 1342 1343 1344
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1345 1346 1347 1348 1349
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1350 1351
	intel_runtime_pm_get(dev_priv);

1352
	for_each_engine(engine, dev_priv, id) {
1353
		acthd[id] = intel_engine_get_active_head(engine);
1354
		seqno[id] = intel_engine_get_seqno(engine);
1355 1356
	}

1357
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1358

1359 1360
	intel_runtime_pm_put(dev_priv);

1361 1362 1363 1364 1365 1366 1367
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1368
	for_each_engine(engine, dev_priv, id) {
1369 1370 1371
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1372
		seq_printf(m, "%s:\n", engine->name);
1373 1374 1375 1376
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1377 1378 1379 1380
		seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
					  &dev_priv->gpu_error.missed_irq_rings)));
1381 1382 1383 1384 1385 1386 1387 1388 1389
		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

1390
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1391
			   (long long)engine->hangcheck.acthd,
1392
			   (long long)acthd[id]);
1393 1394
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1395

1396
		if (engine->id == RCS) {
1397
			seq_puts(m, "\tinstdone read =\n");
1398

1399
			i915_instdone_info(dev_priv, m, &instdone);
1400

1401
			seq_puts(m, "\tinstdone accu =\n");
1402

1403 1404
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1405
		}
1406 1407 1408 1409 1410
	}

	return 0;
}

1411
static int ironlake_drpc_info(struct seq_file *m)
1412
{
1413
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1414 1415 1416
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1417
	intel_runtime_pm_get(dev_priv);
1418 1419 1420 1421 1422

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1423
	intel_runtime_pm_put(dev_priv);
1424

1425
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1426 1427 1428 1429
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1430
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1431
	seq_printf(m, "SW control enabled: %s\n",
1432
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1433
	seq_printf(m, "Gated voltage change: %s\n",
1434
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1435 1436
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1437
	seq_printf(m, "Max P-state: P%d\n",
1438
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1439 1440 1441 1442
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1443
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1444
	seq_puts(m, "Current RS state: ");
1445 1446
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1447
		seq_puts(m, "on\n");
1448 1449
		break;
	case RSX_STATUS_RC1:
1450
		seq_puts(m, "RC1\n");
1451 1452
		break;
	case RSX_STATUS_RC1E:
1453
		seq_puts(m, "RC1E\n");
1454 1455
		break;
	case RSX_STATUS_RS1:
1456
		seq_puts(m, "RS1\n");
1457 1458
		break;
	case RSX_STATUS_RS2:
1459
		seq_puts(m, "RS2 (RC6)\n");
1460 1461
		break;
	case RSX_STATUS_RS3:
1462
		seq_puts(m, "RC3 (RC6+)\n");
1463 1464
		break;
	default:
1465
		seq_puts(m, "unknown\n");
1466 1467
		break;
	}
1468 1469 1470 1471

	return 0;
}

1472
static int i915_forcewake_domains(struct seq_file *m, void *data)
1473
{
1474
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1475 1476 1477
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1478
	for_each_fw_domain(fw_domain, dev_priv) {
1479
		seq_printf(m, "%s.wake_count = %u\n",
1480
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1481 1482 1483
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1484

1485 1486 1487 1488 1489
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1490
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1491
	u32 rpmodectl1, rcctl1, pw_status;
1492

1493 1494
	intel_runtime_pm_get(dev_priv);

1495
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1496 1497 1498
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1499 1500
	intel_runtime_pm_put(dev_priv);

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1514
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1515
	seq_printf(m, "Media Power Well: %s\n",
1516
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1517

1518 1519 1520 1521 1522
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1523
	return i915_forcewake_domains(m, NULL);
1524 1525
}

1526 1527
static int gen6_drpc_info(struct seq_file *m)
{
1528 1529
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1530
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1531
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1532
	unsigned forcewake_count;
1533
	int count = 0, ret;
1534 1535 1536 1537

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1538
	intel_runtime_pm_get(dev_priv);
1539

1540
	spin_lock_irq(&dev_priv->uncore.lock);
1541
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1542
	spin_unlock_irq(&dev_priv->uncore.lock);
1543 1544

	if (forcewake_count) {
1545 1546
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1547 1548 1549 1550 1551 1552 1553
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1554
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1555
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1556 1557 1558

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1559
	if (INTEL_GEN(dev_priv) >= 9) {
1560 1561 1562
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1563
	mutex_unlock(&dev->struct_mutex);
1564 1565 1566
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1567

1568 1569
	intel_runtime_pm_put(dev_priv);

1570 1571 1572 1573 1574 1575 1576
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1577
	seq_printf(m, "RC1e Enabled: %s\n",
1578 1579 1580
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1581
	if (INTEL_GEN(dev_priv) >= 9) {
1582 1583 1584 1585 1586
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1587 1588 1589 1590
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1591
	seq_puts(m, "Current RC state: ");
1592 1593 1594
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1595
			seq_puts(m, "Core Power Down\n");
1596
		else
1597
			seq_puts(m, "on\n");
1598 1599
		break;
	case GEN6_RC3:
1600
		seq_puts(m, "RC3\n");
1601 1602
		break;
	case GEN6_RC6:
1603
		seq_puts(m, "RC6\n");
1604 1605
		break;
	case GEN6_RC7:
1606
		seq_puts(m, "RC7\n");
1607 1608
		break;
	default:
1609
		seq_puts(m, "Unknown\n");
1610 1611 1612 1613 1614
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1615
	if (INTEL_GEN(dev_priv) >= 9) {
1616 1617 1618 1619 1620 1621 1622
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1634 1635 1636 1637 1638 1639
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1640
	return i915_forcewake_domains(m, NULL);
1641 1642 1643 1644
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1645
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1646

1647
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1648
		return vlv_drpc_info(m);
1649
	else if (INTEL_GEN(dev_priv) >= 6)
1650 1651 1652 1653 1654
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1655 1656
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1657
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1668 1669
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1670
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1671

1672
	if (!HAS_FBC(dev_priv)) {
1673
		seq_puts(m, "FBC unsupported on this chipset\n");
1674 1675 1676
		return 0;
	}

1677
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1678
	mutex_lock(&dev_priv->fbc.lock);
1679

1680
	if (intel_fbc_is_active(dev_priv))
1681
		seq_puts(m, "FBC enabled\n");
1682 1683
	else
		seq_printf(m, "FBC disabled: %s\n",
1684
			   dev_priv->fbc.no_fbc_reason);
1685

1686 1687 1688 1689
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1690
		seq_printf(m, "Compressing: %s\n",
1691 1692
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1693

P
Paulo Zanoni 已提交
1694
	mutex_unlock(&dev_priv->fbc.lock);
1695 1696
	intel_runtime_pm_put(dev_priv);

1697 1698 1699
	return 0;
}

1700 1701
static int i915_fbc_fc_get(void *data, u64 *val)
{
1702
	struct drm_i915_private *dev_priv = data;
1703

1704
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1705 1706 1707 1708 1709 1710 1711 1712 1713
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1714
	struct drm_i915_private *dev_priv = data;
1715 1716
	u32 reg;

1717
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1718 1719
		return -ENODEV;

P
Paulo Zanoni 已提交
1720
	mutex_lock(&dev_priv->fbc.lock);
1721 1722 1723 1724 1725 1726 1727 1728

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1729
	mutex_unlock(&dev_priv->fbc.lock);
1730 1731 1732 1733 1734 1735 1736
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1737 1738
static int i915_ips_status(struct seq_file *m, void *unused)
{
1739
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1740

1741
	if (!HAS_IPS(dev_priv)) {
1742 1743 1744 1745
		seq_puts(m, "not supported\n");
		return 0;
	}

1746 1747
	intel_runtime_pm_get(dev_priv);

1748 1749 1750
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1751
	if (INTEL_GEN(dev_priv) >= 8) {
1752 1753 1754 1755 1756 1757 1758
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1759

1760 1761
	intel_runtime_pm_put(dev_priv);

1762 1763 1764
	return 0;
}

1765 1766
static int i915_sr_status(struct seq_file *m, void *unused)
{
1767
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1768 1769
	bool sr_enabled = false;

1770
	intel_runtime_pm_get(dev_priv);
1771
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1772

1773
	if (HAS_PCH_SPLIT(dev_priv))
1774
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1775 1776
	else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1777
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1778
	else if (IS_I915GM(dev_priv))
1779
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1780
	else if (IS_PINEVIEW(dev_priv))
1781
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1782
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1783
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1784

1785
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1786 1787
	intel_runtime_pm_put(dev_priv);

1788 1789
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1790 1791 1792 1793

	return 0;
}

1794 1795
static int i915_emon_status(struct seq_file *m, void *unused)
{
1796 1797
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1798
	unsigned long temp, chipset, gfx;
1799 1800
	int ret;

1801
	if (!IS_GEN5(dev_priv))
1802 1803
		return -ENODEV;

1804 1805 1806
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1807 1808 1809 1810

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1811
	mutex_unlock(&dev->struct_mutex);
1812 1813 1814 1815 1816 1817 1818 1819 1820

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1821 1822
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1823
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1824
	int ret = 0;
1825
	int gpu_freq, ia_freq;
1826
	unsigned int max_gpu_freq, min_gpu_freq;
1827

1828
	if (!HAS_LLC(dev_priv)) {
1829
		seq_puts(m, "unsupported on this chipset\n");
1830 1831 1832
		return 0;
	}

1833 1834
	intel_runtime_pm_get(dev_priv);

1835
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1836
	if (ret)
1837
		goto out;
1838

1839
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1850
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1851

1852
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1853 1854 1855 1856
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1857
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1858
			   intel_gpu_freq(dev_priv, (gpu_freq *
1859
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1860
				 GEN9_FREQ_SCALER : 1))),
1861 1862
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1863 1864
	}

1865
	mutex_unlock(&dev_priv->rps.hw_lock);
1866

1867 1868 1869
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1870 1871
}

1872 1873
static int i915_opregion(struct seq_file *m, void *unused)
{
1874 1875
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1876 1877 1878 1879 1880
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1881
		goto out;
1882

1883 1884
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1885 1886 1887

	mutex_unlock(&dev->struct_mutex);

1888
out:
1889 1890 1891
	return 0;
}

1892 1893
static int i915_vbt(struct seq_file *m, void *unused)
{
1894
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1895 1896 1897 1898 1899 1900 1901

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1902 1903
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1904 1905
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1906
	struct intel_framebuffer *fbdev_fb = NULL;
1907
	struct drm_framebuffer *drm_fb;
1908 1909 1910 1911 1912
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1913

1914
#ifdef CONFIG_DRM_FBDEV_EMULATION
1915 1916
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
			   fbdev_fb->base.modifier[0],
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1928
#endif
1929

1930
	mutex_lock(&dev->mode_config.fb_lock);
1931
	drm_for_each_fb(drm_fb, dev) {
1932 1933
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1934 1935
			continue;

1936
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1937 1938 1939
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1940
			   fb->base.bits_per_pixel,
1941
			   fb->base.modifier[0],
1942
			   drm_framebuffer_read_refcount(&fb->base));
1943
		describe_obj(m, fb->obj);
1944
		seq_putc(m, '\n');
1945
	}
1946
	mutex_unlock(&dev->mode_config.fb_lock);
1947
	mutex_unlock(&dev->struct_mutex);
1948 1949 1950 1951

	return 0;
}

1952
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1953 1954
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1955 1956
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1957 1958
}

1959 1960
static int i915_context_status(struct seq_file *m, void *unused)
{
1961 1962
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1963
	struct intel_engine_cs *engine;
1964
	struct i915_gem_context *ctx;
1965
	enum intel_engine_id id;
1966
	int ret;
1967

1968
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1969 1970 1971
	if (ret)
		return ret;

1972
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1973
		seq_printf(m, "HW context %u ", ctx->hw_id);
1974
		if (ctx->pid) {
1975 1976
			struct task_struct *task;

1977
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1978 1979 1980 1981 1982
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1983 1984
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1985 1986 1987 1988
		} else {
			seq_puts(m, "(kernel) ");
		}

1989 1990
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1991

1992
		for_each_engine(engine, dev_priv, id) {
1993 1994 1995 1996 1997
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1998
				describe_obj(m, ce->state->obj);
1999
			if (ce->ring)
2000
				describe_ctx_ring(m, ce->ring);
2001 2002
			seq_putc(m, '\n');
		}
2003 2004

		seq_putc(m, '\n');
2005 2006
	}

2007
	mutex_unlock(&dev->struct_mutex);
2008 2009 2010 2011

	return 0;
}

2012
static void i915_dump_lrc_obj(struct seq_file *m,
2013
			      struct i915_gem_context *ctx,
2014
			      struct intel_engine_cs *engine)
2015
{
2016
	struct i915_vma *vma = ctx->engine[engine->id].state;
2017 2018 2019
	struct page *page;
	int j;

2020 2021
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2022 2023
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2024 2025 2026
		return;
	}

2027 2028
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2029
			   i915_ggtt_offset(vma));
2030

C
Chris Wilson 已提交
2031
	if (i915_gem_object_pin_pages(vma->obj)) {
2032
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2033 2034 2035
		return;
	}

2036 2037 2038
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2039 2040

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2041 2042 2043
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2044 2045 2046 2047 2048 2049
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2050
	i915_gem_object_unpin_pages(vma->obj);
2051 2052 2053
	seq_putc(m, '\n');
}

2054 2055
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2056 2057
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2058
	struct intel_engine_cs *engine;
2059
	struct i915_gem_context *ctx;
2060
	enum intel_engine_id id;
2061
	int ret;
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2072
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2073
		for_each_engine(engine, dev_priv, id)
2074
			i915_dump_lrc_obj(m, ctx, engine);
2075 2076 2077 2078 2079 2080

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2081 2082
static const char *swizzle_string(unsigned swizzle)
{
2083
	switch (swizzle) {
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2099
		return "unknown";
2100 2101 2102 2103 2104 2105 2106
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2107
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2108

2109
	intel_runtime_pm_get(dev_priv);
2110 2111 2112 2113 2114 2115

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2116
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2117 2118
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2119 2120
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2121 2122 2123 2124
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2125
	} else if (INTEL_GEN(dev_priv) >= 6) {
2126 2127 2128 2129 2130 2131 2132 2133
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2134
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2135 2136 2137 2138 2139
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2140 2141
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2142
	}
2143 2144 2145 2146

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2147
	intel_runtime_pm_put(dev_priv);
2148 2149 2150 2151

	return 0;
}

B
Ben Widawsky 已提交
2152 2153
static int per_file_ctx(int id, void *ptr, void *data)
{
2154
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2155
	struct seq_file *m = data;
2156 2157 2158 2159 2160 2161 2162
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2163

2164 2165 2166
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2167
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2168 2169 2170 2171 2172
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2173 2174
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2175
{
B
Ben Widawsky 已提交
2176
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2177 2178
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2179
	int i;
D
Daniel Vetter 已提交
2180

B
Ben Widawsky 已提交
2181 2182 2183
	if (!ppgtt)
		return;

2184
	for_each_engine(engine, dev_priv, id) {
2185
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2186
		for (i = 0; i < 4; i++) {
2187
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2188
			pdp <<= 32;
2189
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2190
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2191 2192 2193 2194
		}
	}
}

2195 2196
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2197
{
2198
	struct intel_engine_cs *engine;
2199
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2200

2201
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2202 2203
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2204
	for_each_engine(engine, dev_priv, id) {
2205
		seq_printf(m, "%s\n", engine->name);
2206
		if (IS_GEN7(dev_priv))
2207 2208 2209 2210 2211 2212 2213 2214
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2215 2216 2217 2218
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2219
		seq_puts(m, "aliasing PPGTT:\n");
2220
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2221

B
Ben Widawsky 已提交
2222
		ppgtt->debug_dump(ppgtt, m);
2223
	}
B
Ben Widawsky 已提交
2224

D
Daniel Vetter 已提交
2225
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2226 2227 2228 2229
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2230 2231
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2232
	struct drm_file *file;
2233
	int ret;
B
Ben Widawsky 已提交
2234

2235 2236
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2237
	if (ret)
2238 2239
		goto out_unlock;

2240
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2241

2242 2243 2244 2245
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2246

2247 2248
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2249
		struct task_struct *task;
2250

2251
		task = get_pid_task(file->pid, PIDTYPE_PID);
2252 2253
		if (!task) {
			ret = -ESRCH;
2254
			goto out_rpm;
2255
		}
2256 2257
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2258 2259 2260 2261
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2262
out_rpm:
2263
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2264
	mutex_unlock(&dev->struct_mutex);
2265 2266
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2267
	return ret;
D
Daniel Vetter 已提交
2268 2269
}

2270 2271
static int count_irq_waiters(struct drm_i915_private *i915)
{
2272
	struct intel_engine_cs *engine;
2273
	enum intel_engine_id id;
2274 2275
	int count = 0;

2276
	for_each_engine(engine, i915, id)
2277
		count += intel_engine_has_waiter(engine);
2278 2279 2280 2281

	return count;
}

2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2296 2297
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2298 2299
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2300 2301
	struct drm_file *file;

2302
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2303 2304
	seq_printf(m, "GPU busy? %s [%x]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
2305
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2306 2307 2308
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2309 2310 2311 2312
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2313 2314 2315 2316
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2317 2318

	mutex_lock(&dev->filelist_mutex);
2319
	spin_lock(&dev_priv->rps.client_lock);
2320 2321 2322 2323 2324 2325 2326 2327 2328
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2329 2330
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2331 2332
		rcu_read_unlock();
	}
2333
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2334
	spin_unlock(&dev_priv->rps.client_lock);
2335
	mutex_unlock(&dev->filelist_mutex);
2336

2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
	    dev_priv->gt.active_engines) {
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2362
	return 0;
2363 2364
}

2365 2366
static int i915_llc(struct seq_file *m, void *data)
{
2367
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2368
	const bool edram = INTEL_GEN(dev_priv) > 8;
2369

2370
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2371 2372
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2373 2374 2375 2376

	return 0;
}

2377 2378
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2379
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2380 2381 2382
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2383
	if (!HAS_GUC_UCODE(dev_priv))
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2397 2398 2399 2400 2401 2402
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2446 2447 2448 2449
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2450
	struct intel_engine_cs *engine;
2451
	enum intel_engine_id id;
2452 2453 2454 2455 2456 2457 2458 2459 2460
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2461
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2462 2463 2464
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2465
	for_each_engine(engine, dev_priv, id) {
2466 2467
		u64 submissions = client->submissions[id];
		tot += submissions;
2468
		seq_printf(m, "\tSubmissions: %llu %s\n",
2469
				submissions, engine->name);
2470 2471 2472 2473 2474 2475
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2476 2477
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2478
	struct intel_guc guc;
2479
	struct i915_guc_client client = {};
2480
	struct intel_engine_cs *engine;
2481
	enum intel_engine_id id;
2482 2483
	u64 total = 0;

2484
	if (!HAS_GUC_SCHED(dev_priv))
2485 2486
		return 0;

A
Alex Dai 已提交
2487 2488 2489
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2490 2491
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2492
	if (guc.execbuf_client)
2493
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2494 2495

	mutex_unlock(&dev->struct_mutex);
2496

2497 2498 2499 2500
	seq_printf(m, "Doorbell map:\n");
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);

2501 2502 2503 2504 2505 2506 2507
	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2508
	for_each_engine(engine, dev_priv, id) {
2509 2510
		u64 submissions = guc.submissions[id];
		total += submissions;
2511
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2512
			engine->name, submissions, guc.last_seqno[id]);
2513 2514 2515 2516 2517 2518
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

2519 2520
	i915_guc_log_info(m, dev_priv);

2521 2522 2523 2524 2525
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2526 2527
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2528
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2529
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2530 2531
	int i = 0, pg;

2532
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2533 2534
		return 0;

2535
	obj = dev_priv->guc.log.vma->obj;
2536 2537
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2590 2591
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2592
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2593
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2594 2595
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2596
	bool enabled = false;
2597

2598
	if (!HAS_PSR(dev_priv)) {
2599 2600 2601 2602
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2603 2604
	intel_runtime_pm_get(dev_priv);

2605
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2606 2607
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2608
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2609
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2610 2611 2612 2613
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2614

2615
	if (HAS_DDI(dev_priv))
2616
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2617 2618
	else {
		for_each_pipe(dev_priv, pipe) {
2619 2620 2621 2622 2623 2624 2625 2626 2627
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2628 2629 2630 2631 2632
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2633 2634

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2635 2636
		}
	}
2637 2638 2639 2640

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2641 2642
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2643
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2644 2645 2646 2647 2648 2649
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2650

2651 2652 2653 2654
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2655
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2656
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2657
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2658 2659 2660

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2661
	mutex_unlock(&dev_priv->psr.lock);
2662

2663
	intel_runtime_pm_put(dev_priv);
2664 2665 2666
	return 0;
}

2667 2668
static int i915_sink_crc(struct seq_file *m, void *data)
{
2669 2670
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2671 2672 2673 2674 2675 2676
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2677
	for_each_intel_connector(dev, connector) {
2678
		struct drm_crtc *crtc;
2679

2680
		if (!connector->base.state->best_encoder)
2681 2682
			continue;

2683 2684
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2685 2686
			continue;

2687
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2688 2689
			continue;

2690
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2707 2708
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2709
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2710 2711 2712
	u64 power;
	u32 units;

2713
	if (INTEL_GEN(dev_priv) < 6)
2714 2715
		return -ENODEV;

2716 2717
	intel_runtime_pm_get(dev_priv);

2718 2719 2720 2721 2722 2723
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2724 2725
	intel_runtime_pm_put(dev_priv);

2726
	seq_printf(m, "%llu", (long long unsigned)power);
2727 2728 2729 2730

	return 0;
}

2731
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2732
{
2733
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2734
	struct pci_dev *pdev = dev_priv->drm.pdev;
2735

2736 2737
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2738

2739
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2740
	seq_printf(m, "IRQs disabled: %s\n",
2741
		   yesno(!intel_irqs_enabled(dev_priv)));
2742
#ifdef CONFIG_PM
2743
	seq_printf(m, "Usage count: %d\n",
2744
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2745 2746 2747
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2748
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2749 2750
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2751

2752 2753 2754
	return 0;
}

2755 2756
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2757
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2778
				 intel_display_power_domain_str(power_domain),
2779 2780 2781 2782 2783 2784 2785 2786 2787
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2788 2789
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2790
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2791 2792
	struct intel_csr *csr;

2793
	if (!HAS_CSR(dev_priv)) {
2794 2795 2796 2797 2798 2799
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2800 2801
	intel_runtime_pm_get(dev_priv);

2802 2803 2804 2805
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2806
		goto out;
2807 2808 2809 2810

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2811
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2812 2813 2814 2815
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2816
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2817 2818
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2819 2820
	}

2821 2822 2823 2824 2825
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2826 2827
	intel_runtime_pm_put(dev_priv);

2828 2829 2830
	return 0;
}

2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2853 2854
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2855 2856 2857 2858 2859 2860
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2861
		   encoder->base.id, encoder->name);
2862 2863 2864 2865
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2866
			   connector->name,
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2880 2881
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2882 2883
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2884 2885
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2886

2887
	if (fb)
2888
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2889 2890
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2891 2892
	else
		seq_puts(m, "\tprimary plane disabled\n");
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2912
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2913
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2914
		intel_panel_info(m, &intel_connector->panel);
2915 2916 2917

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2918 2919 2920 2921 2922 2923 2924 2925
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2926
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2940
	struct drm_display_mode *mode;
2941 2942

	seq_printf(m, "connector %d: type %s, status: %s\n",
2943
		   connector->base.id, connector->name,
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2955 2956 2957 2958 2959 2960 2961

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
2962
		intel_dp_info(m, intel_connector);
2963 2964 2965
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2966
			intel_lvds_info(m, intel_connector);
2967 2968 2969 2970 2971 2972 2973 2974
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2975
	}
2976

2977 2978 2979
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2980 2981
}

2982
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2983 2984 2985
{
	u32 state;

2986
	if (IS_845G(dev_priv) || IS_I865G(dev_priv))
2987
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2988
	else
2989
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2990 2991 2992 2993

	return state;
}

2994 2995
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2996 2997 2998
{
	u32 pos;

2999
	pos = I915_READ(CURPOS(pipe));
3000 3001 3002 3003 3004 3005 3006 3007 3008

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

3009
	return cursor_active(dev_priv, pipe);
3010 3011
}

3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3039 3040 3041 3042 3043 3044
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3045 3046 3047 3048 3049 3050 3051
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3052 3053
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3054 3055 3056 3057 3058
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3059
		char *format_name;
3060 3061 3062 3063 3064 3065 3066 3067

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3068 3069 3070 3071 3072 3073
		if (state->fb) {
			format_name = drm_get_format_name(state->fb->pixel_format);
		} else {
			format_name = kstrdup("N/A", GFP_KERNEL);
		}

3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3087
			   format_name,
3088
			   plane_rotation(state->rotation));
3089 3090

		kfree(format_name);
3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3122 3123
static int i915_display_info(struct seq_file *m, void *unused)
{
3124 3125
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3126
	struct intel_crtc *crtc;
3127 3128
	struct drm_connector *connector;

3129
	intel_runtime_pm_get(dev_priv);
3130 3131 3132
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3133
	for_each_intel_crtc(dev, crtc) {
3134
		bool active;
3135
		struct intel_crtc_state *pipe_config;
3136
		int x, y;
3137

3138 3139
		pipe_config = to_intel_crtc_state(crtc->base.state);

3140
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3141
			   crtc->base.base.id, pipe_name(crtc->pipe),
3142
			   yesno(pipe_config->base.active),
3143 3144 3145
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3146
		if (pipe_config->base.active) {
3147 3148
			intel_crtc_info(m, crtc);

3149
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3150
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3151
				   yesno(crtc->cursor_base),
3152 3153
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3154
				   crtc->cursor_addr, yesno(active));
3155 3156
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3157
		}
3158 3159 3160 3161

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3162 3163 3164 3165 3166 3167 3168 3169 3170
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3171
	intel_runtime_pm_put(dev_priv);
3172 3173 3174 3175

	return 0;
}

3176 3177 3178 3179
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3180
	enum intel_engine_id id;
3181

3182 3183
	intel_runtime_pm_get(dev_priv);

3184
	for_each_engine(engine, dev_priv, id) {
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [score %d]\n",
			   intel_engine_get_seqno(engine),
			   engine->last_submitted_seqno,
			   engine->hangcheck.seqno,
			   engine->hangcheck.score);

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

		rq = list_first_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tfirst  ");

		rq = list_last_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[0] ");
			else
				seq_printf(m, "\t\tELSP[0] idle\n");
			rq = READ_ONCE(engine->execlist_port[1].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[1] ");
			else
				seq_printf(m, "\t\tELSP[1] idle\n");
			rcu_read_unlock();
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

		seq_puts(m, "\n");
	}

3303 3304
	intel_runtime_pm_put(dev_priv);

3305 3306 3307
	return 0;
}

B
Ben Widawsky 已提交
3308 3309
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3310 3311
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3312
	struct intel_engine_cs *engine;
3313
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3314 3315
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3316

3317
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3318 3319 3320 3321 3322 3323 3324
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3325
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3326

3327
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3328 3329 3330
		struct page *page;
		uint64_t *seqno;

3331
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3332 3333

		seqno = (uint64_t *)kmap_atomic(page);
3334
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3335 3336
			uint64_t offset;

3337
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3338 3339 3340

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3341
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3342 3343 3344 3345 3346 3347 3348
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3349
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3350 3351 3352 3353 3354 3355 3356 3357 3358
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3359
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3360 3361
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3362
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3363 3364 3365 3366
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3367
	for_each_engine(engine, dev_priv, id) {
3368
		for (j = 0; j < num_rings; j++)
3369 3370
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3371 3372 3373 3374
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3375
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3376 3377 3378 3379
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3380 3381
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3382 3383
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3384 3385 3386 3387 3388 3389 3390
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3391 3392
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3393
		seq_printf(m, " tracked hardware state:\n");
3394 3395 3396 3397 3398 3399
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3400 3401 3402 3403 3404 3405
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3406
static int i915_wa_registers(struct seq_file *m, void *unused)
3407 3408 3409
{
	int i;
	int ret;
3410
	struct intel_engine_cs *engine;
3411 3412
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3413
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3414
	enum intel_engine_id id;
3415 3416 3417 3418 3419 3420 3421

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3422
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3423
	for_each_engine(engine, dev_priv, id)
3424
		seq_printf(m, "HW whitelist count for %s: %d\n",
3425
			   engine->name, workarounds->hw_whitelist_count[id]);
3426
	for (i = 0; i < workarounds->count; ++i) {
3427 3428
		i915_reg_t addr;
		u32 mask, value, read;
3429
		bool ok;
3430

3431 3432 3433
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3434 3435 3436
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3437
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3438 3439 3440 3441 3442 3443 3444 3445
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3446 3447
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3448 3449
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3450 3451 3452 3453 3454
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3455
	if (INTEL_GEN(dev_priv) < 9)
3456 3457
		return 0;

3458 3459 3460 3461 3462 3463 3464 3465 3466
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3467
		for_each_universal_plane(dev_priv, pipe, plane) {
3468 3469 3470 3471 3472 3473
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3474
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3475 3476 3477 3478 3479 3480 3481 3482 3483
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3484
static void drrs_status_per_crtc(struct seq_file *m,
3485 3486
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3487
{
3488
	struct drm_i915_private *dev_priv = to_i915(dev);
3489 3490
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3491
	struct drm_connector *connector;
3492

3493 3494 3495 3496 3497
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3511
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3555 3556
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3557 3558 3559
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3560
	drm_modeset_lock_all(dev);
3561
	for_each_intel_crtc(dev, intel_crtc) {
3562
		if (intel_crtc->base.state->active) {
3563 3564 3565 3566 3567 3568
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3569
	drm_modeset_unlock_all(dev);
3570 3571 3572 3573 3574 3575 3576

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3577 3578
struct pipe_crc_info {
	const char *name;
3579
	struct drm_i915_private *dev_priv;
3580 3581 3582
	enum pipe pipe;
};

3583 3584
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3585 3586
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3587 3588
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3589 3590
	struct drm_connector *connector;

3591
	drm_modeset_lock_all(dev);
3592 3593
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3594
			continue;
3595 3596 3597 3598 3599 3600

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3601 3602
		if (!intel_dig_port->dp.can_mst)
			continue;
3603

3604 3605
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3606 3607 3608 3609 3610 3611
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3612 3613
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3614
	struct pipe_crc_info *info = inode->i_private;
3615
	struct drm_i915_private *dev_priv = info->dev_priv;
3616 3617
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3618
	if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
3619 3620
		return -ENODEV;

3621 3622 3623 3624
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3625 3626 3627
		return -EBUSY; /* already open */
	}

3628
	pipe_crc->opened = true;
3629 3630
	filep->private_data = inode->i_private;

3631 3632
	spin_unlock_irq(&pipe_crc->lock);

3633 3634 3635 3636 3637
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3638
	struct pipe_crc_info *info = inode->i_private;
3639
	struct drm_i915_private *dev_priv = info->dev_priv;
3640 3641
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3642 3643 3644
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3645

3646 3647 3648 3649 3650 3651 3652 3653 3654
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3655
{
3656 3657 3658
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3659 3660 3661 3662 3663 3664 3665
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
3666
	struct drm_i915_private *dev_priv = info->dev_priv;
3667 3668
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3669
	int n_entries;
3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3680
		return 0;
3681 3682

	/* nothing to read */
3683
	spin_lock_irq(&pipe_crc->lock);
3684
	while (pipe_crc_data_count(pipe_crc) == 0) {
3685 3686 3687 3688
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3689
			return -EAGAIN;
3690
		}
3691

3692 3693 3694 3695 3696 3697
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3698 3699
	}

3700
	/* We now have one or more entries to read */
3701
	n_entries = count / PIPE_CRC_LINE_LEN;
3702

3703
	bytes_read = 0;
3704 3705 3706
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3707

3708 3709 3710 3711 3712 3713 3714
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3715 3716 3717 3718 3719 3720
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3721 3722
		spin_unlock_irq(&pipe_crc->lock);

3723
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3724
			return -EFAULT;
3725

3726 3727 3728 3729 3730
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3731

3732 3733
	spin_unlock_irq(&pipe_crc->lock);

3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
3762
	struct drm_i915_private *dev_priv = to_i915(minor->dev);
3763 3764 3765
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

3766
	info->dev_priv = dev_priv;
3767 3768
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3769 3770
	if (!ent)
		return -ENOMEM;
3771 3772

	return drm_add_fake_info_node(minor, ent, info);
3773 3774
}

D
Daniel Vetter 已提交
3775
static const char * const pipe_crc_sources[] = {
3776 3777 3778 3779
	"none",
	"plane1",
	"plane2",
	"pf",
3780
	"pipe",
D
Daniel Vetter 已提交
3781 3782 3783 3784
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3785
	"auto",
3786 3787 3788 3789 3790 3791 3792 3793
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3794
static int display_crc_ctl_show(struct seq_file *m, void *data)
3795
{
3796
	struct drm_i915_private *dev_priv = m->private;
3797 3798 3799 3800 3801 3802 3803 3804 3805
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3806
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3807
{
3808
	return single_open(file, display_crc_ctl_show, inode->i_private);
3809 3810
}

3811
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3812 3813
				 uint32_t *val)
{
3814 3815 3816 3817
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3831 3832
static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
				     enum pipe pipe,
3833 3834
				     enum intel_pipe_crc_source *source)
{
3835
	struct drm_device *dev = &dev_priv->drm;
3836 3837
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3838
	struct intel_digital_port *dig_port;
3839 3840 3841 3842
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3843
	drm_modeset_lock_all(dev);
3844
	for_each_intel_encoder(dev, encoder) {
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3857
		case INTEL_OUTPUT_DP:
3858
		case INTEL_OUTPUT_EDP:
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3875
			break;
3876 3877
		default:
			break;
3878 3879
		}
	}
3880
	drm_modeset_unlock_all(dev);
3881 3882 3883 3884

	return ret;
}

3885
static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3886 3887
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3888 3889
				uint32_t *val)
{
3890 3891
	bool need_stable_symbols = false;

3892
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3893
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3894 3895 3896 3897 3898
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3899 3900 3901 3902 3903
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3904
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3905 3906 3907
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3908
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3909
		break;
3910
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3911
		if (!IS_CHERRYVIEW(dev_priv))
3912 3913 3914 3915
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3916 3917 3918 3919 3920 3921 3922
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3936 3937
		switch (pipe) {
		case PIPE_A:
3938
			tmp |= PIPE_A_SCRAMBLE_RESET;
3939 3940
			break;
		case PIPE_B:
3941
			tmp |= PIPE_B_SCRAMBLE_RESET;
3942 3943 3944 3945 3946 3947 3948
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3949 3950 3951
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3952 3953 3954
	return 0;
}

3955
static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3956 3957
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3958 3959
				 uint32_t *val)
{
3960 3961
	bool need_stable_symbols = false;

3962
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3963
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3964 3965 3966 3967 3968
		if (ret)
			return ret;
	}

	switch (*source) {
3969 3970 3971 3972
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
3973
		if (!SUPPORTS_TV(dev_priv))
3974 3975 3976 3977
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
3978
		if (!IS_G4X(dev_priv))
3979 3980
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3981
		need_stable_symbols = true;
3982 3983
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
3984
		if (!IS_G4X(dev_priv))
3985 3986
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3987
		need_stable_symbols = true;
3988 3989
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3990
		if (!IS_G4X(dev_priv))
3991 3992
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3993
		need_stable_symbols = true;
3994 3995 3996 3997 3998 3999 4000 4001
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

4014
		WARN_ON(!IS_G4X(dev_priv));
4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

4027 4028 4029
	return 0;
}

4030
static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
4031 4032 4033 4034
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

4035 4036
	switch (pipe) {
	case PIPE_A:
4037
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
4038 4039
		break;
	case PIPE_B:
4040
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
4041 4042 4043 4044 4045 4046 4047
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
4048 4049 4050 4051 4052 4053
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

4054
static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

4071
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
4072 4073
				uint32_t *val)
{
4074 4075 4076 4077
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
4078 4079 4080 4081 4082 4083 4084 4085 4086
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
4087
	case INTEL_PIPE_CRC_SOURCE_NONE:
4088 4089
		*val = 0;
		break;
D
Daniel Vetter 已提交
4090 4091
	default:
		return -EINVAL;
4092 4093 4094 4095 4096
	}

	return 0;
}

4097 4098
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
					bool enable)
4099
{
4100
	struct drm_device *dev = &dev_priv->drm;
4101 4102
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
4103
	struct intel_crtc_state *pipe_config;
4104 4105
	struct drm_atomic_state *state;
	int ret = 0;
4106 4107

	drm_modeset_lock_all(dev);
4108 4109 4110 4111
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
4112 4113
	}

4114 4115 4116 4117 4118 4119
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
4120

4121 4122 4123 4124
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
4125

4126 4127 4128
	ret = drm_atomic_commit(state);
out:
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4129 4130
	drm_modeset_unlock_all(dev);
	drm_atomic_state_put(state);
4131 4132
}

4133
static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
4134 4135
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
4136 4137
				uint32_t *val)
{
4138 4139 4140 4141
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4142 4143 4144 4145 4146 4147 4148
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4149 4150
		if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
4151

4152 4153
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4154
	case INTEL_PIPE_CRC_SOURCE_NONE:
4155 4156
		*val = 0;
		break;
D
Daniel Vetter 已提交
4157 4158
	default:
		return -EINVAL;
4159 4160 4161 4162 4163
	}

	return 0;
}

4164 4165
static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
			       enum pipe pipe,
4166 4167
			       enum intel_pipe_crc_source source)
{
4168
	struct drm_device *dev = &dev_priv->drm;
4169
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4170 4171
	struct intel_crtc *crtc =
			to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
4172
	enum intel_display_power_domain power_domain;
4173
	u32 val = 0; /* shut up gcc */
4174
	int ret;
4175

4176 4177 4178
	if (pipe_crc->source == source)
		return 0;

4179 4180 4181 4182
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4183 4184
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4185 4186 4187 4188
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

4189
	if (IS_GEN2(dev_priv))
4190
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
4191 4192 4193 4194 4195
	else if (INTEL_GEN(dev_priv) < 5)
		ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
4196
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4197
	else
4198
		ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4199 4200

	if (ret != 0)
4201
		goto out;
4202

4203 4204
	/* none -> real source transition */
	if (source) {
4205 4206
		struct intel_pipe_crc_entry *entries;

4207 4208 4209
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4210 4211
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4212
				  GFP_KERNEL);
4213 4214 4215 4216
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4217

4218 4219 4220 4221 4222 4223 4224 4225
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4226
		spin_lock_irq(&pipe_crc->lock);
4227
		kfree(pipe_crc->entries);
4228
		pipe_crc->entries = entries;
4229 4230 4231
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4232 4233
	}

4234
	pipe_crc->source = source;
4235 4236 4237 4238

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4239 4240
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4241
		struct intel_pipe_crc_entry *entries;
4242 4243
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4244

4245 4246 4247
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4248
		drm_modeset_lock(&crtc->base.mutex, NULL);
4249
		if (crtc->base.state->active)
4250 4251
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4252

4253 4254
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4255
		pipe_crc->entries = NULL;
4256 4257
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4258 4259 4260
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4261

4262 4263 4264 4265 4266 4267
		if (IS_G4X(dev_priv))
			g4x_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
4268 4269

		hsw_enable_ips(crtc);
4270 4271
	}

4272 4273 4274 4275 4276 4277
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4278 4279 4280 4281
}

/*
 * Parse pipe CRC command strings:
4282 4283 4284
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4285 4286 4287 4288
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4289 4290
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4291
 */
4292
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4323 4324 4325 4326
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4327
static const char * const pipe_crc_objects[] = {
4328 4329 4330 4331
	"pipe",
};

static int
4332
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4333 4334 4335 4336 4337
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4338
			*o = i;
4339 4340 4341 4342 4343 4344
			return 0;
		    }

	return -EINVAL;
}

4345
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4358
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4359 4360 4361 4362 4363
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4364
			*s = i;
4365 4366 4367 4368 4369 4370
			return 0;
		    }

	return -EINVAL;
}

4371 4372
static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
				 char *buf, size_t len)
4373
{
4374
#define N_WORDS 3
4375
	int n_words;
4376
	char *words[N_WORDS];
4377
	enum pipe pipe;
4378
	enum intel_pipe_crc_object object;
4379 4380
	enum intel_pipe_crc_source source;

4381
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4382 4383 4384 4385 4386 4387
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4388
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4389
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4390 4391 4392
		return -EINVAL;
	}

4393
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4394
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4395 4396 4397
		return -EINVAL;
	}

4398
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4399
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4400 4401 4402
		return -EINVAL;
	}

4403
	return pipe_crc_set_source(dev_priv, pipe, source);
4404 4405
}

4406 4407
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4408 4409
{
	struct seq_file *m = file->private_data;
4410
	struct drm_i915_private *dev_priv = m->private;
4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4433
	ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
4434 4435 4436 4437 4438 4439 4440 4441 4442 4443

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4444
static const struct file_operations i915_display_crc_ctl_fops = {
4445
	.owner = THIS_MODULE,
4446
	.open = display_crc_ctl_open,
4447 4448 4449
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4450
	.write = display_crc_ctl_write
4451 4452
};

4453
static ssize_t i915_displayport_test_active_write(struct file *file,
4454 4455
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
4456 4457 4458 4459 4460 4461 4462 4463 4464
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4465
	dev = ((struct seq_file *)file->private_data)->private;
4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4489
		if (connector->status == connector_status_connected &&
4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
4541
					     struct file *file)
4542
{
4543
	struct drm_i915_private *dev_priv = inode->i_private;
4544

4545 4546
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
4581
					   struct file *file)
4582
{
4583
	struct drm_i915_private *dev_priv = inode->i_private;
4584

4585 4586
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
4623
	struct drm_i915_private *dev_priv = inode->i_private;
4624

4625 4626
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
4627 4628 4629 4630 4631 4632 4633 4634 4635 4636
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4637
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4638
{
4639 4640
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4641
	int level;
4642 4643
	int num_levels;

4644
	if (IS_CHERRYVIEW(dev_priv))
4645
		num_levels = 3;
4646
	else if (IS_VALLEYVIEW(dev_priv))
4647 4648
		num_levels = 1;
	else
4649
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4650 4651 4652 4653 4654 4655

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4656 4657
		/*
		 * - WM1+ latency values in 0.5us units
4658
		 * - latencies are in us on gen9/vlv/chv
4659
		 */
4660 4661
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
4662 4663
			latency *= 10;
		else if (level > 0)
4664 4665 4666
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4667
			   level, wm[level], latency / 10, latency % 10);
4668 4669 4670 4671 4672 4673 4674
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4675
	struct drm_i915_private *dev_priv = m->private;
4676 4677
	const uint16_t *latencies;

4678
	if (INTEL_GEN(dev_priv) >= 9)
4679 4680
		latencies = dev_priv->wm.skl_latency;
	else
4681
		latencies = dev_priv->wm.pri_latency;
4682

4683
	wm_latency_show(m, latencies);
4684 4685 4686 4687 4688 4689

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4690
	struct drm_i915_private *dev_priv = m->private;
4691 4692
	const uint16_t *latencies;

4693
	if (INTEL_GEN(dev_priv) >= 9)
4694 4695
		latencies = dev_priv->wm.skl_latency;
	else
4696
		latencies = dev_priv->wm.spr_latency;
4697

4698
	wm_latency_show(m, latencies);
4699 4700 4701 4702 4703 4704

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4705
	struct drm_i915_private *dev_priv = m->private;
4706 4707
	const uint16_t *latencies;

4708
	if (INTEL_GEN(dev_priv) >= 9)
4709 4710
		latencies = dev_priv->wm.skl_latency;
	else
4711
		latencies = dev_priv->wm.cur_latency;
4712

4713
	wm_latency_show(m, latencies);
4714 4715 4716 4717 4718 4719

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4720
	struct drm_i915_private *dev_priv = inode->i_private;
4721

4722
	if (INTEL_GEN(dev_priv) < 5)
4723 4724
		return -ENODEV;

4725
	return single_open(file, pri_wm_latency_show, dev_priv);
4726 4727 4728 4729
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4730
	struct drm_i915_private *dev_priv = inode->i_private;
4731

4732
	if (HAS_GMCH_DISPLAY(dev_priv))
4733 4734
		return -ENODEV;

4735
	return single_open(file, spr_wm_latency_show, dev_priv);
4736 4737 4738 4739
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4740
	struct drm_i915_private *dev_priv = inode->i_private;
4741

4742
	if (HAS_GMCH_DISPLAY(dev_priv))
4743 4744
		return -ENODEV;

4745
	return single_open(file, cur_wm_latency_show, dev_priv);
4746 4747 4748
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4749
				size_t len, loff_t *offp, uint16_t wm[8])
4750 4751
{
	struct seq_file *m = file->private_data;
4752 4753
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4754
	uint16_t new[8] = { 0 };
4755
	int num_levels;
4756 4757 4758 4759
	int level;
	int ret;
	char tmp[32];

4760
	if (IS_CHERRYVIEW(dev_priv))
4761
		num_levels = 3;
4762
	else if (IS_VALLEYVIEW(dev_priv))
4763 4764
		num_levels = 1;
	else
4765
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4766

4767 4768 4769 4770 4771 4772 4773 4774
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4775 4776 4777
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4796
	struct drm_i915_private *dev_priv = m->private;
4797
	uint16_t *latencies;
4798

4799
	if (INTEL_GEN(dev_priv) >= 9)
4800 4801
		latencies = dev_priv->wm.skl_latency;
	else
4802
		latencies = dev_priv->wm.pri_latency;
4803 4804

	return wm_latency_write(file, ubuf, len, offp, latencies);
4805 4806 4807 4808 4809 4810
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4811
	struct drm_i915_private *dev_priv = m->private;
4812
	uint16_t *latencies;
4813

4814
	if (INTEL_GEN(dev_priv) >= 9)
4815 4816
		latencies = dev_priv->wm.skl_latency;
	else
4817
		latencies = dev_priv->wm.spr_latency;
4818 4819

	return wm_latency_write(file, ubuf, len, offp, latencies);
4820 4821 4822 4823 4824 4825
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4826
	struct drm_i915_private *dev_priv = m->private;
4827 4828
	uint16_t *latencies;

4829
	if (INTEL_GEN(dev_priv) >= 9)
4830 4831
		latencies = dev_priv->wm.skl_latency;
	else
4832
		latencies = dev_priv->wm.cur_latency;
4833

4834
	return wm_latency_write(file, ubuf, len, offp, latencies);
4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4864 4865
static int
i915_wedged_get(void *data, u64 *val)
4866
{
4867
	struct drm_i915_private *dev_priv = data;
4868

4869
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4870

4871
	return 0;
4872 4873
}

4874 4875
static int
i915_wedged_set(void *data, u64 val)
4876
{
4877
	struct drm_i915_private *dev_priv = data;
4878

4879 4880 4881 4882 4883 4884 4885 4886
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4887
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4888 4889
		return -EAGAIN;

4890
	i915_handle_error(dev_priv, val,
4891
			  "Manually setting wedged to %llu", val);
4892

4893
	return 0;
4894 4895
}

4896 4897
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4898
			"%llu\n");
4899

4900 4901 4902
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4903
	struct drm_i915_private *dev_priv = data;
4904 4905 4906 4907 4908 4909 4910 4911

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4912 4913
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4933
	struct drm_i915_private *dev_priv = data;
4934 4935 4936 4937 4938 4939 4940 4941 4942

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4943
	struct drm_i915_private *dev_priv = data;
4944

4945
	val &= INTEL_INFO(dev_priv)->ring_mask;
4946 4947 4948 4949 4950 4951 4952 4953 4954 4955
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4956 4957 4958 4959 4960 4961 4962 4963
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4964 4965
static int
i915_drop_caches_get(void *data, u64 *val)
4966
{
4967
	*val = DROP_ALL;
4968

4969
	return 0;
4970 4971
}

4972 4973
static int
i915_drop_caches_set(void *data, u64 val)
4974
{
4975 4976
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4977
	int ret;
4978

4979
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4980 4981 4982 4983 4984 4985 4986 4987

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4988 4989 4990
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4991 4992 4993 4994 4995
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4996
		i915_gem_retire_requests(dev_priv);
4997

4998 4999
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
5000

5001 5002
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
5003 5004 5005 5006

unlock:
	mutex_unlock(&dev->struct_mutex);

5007
	return ret;
5008 5009
}

5010 5011 5012
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
5013

5014 5015
static int
i915_max_freq_get(void *data, u64 *val)
5016
{
5017
	struct drm_i915_private *dev_priv = data;
5018

5019
	if (INTEL_GEN(dev_priv) < 6)
5020 5021
		return -ENODEV;

5022
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
5023
	return 0;
5024 5025
}

5026 5027
static int
i915_max_freq_set(void *data, u64 val)
5028
{
5029
	struct drm_i915_private *dev_priv = data;
5030
	u32 hw_max, hw_min;
5031
	int ret;
5032

5033
	if (INTEL_GEN(dev_priv) < 6)
5034
		return -ENODEV;
5035

5036
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
5037

5038
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5039 5040 5041
	if (ret)
		return ret;

5042 5043 5044
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
5045
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5046

5047 5048
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5049

5050
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
5051 5052
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5053 5054
	}

5055
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
5056

5057
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5058

5059
	mutex_unlock(&dev_priv->rps.hw_lock);
5060

5061
	return 0;
5062 5063
}

5064 5065
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
5066
			"%llu\n");
5067

5068 5069
static int
i915_min_freq_get(void *data, u64 *val)
5070
{
5071
	struct drm_i915_private *dev_priv = data;
5072

5073
	if (INTEL_GEN(dev_priv) < 6)
5074 5075
		return -ENODEV;

5076
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
5077
	return 0;
5078 5079
}

5080 5081
static int
i915_min_freq_set(void *data, u64 val)
5082
{
5083
	struct drm_i915_private *dev_priv = data;
5084
	u32 hw_max, hw_min;
5085
	int ret;
5086

5087
	if (INTEL_GEN(dev_priv) < 6)
5088
		return -ENODEV;
5089

5090
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
5091

5092
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5093 5094 5095
	if (ret)
		return ret;

5096 5097 5098
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
5099
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5100

5101 5102
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5103

5104 5105
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
5106 5107
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5108
	}
J
Jeff McGee 已提交
5109

5110
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5111

5112
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5113

5114
	mutex_unlock(&dev_priv->rps.hw_lock);
5115

5116
	return 0;
5117 5118
}

5119 5120
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5121
			"%llu\n");
5122

5123 5124
static int
i915_cache_sharing_get(void *data, u64 *val)
5125
{
5126
	struct drm_i915_private *dev_priv = data;
5127 5128
	u32 snpcr;

5129
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5130 5131
		return -ENODEV;

5132
	intel_runtime_pm_get(dev_priv);
5133

5134
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5135 5136

	intel_runtime_pm_put(dev_priv);
5137

5138
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5139

5140
	return 0;
5141 5142
}

5143 5144
static int
i915_cache_sharing_set(void *data, u64 val)
5145
{
5146
	struct drm_i915_private *dev_priv = data;
5147 5148
	u32 snpcr;

5149
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5150 5151
		return -ENODEV;

5152
	if (val > 3)
5153 5154
		return -EINVAL;

5155
	intel_runtime_pm_get(dev_priv);
5156
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5157 5158 5159 5160 5161 5162 5163

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5164
	intel_runtime_pm_put(dev_priv);
5165
	return 0;
5166 5167
}

5168 5169 5170
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5171

5172
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5173
					  struct sseu_dev_info *sseu)
5174
{
5175
	int ss_max = 2;
5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

5191
		sseu->slice_mask = BIT(0);
5192
		sseu->subslice_mask |= BIT(ss);
5193 5194 5195 5196
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5197 5198 5199
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
5200 5201 5202
	}
}

5203
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5204
				    struct sseu_dev_info *sseu)
5205
{
5206
	int s_max = 3, ss_max = 4;
5207 5208 5209
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5210
	/* BXT has a single slice and at most 3 subslices. */
5211
	if (IS_BROXTON(dev_priv)) {
5212 5213 5214 5215 5216 5217 5218 5219 5220 5221
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

5236
		sseu->slice_mask |= BIT(s);
5237

5238
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5239 5240
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
5241

5242 5243 5244
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5245 5246 5247 5248
			if (IS_BROXTON(dev_priv)) {
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
5249

5250 5251
				sseu->subslice_mask |= BIT(ss);
			}
5252

5253 5254
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
5255 5256 5257 5258
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
5259 5260 5261 5262
		}
	}
}

5263
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
5264
					 struct sseu_dev_info *sseu)
5265 5266
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5267
	int s;
5268

5269
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
5270

5271
	if (sseu->slice_mask) {
5272
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
5273 5274
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
5275 5276
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
5277 5278

		/* subtract fused off EU(s) from enabled slice(s) */
5279
		for (s = 0; s < fls(sseu->slice_mask); s++) {
5280 5281
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
5282

5283
			sseu->eu_total -= hweight8(subslice_7eu);
5284 5285 5286 5287
		}
	}
}

5288 5289 5290 5291 5292 5293
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

5294 5295
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
5296
	seq_printf(m, "  %s Slice Total: %u\n", type,
5297
		   hweight8(sseu->slice_mask));
5298
	seq_printf(m, "  %s Subslice Total: %u\n", type,
5299
		   sseu_subslice_total(sseu));
5300 5301
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
5302
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
5303
		   hweight8(sseu->subslice_mask));
5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

5324 5325
static int i915_sseu_status(struct seq_file *m, void *unused)
{
5326
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
5327
	struct sseu_dev_info sseu;
5328

5329
	if (INTEL_GEN(dev_priv) < 8)
5330 5331 5332
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
5333
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
5334

5335
	seq_puts(m, "SSEU Device Status\n");
5336
	memset(&sseu, 0, sizeof(sseu));
5337 5338 5339

	intel_runtime_pm_get(dev_priv);

5340
	if (IS_CHERRYVIEW(dev_priv)) {
5341
		cherryview_sseu_device_status(dev_priv, &sseu);
5342
	} else if (IS_BROADWELL(dev_priv)) {
5343
		broadwell_sseu_device_status(dev_priv, &sseu);
5344
	} else if (INTEL_GEN(dev_priv) >= 9) {
5345
		gen9_sseu_device_status(dev_priv, &sseu);
5346
	}
5347 5348 5349

	intel_runtime_pm_put(dev_priv);

5350
	i915_print_sseu_info(m, false, &sseu);
5351

5352 5353 5354
	return 0;
}

5355 5356
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
5357
	struct drm_i915_private *dev_priv = inode->i_private;
5358

5359
	if (INTEL_GEN(dev_priv) < 6)
5360 5361
		return 0;

5362
	intel_runtime_pm_get(dev_priv);
5363
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5364 5365 5366 5367

	return 0;
}

5368
static int i915_forcewake_release(struct inode *inode, struct file *file)
5369
{
5370
	struct drm_i915_private *dev_priv = inode->i_private;
5371

5372
	if (INTEL_GEN(dev_priv) < 6)
5373 5374
		return 0;

5375
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5376
	intel_runtime_pm_put(dev_priv);
5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5392
				  S_IRUSR,
5393
				  root, to_i915(minor->dev),
5394
				  &i915_forcewake_fops);
5395 5396
	if (!ent)
		return -ENOMEM;
5397

B
Ben Widawsky 已提交
5398
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5399 5400
}

5401 5402 5403 5404
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5405 5406 5407
{
	struct dentry *ent;

5408
	ent = debugfs_create_file(name,
5409
				  S_IRUGO | S_IWUSR,
5410
				  root, to_i915(minor->dev),
5411
				  fops);
5412 5413
	if (!ent)
		return -ENOMEM;
5414

5415
	return drm_add_fake_info_node(minor, ent, fops);
5416 5417
}

5418
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5419
	{"i915_capabilities", i915_capabilities, 0},
5420
	{"i915_gem_objects", i915_gem_object_info, 0},
5421
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5422
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5423
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5424
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5425 5426
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5427
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5428
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5429 5430 5431
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5432
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5433
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5434
	{"i915_guc_info", i915_guc_info, 0},
5435
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5436
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5437
	{"i915_frequency_info", i915_frequency_info, 0},
5438
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5439
	{"i915_drpc_info", i915_drpc_info, 0},
5440
	{"i915_emon_status", i915_emon_status, 0},
5441
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5442
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5443
	{"i915_fbc_status", i915_fbc_status, 0},
5444
	{"i915_ips_status", i915_ips_status, 0},
5445
	{"i915_sr_status", i915_sr_status, 0},
5446
	{"i915_opregion", i915_opregion, 0},
5447
	{"i915_vbt", i915_vbt, 0},
5448
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5449
	{"i915_context_status", i915_context_status, 0},
5450
	{"i915_dump_lrc", i915_dump_lrc, 0},
5451
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5452
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5453
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5454
	{"i915_llc", i915_llc, 0},
5455
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5456
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5457
	{"i915_energy_uJ", i915_energy_uJ, 0},
5458
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5459
	{"i915_power_domain_info", i915_power_domain_info, 0},
5460
	{"i915_dmc_info", i915_dmc_info, 0},
5461
	{"i915_display_info", i915_display_info, 0},
5462
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
5463
	{"i915_semaphore_status", i915_semaphore_status, 0},
5464
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5465
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5466
	{"i915_wa_registers", i915_wa_registers, 0},
5467
	{"i915_ddb_info", i915_ddb_info, 0},
5468
	{"i915_sseu_status", i915_sseu_status, 0},
5469
	{"i915_drrs_status", i915_drrs_status, 0},
5470
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5471
};
5472
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5473

5474
static const struct i915_debugfs_files {
5475 5476 5477 5478 5479 5480 5481
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5482 5483
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5484
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
5485
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
5486
	{"i915_error_state", &i915_error_state_fops},
5487
#endif
5488
	{"i915_next_seqno", &i915_next_seqno_fops},
5489
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5490 5491 5492
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5493
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5494 5495
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
5496 5497
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
	{"i915_guc_log_control", &i915_guc_log_control_fops}
5498 5499
};

5500
void intel_display_crc_init(struct drm_i915_private *dev_priv)
5501
{
5502
	enum pipe pipe;
5503

5504
	for_each_pipe(dev_priv, pipe) {
5505
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5506

5507 5508
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5509 5510 5511 5512
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5513
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5514
{
5515
	struct drm_minor *minor = dev_priv->drm.primary;
5516
	int ret, i;
5517

5518
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5519 5520
	if (ret)
		return ret;
5521

5522 5523 5524 5525 5526 5527
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5528 5529 5530 5531 5532 5533 5534
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5535

5536 5537
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5538 5539 5540
					minor->debugfs_root, minor);
}

5541
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5542
{
5543
	struct drm_minor *minor = dev_priv->drm.primary;
5544 5545
	int i;

5546 5547
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5548

5549
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
5550
				 1, minor);
5551

D
Daniel Vetter 已提交
5552
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5553 5554 5555 5556 5557 5558
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5559 5560
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
5561
			(struct drm_info_list *)i915_debugfs_files[i].fops;
5562 5563 5564

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5565
}
5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5600 5601 5602
	if (connector->status != connector_status_connected)
		return -ENODEV;

5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5623
	}
5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5694 5695 5696 5697 5698 5699
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5700 5701 5702

	return 0;
}