intel_dp.c 172.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)
45
#define DP_DPRX_ESI_LEN 14
46

47 48 49 50 51 52
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

53
struct dp_link_dpll {
54
	int clock;
55 56 57 58
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
59
	{ 162000,
60
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
61
	{ 270000,
62 63 64 65
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
66
	{ 162000,
67
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
68
	{ 270000,
69 70 71
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

72
static const struct dp_link_dpll vlv_dpll[] = {
73
	{ 162000,
C
Chon Ming Lee 已提交
74
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
75
	{ 270000,
76 77 78
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

79 80 81 82 83 84 85 86 87 88
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
89
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
90
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
91
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
92
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
93
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
94 95
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
96

97 98
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
99
static const int skl_rates[] = { 162000, 216000, 270000,
100
				  324000, 432000, 540000 };
101 102 103
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
104
static const int default_rates[] = { 162000, 270000, 540000 };
105

106
/**
107
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
108 109 110 111 112
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
113
bool intel_dp_is_edp(struct intel_dp *intel_dp)
114
{
115 116 117
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
118 119
}

120
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
121
{
122 123 124
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
125 126
}

127 128
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
129
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
130 131
}

132 133
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
134
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
135
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
136 137
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
138
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
139
				      enum pipe pipe);
140
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
141

142 143 144
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
145
	int i, max_rate;
146

147
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
148

149 150 151
	for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
		if (default_rates[i] > max_rate)
			break;
152
		intel_dp->sink_rates[i] = default_rates[i];
153
	}
154

155
	intel_dp->num_sink_rates = i;
156 157
}

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

180 181
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
182
{
183
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
184 185
}

186 187
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
188 189
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
190 191
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
192 193 194 195

	return min(source_max, sink_max);
}

196
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
197 198 199 200
{
	return intel_dp->max_link_lane_count;
}

201
int
202
intel_dp_link_required(int pixel_clock, int bpp)
203
{
204 205
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
206 207
}

208
int
209 210
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
211 212 213 214 215 216 217
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
218 219
}

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

243
static int cnl_max_source_rate(struct intel_dp *intel_dp)
244 245 246 247 248 249 250 251 252
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
253
		return 540000;
254 255 256

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
257
		return 810000;
258

259
	/* For other SKUs, max rate on ports A and D is 5.4G */
260
	if (port == PORT_A || port == PORT_D)
261
		return 540000;
262

263
	return 810000;
264 265
}

266 267
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
268 269 270
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
271 272
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[dig_port->base.port];
273
	const int *source_rates;
274
	int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
275

276 277 278
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

279
	if (IS_CANNONLAKE(dev_priv)) {
280
		source_rates = cnl_rates;
281 282
		size = ARRAY_SIZE(cnl_rates);
		max_rate = cnl_max_source_rate(intel_dp);
283 284 285
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
286
	} else if (IS_GEN9_BC(dev_priv)) {
287
		source_rates = skl_rates;
288
		size = ARRAY_SIZE(skl_rates);
289 290
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
291
		source_rates = default_rates;
292
		size = ARRAY_SIZE(default_rates);
293 294 295
	} else {
		source_rates = default_rates;
		size = ARRAY_SIZE(default_rates) - 1;
296 297
	}

298 299 300 301 302
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

303 304 305
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

306 307
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

333 334 335 336 337 338 339 340 341 342 343 344
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

345
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
346
{
347
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
348

349 350 351 352 353 354 355 356 357 358 359 360 361
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

362 363
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
364 365 366 367 368 369
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
370 371
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
372 373
		return false;

374 375
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
376 377 378 379 380
		return false;

	return true;
}

381 382 383
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
384
	int index;
385

386 387 388 389
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
390 391
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
392
	} else if (lane_count > 1) {
393
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
394
		intel_dp->max_link_lane_count = lane_count >> 1;
395 396 397 398 399 400 401 402
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

403
static enum drm_mode_status
404 405 406
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
407
	struct intel_dp *intel_dp = intel_attached_dp(connector);
408 409
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
410 411
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
412 413 414
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
415

416
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
417
		if (mode->hdisplay > fixed_mode->hdisplay)
418 419
			return MODE_PANEL;

420
		if (mode->vdisplay > fixed_mode->vdisplay)
421
			return MODE_PANEL;
422 423

		target_clock = fixed_mode->clock;
424 425
	}

426
	max_link_clock = intel_dp_max_link_rate(intel_dp);
427
	max_lanes = intel_dp_max_lane_count(intel_dp);
428 429 430 431

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

432
	if (mode_rate > max_rate || target_clock > max_dotclk)
433
		return MODE_CLOCK_HIGH;
434 435 436 437

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

438 439 440
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

441 442 443
	return MODE_OK;
}

444
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
445 446 447 448 449 450 451 452 453 454 455
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

456
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
457 458 459 460 461 462 463 464
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

465
static void
466
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
467
static void
468
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
469
					      bool force_disable_vdd);
470
static void
471
intel_dp_pps_init(struct intel_dp *intel_dp);
472

473 474
static void pps_lock(struct intel_dp *intel_dp)
{
475
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
476 477

	/*
478
	 * See intel_power_sequencer_reset() why we need
479 480
	 * a power domain reference here.
	 */
481
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
482 483 484 485 486 487

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
488
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
489 490 491

	mutex_unlock(&dev_priv->pps_mutex);

492
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
493 494
}

495 496 497
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
498
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
499 500
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = intel_dp->pps_pipe;
501 502 503
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
504 505 506 507
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
508
		 pipe_name(pipe), port_name(intel_dig_port->base.port)))
509 510 511
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
512
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
513 514 515 516 517 518 519 520 521

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

522
	if (IS_CHERRYVIEW(dev_priv))
523 524 525 526
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

527 528 529 530 531 532
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
533
	if (!pll_enabled) {
534
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
535 536
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

537
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
538 539 540 541 542
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
543
	}
544

545 546 547 548 549 550 551 552 553 554 555 556 557 558
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
559

560
	if (!pll_enabled) {
561
		vlv_force_pll_off(dev_priv, pipe);
562 563 564 565

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
566 567
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

606 607 608
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
609
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
610
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
611
	enum pipe pipe;
612

V
Ville Syrjälä 已提交
613
	lockdep_assert_held(&dev_priv->pps_mutex);
614

615
	/* We should never land here with regular DP ports */
616
	WARN_ON(!intel_dp_is_edp(intel_dp));
617

618 619 620
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

621 622 623
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

624
	pipe = vlv_find_free_pps(dev_priv);
625 626 627 628 629

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
630
	if (WARN_ON(pipe == INVALID_PIPE))
631
		pipe = PIPE_A;
632

633
	vlv_steal_power_sequencer(dev_priv, pipe);
634
	intel_dp->pps_pipe = pipe;
635 636 637

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
638
		      port_name(intel_dig_port->base.port));
639 640

	/* init power sequencer on this pipe and port */
641 642
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
643

644 645 646 647 648
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
649 650 651 652

	return intel_dp->pps_pipe;
}

653 654 655
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
656
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
657
	int backlight_controller = dev_priv->vbt.backlight.controller;
658 659 660 661

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
662
	WARN_ON(!intel_dp_is_edp(intel_dp));
663 664

	if (!intel_dp->pps_reset)
665
		return backlight_controller;
666 667 668 669 670 671 672

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
673
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
674

675
	return backlight_controller;
676 677
}

678 679 680 681 682 683
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
684
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
685 686 687 688 689
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
690
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
691 692 693 694 695 696 697
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
698

699
static enum pipe
700 701 702
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
703 704
{
	enum pipe pipe;
705 706

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
707
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
708
			PANEL_PORT_SELECT_MASK;
709 710 711 712

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

713 714 715
		if (!pipe_check(dev_priv, pipe))
			continue;

716
		return pipe;
717 718
	}

719 720 721 722 723 724
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
725
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
726
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727
	enum port port = intel_dig_port->base.port;
728 729 730 731

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
732 733 734 735 736 737 738 739 740 741 742
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
743 744 745 746 747 748

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
749 750
	}

751 752 753
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

754 755
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
756 757
}

758
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
759 760 761
{
	struct intel_encoder *encoder;

762
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
763
		    !IS_GEN9_LP(dev_priv)))
764 765 766 767 768 769 770 771 772 773 774 775
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

776
	for_each_intel_encoder(&dev_priv->drm, encoder) {
777 778
		struct intel_dp *intel_dp;

779
		if (encoder->type != INTEL_OUTPUT_DP &&
780 781
		    encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->type != INTEL_OUTPUT_DDI)
782 783 784
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
785

786 787 788 789
		/* Skip pure DVI/HDMI DDI encoders */
		if (!i915_mmio_reg_valid(intel_dp->output_reg))
			continue;

790 791 792 793 794
		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

795
		if (IS_GEN9_LP(dev_priv))
796 797 798
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
799
	}
800 801
}

802 803 804 805 806 807 808 809
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

810
static void intel_pps_get_registers(struct intel_dp *intel_dp,
811 812
				    struct pps_registers *regs)
{
813
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
814 815
	int pps_idx = 0;

816 817
	memset(regs, 0, sizeof(*regs));

818
	if (IS_GEN9_LP(dev_priv))
819 820 821
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
822

823 824 825 826
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
827 828
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv))
829
		regs->pp_div = PP_DIVISOR(pps_idx);
830 831
}

832 833
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
834
{
835
	struct pps_registers regs;
836

837
	intel_pps_get_registers(intel_dp, &regs);
838 839

	return regs.pp_ctrl;
840 841
}

842 843
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
844
{
845
	struct pps_registers regs;
846

847
	intel_pps_get_registers(intel_dp, &regs);
848 849

	return regs.pp_stat;
850 851
}

852 853 854 855 856 857 858
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
859
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
860

861
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
862 863
		return 0;

864
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
865

866
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
867
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
868
		i915_reg_t pp_ctrl_reg, pp_div_reg;
869
		u32 pp_div;
V
Ville Syrjälä 已提交
870

871 872
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
873 874 875 876 877 878 879 880 881
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

882
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
883

884 885 886
	return 0;
}

887
static bool edp_have_panel_power(struct intel_dp *intel_dp)
888
{
889
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
890

V
Ville Syrjälä 已提交
891 892
	lockdep_assert_held(&dev_priv->pps_mutex);

893
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
894 895 896
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

897
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
898 899
}

900
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
901
{
902
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
903

V
Ville Syrjälä 已提交
904 905
	lockdep_assert_held(&dev_priv->pps_mutex);

906
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
907 908 909
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

910
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
911 912
}

913 914 915
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
916
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
917

918
	if (!intel_dp_is_edp(intel_dp))
919
		return;
920

921
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
922 923
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
924 925
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
926 927 928
	}
}

929 930 931
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
932
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
933
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
934 935 936
	uint32_t status;
	bool done;

937
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
938
	if (has_aux_irq)
939
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
940
					  msecs_to_jiffies_timeout(10));
941
	else
942
		done = wait_for(C, 10) == 0;
943 944 945 946 947 948 949 950
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

951
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
952
{
953
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
954
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
955

956 957 958
	if (index)
		return 0;

959 960
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
961
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
962
	 */
963
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
964 965 966 967 968
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
969
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
970 971 972 973

	if (index)
		return 0;

974 975 976 977 978
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
979
	if (intel_dig_port->base.port == PORT_A)
980
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
981 982
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
983 984 985 986 987
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
988
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
989

990
	if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
991
		/* Workaround for non-ULT HSW */
992 993 994 995 996
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
997
	}
998 999

	return ilk_get_aux_clock_divider(intel_dp, index);
1000 1001
}

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1012 1013 1014 1015
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1016 1017
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1018 1019
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1020 1021
	uint32_t precharge, timeout;

1022
	if (IS_GEN6(dev_priv))
1023 1024 1025 1026
		precharge = 3;
	else
		precharge = 5;

1027
	if (IS_BROADWELL(dev_priv))
1028 1029 1030 1031 1032
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1033
	       DP_AUX_CH_CTL_DONE |
1034
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1035
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1036
	       timeout |
1037
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1038 1039
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1040
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1041 1042
}

1043 1044 1045 1046 1047 1048 1049 1050 1051
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1052
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1053 1054
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1055
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1056 1057 1058
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1059 1060
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1061
		const uint8_t *send, int send_bytes,
1062 1063 1064
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1065 1066
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1067
	i915_reg_t ch_ctl, ch_data[5];
1068
	uint32_t aux_clock_divider;
1069 1070
	int i, ret, recv_bytes;
	uint32_t status;
1071
	int try, clock = 0;
1072
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1073 1074
	bool vdd;

1075 1076 1077 1078
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1079
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1080

1081 1082 1083 1084 1085 1086
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1087
	vdd = edp_panel_vdd_on(intel_dp);
1088 1089 1090 1091 1092 1093 1094 1095

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1096

1097 1098
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1099
		status = I915_READ_NOTRACE(ch_ctl);
1100 1101 1102 1103 1104 1105
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1106 1107 1108 1109 1110 1111 1112 1113 1114
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1115 1116
		ret = -EBUSY;
		goto out;
1117 1118
	}

1119 1120 1121 1122 1123 1124
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1125
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1126 1127 1128 1129
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1130

1131 1132 1133 1134
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1135
				I915_WRITE(ch_data[i >> 2],
1136 1137
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1138 1139

			/* Send the command and wait for it to complete */
1140
			I915_WRITE(ch_ctl, send_ctl);
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1151 1152 1153 1154 1155
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1156 1157 1158
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1159 1160
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1161
				continue;
1162
			}
1163
			if (status & DP_AUX_CH_CTL_DONE)
1164
				goto done;
1165
		}
1166 1167 1168
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1169
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1170 1171
		ret = -EBUSY;
		goto out;
1172 1173
	}

1174
done:
1175 1176 1177
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1178
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1179
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1180 1181
		ret = -EIO;
		goto out;
1182
	}
1183 1184 1185

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1186
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1187
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1188 1189
		ret = -ETIMEDOUT;
		goto out;
1190 1191 1192 1193 1194
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		ret = -EBUSY;
		goto out;
	}

1208 1209
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1210

1211
	for (i = 0; i < recv_bytes; i += 4)
1212
		intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
1213
				    recv + i, recv_bytes - i);
1214

1215 1216 1217 1218
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1219 1220 1221
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1222
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1223

1224
	return ret;
1225 1226
}

1227 1228
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1229 1230
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1231
{
1232 1233 1234
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1235 1236
	int ret;

1237 1238 1239
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1240 1241
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1242

1243 1244 1245
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1246
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1247
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1248
		rxsize = 2; /* 0 or 1 data bytes */
1249

1250 1251
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1252

1253 1254
		WARN_ON(!msg->buffer != !msg->size);

1255 1256
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1257

1258 1259 1260
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1261

1262 1263 1264 1265 1266 1267 1268
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1269 1270
		}
		break;
1271

1272 1273
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1274
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1275
		rxsize = msg->size + 1;
1276

1277 1278
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1279

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1291
		}
1292 1293 1294 1295 1296
		break;

	default:
		ret = -EINVAL;
		break;
1297
	}
1298

1299
	return ret;
1300 1301
}

1302
static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
1303
{
1304 1305 1306
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
1307 1308
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
1309
	enum aux_ch aux_ch;
1310 1311

	if (!info->alternate_aux_channel) {
1312 1313
		aux_ch = (enum aux_ch) port;

1314
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1315 1316
			      aux_ch_name(aux_ch), port_name(port));
		return aux_ch;
1317 1318 1319 1320
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
1321
		aux_ch = AUX_CH_A;
1322 1323
		break;
	case DP_AUX_B:
1324
		aux_ch = AUX_CH_B;
1325 1326
		break;
	case DP_AUX_C:
1327
		aux_ch = AUX_CH_C;
1328 1329
		break;
	case DP_AUX_D:
1330
		aux_ch = AUX_CH_D;
1331
		break;
R
Rodrigo Vivi 已提交
1332
	case DP_AUX_F:
1333
		aux_ch = AUX_CH_F;
R
Rodrigo Vivi 已提交
1334
		break;
1335 1336
	default:
		MISSING_CASE(info->alternate_aux_channel);
1337
		aux_ch = AUX_CH_A;
1338 1339 1340 1341
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1342
		      aux_ch_name(aux_ch), port_name(port));
1343

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	return aux_ch;
}

static enum intel_display_power_domain
intel_aux_power_domain(struct intel_dp *intel_dp)
{
	switch (intel_dp->aux_ch) {
	case AUX_CH_A:
		return POWER_DOMAIN_AUX_A;
	case AUX_CH_B:
		return POWER_DOMAIN_AUX_B;
	case AUX_CH_C:
		return POWER_DOMAIN_AUX_C;
	case AUX_CH_D:
		return POWER_DOMAIN_AUX_D;
	case AUX_CH_F:
		return POWER_DOMAIN_AUX_F;
	default:
		MISSING_CASE(intel_dp->aux_ch);
		return POWER_DOMAIN_AUX_A;
	}
1365 1366
}

1367
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1368
{
1369 1370 1371
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1372 1373 1374 1375 1376
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1377
	default:
1378 1379
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1380 1381 1382
	}
}

1383
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1384
{
1385 1386 1387
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1388 1389 1390 1391 1392
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1393
	default:
1394 1395
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1396 1397 1398
	}
}

1399
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1400
{
1401 1402 1403
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1404 1405 1406 1407 1408 1409 1410
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1411
	default:
1412 1413
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1414 1415 1416
	}
}

1417
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1418
{
1419 1420 1421
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1422 1423 1424 1425 1426 1427 1428
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1429
	default:
1430 1431
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1432 1433 1434
	}
}

1435
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1436
{
1437 1438 1439
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1440 1441 1442 1443 1444 1445 1446
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1447
	default:
1448 1449
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1450 1451 1452
	}
}

1453
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1454
{
1455 1456 1457
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1458 1459 1460 1461 1462 1463 1464
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_DATA(aux_ch, index);
1465
	default:
1466 1467
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1468 1469 1470
	}
}

1471 1472 1473 1474 1475 1476 1477 1478
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1479 1480
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1481 1482 1483 1484
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;

	intel_dp->aux_ch = intel_aux_ch(intel_dp);
	intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
1485

1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	if (INTEL_GEN(dev_priv) >= 9) {
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1496

1497 1498 1499 1500 1501 1502 1503 1504
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1505

1506 1507 1508 1509
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1510

1511
	drm_dp_aux_init(&intel_dp->aux);
1512

1513
	/* Failure to allocate our preferred name is not critical */
1514 1515
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
				       port_name(encoder->port));
1516
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1517 1518
}

1519
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1520
{
1521
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1522

1523
	return max_rate >= 540000;
1524 1525
}

1526 1527
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1528
		   struct intel_crtc_state *pipe_config)
1529
{
1530
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1531 1532
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1533

1534
	if (IS_G4X(dev_priv)) {
1535 1536
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1537
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1538 1539
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1540
	} else if (IS_CHERRYVIEW(dev_priv)) {
1541 1542
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1543
	} else if (IS_VALLEYVIEW(dev_priv)) {
1544 1545
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1546
	}
1547 1548 1549

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1550
			if (pipe_config->port_clock == divisor[i].clock) {
1551 1552 1553 1554 1555
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1556 1557 1558
	}
}

1559 1560 1561 1562 1563 1564 1565 1566
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1567
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1582 1583
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1584 1585
	DRM_DEBUG_KMS("source rates: %s\n", str);

1586 1587
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1588 1589
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1590 1591
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1592
	DRM_DEBUG_KMS("common rates: %s\n", str);
1593 1594
}

1595 1596 1597 1598 1599
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1600
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1601 1602 1603
	if (WARN_ON(len <= 0))
		return 162000;

1604
	return intel_dp->common_rates[len - 1];
1605 1606
}

1607 1608
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1609 1610
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1611 1612 1613 1614 1615

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1616 1617
}

1618 1619
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1620
{
1621 1622
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1623 1624 1625 1626 1627 1628 1629 1630 1631
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1632 1633
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1634 1635 1636 1637 1638 1639 1640 1641 1642
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1643 1644 1645 1646 1647 1648 1649
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1650 1651 1652
	return bpp;
}

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1670
bool
1671
intel_dp_compute_config(struct intel_encoder *encoder,
1672 1673
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1674
{
1675
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1676
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1677
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1678
	enum port port = encoder->port;
1679
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1680
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1681 1682
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1683
	int lane_count, clock;
1684
	int min_lane_count = 1;
1685
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1686
	/* Conveniently, the link BW constants become indices with a shift...*/
1687
	int min_clock = 0;
1688
	int max_clock;
1689
	int bpp, mode_rate;
1690
	int link_avail, link_clock;
1691
	int common_len;
1692
	uint8_t link_bw, rate_select;
1693 1694
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1695

1696
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1697
						    intel_dp->max_link_rate);
1698 1699

	/* No common link rates between source and sink */
1700
	WARN_ON(common_len <= 0);
1701

1702
	max_clock = common_len - 1;
1703

1704
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1705 1706
		pipe_config->has_pch_encoder = true;

1707
	pipe_config->has_drrs = false;
1708
	if (IS_G4X(dev_priv) || port == PORT_A)
1709
		pipe_config->has_audio = false;
1710
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1711 1712
		pipe_config->has_audio = intel_dp->has_audio;
	else
1713
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1714

1715
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1726

1727
		if (INTEL_GEN(dev_priv) >= 9) {
1728
			int ret;
1729
			ret = skl_update_scaler_crtc(pipe_config);
1730 1731 1732 1733
			if (ret)
				return ret;
		}

1734
		if (HAS_GMCH_DISPLAY(dev_priv))
1735
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1736
						 conn_state->scaling_mode);
1737
		else
1738
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1739
						conn_state->scaling_mode);
1740 1741
	}

1742 1743 1744 1745
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		return false;

1746
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1747 1748
		return false;

1749 1750
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1751 1752
		int index;

1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1765
	}
1766
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1767
		      "max bw %d pixel clock %iKHz\n",
1768
		      max_lane_count, intel_dp->common_rates[max_clock],
1769
		      adjusted_mode->crtc_clock);
1770

1771 1772
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1773
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1774
	if (intel_dp_is_edp(intel_dp)) {
1775 1776 1777

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1778
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1779
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1780 1781
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1782 1783
		}

1784 1785 1786 1787 1788 1789 1790 1791 1792
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1793
	}
1794

1795
	for (; bpp >= 6*3; bpp -= 2*3) {
1796 1797
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1798

1799
		for (clock = min_clock; clock <= max_clock; clock++) {
1800 1801 1802 1803
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1804
				link_clock = intel_dp->common_rates[clock];
1805 1806 1807 1808 1809 1810 1811 1812 1813
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1814

1815
	return false;
1816

1817
found:
1818
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1819 1820 1821 1822 1823
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1824
		pipe_config->limited_color_range =
1825 1826 1827
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1828 1829
	} else {
		pipe_config->limited_color_range =
1830
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1831 1832
	}

1833
	pipe_config->lane_count = lane_count;
1834

1835
	pipe_config->pipe_bpp = bpp;
1836
	pipe_config->port_clock = intel_dp->common_rates[clock];
1837

1838 1839 1840 1841 1842
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1843
		      pipe_config->port_clock, bpp);
1844 1845
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1846

1847
	intel_link_compute_m_n(bpp, lane_count,
1848 1849
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1850 1851
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1852

1853
	if (intel_connector->panel.downclock_mode != NULL &&
1854
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1855
			pipe_config->has_drrs = true;
1856 1857 1858
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1859 1860
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1861 1862
	}

1863 1864 1865 1866
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1867
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1868 1869 1870 1871 1872
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1873
			vco = 8640000;
1874 1875
			break;
		default:
1876
			vco = 8100000;
1877 1878 1879
			break;
		}

1880
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1881 1882
	}

1883
	if (!HAS_DDI(dev_priv))
1884
		intel_dp_set_clock(encoder, pipe_config);
1885

1886 1887
	intel_psr_compute_config(intel_dp, pipe_config);

1888
	return true;
1889 1890
}

1891
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1892 1893
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1894
{
1895 1896 1897
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1898 1899
}

1900
static void intel_dp_prepare(struct intel_encoder *encoder,
1901
			     const struct intel_crtc_state *pipe_config)
1902
{
1903
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1904
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1905
	enum port port = encoder->port;
1906
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1907
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1908

1909 1910 1911 1912
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1913

1914
	/*
K
Keith Packard 已提交
1915
	 * There are four kinds of DP registers:
1916 1917
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1918 1919
	 * 	SNB CPU
	 *	IVB CPU
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1930

1931 1932 1933 1934
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1935

1936 1937
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1938
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1939

1940
	/* Split out the IBX/CPU vs CPT settings */
1941

1942
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1943 1944 1945 1946 1947 1948
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1949
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1950 1951
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1952
		intel_dp->DP |= crtc->pipe << 29;
1953
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1954 1955
		u32 trans_dp;

1956
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1957 1958 1959 1960 1961 1962 1963

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1964
	} else {
1965
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1966
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1967 1968 1969 1970 1971 1972 1973

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1974
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1975 1976
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1977
		if (IS_CHERRYVIEW(dev_priv))
1978
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1979 1980
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1981
	}
1982 1983
}

1984 1985
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1986

1987 1988
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1989

1990 1991
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1992

1993
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
1994

1995
static void wait_panel_status(struct intel_dp *intel_dp,
1996 1997
				       u32 mask,
				       u32 value)
1998
{
1999
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2000
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2001

V
Ville Syrjälä 已提交
2002 2003
	lockdep_assert_held(&dev_priv->pps_mutex);

2004
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2005

2006 2007
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2008

2009
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
2010 2011 2012
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
2013

2014 2015 2016
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
2017
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
2018 2019
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
2020 2021

	DRM_DEBUG_KMS("Wait complete\n");
2022
}
2023

2024
static void wait_panel_on(struct intel_dp *intel_dp)
2025 2026
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
2027
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2028 2029
}

2030
static void wait_panel_off(struct intel_dp *intel_dp)
2031 2032
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2033
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2034 2035
}

2036
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2037
{
2038 2039 2040
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2041
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2042

2043 2044 2045 2046 2047
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2048 2049
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2050 2051 2052
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2053

2054
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2055 2056
}

2057
static void wait_backlight_on(struct intel_dp *intel_dp)
2058 2059 2060 2061 2062
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2063
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2064 2065 2066 2067
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2068

2069 2070 2071 2072
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2073
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2074
{
2075
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2076
	u32 control;
2077

V
Ville Syrjälä 已提交
2078 2079
	lockdep_assert_held(&dev_priv->pps_mutex);

2080
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2081 2082
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2083 2084 2085
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2086
	return control;
2087 2088
}

2089 2090 2091 2092 2093
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2094
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2095
{
2096
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2097
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2098
	u32 pp;
2099
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2100
	bool need_to_disable = !intel_dp->want_panel_vdd;
2101

V
Ville Syrjälä 已提交
2102 2103
	lockdep_assert_held(&dev_priv->pps_mutex);

2104
	if (!intel_dp_is_edp(intel_dp))
2105
		return false;
2106

2107
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2108
	intel_dp->want_panel_vdd = true;
2109

2110
	if (edp_have_panel_vdd(intel_dp))
2111
		return need_to_disable;
2112

2113
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2114

V
Ville Syrjälä 已提交
2115
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2116
		      port_name(intel_dig_port->base.port));
2117

2118 2119
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2120

2121
	pp = ironlake_get_pp_control(intel_dp);
2122
	pp |= EDP_FORCE_VDD;
2123

2124 2125
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2126 2127 2128 2129 2130

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2131 2132 2133
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2134
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2135
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2136
			      port_name(intel_dig_port->base.port));
2137 2138
		msleep(intel_dp->panel_power_up_delay);
	}
2139 2140 2141 2142

	return need_to_disable;
}

2143 2144 2145 2146 2147 2148 2149
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2150
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2151
{
2152
	bool vdd;
2153

2154
	if (!intel_dp_is_edp(intel_dp))
2155 2156
		return;

2157
	pps_lock(intel_dp);
2158
	vdd = edp_panel_vdd_on(intel_dp);
2159
	pps_unlock(intel_dp);
2160

R
Rob Clark 已提交
2161
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
2162
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2163 2164
}

2165
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2166
{
2167
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2168 2169
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2170
	u32 pp;
2171
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2172

V
Ville Syrjälä 已提交
2173
	lockdep_assert_held(&dev_priv->pps_mutex);
2174

2175
	WARN_ON(intel_dp->want_panel_vdd);
2176

2177
	if (!edp_have_panel_vdd(intel_dp))
2178
		return;
2179

V
Ville Syrjälä 已提交
2180
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2181
		      port_name(intel_dig_port->base.port));
2182

2183 2184
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2185

2186 2187
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2188

2189 2190
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2191

2192 2193 2194
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2195

2196
	if ((pp & PANEL_POWER_ON) == 0)
2197
		intel_dp->panel_power_off_time = ktime_get_boottime();
2198

2199
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2200
}
2201

2202
static void edp_panel_vdd_work(struct work_struct *__work)
2203 2204 2205 2206
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2207
	pps_lock(intel_dp);
2208 2209
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2210
	pps_unlock(intel_dp);
2211 2212
}

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2226 2227 2228 2229 2230
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2231
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2232
{
2233
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2234 2235 2236

	lockdep_assert_held(&dev_priv->pps_mutex);

2237
	if (!intel_dp_is_edp(intel_dp))
2238
		return;
2239

R
Rob Clark 已提交
2240
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2241
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2242

2243 2244
	intel_dp->want_panel_vdd = false;

2245
	if (sync)
2246
		edp_panel_vdd_off_sync(intel_dp);
2247 2248
	else
		edp_panel_vdd_schedule_off(intel_dp);
2249 2250
}

2251
static void edp_panel_on(struct intel_dp *intel_dp)
2252
{
2253
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2254
	u32 pp;
2255
	i915_reg_t pp_ctrl_reg;
2256

2257 2258
	lockdep_assert_held(&dev_priv->pps_mutex);

2259
	if (!intel_dp_is_edp(intel_dp))
2260
		return;
2261

V
Ville Syrjälä 已提交
2262
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2263
		      port_name(dp_to_dig_port(intel_dp)->base.port));
V
Ville Syrjälä 已提交
2264

2265 2266
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
2267
		 port_name(dp_to_dig_port(intel_dp)->base.port)))
2268
		return;
2269

2270
	wait_panel_power_cycle(intel_dp);
2271

2272
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2273
	pp = ironlake_get_pp_control(intel_dp);
2274
	if (IS_GEN5(dev_priv)) {
2275 2276
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2277 2278
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2279
	}
2280

2281
	pp |= PANEL_POWER_ON;
2282
	if (!IS_GEN5(dev_priv))
2283 2284
		pp |= PANEL_POWER_RESET;

2285 2286
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2287

2288
	wait_panel_on(intel_dp);
2289
	intel_dp->last_power_on = jiffies;
2290

2291
	if (IS_GEN5(dev_priv)) {
2292
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2293 2294
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2295
	}
2296
}
V
Ville Syrjälä 已提交
2297

2298 2299
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2300
	if (!intel_dp_is_edp(intel_dp))
2301 2302 2303 2304
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2305
	pps_unlock(intel_dp);
2306 2307
}

2308 2309

static void edp_panel_off(struct intel_dp *intel_dp)
2310
{
2311
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2312
	u32 pp;
2313
	i915_reg_t pp_ctrl_reg;
2314

2315 2316
	lockdep_assert_held(&dev_priv->pps_mutex);

2317
	if (!intel_dp_is_edp(intel_dp))
2318
		return;
2319

V
Ville Syrjälä 已提交
2320
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2321
		      port_name(dp_to_dig_port(intel_dp)->base.port));
2322

V
Ville Syrjälä 已提交
2323
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2324
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2325

2326
	pp = ironlake_get_pp_control(intel_dp);
2327 2328
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2329
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2330
		EDP_BLC_ENABLE);
2331

2332
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2333

2334 2335
	intel_dp->want_panel_vdd = false;

2336 2337
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2338

2339
	wait_panel_off(intel_dp);
2340
	intel_dp->panel_power_off_time = ktime_get_boottime();
2341 2342

	/* We got a reference when we enabled the VDD. */
2343
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2344
}
V
Ville Syrjälä 已提交
2345

2346 2347
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2348
	if (!intel_dp_is_edp(intel_dp))
2349
		return;
V
Ville Syrjälä 已提交
2350

2351 2352
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2353
	pps_unlock(intel_dp);
2354 2355
}

2356 2357
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2358
{
2359
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2360
	u32 pp;
2361
	i915_reg_t pp_ctrl_reg;
2362

2363 2364 2365 2366 2367 2368
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2369
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2370

2371
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2372

2373
	pp = ironlake_get_pp_control(intel_dp);
2374
	pp |= EDP_BLC_ENABLE;
2375

2376
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2377 2378 2379

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2380

2381
	pps_unlock(intel_dp);
2382 2383
}

2384
/* Enable backlight PWM and backlight PP control. */
2385 2386
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2387
{
2388 2389
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2390
	if (!intel_dp_is_edp(intel_dp))
2391 2392 2393 2394
		return;

	DRM_DEBUG_KMS("\n");

2395
	intel_panel_enable_backlight(crtc_state, conn_state);
2396 2397 2398 2399 2400
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2401
{
2402
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2403
	u32 pp;
2404
	i915_reg_t pp_ctrl_reg;
2405

2406
	if (!intel_dp_is_edp(intel_dp))
2407 2408
		return;

2409
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2410

2411
	pp = ironlake_get_pp_control(intel_dp);
2412
	pp &= ~EDP_BLC_ENABLE;
2413

2414
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2415 2416 2417

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2418

2419
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2420 2421

	intel_dp->last_backlight_off = jiffies;
2422
	edp_wait_backlight_off(intel_dp);
2423
}
2424

2425
/* Disable backlight PP control and backlight PWM. */
2426
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2427
{
2428 2429
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2430
	if (!intel_dp_is_edp(intel_dp))
2431 2432 2433
		return;

	DRM_DEBUG_KMS("\n");
2434

2435
	_intel_edp_backlight_off(intel_dp);
2436
	intel_panel_disable_backlight(old_conn_state);
2437
}
2438

2439 2440 2441 2442 2443 2444 2445 2446
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2447 2448
	bool is_enabled;

2449
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2450
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2451
	pps_unlock(intel_dp);
2452 2453 2454 2455

	if (is_enabled == enable)
		return;

2456 2457
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2458 2459 2460 2461 2462 2463 2464

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2465 2466 2467 2468 2469 2470 2471 2472
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
2473
			port_name(dig_port->base.port),
2474
			onoff(state), onoff(cur_state));
2475 2476 2477 2478 2479 2480 2481 2482 2483
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2484
			onoff(state), onoff(cur_state));
2485 2486 2487 2488
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2489
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2490
				const struct intel_crtc_state *pipe_config)
2491
{
2492
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2493
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2494

2495 2496 2497
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2498

2499
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2500
		      pipe_config->port_clock);
2501 2502 2503

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2504
	if (pipe_config->port_clock == 162000)
2505 2506 2507 2508 2509 2510 2511 2512
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2513 2514 2515 2516 2517 2518 2519
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2520
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2521

2522
	intel_dp->DP |= DP_PLL_ENABLE;
2523

2524
	I915_WRITE(DP_A, intel_dp->DP);
2525 2526
	POSTING_READ(DP_A);
	udelay(200);
2527 2528
}

2529 2530
static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *old_crtc_state)
2531
{
2532
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
2533
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2534

2535 2536 2537
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2538

2539 2540
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2541
	intel_dp->DP &= ~DP_PLL_ENABLE;
2542

2543
	I915_WRITE(DP_A, intel_dp->DP);
2544
	POSTING_READ(DP_A);
2545 2546 2547
	udelay(200);
}

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2563
/* If the sink supports it, try to set the power state appropriately */
2564
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2565 2566 2567 2568 2569 2570 2571 2572
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2573 2574 2575
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2576 2577
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2578
	} else {
2579 2580
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2581 2582 2583 2584 2585
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2586 2587
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2588 2589 2590 2591
			if (ret == 1)
				break;
			msleep(1);
		}
2592 2593 2594

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2595
	}
2596 2597 2598 2599

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2600 2601
}

2602 2603
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2604
{
2605
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2606
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2607
	enum port port = encoder->port;
2608
	u32 tmp;
2609
	bool ret;
2610

2611 2612
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2613 2614
		return false;

2615 2616
	ret = false;

2617
	tmp = I915_READ(intel_dp->output_reg);
2618 2619

	if (!(tmp & DP_PORT_EN))
2620
		goto out;
2621

2622
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2623
		*pipe = PORT_TO_PIPE_CPT(tmp);
2624
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2625
		enum pipe p;
2626

2627 2628 2629 2630
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2631 2632 2633
				ret = true;

				goto out;
2634 2635 2636
			}
		}

2637
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2638
			      i915_mmio_reg_offset(intel_dp->output_reg));
2639
	} else if (IS_CHERRYVIEW(dev_priv)) {
2640 2641 2642
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2643
	}
2644

2645 2646 2647
	ret = true;

out:
2648
	intel_display_power_put(dev_priv, encoder->power_domain);
2649 2650

	return ret;
2651
}
2652

2653
static void intel_dp_get_config(struct intel_encoder *encoder,
2654
				struct intel_crtc_state *pipe_config)
2655
{
2656
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2657 2658
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2659
	enum port port = encoder->port;
2660
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2661

2662 2663 2664 2665
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2666

2667
	tmp = I915_READ(intel_dp->output_reg);
2668 2669

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2670

2671
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2672 2673 2674
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2675 2676 2677
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2678

2679
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2680 2681 2682 2683
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2684
		if (tmp & DP_SYNC_HS_HIGH)
2685 2686 2687
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2688

2689
		if (tmp & DP_SYNC_VS_HIGH)
2690 2691 2692 2693
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2694

2695
	pipe_config->base.adjusted_mode.flags |= flags;
2696

2697
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2698 2699
		pipe_config->limited_color_range = true;

2700 2701 2702
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2703 2704
	intel_dp_get_m_n(crtc, pipe_config);

2705
	if (port == PORT_A) {
2706
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2707 2708 2709 2710
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2711

2712 2713 2714
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2715

2716
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2717
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2732 2733
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2734
	}
2735 2736
}

2737
static void intel_disable_dp(struct intel_encoder *encoder,
2738 2739
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2740
{
2741
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2742

2743
	if (old_crtc_state->has_audio)
2744 2745
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2746 2747 2748

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2749
	intel_edp_panel_vdd_on(intel_dp);
2750
	intel_edp_backlight_off(old_conn_state);
2751
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2752
	intel_edp_panel_off(intel_dp);
2753 2754 2755 2756 2757 2758 2759
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2760

2761
	/* disable the port before the pipe on g4x */
2762
	intel_dp_link_down(encoder, old_crtc_state);
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2781 2782
}

2783
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2784 2785
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2786
{
2787
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2788
	enum port port = encoder->port;
2789

2790
	intel_dp_link_down(encoder, old_crtc_state);
2791 2792

	/* Only ilk+ has port A */
2793
	if (port == PORT_A)
2794
		ironlake_edp_pll_off(intel_dp, old_crtc_state);
2795 2796
}

2797
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2798 2799
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2800
{
2801
	intel_dp_link_down(encoder, old_crtc_state);
2802 2803
}

2804
static void chv_post_disable_dp(struct intel_encoder *encoder,
2805 2806
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2807
{
2808
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2809

2810
	intel_dp_link_down(encoder, old_crtc_state);
2811 2812 2813 2814

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
2815
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2816

V
Ville Syrjälä 已提交
2817
	mutex_unlock(&dev_priv->sb_lock);
2818 2819
}

2820 2821 2822 2823 2824
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
2825
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2826
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2827
	enum port port = intel_dig_port->base.port;
2828

2829 2830 2831 2832
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2833
	if (HAS_DDI(dev_priv)) {
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2859
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2860
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2874
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2875 2876 2877 2878 2879
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2880
		if (IS_CHERRYVIEW(dev_priv))
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2896
			if (IS_CHERRYVIEW(dev_priv)) {
2897 2898
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2899
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2900 2901 2902 2903 2904 2905 2906
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2907
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2908
				 const struct intel_crtc_state *old_crtc_state)
2909
{
2910
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2911 2912 2913

	/* enable with pattern 1 (as per spec) */

2914
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2915 2916 2917 2918 2919 2920 2921 2922

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2923
	if (old_crtc_state->has_audio)
2924
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2925 2926 2927

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2928 2929
}

2930
static void intel_enable_dp(struct intel_encoder *encoder,
2931 2932
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2933
{
2934
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2935
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2936
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2937
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2938
	enum pipe pipe = crtc->pipe;
2939

2940 2941
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2942

2943 2944
	pps_lock(intel_dp);

2945
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2946
		vlv_init_panel_power_sequencer(encoder, pipe_config);
2947

2948
	intel_dp_enable_port(intel_dp, pipe_config);
2949 2950 2951 2952 2953 2954 2955

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2956
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2957 2958
		unsigned int lane_mask = 0x0;

2959
		if (IS_CHERRYVIEW(dev_priv))
2960
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2961

2962 2963
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2964
	}
2965

2966
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2967
	intel_dp_start_link_train(intel_dp);
2968
	intel_dp_stop_link_train(intel_dp);
2969

2970
	if (pipe_config->has_audio) {
2971
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2972
				 pipe_name(pipe));
2973
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2974
	}
2975
}
2976

2977
static void g4x_enable_dp(struct intel_encoder *encoder,
2978 2979
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2980
{
2981
	intel_enable_dp(encoder, pipe_config, conn_state);
2982
	intel_edp_backlight_on(pipe_config, conn_state);
2983
}
2984

2985
static void vlv_enable_dp(struct intel_encoder *encoder,
2986 2987
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2988
{
2989 2990
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2991
	intel_edp_backlight_on(pipe_config, conn_state);
2992
	intel_psr_enable(intel_dp, pipe_config);
2993 2994
}

2995
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2996 2997
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2998 2999
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3000
	enum port port = encoder->port;
3001

3002
	intel_dp_prepare(encoder, pipe_config);
3003

3004
	/* Only ilk+ has port A */
3005
	if (port == PORT_A)
3006
		ironlake_edp_pll_on(intel_dp, pipe_config);
3007 3008
}

3009 3010 3011
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3012
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3013
	enum pipe pipe = intel_dp->pps_pipe;
3014
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3015

3016 3017
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

3018 3019 3020
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
3033
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
3034 3035 3036 3037 3038 3039
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3040
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3041 3042 3043 3044 3045 3046
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3047
	for_each_intel_encoder(&dev_priv->drm, encoder) {
3048
		struct intel_dp *intel_dp;
3049
		enum port port;
3050

3051 3052
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3053 3054 3055
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3056
		port = dp_to_dig_port(intel_dp)->base.port;
3057

3058 3059 3060 3061
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3062 3063 3064 3065
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3066
			      pipe_name(pipe), port_name(port));
3067 3068

		/* make sure vdd is off before we steal it */
3069
		vlv_detach_power_sequencer(intel_dp);
3070 3071 3072
	}
}

3073 3074
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3075
{
3076
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3077 3078
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3079 3080 3081

	lockdep_assert_held(&dev_priv->pps_mutex);

3082
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3083

3084 3085 3086 3087 3088 3089 3090
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3091
		vlv_detach_power_sequencer(intel_dp);
3092
	}
3093 3094 3095 3096 3097

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3098
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3099

3100 3101
	intel_dp->active_pipe = crtc->pipe;

3102
	if (!intel_dp_is_edp(intel_dp))
3103 3104
		return;

3105 3106 3107 3108
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3109
		      pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
3110 3111

	/* init power sequencer on this pipe and port */
3112 3113
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3114 3115
}

3116
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3117 3118
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3119
{
3120
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3121

3122
	intel_enable_dp(encoder, pipe_config, conn_state);
3123 3124
}

3125
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3126 3127
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3128
{
3129
	intel_dp_prepare(encoder, pipe_config);
3130

3131
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3132 3133
}

3134
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3135 3136
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3137
{
3138
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3139

3140
	intel_enable_dp(encoder, pipe_config, conn_state);
3141 3142

	/* Second common lane will stay alive on its own now */
3143
	chv_phy_release_cl2_override(encoder);
3144 3145
}

3146
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3147 3148
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3149
{
3150
	intel_dp_prepare(encoder, pipe_config);
3151

3152
	chv_phy_pre_pll_enable(encoder, pipe_config);
3153 3154
}

3155
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3156 3157
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3158
{
3159
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3160 3161
}

3162 3163 3164 3165
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3166
bool
3167
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3168
{
3169 3170
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3171 3172
}

3173
/* These are source-specific values. */
3174
uint8_t
K
Keith Packard 已提交
3175
intel_dp_voltage_max(struct intel_dp *intel_dp)
3176
{
3177
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3178
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3179

3180
	if (INTEL_GEN(dev_priv) >= 9) {
3181 3182
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3183
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3184
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3185
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3186
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3187
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3188
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3189
	else
3190
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3191 3192
}

3193
uint8_t
K
Keith Packard 已提交
3194 3195
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3196
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3197
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3198

3199
	if (INTEL_GEN(dev_priv) >= 9) {
3200 3201 3202 3203 3204 3205 3206
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3207 3208
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3209 3210 3211
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3212
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3213
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3214 3215 3216 3217 3218 3219 3220
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3221
		default:
3222
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3223
		}
3224
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3225
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3226 3227 3228 3229 3230 3231 3232
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3233
		default:
3234
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3235
		}
3236
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3237
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3238 3239 3240 3241 3242
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3243
		default:
3244
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3245 3246 3247
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3248 3249 3250 3251 3252 3253 3254
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3255
		default:
3256
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3257
		}
3258 3259 3260
	}
}

3261
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3262
{
3263
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3264 3265 3266 3267 3268
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3269
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3270 3271
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3272
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3273 3274 3275
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3276
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3277 3278 3279
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3280
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3281 3282 3283
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3284
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3285 3286 3287 3288 3289 3290 3291
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3292
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3293 3294
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3295
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3296 3297 3298
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3300 3301 3302
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3303
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3304 3305 3306 3307 3308 3309 3310
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3311
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3312 3313
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3314
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3315 3316 3317
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3318
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3319 3320 3321 3322 3323 3324 3325
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3326
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3327 3328
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3329
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3341 3342
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3343 3344 3345 3346

	return 0;
}

3347
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3348
{
3349 3350 3351
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3352 3353 3354
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3355
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3356
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3357
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3358 3359 3360
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3361
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3362 3363 3364
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3365
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3366 3367 3368
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3369
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3370 3371
			deemph_reg_value = 128;
			margin_reg_value = 154;
3372
			uniq_trans_scale = true;
3373 3374 3375 3376 3377
			break;
		default:
			return 0;
		}
		break;
3378
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3379
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3380
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3381 3382 3383
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3384
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3385 3386 3387
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3388
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3389 3390 3391 3392 3393 3394 3395
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3396
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3397
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3398
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3399 3400 3401
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3402
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3403 3404 3405 3406 3407 3408 3409
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3410
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3411
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3412
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3424 3425
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3426 3427 3428 3429

	return 0;
}

3430
static uint32_t
3431
gen4_signal_levels(uint8_t train_set)
3432
{
3433
	uint32_t	signal_levels = 0;
3434

3435
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3436
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3437 3438 3439
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3440
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3441 3442
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3443
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3444 3445
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3446
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3447 3448 3449
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3450
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3451
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3452 3453 3454
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3455
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3456 3457
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3458
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3459 3460
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3461
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3462 3463 3464 3465 3466 3467
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3468 3469
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3470
gen6_edp_signal_levels(uint8_t train_set)
3471
{
3472 3473 3474
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3475 3476
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3477
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3478
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3479
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3480 3481
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3482
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3483 3484
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3485
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3486 3487
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3488
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3489
	default:
3490 3491 3492
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3493 3494 3495
	}
}

K
Keith Packard 已提交
3496 3497
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3498
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3499 3500 3501 3502
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3503
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3504
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3505
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3506
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3507
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3508 3509
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3510
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3511
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3512
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3513 3514
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3515
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3516
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3517
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3518 3519 3520 3521 3522 3523 3524 3525 3526
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3527
void
3528
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3529
{
3530
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3531
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3532
	enum port port = intel_dig_port->base.port;
3533
	uint32_t signal_levels, mask = 0;
3534 3535
	uint8_t train_set = intel_dp->train_set[0];

3536 3537 3538
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3539
		signal_levels = ddi_signal_levels(intel_dp);
3540
		mask = DDI_BUF_EMP_MASK;
3541
	} else if (IS_CHERRYVIEW(dev_priv)) {
3542
		signal_levels = chv_signal_levels(intel_dp);
3543
	} else if (IS_VALLEYVIEW(dev_priv)) {
3544
		signal_levels = vlv_signal_levels(intel_dp);
3545
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3546
		signal_levels = gen7_edp_signal_levels(train_set);
3547
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3548
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3549
		signal_levels = gen6_edp_signal_levels(train_set);
3550 3551
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3552
		signal_levels = gen4_signal_levels(train_set);
3553 3554 3555
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3556 3557 3558 3559 3560 3561 3562 3563
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3564

3565
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3566 3567 3568

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3569 3570
}

3571
void
3572 3573
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3574
{
3575
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3576 3577
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3578

3579
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3580

3581
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3582
	POSTING_READ(intel_dp->output_reg);
3583 3584
}

3585
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3586
{
3587
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3588
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3589
	enum port port = intel_dig_port->base.port;
3590 3591
	uint32_t val;

3592
	if (!HAS_DDI(dev_priv))
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3610 3611 3612 3613
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3614 3615 3616
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3617
static void
3618 3619
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3620
{
3621 3622 3623 3624
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
C
Chris Wilson 已提交
3625
	uint32_t DP = intel_dp->DP;
3626

3627
	if (WARN_ON(HAS_DDI(dev_priv)))
3628 3629
		return;

3630
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3631 3632
		return;

3633
	DRM_DEBUG_KMS("\n");
3634

3635
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3636
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3637
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3638
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3639
	} else {
3640
		if (IS_CHERRYVIEW(dev_priv))
3641 3642 3643
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3644
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3645
	}
3646
	I915_WRITE(intel_dp->output_reg, DP);
3647
	POSTING_READ(intel_dp->output_reg);
3648

3649 3650 3651 3652 3653 3654 3655 3656 3657
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3658
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3659 3660 3661 3662 3663 3664 3665
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3666 3667 3668 3669 3670 3671 3672
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3673
		I915_WRITE(intel_dp->output_reg, DP);
3674
		POSTING_READ(intel_dp->output_reg);
3675

3676
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3677 3678
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3679 3680
	}

3681
	msleep(intel_dp->panel_power_down_delay);
3682 3683

	intel_dp->DP = DP;
3684 3685 3686 3687 3688 3689

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3690 3691
}

3692
bool
3693
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3694
{
3695 3696
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3697
		return false; /* aux transfer failed */
3698

3699
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3700

3701 3702
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3703

3704 3705 3706 3707 3708
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3709

3710 3711
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3712

3713
	if (!intel_dp_read_dpcd(intel_dp))
3714 3715
		return false;

3716 3717
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3718

3719 3720 3721
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3722

3723
	intel_psr_init_dpcd(intel_dp);
3724

3725 3726 3727 3728 3729 3730 3731 3732 3733 3734
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3735 3736
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3737
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3738
			      intel_dp->edp_dpcd);
3739

3740 3741
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3742
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3743 3744
		int i;

3745 3746
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3747

3748 3749
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3750 3751 3752 3753

			if (val == 0)
				break;

3754 3755 3756 3757 3758 3759
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3760
			intel_dp->sink_rates[i] = (val * 200) / 10;
3761
		}
3762
		intel_dp->num_sink_rates = i;
3763
	}
3764

3765 3766 3767 3768
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3769 3770 3771 3772 3773
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3774 3775
	intel_dp_set_common_rates(intel_dp);

3776 3777 3778 3779 3780 3781 3782
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3783 3784
	u8 sink_count;

3785 3786 3787
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3788
	/* Don't clobber cached eDP rates. */
3789
	if (!intel_dp_is_edp(intel_dp)) {
3790
		intel_dp_set_sink_rates(intel_dp);
3791 3792
		intel_dp_set_common_rates(intel_dp);
	}
3793

3794
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3795 3796 3797 3798 3799 3800 3801
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3802
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3803 3804 3805 3806 3807 3808 3809 3810

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3811
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3812
		return false;
3813

3814
	if (!drm_dp_is_branch(intel_dp->dpcd))
3815 3816 3817 3818 3819
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3820 3821 3822
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3823 3824 3825
		return false; /* downstream port status fetch failed */

	return true;
3826 3827
}

3828
static bool
3829
intel_dp_can_mst(struct intel_dp *intel_dp)
3830
{
3831
	u8 mstm_cap;
3832

3833
	if (!i915_modparams.enable_dp_mst)
3834 3835
		return false;

3836 3837 3838 3839 3840 3841
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3842
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3843
		return false;
3844

3845
	return mstm_cap & DP_MST_CAP;
3846 3847 3848 3849 3850
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3851
	if (!i915_modparams.enable_dp_mst)
3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3866 3867
}

3868 3869
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state, bool disable_wa)
3870
{
3871
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3872
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3873
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
R
Rodrigo Vivi 已提交
3874
	u8 buf;
3875
	int ret = 0;
3876 3877
	int count = 0;
	int attempts = 10;
3878

3879 3880
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3881 3882
		ret = -EIO;
		goto out;
3883 3884
	}

3885
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3886
			       buf & ~DP_TEST_SINK_START) < 0) {
3887
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3888 3889 3890
		ret = -EIO;
		goto out;
	}
3891

3892
	do {
3893
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3894 3895 3896 3897 3898 3899 3900 3901 3902 3903

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3904
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3905 3906 3907
		ret = -ETIMEDOUT;
	}

3908
 out:
3909
	if (disable_wa)
3910
		hsw_enable_ips(crtc_state);
3911
	return ret;
3912 3913
}

3914 3915
static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
3916 3917
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3918
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3919
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3920
	u8 buf;
3921 3922
	int ret;

3923 3924 3925 3926 3927 3928 3929 3930 3931
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3932
	if (buf & DP_TEST_SINK_START) {
3933
		ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
3934 3935 3936 3937
		if (ret)
			return ret;
	}

3938
	hsw_disable_ips(crtc_state);
3939

3940
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3941
			       buf | DP_TEST_SINK_START) < 0) {
3942
		hsw_enable_ips(crtc_state);
3943
		return -EIO;
3944 3945
	}

3946
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3947 3948 3949
	return 0;
}

3950
int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
3951 3952
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3953
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3954
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3955
	u8 buf;
3956
	int count, ret;
3957 3958
	int attempts = 6;

3959
	ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
3960 3961 3962
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3963
	do {
3964
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3965

3966
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3967 3968
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3969
			goto stop;
3970
		}
3971
		count = buf & DP_TEST_COUNT_MASK;
3972

3973
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3974 3975

	if (attempts == 0) {
3976 3977 3978 3979 3980 3981 3982 3983
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3984
	}
3985

3986
stop:
3987
	intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
3988
	return ret;
3989 3990
}

3991 3992 3993
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3994 3995
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
3996 3997
}

3998 3999 4000
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4001 4002 4003
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4004 4005
}

4006 4007
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4008
	int status = 0;
4009
	int test_link_rate;
4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4031 4032 4033 4034

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4035 4036 4037 4038 4039 4040
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4041 4042 4043 4044
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4045
	uint8_t test_pattern;
4046
	uint8_t test_misc;
4047 4048 4049 4050
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4051 4052
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4074 4075
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4102 4103 4104
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4105
{
4106
	uint8_t test_result = DP_TEST_ACK;
4107 4108 4109 4110
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4111
	    connector->edid_corrupt ||
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4125
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4126
	} else {
4127 4128 4129 4130 4131 4132 4133
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4134 4135
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4136 4137 4138
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4139
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4140 4141 4142
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4143
	intel_dp->compliance.test_active = 1;
4144

4145 4146 4147 4148
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4149
{
4150 4151 4152 4153 4154 4155 4156
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4157 4158
	uint8_t request = 0;
	int status;
4159

4160
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4161 4162 4163 4164 4165
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4166
	switch (request) {
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4184
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4185 4186 4187
		break;
	}

4188 4189 4190
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4191
update_status:
4192
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4193 4194
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4195 4196
}

4197 4198 4199 4200 4201 4202
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4203
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4204 4205 4206 4207 4208 4209 4210 4211
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4212
			if (intel_dp->active_mst_links &&
4213
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4214 4215 4216 4217 4218
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4219
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4235
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4271
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4272 4273 4274 4275 4276 4277 4278

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4279 4280 4281
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
4282
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4283
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4284 4285
	struct drm_connector_state *conn_state =
		intel_dp->attached_connector->base.state;
4286 4287
	u8 link_status[DP_LINK_STATUS_SIZE];

4288
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4289 4290 4291 4292 4293 4294

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

4295
	if (!conn_state->crtc)
4296 4297
		return;

4298 4299 4300
	WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));

	if (!conn_state->crtc->state->active)
4301 4302
		return;

4303 4304
	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
4305 4306
		return;

4307 4308 4309 4310
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4311 4312
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4313 4314
		return;

4315 4316
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4317 4318
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4319 4320

		intel_dp_retrain_link(intel_dp);
4321 4322 4323
	}
}

4324 4325 4326 4327 4328 4329 4330
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4331 4332 4333 4334 4335
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4336
 */
4337
static bool
4338
intel_dp_short_pulse(struct intel_dp *intel_dp)
4339
{
4340
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4341
	u8 sink_irq_vector = 0;
4342 4343
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4344

4345 4346 4347 4348
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4349
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4350

4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4362 4363
	}

4364 4365
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4366 4367
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4368
		/* Clear interrupt source */
4369 4370 4371
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4372 4373

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4374
			intel_dp_handle_test_request(intel_dp);
4375 4376 4377 4378
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4379
	intel_dp_check_link_status(intel_dp);
4380

4381 4382 4383
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
4384
		drm_kms_helper_hotplug_event(&dev_priv->drm);
4385
	}
4386 4387

	return true;
4388 4389
}

4390
/* XXX this is probably wrong for multiple downstream ports */
4391
static enum drm_connector_status
4392
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4393
{
4394
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4395 4396 4397
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4398 4399 4400
	if (lspcon->active)
		lspcon_resume(lspcon);

4401 4402 4403
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4404
	if (intel_dp_is_edp(intel_dp))
4405 4406
		return connector_status_connected;

4407
	/* if there's no downstream port, we're done */
4408
	if (!drm_dp_is_branch(dpcd))
4409
		return connector_status_connected;
4410 4411

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4412 4413
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4414

4415 4416
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4417 4418
	}

4419 4420 4421
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4422
	/* If no HPD, poke DDC gently */
4423
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4424
		return connector_status_connected;
4425 4426

	/* Well we tried, say unknown for unreliable port types */
4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4439 4440 4441

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4442
	return connector_status_disconnected;
4443 4444
}

4445 4446 4447
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4448
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4449 4450
	enum drm_connector_status status;

4451
	status = intel_panel_detect(dev_priv);
4452 4453 4454 4455 4456 4457
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4458
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
4459
{
4460
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4461
	u32 bit;
4462

4463 4464
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4465 4466
		bit = SDE_PORTB_HOTPLUG;
		break;
4467
	case HPD_PORT_C:
4468 4469
		bit = SDE_PORTC_HOTPLUG;
		break;
4470
	case HPD_PORT_D:
4471 4472 4473
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
4474
		MISSING_CASE(encoder->hpd_pin);
4475 4476 4477 4478 4479 4480
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4481
static bool cpt_digital_port_connected(struct intel_encoder *encoder)
4482
{
4483
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4484 4485
	u32 bit;

4486 4487
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4488 4489
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
4490
	case HPD_PORT_C:
4491 4492
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
4493
	case HPD_PORT_D:
4494 4495
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4496
	default:
4497
		MISSING_CASE(encoder->hpd_pin);
4498 4499 4500 4501 4502 4503
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4504
static bool spt_digital_port_connected(struct intel_encoder *encoder)
4505
{
4506
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4507 4508
	u32 bit;

4509 4510
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4511 4512
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4513
	case HPD_PORT_E:
4514 4515
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4516
	default:
4517
		return cpt_digital_port_connected(encoder);
4518
	}
4519

4520
	return I915_READ(SDEISR) & bit;
4521 4522
}

4523
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
4524
{
4525
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4526
	u32 bit;
4527

4528 4529
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4530 4531
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
4532
	case HPD_PORT_C:
4533 4534
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
4535
	case HPD_PORT_D:
4536 4537 4538
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
4539
		MISSING_CASE(encoder->hpd_pin);
4540 4541 4542 4543 4544 4545
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4546
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
4547
{
4548
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4549 4550
	u32 bit;

4551 4552
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4553
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4554
		break;
4555
	case HPD_PORT_C:
4556
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4557
		break;
4558
	case HPD_PORT_D:
4559
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4560 4561
		break;
	default:
4562
		MISSING_CASE(encoder->hpd_pin);
4563
		return false;
4564 4565
	}

4566
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4567 4568
}

4569
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
4570
{
4571 4572 4573
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4574 4575
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4576
		return ibx_digital_port_connected(encoder);
4577 4578
}

4579
static bool snb_digital_port_connected(struct intel_encoder *encoder)
4580
{
4581 4582 4583
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4584 4585
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4586
		return cpt_digital_port_connected(encoder);
4587 4588
}

4589
static bool ivb_digital_port_connected(struct intel_encoder *encoder)
4590
{
4591 4592 4593
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4594 4595
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
4596
		return cpt_digital_port_connected(encoder);
4597 4598
}

4599
static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4600
{
4601 4602 4603
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4604 4605
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
4606
		return cpt_digital_port_connected(encoder);
4607 4608
}

4609
static bool bxt_digital_port_connected(struct intel_encoder *encoder)
4610
{
4611
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4612 4613
	u32 bit;

4614 4615
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4616 4617
		bit = BXT_DE_PORT_HP_DDIA;
		break;
4618
	case HPD_PORT_B:
4619 4620
		bit = BXT_DE_PORT_HP_DDIB;
		break;
4621
	case HPD_PORT_C:
4622 4623 4624
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4625
		MISSING_CASE(encoder->hpd_pin);
4626 4627 4628 4629 4630 4631
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4632 4633
/*
 * intel_digital_port_connected - is the specified port connected?
4634
 * @encoder: intel_encoder
4635
 *
4636
 * Return %true if port is connected, %false otherwise.
4637
 */
4638
bool intel_digital_port_connected(struct intel_encoder *encoder)
4639
{
4640 4641
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

4642 4643
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
4644
			return gm45_digital_port_connected(encoder);
4645
		else
4646
			return g4x_digital_port_connected(encoder);
4647 4648 4649
	}

	if (IS_GEN5(dev_priv))
4650
		return ilk_digital_port_connected(encoder);
4651
	else if (IS_GEN6(dev_priv))
4652
		return snb_digital_port_connected(encoder);
4653
	else if (IS_GEN7(dev_priv))
4654
		return ivb_digital_port_connected(encoder);
4655
	else if (IS_GEN8(dev_priv))
4656
		return bdw_digital_port_connected(encoder);
4657
	else if (IS_GEN9_LP(dev_priv))
4658
		return bxt_digital_port_connected(encoder);
4659
	else
4660
		return spt_digital_port_connected(encoder);
4661 4662
}

4663
static struct edid *
4664
intel_dp_get_edid(struct intel_dp *intel_dp)
4665
{
4666
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4667

4668 4669 4670 4671
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4672 4673
			return NULL;

J
Jani Nikula 已提交
4674
		return drm_edid_duplicate(intel_connector->edid);
4675 4676 4677 4678
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4679

4680 4681 4682 4683 4684
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4685

4686
	intel_dp_unset_edid(intel_dp);
4687 4688 4689
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4690
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4691 4692
}

4693 4694
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4695
{
4696
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4697

4698 4699
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4700

4701 4702
	intel_dp->has_audio = false;
}
4703

4704
static int
4705
intel_dp_long_pulse(struct intel_connector *connector)
Z
Zhenyu Wang 已提交
4706
{
4707 4708
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Z
Zhenyu Wang 已提交
4709
	enum drm_connector_status status;
4710
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4711

4712
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4713

4714
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4715

4716
	/* Can't disconnect eDP, but you can close the lid... */
4717
	if (intel_dp_is_edp(intel_dp))
4718
		status = edp_detect(intel_dp);
4719
	else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
4720
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4721
	else
4722 4723
		status = connector_status_disconnected;

4724
	if (status == connector_status_disconnected) {
4725
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4726

4727 4728 4729 4730 4731 4732 4733 4734 4735
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4736
		goto out;
4737
	}
Z
Zhenyu Wang 已提交
4738

4739
	if (intel_dp->reset_link_params) {
4740 4741
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4742

4743 4744
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4745 4746 4747

		intel_dp->reset_link_params = false;
	}
4748

4749 4750
	intel_dp_print_rates(intel_dp);

4751 4752
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4753

4754 4755 4756
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4757 4758 4759 4760 4761
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4762 4763
		status = connector_status_disconnected;
		goto out;
4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4777
		intel_dp_check_link_status(intel_dp);
4778 4779
	}

4780 4781 4782 4783 4784 4785 4786 4787
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4788
	intel_dp_set_edid(intel_dp);
4789
	if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
4790
		status = connector_status_connected;
4791
	intel_dp->detect_done = true;
4792

4793 4794
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4795 4796
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4808
out:
4809
	if (status != connector_status_connected && !intel_dp->is_mst)
4810
		intel_dp_unset_edid(intel_dp);
4811

4812
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4813
	return status;
4814 4815
}

4816 4817 4818 4819
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4820 4821
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4822
	int status = connector->status;
4823 4824 4825 4826

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4827
	/* If full detect is not performed yet, do a full detect */
4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838
	if (!intel_dp->detect_done) {
		struct drm_crtc *crtc;
		int ret;

		crtc = connector->state->crtc;
		if (crtc) {
			ret = drm_modeset_lock(&crtc->mutex, ctx);
			if (ret)
				return ret;
		}

4839
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4840
	}
4841 4842

	intel_dp->detect_done = false;
4843

4844
	return status;
4845 4846
}

4847 4848
static void
intel_dp_force(struct drm_connector *connector)
4849
{
4850
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4851
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4852
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4853

4854 4855 4856
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4857

4858 4859
	if (connector->status != connector_status_connected)
		return;
4860

4861
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4862 4863 4864

	intel_dp_set_edid(intel_dp);

4865
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4879

4880
	/* if eDP has no EDID, fall back to fixed mode */
4881
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4882
	    intel_connector->panel.fixed_mode) {
4883
		struct drm_display_mode *mode;
4884 4885

		mode = drm_mode_duplicate(connector->dev,
4886
					  intel_connector->panel.fixed_mode);
4887
		if (mode) {
4888 4889 4890 4891
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4892

4893
	return 0;
4894 4895
}

4896 4897 4898 4899
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4900 4901 4902 4903 4904
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4905 4906 4907 4908 4909 4910 4911 4912 4913 4914

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4915 4916 4917 4918 4919 4920 4921
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4922
static void
4923
intel_dp_connector_destroy(struct drm_connector *connector)
4924
{
4925
	struct intel_connector *intel_connector = to_intel_connector(connector);
4926

4927
	kfree(intel_connector->detect_edid);
4928

4929 4930 4931
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4932 4933 4934 4935
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
4936
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4937
		intel_panel_fini(&intel_connector->panel);
4938

4939
	drm_connector_cleanup(connector);
4940
	kfree(connector);
4941 4942
}

P
Paulo Zanoni 已提交
4943
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4944
{
4945 4946
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4947

4948
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4949
	if (intel_dp_is_edp(intel_dp)) {
4950
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4951 4952 4953 4954
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4955
		pps_lock(intel_dp);
4956
		edp_panel_vdd_off_sync(intel_dp);
4957 4958
		pps_unlock(intel_dp);

4959 4960 4961 4962
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4963
	}
4964 4965 4966

	intel_dp_aux_fini(intel_dp);

4967
	drm_encoder_cleanup(encoder);
4968
	kfree(intel_dig_port);
4969 4970
}

4971
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4972 4973 4974
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

4975
	if (!intel_dp_is_edp(intel_dp))
4976 4977
		return;

4978 4979 4980 4981
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4982
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4983
	pps_lock(intel_dp);
4984
	edp_panel_vdd_off_sync(intel_dp);
4985
	pps_unlock(intel_dp);
4986 4987
}

4988 4989
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
4990
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5004
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5005 5006 5007 5008

	edp_panel_vdd_schedule_off(intel_dp);
}

5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5022
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5023
{
5024
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5025 5026
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5027 5028 5029

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5030

5031
	if (lspcon->active)
5032 5033
		lspcon_resume(lspcon);

5034 5035
	intel_dp->reset_link_params = true;

5036 5037
	pps_lock(intel_dp);

5038 5039 5040
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5041
	if (intel_dp_is_edp(intel_dp)) {
5042
		/* Reinit the power sequencer, in case BIOS did something with it. */
5043
		intel_dp_pps_init(intel_dp);
5044 5045
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5046 5047

	pps_unlock(intel_dp);
5048 5049
}

5050
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5051
	.force = intel_dp_force,
5052
	.fill_modes = drm_helper_probe_single_connector_modes,
5053 5054
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5055
	.late_register = intel_dp_connector_register,
5056
	.early_unregister = intel_dp_connector_unregister,
5057
	.destroy = intel_dp_connector_destroy,
5058
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5059
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5060 5061 5062
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5063
	.detect_ctx = intel_dp_detect,
5064 5065
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5066
	.atomic_check = intel_digital_connector_atomic_check,
5067 5068 5069
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5070
	.reset = intel_dp_encoder_reset,
5071
	.destroy = intel_dp_encoder_destroy,
5072 5073
};

5074
enum irqreturn
5075 5076 5077
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5078
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5079
	enum irqreturn ret = IRQ_NONE;
5080

5081 5082 5083 5084 5085 5086 5087 5088
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5089
			      port_name(intel_dig_port->base.port));
5090
		return IRQ_HANDLED;
5091 5092
	}

5093
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5094
		      port_name(intel_dig_port->base.port),
5095
		      long_hpd ? "long" : "short");
5096

5097
	if (long_hpd) {
5098
		intel_dp->reset_link_params = true;
5099 5100 5101 5102
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5103
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5104

5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5118
		}
5119
	}
5120

5121
	if (!intel_dp->is_mst) {
5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153
		struct drm_modeset_acquire_ctx ctx;
		struct drm_connector *connector = &intel_dp->attached_connector->base;
		struct drm_crtc *crtc;
		int iret;
		bool handled = false;

		drm_modeset_acquire_init(&ctx, 0);
retry:
		iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
		if (iret)
			goto err;

		crtc = connector->state->crtc;
		if (crtc) {
			iret = drm_modeset_lock(&crtc->mutex, &ctx);
			if (iret)
				goto err;
		}

		handled = intel_dp_short_pulse(intel_dp);

err:
		if (iret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			goto retry;
		}

		drm_modeset_drop_locks(&ctx);
		drm_modeset_acquire_fini(&ctx);
		WARN(iret, "Acquiring modeset locks failed with %i\n", iret);

		if (!handled) {
5154 5155
			intel_dp->detect_done = false;
			goto put_power;
5156
		}
5157
	}
5158 5159 5160

	ret = IRQ_HANDLED;

5161
put_power:
5162
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5163 5164

	return ret;
5165 5166
}

5167
/* check the VBT to see whether the eDP is on another port */
5168
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5169
{
5170 5171 5172 5173
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5174
	if (INTEL_GEN(dev_priv) < 5)
5175 5176
		return false;

5177
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5178 5179
		return true;

5180
	return intel_bios_is_port_edp(dev_priv, port);
5181 5182
}

5183
static void
5184 5185
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5186
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5187 5188 5189 5190
	enum port port = dp_to_dig_port(intel_dp)->base.port;

	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5191

5192
	intel_attach_broadcast_rgb_property(connector);
5193

5194
	if (intel_dp_is_edp(intel_dp)) {
5195 5196 5197 5198 5199 5200 5201 5202
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5203
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5204

5205
	}
5206 5207
}

5208 5209
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5210
	intel_dp->panel_power_off_time = ktime_get_boottime();
5211 5212 5213 5214
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5215
static void
5216
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
5217
{
5218
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5219
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5220
	struct pps_registers regs;
5221

5222
	intel_pps_get_registers(intel_dp, &regs);
5223 5224 5225

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5226
	pp_ctl = ironlake_get_pp_control(intel_dp);
5227

5228 5229
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5230 5231
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv)) {
5232 5233
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5234
	}
5235 5236

	/* Pull timing values out of registers */
5237 5238
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5239

5240 5241
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5242

5243 5244
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5245

5246 5247
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5248

5249 5250
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5251 5252
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5253
	} else {
5254
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5255
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5256
	}
5257 5258
}

I
Imre Deak 已提交
5259 5260 5261 5262 5263 5264 5265 5266 5267
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
5268
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
5269 5270 5271 5272
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

5273
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
5274 5275 5276 5277 5278 5279 5280 5281 5282

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5283
static void
5284
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
5285
{
5286
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5287 5288 5289 5290 5291 5292 5293 5294 5295
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5296
	intel_pps_readout_hw_state(intel_dp, &cur);
5297

I
Imre Deak 已提交
5298
	intel_pps_dump_state("cur", &cur);
5299

5300
	vbt = dev_priv->vbt.edp.pps;
5301 5302 5303 5304 5305 5306
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5307
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5308 5309 5310
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5311 5312 5313 5314 5315
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5329
	intel_pps_dump_state("vbt", &vbt);
5330 5331 5332

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5333
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5334 5335 5336 5337 5338 5339 5340 5341 5342
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5343
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5344 5345 5346 5347 5348 5349 5350
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5351 5352 5353 5354 5355 5356
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5357 5358 5359 5360 5361 5362 5363 5364 5365 5366

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5367 5368 5369 5370 5371 5372

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
5373 5374 5375
}

static void
5376
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
5377
					      bool force_disable_vdd)
5378
{
5379
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5380
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5381
	int div = dev_priv->rawclk_freq / 1000;
5382
	struct pps_registers regs;
5383
	enum port port = dp_to_dig_port(intel_dp)->base.port;
5384
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5385

V
Ville Syrjälä 已提交
5386
	lockdep_assert_held(&dev_priv->pps_mutex);
5387

5388
	intel_pps_get_registers(intel_dp, &regs);
5389

5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5415
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5416 5417
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5418
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5419 5420
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5421 5422
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5423
		pp_div = I915_READ(regs.pp_ctrl);
5424
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5425
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5426 5427 5428 5429 5430 5431
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5432 5433 5434

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5435
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5436
		port_sel = PANEL_PORT_SELECT_VLV(port);
5437
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5438
		if (port == PORT_A)
5439
			port_sel = PANEL_PORT_SELECT_DPA;
5440
		else
5441
			port_sel = PANEL_PORT_SELECT_DPD;
5442 5443
	}

5444 5445
	pp_on |= port_sel;

5446 5447
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5448 5449
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv))
5450
		I915_WRITE(regs.pp_ctrl, pp_div);
5451
	else
5452
		I915_WRITE(regs.pp_div, pp_div);
5453 5454

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5455 5456
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5457 5458
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)  ||
		       HAS_PCH_ICP(dev_priv)) ?
5459 5460
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5461 5462
}

5463
static void intel_dp_pps_init(struct intel_dp *intel_dp)
5464
{
5465
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5466 5467

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5468 5469
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
5470 5471
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
5472 5473 5474
	}
}

5475 5476
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5477
 * @dev_priv: i915 device
5478
 * @crtc_state: a pointer to the active intel_crtc_state
5479 5480 5481 5482 5483 5484 5485 5486 5487
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5488
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5489
				    const struct intel_crtc_state *crtc_state,
5490
				    int refresh_rate)
5491 5492
{
	struct intel_encoder *encoder;
5493 5494
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5495
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5496
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5497 5498 5499 5500 5501 5502

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5503 5504
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5505 5506 5507
		return;
	}

5508 5509
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5510 5511 5512 5513 5514 5515

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5516
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5517 5518 5519 5520
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5521 5522
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5523 5524
		index = DRRS_LOW_RR;

5525
	if (index == dev_priv->drrs.refresh_rate_type) {
5526 5527 5528 5529 5530
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5531
	if (!crtc_state->base.active) {
5532 5533 5534 5535
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5536
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5548 5549
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5550
		u32 val;
5551

5552
		val = I915_READ(reg);
5553
		if (index > DRRS_HIGH_RR) {
5554
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5555 5556 5557
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5558
		} else {
5559
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5560 5561 5562
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5563 5564 5565 5566
		}
		I915_WRITE(reg, val);
	}

5567 5568 5569 5570 5571
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5572 5573 5574
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5575
 * @crtc_state: A pointer to the active crtc state.
5576 5577 5578
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5579
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5580
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5581
{
5582
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5583

5584
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5585 5586 5587 5588
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5589 5590 5591 5592 5593
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5608 5609 5610
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5611
 * @old_crtc_state: Pointer to old crtc_state.
5612 5613
 *
 */
5614
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5615
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5616
{
5617
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5618

5619
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5620 5621 5622 5623 5624 5625 5626 5627 5628
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5629 5630
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5631 5632 5633 5634 5635 5636 5637

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5651
	/*
5652 5653
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5654 5655
	 */

5656 5657
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5658

5659 5660 5661 5662 5663 5664
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5665

5666 5667
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5668 5669
}

5670
/**
5671
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5672
 * @dev_priv: i915 device
5673 5674
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5675 5676
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5677 5678 5679
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5680 5681
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5682 5683 5684 5685
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5686
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5687 5688
		return;

5689
	cancel_delayed_work(&dev_priv->drrs.work);
5690

5691
	mutex_lock(&dev_priv->drrs.mutex);
5692 5693 5694 5695 5696
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5697 5698 5699
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5700 5701 5702
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5703
	/* invalidate means busy screen hence upclock */
5704
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5705 5706
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5707 5708 5709 5710

	mutex_unlock(&dev_priv->drrs.mutex);
}

5711
/**
5712
 * intel_edp_drrs_flush - Restart Idleness DRRS
5713
 * @dev_priv: i915 device
5714 5715
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5716 5717 5718 5719
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5720 5721 5722
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5723 5724
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5725 5726 5727 5728
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5729
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5730 5731
		return;

5732
	cancel_delayed_work(&dev_priv->drrs.work);
5733

5734
	mutex_lock(&dev_priv->drrs.mutex);
5735 5736 5737 5738 5739
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5740 5741
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5742 5743

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5744 5745
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5746
	/* flush means busy screen hence upclock */
5747
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5748 5749
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5750 5751 5752 5753 5754 5755

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5756 5757 5758 5759 5760
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5784 5785 5786 5787 5788 5789 5790 5791
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5792 5793 5794 5795 5796 5797 5798 5799
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5800
 * @connector: eDP connector
5801 5802 5803 5804 5805 5806 5807 5808 5809 5810
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5811
static struct drm_display_mode *
5812 5813
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
5814
{
5815
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
5816 5817
	struct drm_display_mode *downclock_mode = NULL;

5818 5819 5820
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5821
	if (INTEL_GEN(dev_priv) <= 6) {
5822 5823 5824 5825 5826
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5827
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5828 5829 5830
		return NULL;
	}

5831 5832
	downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
						    &connector->base);
5833 5834

	if (!downclock_mode) {
5835
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5836 5837 5838
		return NULL;
	}

5839
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5840

5841
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5842
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5843 5844 5845
	return downclock_mode;
}

5846
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5847
				     struct intel_connector *intel_connector)
5848
{
5849
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5850
	struct drm_i915_private *dev_priv = to_i915(dev);
5851
	struct drm_connector *connector = &intel_connector->base;
5852
	struct drm_display_mode *fixed_mode = NULL;
5853
	struct drm_display_mode *alt_fixed_mode = NULL;
5854
	struct drm_display_mode *downclock_mode = NULL;
5855 5856 5857
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5858
	enum pipe pipe = INVALID_PIPE;
5859

5860
	if (!intel_dp_is_edp(intel_dp))
5861 5862
		return true;

5863 5864 5865 5866 5867 5868
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
5869
	if (intel_get_lvds_encoder(&dev_priv->drm)) {
5870 5871 5872 5873 5874 5875
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5876
	pps_lock(intel_dp);
5877 5878

	intel_dp_init_panel_power_timestamps(intel_dp);
5879
	intel_dp_pps_init(intel_dp);
5880
	intel_edp_panel_vdd_sanitize(intel_dp);
5881

5882
	pps_unlock(intel_dp);
5883

5884
	/* Cache DPCD and EDID for edp. */
5885
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5886

5887
	if (!has_dpcd) {
5888 5889
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5890
		goto out_vdd_off;
5891 5892
	}

5893
	mutex_lock(&dev->mode_config.mutex);
5894
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5908
	/* prefer fixed mode from EDID if available, save an alt mode also */
5909 5910 5911
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5912 5913
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5914 5915
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
5916 5917 5918 5919 5920 5921 5922
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5923
		if (fixed_mode) {
5924
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5925 5926 5927
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5928
	}
5929
	mutex_unlock(&dev->mode_config.mutex);
5930

5931
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5932 5933
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5934 5935 5936 5937 5938 5939

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5940
		pipe = vlv_active_pipe(intel_dp);
5941 5942 5943 5944 5945 5946 5947 5948 5949

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5950 5951
	}

5952 5953
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
5954
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5955
	intel_panel_setup_backlight(connector, pipe);
5956 5957

	return true;
5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5970 5971
}

5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

5995
bool
5996 5997
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5998
{
5999 6000 6001 6002
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6003
	struct drm_i915_private *dev_priv = to_i915(dev);
6004
	enum port port = intel_encoder->port;
6005
	int type;
6006

6007 6008 6009 6010
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6011 6012 6013 6014 6015
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6016 6017
	intel_dp_set_source_rates(intel_dp);

6018
	intel_dp->reset_link_params = true;
6019
	intel_dp->pps_pipe = INVALID_PIPE;
6020
	intel_dp->active_pipe = INVALID_PIPE;
6021

6022
	/* intel_dp vfuncs */
6023
	if (HAS_DDI(dev_priv))
6024 6025
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6026 6027
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6028
	intel_dp->attached_connector = intel_connector;
6029

6030
	if (intel_dp_is_port_edp(dev_priv, port))
6031
		type = DRM_MODE_CONNECTOR_eDP;
6032 6033
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6034

6035 6036 6037
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6038 6039 6040 6041 6042 6043 6044 6045
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6046
	/* eDP only on port B and/or C on vlv/chv */
6047
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6048 6049
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6050 6051
		return false;

6052 6053 6054 6055
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6056
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6057 6058
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

6059 6060
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
		connector->interlace_allowed = true;
6061 6062
	connector->doublescan_allowed = 0;

6063
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
6064

6065
	intel_dp_aux_init(intel_dp);
6066

6067
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6068
			  edp_panel_vdd_work);
6069

6070
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6071

6072
	if (HAS_DDI(dev_priv))
6073 6074 6075 6076
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6077
	/* init MST on ports that can support it */
6078
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6079 6080
	    (port == PORT_B || port == PORT_C ||
	     port == PORT_D || port == PORT_F))
6081 6082
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6083

6084
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6085 6086 6087
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6088
	}
6089

6090 6091
	intel_dp_add_properties(intel_dp, connector);

6092 6093 6094 6095
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6096
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6097 6098 6099
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6100 6101

	return true;
6102 6103 6104 6105 6106

fail:
	drm_connector_cleanup(connector);

	return false;
6107
}
6108

6109
bool intel_dp_init(struct drm_i915_private *dev_priv,
6110 6111
		   i915_reg_t output_reg,
		   enum port port)
6112 6113 6114 6115 6116 6117
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6118
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6119
	if (!intel_dig_port)
6120
		return false;
6121

6122
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6123 6124
	if (!intel_connector)
		goto err_connector_alloc;
6125 6126 6127 6128

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6129 6130 6131
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6132
		goto err_encoder_init;
6133

6134
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6135
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6136
	intel_encoder->get_config = intel_dp_get_config;
6137
	intel_encoder->suspend = intel_dp_encoder_suspend;
6138
	if (IS_CHERRYVIEW(dev_priv)) {
6139
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6140 6141
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6142
		intel_encoder->disable = vlv_disable_dp;
6143
		intel_encoder->post_disable = chv_post_disable_dp;
6144
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6145
	} else if (IS_VALLEYVIEW(dev_priv)) {
6146
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6147 6148
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6149
		intel_encoder->disable = vlv_disable_dp;
6150
		intel_encoder->post_disable = vlv_post_disable_dp;
6151 6152 6153 6154 6155
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6156
	} else {
6157 6158
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6159
		intel_encoder->disable = g4x_disable_dp;
6160
	}
6161 6162

	intel_dig_port->dp.output_reg = output_reg;
6163
	intel_dig_port->max_lanes = 4;
6164

6165
	intel_encoder->type = INTEL_OUTPUT_DP;
6166
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6167
	if (IS_CHERRYVIEW(dev_priv)) {
6168 6169 6170 6171 6172 6173 6174
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6175
	intel_encoder->cloneable = 0;
6176
	intel_encoder->port = port;
6177

6178
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6179
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6180

6181 6182 6183
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6184 6185 6186
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6187
	return true;
S
Sudip Mukherjee 已提交
6188 6189 6190

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6191
err_encoder_init:
S
Sudip Mukherjee 已提交
6192 6193 6194
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6195
	return false;
6196
}
6197 6198 6199

void intel_dp_mst_suspend(struct drm_device *dev)
{
6200
	struct drm_i915_private *dev_priv = to_i915(dev);
6201 6202 6203 6204
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6205
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6206 6207

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6208 6209
			continue;

6210 6211
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6212 6213 6214 6215 6216
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6217
	struct drm_i915_private *dev_priv = to_i915(dev);
6218 6219 6220
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6221
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6222
		int ret;
6223

6224 6225
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6226

6227 6228 6229
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6230 6231
	}
}