intel_dp.c 165.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159
	sink_max = intel_dp->max_sink_lane_count;
160 161 162 163

	return min(source_max, sink_max);
}

164
int
165
intel_dp_link_required(int pixel_clock, int bpp)
166
{
167 168
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
169 170
}

171
int
172 173
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
174 175 176 177 178 179 180
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
181 182
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

206 207 208 209 210 211 212 213 214 215
static int
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
{
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
	}

	*sink_rates = default_rates;

216
	return (intel_dp->max_sink_link_bw >> 3) + 1;
217 218 219 220 221 222 223 224 225
}

static int
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	int size;

226
	if (IS_GEN9_LP(dev_priv)) {
227 228
		*source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
229
	} else if (IS_GEN9_BC(dev_priv)) {
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
		*source_rates = skl_rates;
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

	return size;
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(intel_dp, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
			       common_rates);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
static int intel_dp_link_rate_index(struct intel_dp *intel_dp,
				    int *common_rates, int link_rate)
{
	int common_len;
	int index;

	common_len = intel_dp_common_rates(intel_dp, common_rates);
	for (index = 0; index < common_len; index++) {
		if (link_rate == common_rates[common_len - index - 1])
			return common_len - index - 1;
	}

	return -1;
}

int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
	int common_rates[DP_MAX_SUPPORTED_RATES];
	int link_rate_index;

	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   link_rate);
	if (link_rate_index > 0) {
		intel_dp->max_sink_link_bw = drm_dp_link_rate_to_bw_code(common_rates[link_rate_index - 1]);
		intel_dp->max_sink_lane_count = lane_count;
	} else if (lane_count > 1) {
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);
		intel_dp->max_sink_lane_count = lane_count >> 1;
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

319
static enum drm_mode_status
320 321 322
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
323
	struct intel_dp *intel_dp = intel_attached_dp(connector);
324 325
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
326 327
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
328 329 330
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
331

332 333
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
334 335
			return MODE_PANEL;

336
		if (mode->vdisplay > fixed_mode->vdisplay)
337
			return MODE_PANEL;
338 339

		target_clock = fixed_mode->clock;
340 341
	}

342
	max_link_clock = intel_dp_max_link_rate(intel_dp);
343
	max_lanes = intel_dp_max_lane_count(intel_dp);
344 345 346 347

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

348
	if (mode_rate > max_rate || target_clock > max_dotclk)
349
		return MODE_CLOCK_HIGH;
350 351 352 353

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

354 355 356
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

357 358 359
	return MODE_OK;
}

360
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
361 362 363 364 365 366 367 368 369 370 371
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

372
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
373 374 375 376 377 378 379 380
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

381 382
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
383
				    struct intel_dp *intel_dp);
384 385
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
386 387
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
388 389
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
390

391 392 393 394 395
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
396
	struct drm_i915_private *dev_priv = to_i915(dev);
397 398 399 400 401 402
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
403
	power_domain = intel_display_port_aux_power_domain(encoder);
404 405 406 407 408 409 410 411 412 413
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
414
	struct drm_i915_private *dev_priv = to_i915(dev);
415 416 417 418
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

419
	power_domain = intel_display_port_aux_power_domain(encoder);
420 421 422
	intel_display_power_put(dev_priv, power_domain);
}

423 424 425 426
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
427
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
428
	enum pipe pipe = intel_dp->pps_pipe;
429 430 431
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

450
	if (IS_CHERRYVIEW(dev_priv))
451 452 453 454
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

455 456 457 458 459 460
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
461
	if (!pll_enabled) {
462
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
463 464
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

465
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
466 467 468 469 470
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
471
	}
472

473 474 475 476 477 478 479 480 481 482 483 484 485 486
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
487

488
	if (!pll_enabled) {
489
		vlv_force_pll_off(dev_priv, pipe);
490 491 492 493

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
494 495
}

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

534 535 536 537 538
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
539
	struct drm_i915_private *dev_priv = to_i915(dev);
540
	enum pipe pipe;
541

V
Ville Syrjälä 已提交
542
	lockdep_assert_held(&dev_priv->pps_mutex);
543

544 545 546
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

547 548 549
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

550 551 552
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

553
	pipe = vlv_find_free_pps(dev_priv);
554 555 556 557 558

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
559
	if (WARN_ON(pipe == INVALID_PIPE))
560
		pipe = PIPE_A;
561

562 563
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
564 565 566 567 568 569

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
570
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
571
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
572

573 574 575 576 577
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
578 579 580 581

	return intel_dp->pps_pipe;
}

582 583 584 585 586
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
587
	struct drm_i915_private *dev_priv = to_i915(dev);
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
608
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
609 610 611 612

	return 0;
}

613 614 615 616 617 618
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
619
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
620 621 622 623 624
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
625
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
626 627 628 629 630 631 632
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
633

634
static enum pipe
635 636 637
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
638 639
{
	enum pipe pipe;
640 641

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
642
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
643
			PANEL_PORT_SELECT_MASK;
644 645 646 647

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

648 649 650
		if (!pipe_check(dev_priv, pipe))
			continue;

651
		return pipe;
652 653
	}

654 655 656 657 658 659 660 661
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
662
	struct drm_i915_private *dev_priv = to_i915(dev);
663 664 665 666 667
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
668 669 670 671 672 673 674 675 676 677 678
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
679 680 681 682 683 684

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
685 686
	}

687 688 689
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

690
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
691
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
692 693
}

694
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
695
{
696
	struct drm_device *dev = &dev_priv->drm;
697 698
	struct intel_encoder *encoder;

699
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
700
		    !IS_GEN9_LP(dev_priv)))
701 702 703 704 705 706 707 708 709 710 711 712
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

713
	for_each_intel_encoder(dev, encoder) {
714 715
		struct intel_dp *intel_dp;

716 717
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
718 719 720
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
721 722 723 724 725 726

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

727
		if (IS_GEN9_LP(dev_priv))
728 729 730
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
731
	}
732 733
}

734 735 736 737 738 739 740 741 742 743 744 745
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
746 747
	int pps_idx = 0;

748 749
	memset(regs, 0, sizeof(*regs));

750
	if (IS_GEN9_LP(dev_priv))
751 752 753
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
754

755 756 757 758
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
759
	if (!IS_GEN9_LP(dev_priv))
760
		regs->pp_div = PP_DIVISOR(pps_idx);
761 762
}

763 764
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
765
{
766
	struct pps_registers regs;
767

768 769 770 771
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
772 773
}

774 775
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
776
{
777
	struct pps_registers regs;
778

779 780 781 782
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
783 784
}

785 786 787 788 789 790 791 792
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
793
	struct drm_i915_private *dev_priv = to_i915(dev);
794 795 796 797

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

798
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
799

800
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
801
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
802
		i915_reg_t pp_ctrl_reg, pp_div_reg;
803
		u32 pp_div;
V
Ville Syrjälä 已提交
804

805 806
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
807 808 809 810 811 812 813 814 815
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

816
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
817

818 819 820
	return 0;
}

821
static bool edp_have_panel_power(struct intel_dp *intel_dp)
822
{
823
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
824
	struct drm_i915_private *dev_priv = to_i915(dev);
825

V
Ville Syrjälä 已提交
826 827
	lockdep_assert_held(&dev_priv->pps_mutex);

828
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
829 830 831
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

832
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
833 834
}

835
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
836
{
837
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
838
	struct drm_i915_private *dev_priv = to_i915(dev);
839

V
Ville Syrjälä 已提交
840 841
	lockdep_assert_held(&dev_priv->pps_mutex);

842
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
843 844 845
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

846
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
847 848
}

849 850 851
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
852
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
853
	struct drm_i915_private *dev_priv = to_i915(dev);
854

855 856
	if (!is_edp(intel_dp))
		return;
857

858
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
859 860
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
861 862
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
863 864 865
	}
}

866 867 868 869 870
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
871
	struct drm_i915_private *dev_priv = to_i915(dev);
872
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
873 874 875
	uint32_t status;
	bool done;

876
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
877
	if (has_aux_irq)
878
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
879
					  msecs_to_jiffies_timeout(10));
880
	else
881
		done = wait_for(C, 10) == 0;
882 883 884 885 886 887 888 889
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

890
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
891
{
892
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
893
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
894

895 896 897
	if (index)
		return 0;

898 899
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
900
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
901
	 */
902
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
903 904 905 906 907
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
908
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
909 910 911 912

	if (index)
		return 0;

913 914 915 916 917
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
918
	if (intel_dig_port->port == PORT_A)
919
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
920 921
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
922 923 924 925 926
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
927
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
928

929
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
930
		/* Workaround for non-ULT HSW */
931 932 933 934 935
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
936
	}
937 938

	return ilk_get_aux_clock_divider(intel_dp, index);
939 940
}

941 942 943 944 945 946 947 948 949 950
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

951 952 953 954
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
955 956
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
957 958
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
959 960
	uint32_t precharge, timeout;

961
	if (IS_GEN6(dev_priv))
962 963 964 965
		precharge = 3;
	else
		precharge = 5;

966
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
967 968 969 970 971
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
972
	       DP_AUX_CH_CTL_DONE |
973
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
974
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
975
	       timeout |
976
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
977 978
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
979
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
980 981
}

982 983 984 985 986 987 988 989 990 991 992 993
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
994
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
995 996 997
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

998 999
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1000
		const uint8_t *send, int send_bytes,
1001 1002 1003
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1004 1005
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1006
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1007
	uint32_t aux_clock_divider;
1008 1009
	int i, ret, recv_bytes;
	uint32_t status;
1010
	int try, clock = 0;
1011
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1012 1013
	bool vdd;

1014
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1015

1016 1017 1018 1019 1020 1021
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1022
	vdd = edp_panel_vdd_on(intel_dp);
1023 1024 1025 1026 1027 1028 1029 1030

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1031

1032 1033
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1034
		status = I915_READ_NOTRACE(ch_ctl);
1035 1036 1037 1038 1039 1040
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1041 1042 1043 1044 1045 1046 1047 1048 1049
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1050 1051
		ret = -EBUSY;
		goto out;
1052 1053
	}

1054 1055 1056 1057 1058 1059
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1060
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1061 1062 1063 1064
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1065

1066 1067 1068 1069
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1070
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1071 1072
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1073 1074

			/* Send the command and wait for it to complete */
1075
			I915_WRITE(ch_ctl, send_ctl);
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1086
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1087
				continue;
1088 1089 1090 1091 1092 1093 1094 1095

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1096
				continue;
1097
			}
1098
			if (status & DP_AUX_CH_CTL_DONE)
1099
				goto done;
1100
		}
1101 1102 1103
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1104
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1105 1106
		ret = -EBUSY;
		goto out;
1107 1108
	}

1109
done:
1110 1111 1112
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1113
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1114
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1115 1116
		ret = -EIO;
		goto out;
1117
	}
1118 1119 1120

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1121
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1122
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1123 1124
		ret = -ETIMEDOUT;
		goto out;
1125 1126 1127 1128 1129
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1151 1152
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1153

1154
	for (i = 0; i < recv_bytes; i += 4)
1155
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1156
				    recv + i, recv_bytes - i);
1157

1158 1159 1160 1161
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1162 1163 1164
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1165
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1166

1167
	return ret;
1168 1169
}

1170 1171
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1172 1173
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1174
{
1175 1176 1177
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1178 1179
	int ret;

1180 1181 1182
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1183 1184
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1185

1186 1187 1188
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1189
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1190
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1191
		rxsize = 2; /* 0 or 1 data bytes */
1192

1193 1194
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1195

1196 1197
		WARN_ON(!msg->buffer != !msg->size);

1198 1199
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1200

1201 1202 1203
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1204

1205 1206 1207 1208 1209 1210 1211
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1212 1213
		}
		break;
1214

1215 1216
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1217
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1218
		rxsize = msg->size + 1;
1219

1220 1221
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1222

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1234
		}
1235 1236 1237 1238 1239
		break;

	default:
		ret = -EINVAL;
		break;
1240
	}
1241

1242
	return ret;
1243 1244
}

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1283
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1284
				  enum port port)
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1297
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1298
				   enum port port, int index)
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1311
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1312
				  enum port port)
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1327
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1328
				   enum port port, int index)
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1343
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1344
				  enum port port)
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1358
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1359
				   enum port port, int index)
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1373
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1374
				    enum port port)
1375 1376 1377 1378 1379 1380 1381 1382 1383
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1384
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1385
				     enum port port, int index)
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1398 1399
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1400 1401 1402 1403 1404 1405 1406
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1407
static void
1408 1409 1410 1411 1412
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1413
static void
1414
intel_dp_aux_init(struct intel_dp *intel_dp)
1415
{
1416 1417
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1418

1419
	intel_aux_reg_init(intel_dp);
1420
	drm_dp_aux_init(&intel_dp->aux);
1421

1422
	/* Failure to allocate our preferred name is not critical */
1423
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1424
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1425 1426
}

1427
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1428
{
1429
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1430
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1431

1432 1433
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1434 1435 1436 1437 1438
		return true;
	else
		return false;
}

1439 1440
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1441
		   struct intel_crtc_state *pipe_config)
1442 1443
{
	struct drm_device *dev = encoder->base.dev;
1444
	struct drm_i915_private *dev_priv = to_i915(dev);
1445 1446
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1447

1448
	if (IS_G4X(dev_priv)) {
1449 1450
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1451
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1452 1453
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1454
	} else if (IS_CHERRYVIEW(dev_priv)) {
1455 1456
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1457
	} else if (IS_VALLEYVIEW(dev_priv)) {
1458 1459
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1460
	}
1461 1462 1463

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1464
			if (pipe_config->port_clock == divisor[i].clock) {
1465 1466 1467 1468 1469
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1470 1471 1472
	}
}

1473 1474 1475 1476 1477 1478 1479 1480
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1481
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1492 1493
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1494 1495 1496 1497 1498
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1499
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1500 1501 1502 1503 1504 1505 1506
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1507 1508 1509
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1510 1511
}

1512
bool
1513
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1514
{
1515 1516
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1517

1518 1519
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1520 1521
}

1522
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1523
{
1524 1525 1526 1527
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1528

1529 1530
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1531

1532 1533 1534 1535 1536 1537 1538
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1539

1540
	return true;
1541 1542
}

1543
static int rate_to_index(int find, const int *rates)
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1554 1555 1556 1557 1558 1559
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1560
	len = intel_dp_common_rates(intel_dp, rates);
1561 1562 1563
	if (WARN_ON(len <= 0))
		return 162000;

1564
	return rates[len - 1];
1565 1566
}

1567 1568
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1569
	return rate_to_index(rate, intel_dp->sink_rates);
1570 1571
}

1572 1573
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1585 1586
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

	return bpp;
}

P
Paulo Zanoni 已提交
1599
bool
1600
intel_dp_compute_config(struct intel_encoder *encoder,
1601 1602
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1603
{
1604
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1605
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1606
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1607
	enum port port = dp_to_dig_port(intel_dp)->port;
1608
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1609
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1610
	int lane_count, clock;
1611
	int min_lane_count = 1;
1612
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1613
	/* Conveniently, the link BW constants become indices with a shift...*/
1614
	int min_clock = 0;
1615
	int max_clock;
1616
	int bpp, mode_rate;
1617
	int link_avail, link_clock;
1618 1619
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1620
	uint8_t link_bw, rate_select;
1621

1622
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1623 1624

	/* No common link rates between source and sink */
1625
	WARN_ON(common_len <= 0);
1626

1627
	max_clock = common_len - 1;
1628

1629
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1630 1631
		pipe_config->has_pch_encoder = true;

1632
	pipe_config->has_drrs = false;
1633
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1634

1635 1636 1637
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1638

1639
		if (INTEL_GEN(dev_priv) >= 9) {
1640
			int ret;
1641
			ret = skl_update_scaler_crtc(pipe_config);
1642 1643 1644 1645
			if (ret)
				return ret;
		}

1646
		if (HAS_GMCH_DISPLAY(dev_priv))
1647 1648 1649
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1650 1651
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1652 1653
	}

1654
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1655 1656
		return false;

1657
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1658
		      "max bw %d pixel clock %iKHz\n",
1659
		      max_lane_count, common_rates[max_clock],
1660
		      adjusted_mode->crtc_clock);
1661

1662 1663
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1664
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1665
	if (is_edp(intel_dp)) {
1666 1667 1668

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1669
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1670
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1671 1672
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1673 1674
		}

1675 1676 1677 1678 1679 1680 1681 1682 1683
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1684
	}
1685

1686
	for (; bpp >= 6*3; bpp -= 2*3) {
1687 1688
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1689

1690
		for (clock = min_clock; clock <= max_clock; clock++) {
1691 1692 1693 1694
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1695
				link_clock = common_rates[clock];
1696 1697 1698 1699 1700 1701 1702 1703 1704
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1705

1706
	return false;
1707

1708
found:
1709 1710 1711 1712 1713 1714
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1715 1716 1717 1718 1719
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1720 1721
	}

1722
	pipe_config->lane_count = lane_count;
1723

1724
	pipe_config->pipe_bpp = bpp;
1725
	pipe_config->port_clock = common_rates[clock];
1726

1727 1728 1729 1730 1731
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1732
		      pipe_config->port_clock, bpp);
1733 1734
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1735

1736
	intel_link_compute_m_n(bpp, lane_count,
1737 1738
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1739
			       &pipe_config->dp_m_n);
1740

1741
	if (intel_connector->panel.downclock_mode != NULL &&
1742
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1743
			pipe_config->has_drrs = true;
1744 1745 1746 1747 1748 1749
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1750 1751 1752 1753
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1754
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1755 1756 1757 1758 1759
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1760
			vco = 8640000;
1761 1762
			break;
		default:
1763
			vco = 8100000;
1764 1765 1766 1767 1768 1769
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1770
	if (!HAS_DDI(dev_priv))
1771
		intel_dp_set_clock(encoder, pipe_config);
1772

1773
	return true;
1774 1775
}

1776
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1777 1778
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1779
{
1780 1781 1782
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1783 1784
}

1785 1786
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1787
{
1788
	struct drm_device *dev = encoder->base.dev;
1789
	struct drm_i915_private *dev_priv = to_i915(dev);
1790
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1791
	enum port port = dp_to_dig_port(intel_dp)->port;
1792
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1793
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1794

1795 1796 1797 1798
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1799

1800
	/*
K
Keith Packard 已提交
1801
	 * There are four kinds of DP registers:
1802 1803
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1804 1805
	 * 	SNB CPU
	 *	IVB CPU
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1816

1817 1818 1819 1820
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1821

1822 1823
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1824
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1825

1826
	/* Split out the IBX/CPU vs CPT settings */
1827

1828
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1829 1830 1831 1832 1833 1834
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1835
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1836 1837
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1838
		intel_dp->DP |= crtc->pipe << 29;
1839
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1840 1841
		u32 trans_dp;

1842
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1843 1844 1845 1846 1847 1848 1849

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1850
	} else {
1851
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1852
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1853 1854 1855 1856 1857 1858 1859

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1860
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1861 1862
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1863
		if (IS_CHERRYVIEW(dev_priv))
1864
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1865 1866
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1867
	}
1868 1869
}

1870 1871
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1872

1873 1874
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1875

1876 1877
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1878

I
Imre Deak 已提交
1879 1880 1881
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1882
static void wait_panel_status(struct intel_dp *intel_dp,
1883 1884
				       u32 mask,
				       u32 value)
1885
{
1886
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1887
	struct drm_i915_private *dev_priv = to_i915(dev);
1888
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1889

V
Ville Syrjälä 已提交
1890 1891
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1892 1893
	intel_pps_verify_state(dev_priv, intel_dp);

1894 1895
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1896

1897
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1898 1899 1900
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1901

1902 1903 1904
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1905
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1906 1907
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1908 1909

	DRM_DEBUG_KMS("Wait complete\n");
1910
}
1911

1912
static void wait_panel_on(struct intel_dp *intel_dp)
1913 1914
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1915
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1916 1917
}

1918
static void wait_panel_off(struct intel_dp *intel_dp)
1919 1920
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1921
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1922 1923
}

1924
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1925
{
1926 1927 1928
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1929
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1930

1931 1932 1933 1934 1935
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1936 1937
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1938 1939 1940
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1941

1942
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1943 1944
}

1945
static void wait_backlight_on(struct intel_dp *intel_dp)
1946 1947 1948 1949 1950
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1951
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1952 1953 1954 1955
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1956

1957 1958 1959 1960
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1961
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1962
{
1963
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1964
	struct drm_i915_private *dev_priv = to_i915(dev);
1965
	u32 control;
1966

V
Ville Syrjälä 已提交
1967 1968
	lockdep_assert_held(&dev_priv->pps_mutex);

1969
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1970 1971
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1972 1973 1974
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1975
	return control;
1976 1977
}

1978 1979 1980 1981 1982
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1983
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1984
{
1985
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1986 1987
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1988
	struct drm_i915_private *dev_priv = to_i915(dev);
1989
	enum intel_display_power_domain power_domain;
1990
	u32 pp;
1991
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1992
	bool need_to_disable = !intel_dp->want_panel_vdd;
1993

V
Ville Syrjälä 已提交
1994 1995
	lockdep_assert_held(&dev_priv->pps_mutex);

1996
	if (!is_edp(intel_dp))
1997
		return false;
1998

1999
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2000
	intel_dp->want_panel_vdd = true;
2001

2002
	if (edp_have_panel_vdd(intel_dp))
2003
		return need_to_disable;
2004

2005
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2006
	intel_display_power_get(dev_priv, power_domain);
2007

V
Ville Syrjälä 已提交
2008 2009
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2010

2011 2012
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2013

2014
	pp = ironlake_get_pp_control(intel_dp);
2015
	pp |= EDP_FORCE_VDD;
2016

2017 2018
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2019 2020 2021 2022 2023

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2024 2025 2026
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2027
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2028 2029
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2030 2031
		msleep(intel_dp->panel_power_up_delay);
	}
2032 2033 2034 2035

	return need_to_disable;
}

2036 2037 2038 2039 2040 2041 2042
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2043
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2044
{
2045
	bool vdd;
2046

2047 2048 2049
	if (!is_edp(intel_dp))
		return;

2050
	pps_lock(intel_dp);
2051
	vdd = edp_panel_vdd_on(intel_dp);
2052
	pps_unlock(intel_dp);
2053

R
Rob Clark 已提交
2054
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2055
	     port_name(dp_to_dig_port(intel_dp)->port));
2056 2057
}

2058
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2059
{
2060
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2061
	struct drm_i915_private *dev_priv = to_i915(dev);
2062 2063 2064 2065
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
2066
	u32 pp;
2067
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2068

V
Ville Syrjälä 已提交
2069
	lockdep_assert_held(&dev_priv->pps_mutex);
2070

2071
	WARN_ON(intel_dp->want_panel_vdd);
2072

2073
	if (!edp_have_panel_vdd(intel_dp))
2074
		return;
2075

V
Ville Syrjälä 已提交
2076 2077
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2078

2079 2080
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2081

2082 2083
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2084

2085 2086
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2087

2088 2089 2090
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2091

2092
	if ((pp & PANEL_POWER_ON) == 0)
2093
		intel_dp->panel_power_off_time = ktime_get_boottime();
2094

2095
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2096
	intel_display_power_put(dev_priv, power_domain);
2097
}
2098

2099
static void edp_panel_vdd_work(struct work_struct *__work)
2100 2101 2102 2103
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2104
	pps_lock(intel_dp);
2105 2106
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2107
	pps_unlock(intel_dp);
2108 2109
}

2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2123 2124 2125 2126 2127
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2129
{
2130
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2131 2132 2133

	lockdep_assert_held(&dev_priv->pps_mutex);

2134 2135
	if (!is_edp(intel_dp))
		return;
2136

R
Rob Clark 已提交
2137
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2138
	     port_name(dp_to_dig_port(intel_dp)->port));
2139

2140 2141
	intel_dp->want_panel_vdd = false;

2142
	if (sync)
2143
		edp_panel_vdd_off_sync(intel_dp);
2144 2145
	else
		edp_panel_vdd_schedule_off(intel_dp);
2146 2147
}

2148
static void edp_panel_on(struct intel_dp *intel_dp)
2149
{
2150
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2151
	struct drm_i915_private *dev_priv = to_i915(dev);
2152
	u32 pp;
2153
	i915_reg_t pp_ctrl_reg;
2154

2155 2156
	lockdep_assert_held(&dev_priv->pps_mutex);

2157
	if (!is_edp(intel_dp))
2158
		return;
2159

V
Ville Syrjälä 已提交
2160 2161
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2162

2163 2164 2165
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2166
		return;
2167

2168
	wait_panel_power_cycle(intel_dp);
2169

2170
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2171
	pp = ironlake_get_pp_control(intel_dp);
2172
	if (IS_GEN5(dev_priv)) {
2173 2174
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2175 2176
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2177
	}
2178

2179
	pp |= PANEL_POWER_ON;
2180
	if (!IS_GEN5(dev_priv))
2181 2182
		pp |= PANEL_POWER_RESET;

2183 2184
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2185

2186
	wait_panel_on(intel_dp);
2187
	intel_dp->last_power_on = jiffies;
2188

2189
	if (IS_GEN5(dev_priv)) {
2190
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2191 2192
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2193
	}
2194
}
V
Ville Syrjälä 已提交
2195

2196 2197 2198 2199 2200 2201 2202
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2203
	pps_unlock(intel_dp);
2204 2205
}

2206 2207

static void edp_panel_off(struct intel_dp *intel_dp)
2208
{
2209 2210
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2211
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2212
	struct drm_i915_private *dev_priv = to_i915(dev);
2213
	enum intel_display_power_domain power_domain;
2214
	u32 pp;
2215
	i915_reg_t pp_ctrl_reg;
2216

2217 2218
	lockdep_assert_held(&dev_priv->pps_mutex);

2219 2220
	if (!is_edp(intel_dp))
		return;
2221

V
Ville Syrjälä 已提交
2222 2223
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2224

V
Ville Syrjälä 已提交
2225 2226
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2227

2228
	pp = ironlake_get_pp_control(intel_dp);
2229 2230
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2231
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2232
		EDP_BLC_ENABLE);
2233

2234
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2235

2236 2237
	intel_dp->want_panel_vdd = false;

2238 2239
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2240

2241
	intel_dp->panel_power_off_time = ktime_get_boottime();
2242
	wait_panel_off(intel_dp);
2243 2244

	/* We got a reference when we enabled the VDD. */
2245
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2246
	intel_display_power_put(dev_priv, power_domain);
2247
}
V
Ville Syrjälä 已提交
2248

2249 2250 2251 2252
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2253

2254 2255
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2256
	pps_unlock(intel_dp);
2257 2258
}

2259 2260
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2261
{
2262 2263
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2264
	struct drm_i915_private *dev_priv = to_i915(dev);
2265
	u32 pp;
2266
	i915_reg_t pp_ctrl_reg;
2267

2268 2269 2270 2271 2272 2273
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2274
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2275

2276
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2277

2278
	pp = ironlake_get_pp_control(intel_dp);
2279
	pp |= EDP_BLC_ENABLE;
2280

2281
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2282 2283 2284

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2285

2286
	pps_unlock(intel_dp);
2287 2288
}

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2303
{
2304
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2305
	struct drm_i915_private *dev_priv = to_i915(dev);
2306
	u32 pp;
2307
	i915_reg_t pp_ctrl_reg;
2308

2309 2310 2311
	if (!is_edp(intel_dp))
		return;

2312
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2313

2314
	pp = ironlake_get_pp_control(intel_dp);
2315
	pp &= ~EDP_BLC_ENABLE;
2316

2317
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2318 2319 2320

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2321

2322
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2323 2324

	intel_dp->last_backlight_off = jiffies;
2325
	edp_wait_backlight_off(intel_dp);
2326
}
2327

2328 2329 2330 2331 2332 2333 2334
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2335

2336
	_intel_edp_backlight_off(intel_dp);
2337
	intel_panel_disable_backlight(intel_dp->attached_connector);
2338
}
2339

2340 2341 2342 2343 2344 2345 2346 2347
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2348 2349
	bool is_enabled;

2350
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2351
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2352
	pps_unlock(intel_dp);
2353 2354 2355 2356

	if (is_enabled == enable)
		return;

2357 2358
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2359 2360 2361 2362 2363 2364 2365

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2366 2367 2368 2369 2370 2371 2372 2373 2374
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2375
			onoff(state), onoff(cur_state));
2376 2377 2378 2379 2380 2381 2382 2383 2384
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2385
			onoff(state), onoff(cur_state));
2386 2387 2388 2389
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2390 2391
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2392
{
2393
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2394
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2395

2396 2397 2398
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2399

2400
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2401
		      pipe_config->port_clock);
2402 2403 2404

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2405
	if (pipe_config->port_clock == 162000)
2406 2407 2408 2409 2410 2411 2412 2413
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2414 2415 2416 2417 2418 2419 2420
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2421
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2422

2423
	intel_dp->DP |= DP_PLL_ENABLE;
2424

2425
	I915_WRITE(DP_A, intel_dp->DP);
2426 2427
	POSTING_READ(DP_A);
	udelay(200);
2428 2429
}

2430
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2431
{
2432
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2433 2434
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2435

2436 2437 2438
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2439

2440 2441
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2442
	intel_dp->DP &= ~DP_PLL_ENABLE;
2443

2444
	I915_WRITE(DP_A, intel_dp->DP);
2445
	POSTING_READ(DP_A);
2446 2447 2448
	udelay(200);
}

2449
/* If the sink supports it, try to set the power state appropriately */
2450
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2451 2452 2453 2454 2455 2456 2457 2458
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2459 2460
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2461
	} else {
2462 2463
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2464 2465 2466 2467 2468
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2469 2470
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2471 2472 2473 2474
			if (ret == 1)
				break;
			msleep(1);
		}
2475 2476 2477

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2478
	}
2479 2480 2481 2482

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2483 2484
}

2485 2486
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2487
{
2488
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2489
	enum port port = dp_to_dig_port(intel_dp)->port;
2490
	struct drm_device *dev = encoder->base.dev;
2491
	struct drm_i915_private *dev_priv = to_i915(dev);
2492 2493
	enum intel_display_power_domain power_domain;
	u32 tmp;
2494
	bool ret;
2495 2496

	power_domain = intel_display_port_power_domain(encoder);
2497
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2498 2499
		return false;

2500 2501
	ret = false;

2502
	tmp = I915_READ(intel_dp->output_reg);
2503 2504

	if (!(tmp & DP_PORT_EN))
2505
		goto out;
2506

2507
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2508
		*pipe = PORT_TO_PIPE_CPT(tmp);
2509
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2510
		enum pipe p;
2511

2512 2513 2514 2515
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2516 2517 2518
				ret = true;

				goto out;
2519 2520 2521
			}
		}

2522
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2523
			      i915_mmio_reg_offset(intel_dp->output_reg));
2524
	} else if (IS_CHERRYVIEW(dev_priv)) {
2525 2526 2527
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2528
	}
2529

2530 2531 2532 2533 2534 2535
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2536
}
2537

2538
static void intel_dp_get_config(struct intel_encoder *encoder,
2539
				struct intel_crtc_state *pipe_config)
2540 2541 2542
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2543
	struct drm_device *dev = encoder->base.dev;
2544
	struct drm_i915_private *dev_priv = to_i915(dev);
2545 2546
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2547

2548
	tmp = I915_READ(intel_dp->output_reg);
2549 2550

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2551

2552
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2553 2554 2555
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2556 2557 2558
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2559

2560
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2561 2562 2563 2564
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2565
		if (tmp & DP_SYNC_HS_HIGH)
2566 2567 2568
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2569

2570
		if (tmp & DP_SYNC_VS_HIGH)
2571 2572 2573 2574
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2575

2576
	pipe_config->base.adjusted_mode.flags |= flags;
2577

2578
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2579 2580
		pipe_config->limited_color_range = true;

2581 2582 2583
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2584 2585
	intel_dp_get_m_n(crtc, pipe_config);

2586
	if (port == PORT_A) {
2587
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2588 2589 2590 2591
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2592

2593 2594 2595
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2596

2597 2598
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2613 2614
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2615
	}
2616 2617
}

2618 2619 2620
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2621
{
2622
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2623
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2624

2625
	if (old_crtc_state->has_audio)
2626
		intel_audio_codec_disable(encoder);
2627

2628
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2629 2630
		intel_psr_disable(intel_dp);

2631 2632
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2633
	intel_edp_panel_vdd_on(intel_dp);
2634
	intel_edp_backlight_off(intel_dp);
2635
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2636
	intel_edp_panel_off(intel_dp);
2637

2638
	/* disable the port before the pipe on g4x */
2639
	if (INTEL_GEN(dev_priv) < 5)
2640
		intel_dp_link_down(intel_dp);
2641 2642
}

2643 2644 2645
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2646
{
2647
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2648
	enum port port = dp_to_dig_port(intel_dp)->port;
2649

2650
	intel_dp_link_down(intel_dp);
2651 2652

	/* Only ilk+ has port A */
2653 2654
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2655 2656
}

2657 2658 2659
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2660 2661 2662 2663
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2664 2665
}

2666 2667 2668
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2669 2670 2671
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2672
	struct drm_i915_private *dev_priv = to_i915(dev);
2673

2674 2675 2676 2677 2678 2679
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2680

V
Ville Syrjälä 已提交
2681
	mutex_unlock(&dev_priv->sb_lock);
2682 2683
}

2684 2685 2686 2687 2688 2689 2690
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2691
	struct drm_i915_private *dev_priv = to_i915(dev);
2692 2693
	enum port port = intel_dig_port->port;

2694 2695 2696 2697
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2698
	if (HAS_DDI(dev_priv)) {
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2724
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2725
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2739
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2740 2741 2742 2743 2744
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2745
		if (IS_CHERRYVIEW(dev_priv))
2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2761
			if (IS_CHERRYVIEW(dev_priv)) {
2762 2763
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2764
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2765 2766 2767 2768 2769 2770 2771
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2772 2773
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2774 2775
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2776
	struct drm_i915_private *dev_priv = to_i915(dev);
2777 2778 2779

	/* enable with pattern 1 (as per spec) */

2780
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2781 2782 2783 2784 2785 2786 2787 2788

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2789
	if (old_crtc_state->has_audio)
2790
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2791 2792 2793

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2794 2795
}

2796
static void intel_enable_dp(struct intel_encoder *encoder,
2797 2798
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2799
{
2800 2801
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2802
	struct drm_i915_private *dev_priv = to_i915(dev);
2803
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2804
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2805
	enum pipe pipe = crtc->pipe;
2806

2807 2808
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2809

2810 2811
	pps_lock(intel_dp);

2812
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2813 2814
		vlv_init_panel_power_sequencer(intel_dp);

2815
	intel_dp_enable_port(intel_dp, pipe_config);
2816 2817 2818 2819 2820 2821 2822

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2823
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2824 2825
		unsigned int lane_mask = 0x0;

2826
		if (IS_CHERRYVIEW(dev_priv))
2827
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2828

2829 2830
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2831
	}
2832

2833
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2834
	intel_dp_start_link_train(intel_dp);
2835
	intel_dp_stop_link_train(intel_dp);
2836

2837
	if (pipe_config->has_audio) {
2838
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2839
				 pipe_name(pipe));
2840
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2841
	}
2842
}
2843

2844 2845 2846
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2847
{
2848 2849
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2850
	intel_enable_dp(encoder, pipe_config, conn_state);
2851
	intel_edp_backlight_on(intel_dp);
2852
}
2853

2854 2855 2856
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2857
{
2858 2859
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2860
	intel_edp_backlight_on(intel_dp);
2861
	intel_psr_enable(intel_dp);
2862 2863
}

2864 2865 2866
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2867 2868
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2869
	enum port port = dp_to_dig_port(intel_dp)->port;
2870

2871
	intel_dp_prepare(encoder, pipe_config);
2872

2873
	/* Only ilk+ has port A */
2874
	if (port == PORT_A)
2875
		ironlake_edp_pll_on(intel_dp, pipe_config);
2876 2877
}

2878 2879 2880
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2881
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2882
	enum pipe pipe = intel_dp->pps_pipe;
2883
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2884

2885 2886
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2906 2907 2908
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2909
	struct drm_i915_private *dev_priv = to_i915(dev);
2910 2911 2912 2913
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2914 2915 2916
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2917
	for_each_intel_encoder(dev, encoder) {
2918
		struct intel_dp *intel_dp;
2919
		enum port port;
2920

2921 2922
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2923 2924 2925
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2926
		port = dp_to_dig_port(intel_dp)->port;
2927

2928 2929 2930 2931
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2932 2933 2934 2935
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2936
			      pipe_name(pipe), port_name(port));
2937 2938

		/* make sure vdd is off before we steal it */
2939
		vlv_detach_power_sequencer(intel_dp);
2940 2941 2942 2943 2944 2945 2946 2947
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2948
	struct drm_i915_private *dev_priv = to_i915(dev);
2949 2950 2951 2952
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2953
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2954

2955 2956 2957 2958 2959 2960 2961
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
2962
		vlv_detach_power_sequencer(intel_dp);
2963
	}
2964 2965 2966 2967 2968 2969 2970

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

2971 2972 2973 2974 2975
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

2976 2977 2978 2979 2980 2981 2982
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2983
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
2984
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
2985 2986
}

2987 2988 2989
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2990
{
2991
	vlv_phy_pre_encoder_enable(encoder);
2992

2993
	intel_enable_dp(encoder, pipe_config, conn_state);
2994 2995
}

2996 2997 2998
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2999
{
3000
	intel_dp_prepare(encoder, pipe_config);
3001

3002
	vlv_phy_pre_pll_enable(encoder);
3003 3004
}

3005 3006 3007
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3008
{
3009
	chv_phy_pre_encoder_enable(encoder);
3010

3011
	intel_enable_dp(encoder, pipe_config, conn_state);
3012 3013

	/* Second common lane will stay alive on its own now */
3014
	chv_phy_release_cl2_override(encoder);
3015 3016
}

3017 3018 3019
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3020
{
3021
	intel_dp_prepare(encoder, pipe_config);
3022

3023
	chv_phy_pre_pll_enable(encoder);
3024 3025
}

3026 3027 3028
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3029
{
3030
	chv_phy_post_pll_disable(encoder);
3031 3032
}

3033 3034 3035 3036
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3037
bool
3038
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3039
{
3040 3041
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3042 3043
}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps);
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	drm_dp_dpcd_readb(&intel_dp->aux,
			DP_DPRX_FEATURE_ENUMERATION_LIST,
			&dprx);
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3062
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3063 3064 3065 3066 3067 3068 3069
{
	uint8_t alpm_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP, &alpm_caps);
	return alpm_caps & DP_ALPM_CAP;
}

3070
/* These are source-specific values. */
3071
uint8_t
K
Keith Packard 已提交
3072
intel_dp_voltage_max(struct intel_dp *intel_dp)
3073
{
3074
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3075
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3076

3077
	if (IS_GEN9_LP(dev_priv))
3078
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3079
	else if (INTEL_GEN(dev_priv) >= 9) {
3080
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
3081
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3082
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3083
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3084
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3085
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3086
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3087
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3088
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3089
	else
3090
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3091 3092
}

3093
uint8_t
K
Keith Packard 已提交
3094 3095
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3096
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3097
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3098

3099
	if (INTEL_GEN(dev_priv) >= 9) {
3100 3101 3102 3103 3104 3105 3106
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3107 3108
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3109 3110 3111
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3112
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3113
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3114 3115 3116 3117 3118 3119 3120
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3121
		default:
3122
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3123
		}
3124
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3125
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3126 3127 3128 3129 3130 3131 3132
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3133
		default:
3134
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3135
		}
3136
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3137
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3138 3139 3140 3141 3142
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3143
		default:
3144
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3145 3146 3147
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3148 3149 3150 3151 3152 3153 3154
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3155
		default:
3156
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3157
		}
3158 3159 3160
	}
}

3161
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3162
{
3163
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3164 3165 3166 3167 3168
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3169
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3170 3171
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3172
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3173 3174 3175
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3176
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3177 3178 3179
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3180
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3181 3182 3183
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3184
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3185 3186 3187 3188 3189 3190 3191
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3192
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3193 3194
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3195
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3196 3197 3198
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3199
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3200 3201 3202
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3203
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3204 3205 3206 3207 3208 3209 3210
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3211
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3212 3213
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3214
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3215 3216 3217
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3218
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3219 3220 3221 3222 3223 3224 3225
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3226
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3227 3228
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3229
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3241 3242
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3243 3244 3245 3246

	return 0;
}

3247
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3248
{
3249 3250 3251
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3252 3253 3254
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3255
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3256
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3257
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3258 3259 3260
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3261
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3262 3263 3264
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3265
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3266 3267 3268
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3269
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3270 3271
			deemph_reg_value = 128;
			margin_reg_value = 154;
3272
			uniq_trans_scale = true;
3273 3274 3275 3276 3277
			break;
		default:
			return 0;
		}
		break;
3278
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3279
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3280
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3281 3282 3283
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3284
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3285 3286 3287
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3288
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3289 3290 3291 3292 3293 3294 3295
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3296
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3297
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3298
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3299 3300 3301
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3302
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3303 3304 3305 3306 3307 3308 3309
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3310
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3311
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3312
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3324 3325
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3326 3327 3328 3329

	return 0;
}

3330
static uint32_t
3331
gen4_signal_levels(uint8_t train_set)
3332
{
3333
	uint32_t	signal_levels = 0;
3334

3335
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3336
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3337 3338 3339
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3340
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3341 3342
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3343
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3344 3345
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3346
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3347 3348 3349
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3350
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3351
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3352 3353 3354
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3355
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3356 3357
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3358
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3359 3360
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3361
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3362 3363 3364 3365 3366 3367
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3368 3369
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3370
gen6_edp_signal_levels(uint8_t train_set)
3371
{
3372 3373 3374
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3375 3376
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3377
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3378
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3379
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3380 3381
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3382
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3383 3384
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3385
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3386 3387
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3388
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3389
	default:
3390 3391 3392
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3393 3394 3395
	}
}

K
Keith Packard 已提交
3396 3397
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3398
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3399 3400 3401 3402
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3403
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3404
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3405
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3406
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3407
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3408 3409
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3410
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3411
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3412
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3413 3414
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3415
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3416
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3417
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3418 3419 3420 3421 3422 3423 3424 3425 3426
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3427
void
3428
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3429 3430
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3431
	enum port port = intel_dig_port->port;
3432
	struct drm_device *dev = intel_dig_port->base.base.dev;
3433
	struct drm_i915_private *dev_priv = to_i915(dev);
3434
	uint32_t signal_levels, mask = 0;
3435 3436
	uint8_t train_set = intel_dp->train_set[0];

3437
	if (HAS_DDI(dev_priv)) {
3438 3439
		signal_levels = ddi_signal_levels(intel_dp);

3440
		if (IS_GEN9_LP(dev_priv))
3441 3442 3443
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3444
	} else if (IS_CHERRYVIEW(dev_priv)) {
3445
		signal_levels = chv_signal_levels(intel_dp);
3446
	} else if (IS_VALLEYVIEW(dev_priv)) {
3447
		signal_levels = vlv_signal_levels(intel_dp);
3448
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3449
		signal_levels = gen7_edp_signal_levels(train_set);
3450
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3451
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3452
		signal_levels = gen6_edp_signal_levels(train_set);
3453 3454
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3455
		signal_levels = gen4_signal_levels(train_set);
3456 3457 3458
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3459 3460 3461 3462 3463 3464 3465 3466
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3467

3468
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3469 3470 3471

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3472 3473
}

3474
void
3475 3476
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3477
{
3478
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3479 3480
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3481

3482
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3483

3484
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3485
	POSTING_READ(intel_dp->output_reg);
3486 3487
}

3488
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3489 3490 3491
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3492
	struct drm_i915_private *dev_priv = to_i915(dev);
3493 3494 3495
	enum port port = intel_dig_port->port;
	uint32_t val;

3496
	if (!HAS_DDI(dev_priv))
3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3514 3515 3516 3517
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3518 3519 3520
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3521
static void
C
Chris Wilson 已提交
3522
intel_dp_link_down(struct intel_dp *intel_dp)
3523
{
3524
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3525
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3526
	enum port port = intel_dig_port->port;
3527
	struct drm_device *dev = intel_dig_port->base.base.dev;
3528
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3529
	uint32_t DP = intel_dp->DP;
3530

3531
	if (WARN_ON(HAS_DDI(dev_priv)))
3532 3533
		return;

3534
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3535 3536
		return;

3537
	DRM_DEBUG_KMS("\n");
3538

3539
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3540
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3541
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3542
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3543
	} else {
3544
		if (IS_CHERRYVIEW(dev_priv))
3545 3546 3547
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3548
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3549
	}
3550
	I915_WRITE(intel_dp->output_reg, DP);
3551
	POSTING_READ(intel_dp->output_reg);
3552

3553 3554 3555 3556 3557 3558 3559 3560 3561
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3562
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3563 3564 3565 3566 3567 3568 3569
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3570 3571 3572 3573 3574 3575 3576
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3577
		I915_WRITE(intel_dp->output_reg, DP);
3578
		POSTING_READ(intel_dp->output_reg);
3579

3580
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3581 3582
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3583 3584
	}

3585
	msleep(intel_dp->panel_power_down_delay);
3586 3587

	intel_dp->DP = DP;
3588 3589 3590 3591 3592 3593

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3594 3595
}

3596
bool
3597
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3598
{
3599 3600
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3601
		return false; /* aux transfer failed */
3602

3603
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3604

3605 3606
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3607

3608 3609 3610 3611 3612
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3613

3614 3615
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3616

3617
	if (!intel_dp_read_dpcd(intel_dp))
3618 3619
		return false;

3620 3621
	intel_dp_read_desc(intel_dp);

3622 3623 3624
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3625

3626 3627 3628 3629 3630 3631 3632 3633
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3634

3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3648 3649 3650 3651 3652 3653

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3654 3655
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3656 3657
		}

3658 3659
	}

3660 3661 3662
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3663 3664
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3665 3666
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3667

3668
	/* Intermediate frequency support */
3669
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3670
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3671 3672
		int i;

3673 3674
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3675

3676 3677
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3678 3679 3680 3681

			if (val == 0)
				break;

3682 3683 3684 3685 3686 3687
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3688
			intel_dp->sink_rates[i] = (val * 200) / 10;
3689
		}
3690
		intel_dp->num_sink_rates = i;
3691
	}
3692

3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3723

3724
	if (!drm_dp_is_branch(intel_dp->dpcd))
3725 3726 3727 3728 3729
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3730 3731 3732
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3733 3734 3735
		return false; /* downstream port status fetch failed */

	return true;
3736 3737
}

3738
static bool
3739
intel_dp_can_mst(struct intel_dp *intel_dp)
3740 3741 3742
{
	u8 buf[1];

3743 3744 3745
	if (!i915.enable_dp_mst)
		return false;

3746 3747 3748 3749 3750 3751
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3752 3753
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3754

3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3776 3777
}

3778
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3779
{
3780
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3781
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3782
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3783
	u8 buf;
3784
	int ret = 0;
3785 3786
	int count = 0;
	int attempts = 10;
3787

3788 3789
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3790 3791
		ret = -EIO;
		goto out;
3792 3793
	}

3794
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3795
			       buf & ~DP_TEST_SINK_START) < 0) {
3796
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3797 3798 3799
		ret = -EIO;
		goto out;
	}
3800

3801
	do {
3802
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3803 3804 3805 3806 3807 3808 3809 3810 3811 3812

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3813
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3814 3815 3816
		ret = -ETIMEDOUT;
	}

3817
 out:
3818
	hsw_enable_ips(intel_crtc);
3819
	return ret;
3820 3821 3822 3823 3824
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3825
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3826 3827
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3828 3829
	int ret;

3830 3831 3832 3833 3834 3835 3836 3837 3838
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3839 3840 3841 3842 3843 3844
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3845
	hsw_disable_ips(intel_crtc);
3846

3847
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3848 3849 3850
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3851 3852
	}

3853
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3854 3855 3856 3857 3858 3859
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3860
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3861 3862
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3863
	int count, ret;
3864 3865 3866 3867 3868 3869
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3870
	do {
3871
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3872

3873
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3874 3875
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3876
			goto stop;
3877
		}
3878
		count = buf & DP_TEST_COUNT_MASK;
3879

3880
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3881 3882

	if (attempts == 0) {
3883 3884 3885 3886 3887 3888 3889 3890
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3891
	}
3892

3893
stop:
3894
	intel_dp_sink_crc_stop(intel_dp);
3895
	return ret;
3896 3897
}

3898 3899 3900
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3901
	return drm_dp_dpcd_read(&intel_dp->aux,
3902 3903
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3904 3905
}

3906 3907 3908 3909 3910
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3911
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3912 3913 3914 3915 3916 3917 3918 3919
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3933
{
3934
	uint8_t test_result = DP_TEST_NAK;
3935 3936 3937 3938
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3939
	    connector->edid_corrupt ||
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
3953
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
3954
	} else {
3955 3956 3957 3958 3959 3960 3961
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3962 3963
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3964
					&block->checksum,
D
Dan Carpenter 已提交
3965
					1))
3966 3967 3968
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3969
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_STANDARD;
3970 3971 3972
	}

	/* Set test active flag here so userspace doesn't interrupt things */
3973
	intel_dp->compliance.test_active = 1;
3974

3975 3976 3977 3978
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3979
{
3980 3981 3982 3983 3984 3985 3986
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
3987 3988
	uint8_t request = 0;
	int status;
3989

3990
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
3991 3992 3993 3994 3995
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

3996
	switch (request) {
3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4014
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4015 4016 4017
		break;
	}

4018 4019 4020
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4021
update_status:
4022
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4023 4024
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4025 4026
}

4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4042
			if (intel_dp->active_mst_links &&
4043
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4044 4045 4046 4047 4048
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4049
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4065
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4101
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4102 4103 4104 4105 4106 4107 4108

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4129
	/* FIXME: we need to synchronize this sort of stuff with hardware
4130 4131
	 * readout. Currently fast link training doesn't work on boot-up. */
	if (!intel_dp->lane_count)
4132 4133
		return;

4134
	/* if link training is requested we should perform it always */
4135
	if ((intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) ||
4136 4137 4138
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4139 4140

		intel_dp_retrain_link(intel_dp);
4141 4142 4143
	}
}

4144 4145 4146 4147 4148 4149 4150
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4151 4152 4153 4154 4155
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4156
 */
4157
static bool
4158
intel_dp_short_pulse(struct intel_dp *intel_dp)
4159
{
4160
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4161
	u8 sink_irq_vector = 0;
4162 4163
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4164

4165 4166 4167 4168
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4169
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4170

4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4182 4183
	}

4184 4185
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4186 4187
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4188
		/* Clear interrupt source */
4189 4190 4191
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4192 4193

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4194
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4195 4196 4197 4198
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4199 4200 4201
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4202 4203

	return true;
4204 4205
}

4206
/* XXX this is probably wrong for multiple downstream ports */
4207
static enum drm_connector_status
4208
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4209
{
4210 4211 4212 4213 4214 4215
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4216 4217 4218
	if (is_edp(intel_dp))
		return connector_status_connected;

4219
	/* if there's no downstream port, we're done */
4220
	if (!drm_dp_is_branch(dpcd))
4221
		return connector_status_connected;
4222 4223

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4224 4225
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4226

4227 4228
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4229 4230
	}

4231 4232 4233
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4234
	/* If no HPD, poke DDC gently */
4235
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4236
		return connector_status_connected;
4237 4238

	/* Well we tried, say unknown for unreliable port types */
4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4251 4252 4253

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4254
	return connector_status_disconnected;
4255 4256
}

4257 4258 4259 4260
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4261
	struct drm_i915_private *dev_priv = to_i915(dev);
4262 4263
	enum drm_connector_status status;

4264
	status = intel_panel_detect(dev_priv);
4265 4266 4267 4268 4269 4270
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4271 4272
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4273
{
4274
	u32 bit;
4275

4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4313 4314 4315
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4316 4317 4318
	default:
		MISSING_CASE(port->port);
		return false;
4319
	}
4320

4321
	return I915_READ(SDEISR) & bit;
4322 4323
}

4324
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4325
				       struct intel_digital_port *port)
4326
{
4327
	u32 bit;
4328

4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4347 4348
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4349 4350 4351 4352 4353
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4354
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4355 4356
		break;
	case PORT_C:
4357
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4358 4359
		break;
	case PORT_D:
4360
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4361 4362 4363 4364
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4365 4366
	}

4367
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4368 4369
}

4370
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4371
				       struct intel_digital_port *intel_dig_port)
4372
{
4373 4374
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4375 4376
	u32 bit;

4377 4378
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4379 4380 4381 4382 4383 4384 4385 4386 4387 4388
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4389
		MISSING_CASE(port);
4390 4391 4392 4393 4394 4395
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4396 4397 4398 4399 4400 4401 4402
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4403
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4404 4405
					 struct intel_digital_port *port)
{
4406
	if (HAS_PCH_IBX(dev_priv))
4407
		return ibx_digital_port_connected(dev_priv, port);
4408
	else if (HAS_PCH_SPLIT(dev_priv))
4409
		return cpt_digital_port_connected(dev_priv, port);
4410
	else if (IS_GEN9_LP(dev_priv))
4411
		return bxt_digital_port_connected(dev_priv, port);
4412 4413
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4414 4415 4416 4417
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4418
static struct edid *
4419
intel_dp_get_edid(struct intel_dp *intel_dp)
4420
{
4421
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4422

4423 4424 4425 4426
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4427 4428
			return NULL;

J
Jani Nikula 已提交
4429
		return drm_edid_duplicate(intel_connector->edid);
4430 4431 4432 4433
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4434

4435 4436 4437 4438 4439
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4440

4441
	intel_dp_unset_edid(intel_dp);
4442 4443 4444 4445 4446 4447 4448
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4449 4450
}

4451 4452
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4453
{
4454
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4455

4456 4457
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4458

4459 4460
	intel_dp->has_audio = false;
}
4461

4462
static enum drm_connector_status
4463
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4464
{
4465
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4466
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4467 4468
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4469
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4470
	enum drm_connector_status status;
4471
	enum intel_display_power_domain power_domain;
4472
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4473

4474 4475
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4476

4477 4478 4479
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4480 4481 4482
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4483
	else
4484 4485
		status = connector_status_disconnected;

4486
	if (status == connector_status_disconnected) {
4487
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4488

4489 4490 4491 4492 4493 4494 4495 4496 4497
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4498
		goto out;
4499
	}
Z
Zhenyu Wang 已提交
4500

4501
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4502
		intel_encoder->type = INTEL_OUTPUT_DP;
4503

4504 4505 4506 4507
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4508 4509 4510 4511 4512 4513
	/* Set the max lane count for sink */
	intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);

	/* Set the max link BW for sink */
	intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);

4514 4515
	intel_dp_print_rates(intel_dp);

4516
	intel_dp_read_desc(intel_dp);
4517

4518 4519 4520
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4521 4522 4523 4524 4525
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4526 4527
		status = connector_status_disconnected;
		goto out;
4528 4529 4530 4531 4532 4533 4534 4535 4536 4537
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4538 4539
	}

4540 4541 4542 4543 4544 4545 4546 4547
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4548
	intel_dp_set_edid(intel_dp);
4549 4550
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4551
	intel_dp->detect_done = true;
4552

4553 4554
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4555 4556
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4568
out:
4569
	if (status != connector_status_connected && !intel_dp->is_mst)
4570
		intel_dp_unset_edid(intel_dp);
4571

4572
	intel_display_power_put(to_i915(dev), power_domain);
4573
	return status;
4574 4575 4576 4577 4578 4579
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4580
	enum drm_connector_status status = connector->status;
4581 4582 4583 4584

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4585 4586
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4587
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4588 4589

	intel_dp->detect_done = false;
4590

4591
	return status;
4592 4593
}

4594 4595
static void
intel_dp_force(struct drm_connector *connector)
4596
{
4597
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4598
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4599
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4600
	enum intel_display_power_domain power_domain;
4601

4602 4603 4604
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4605

4606 4607
	if (connector->status != connector_status_connected)
		return;
4608

4609 4610
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4611 4612 4613

	intel_dp_set_edid(intel_dp);

4614
	intel_display_power_put(dev_priv, power_domain);
4615 4616

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4617
		intel_encoder->type = INTEL_OUTPUT_DP;
4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4631

4632
	/* if eDP has no EDID, fall back to fixed mode */
4633 4634
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4635
		struct drm_display_mode *mode;
4636 4637

		mode = drm_mode_duplicate(connector->dev,
4638
					  intel_connector->panel.fixed_mode);
4639
		if (mode) {
4640 4641 4642 4643
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4644

4645
	return 0;
4646 4647
}

4648 4649 4650 4651
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4652
	struct edid *edid;
4653

4654 4655
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4656
		has_audio = drm_detect_monitor_audio(edid);
4657

4658 4659 4660
	return has_audio;
}

4661 4662 4663 4664 4665
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4666
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4667
	struct intel_connector *intel_connector = to_intel_connector(connector);
4668 4669
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4670 4671
	int ret;

4672
	ret = drm_object_property_set_value(&connector->base, property, val);
4673 4674 4675
	if (ret)
		return ret;

4676
	if (property == dev_priv->force_audio_property) {
4677 4678 4679 4680
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4681 4682
			return 0;

4683
		intel_dp->force_audio = i;
4684

4685
		if (i == HDMI_AUDIO_AUTO)
4686 4687
			has_audio = intel_dp_detect_audio(connector);
		else
4688
			has_audio = (i == HDMI_AUDIO_ON);
4689 4690

		if (has_audio == intel_dp->has_audio)
4691 4692
			return 0;

4693
		intel_dp->has_audio = has_audio;
4694 4695 4696
		goto done;
	}

4697
	if (property == dev_priv->broadcast_rgb_property) {
4698
		bool old_auto = intel_dp->color_range_auto;
4699
		bool old_range = intel_dp->limited_color_range;
4700

4701 4702 4703 4704 4705 4706
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4707
			intel_dp->limited_color_range = false;
4708 4709 4710
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4711
			intel_dp->limited_color_range = true;
4712 4713 4714 4715
			break;
		default:
			return -EINVAL;
		}
4716 4717

		if (old_auto == intel_dp->color_range_auto &&
4718
		    old_range == intel_dp->limited_color_range)
4719 4720
			return 0;

4721 4722 4723
		goto done;
	}

4724 4725 4726 4727 4728 4729
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4730 4731 4732 4733 4734
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4735 4736 4737 4738 4739 4740 4741 4742 4743 4744

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4745 4746 4747
	return -EINVAL;

done:
4748 4749
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4750 4751 4752 4753

	return 0;
}

4754 4755 4756 4757
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4758 4759 4760 4761 4762
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4763 4764 4765 4766 4767 4768 4769 4770 4771 4772

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4773 4774 4775 4776 4777 4778 4779
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4780
static void
4781
intel_dp_connector_destroy(struct drm_connector *connector)
4782
{
4783
	struct intel_connector *intel_connector = to_intel_connector(connector);
4784

4785
	kfree(intel_connector->detect_edid);
4786

4787 4788 4789
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4790 4791 4792
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4793
		intel_panel_fini(&intel_connector->panel);
4794

4795
	drm_connector_cleanup(connector);
4796
	kfree(connector);
4797 4798
}

P
Paulo Zanoni 已提交
4799
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4800
{
4801 4802
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4803

4804
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4805 4806
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4807 4808 4809 4810
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4811
		pps_lock(intel_dp);
4812
		edp_panel_vdd_off_sync(intel_dp);
4813 4814
		pps_unlock(intel_dp);

4815 4816 4817 4818
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4819
	}
4820 4821 4822

	intel_dp_aux_fini(intel_dp);

4823
	drm_encoder_cleanup(encoder);
4824
	kfree(intel_dig_port);
4825 4826
}

4827
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4828 4829 4830 4831 4832 4833
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4834 4835 4836 4837
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4838
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4839
	pps_lock(intel_dp);
4840
	edp_panel_vdd_off_sync(intel_dp);
4841
	pps_unlock(intel_dp);
4842 4843
}

4844 4845 4846 4847
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4848
	struct drm_i915_private *dev_priv = to_i915(dev);
4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4863
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4864 4865 4866 4867 4868
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

4882
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4883
{
4884
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4885 4886
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4887 4888 4889

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4890

4891
	if (lspcon->active)
4892 4893
		lspcon_resume(lspcon);

4894 4895
	pps_lock(intel_dp);

4896 4897 4898 4899 4900 4901 4902 4903
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
4904 4905

	pps_unlock(intel_dp);
4906 4907
}

4908
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4909
	.dpms = drm_atomic_helper_connector_dpms,
4910
	.detect = intel_dp_detect,
4911
	.force = intel_dp_force,
4912
	.fill_modes = drm_helper_probe_single_connector_modes,
4913
	.set_property = intel_dp_set_property,
4914
	.atomic_get_property = intel_connector_atomic_get_property,
4915
	.late_register = intel_dp_connector_register,
4916
	.early_unregister = intel_dp_connector_unregister,
4917
	.destroy = intel_dp_connector_destroy,
4918
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4919
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4920 4921 4922 4923 4924 4925 4926 4927
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4928
	.reset = intel_dp_encoder_reset,
4929
	.destroy = intel_dp_encoder_destroy,
4930 4931
};

4932
enum irqreturn
4933 4934 4935
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4936
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4937
	struct drm_device *dev = intel_dig_port->base.base.dev;
4938
	struct drm_i915_private *dev_priv = to_i915(dev);
4939
	enum intel_display_power_domain power_domain;
4940
	enum irqreturn ret = IRQ_NONE;
4941

4942 4943
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4944
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4945

4946 4947 4948 4949 4950 4951 4952 4953 4954
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4955
		return IRQ_HANDLED;
4956 4957
	}

4958 4959
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4960
		      long_hpd ? "long" : "short");
4961

4962 4963 4964 4965 4966
	if (long_hpd) {
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

4967
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4968 4969
	intel_display_power_get(dev_priv, power_domain);

4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
4983
		}
4984
	}
4985

4986 4987 4988 4989
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
4990
		}
4991
	}
4992 4993 4994

	ret = IRQ_HANDLED;

4995 4996 4997 4998
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4999 5000
}

5001
/* check the VBT to see whether the eDP is on another port */
5002
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5003
{
5004 5005 5006 5007
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5008
	if (INTEL_GEN(dev_priv) < 5)
5009 5010
		return false;

5011
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5012 5013
		return true;

5014
	return intel_bios_is_port_edp(dev_priv, port);
5015 5016
}

5017
void
5018 5019
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5020 5021
	struct intel_connector *intel_connector = to_intel_connector(connector);

5022
	intel_attach_force_audio_property(connector);
5023
	intel_attach_broadcast_rgb_property(connector);
5024
	intel_dp->color_range_auto = true;
5025 5026 5027

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5028 5029
		drm_object_attach_property(
			&connector->base,
5030
			connector->dev->mode_config.scaling_mode_property,
5031 5032
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5033
	}
5034 5035
}

5036 5037
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5038
	intel_dp->panel_power_off_time = ktime_get_boottime();
5039 5040 5041 5042
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5043
static void
5044 5045
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5046
{
5047
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5048
	struct pps_registers regs;
5049

5050
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5051 5052 5053

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5054
	pp_ctl = ironlake_get_pp_control(intel_dp);
5055

5056 5057
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5058
	if (!IS_GEN9_LP(dev_priv)) {
5059 5060
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5061
	}
5062 5063

	/* Pull timing values out of registers */
5064 5065
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5066

5067 5068
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5069

5070 5071
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5072

5073 5074
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5075

5076
	if (IS_GEN9_LP(dev_priv)) {
5077 5078 5079
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
5080
			seq->t11_t12 = (tmp - 1) * 1000;
5081
		else
5082
			seq->t11_t12 = 0;
5083
	} else {
5084
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5085
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5086
	}
5087 5088
}

I
Imre Deak 已提交
5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5114 5115 5116 5117
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5118
	struct drm_i915_private *dev_priv = to_i915(dev);
5119 5120 5121 5122 5123 5124 5125 5126 5127 5128
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5129

I
Imre Deak 已提交
5130
	intel_pps_dump_state("cur", &cur);
5131

5132
	vbt = dev_priv->vbt.edp.pps;
5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5146
	intel_pps_dump_state("vbt", &vbt);
5147 5148 5149

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5150
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5151 5152 5153 5154 5155 5156 5157 5158 5159
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5160
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5161 5162 5163 5164 5165 5166 5167
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5168 5169 5170 5171 5172 5173
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5174 5175 5176 5177 5178 5179 5180 5181 5182 5183

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5184 5185 5186 5187
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5188 5189
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5190
{
5191
	struct drm_i915_private *dev_priv = to_i915(dev);
5192
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5193
	int div = dev_priv->rawclk_freq / 1000;
5194
	struct pps_registers regs;
5195
	enum port port = dp_to_dig_port(intel_dp)->port;
5196
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5197

V
Ville Syrjälä 已提交
5198
	lockdep_assert_held(&dev_priv->pps_mutex);
5199

5200
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5201

5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5227
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5228 5229
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5230
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5231 5232
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5233
	if (IS_GEN9_LP(dev_priv)) {
5234
		pp_div = I915_READ(regs.pp_ctrl);
5235 5236 5237 5238 5239 5240 5241 5242
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5243 5244 5245

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5246
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5247
		port_sel = PANEL_PORT_SELECT_VLV(port);
5248
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5249
		if (port == PORT_A)
5250
			port_sel = PANEL_PORT_SELECT_DPA;
5251
		else
5252
			port_sel = PANEL_PORT_SELECT_DPD;
5253 5254
	}

5255 5256
	pp_on |= port_sel;

5257 5258
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5259
	if (IS_GEN9_LP(dev_priv))
5260
		I915_WRITE(regs.pp_ctrl, pp_div);
5261
	else
5262
		I915_WRITE(regs.pp_div, pp_div);
5263 5264

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5265 5266
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5267
		      IS_GEN9_LP(dev_priv) ?
5268 5269
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5270 5271
}

5272 5273 5274
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5275 5276 5277
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5278 5279 5280
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5281
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5282 5283 5284
	}
}

5285 5286
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5287
 * @dev_priv: i915 device
5288
 * @crtc_state: a pointer to the active intel_crtc_state
5289 5290 5291 5292 5293 5294 5295 5296 5297
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5298 5299 5300
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5301 5302
{
	struct intel_encoder *encoder;
5303 5304
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5305
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5306
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5307 5308 5309 5310 5311 5312

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5313 5314
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5315 5316 5317
		return;
	}

5318
	/*
5319 5320
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5321
	 */
5322

5323 5324
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5325
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5326 5327 5328 5329 5330 5331

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5332
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5333 5334 5335 5336
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5337 5338
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5339 5340
		index = DRRS_LOW_RR;

5341
	if (index == dev_priv->drrs.refresh_rate_type) {
5342 5343 5344 5345 5346
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5347
	if (!crtc_state->base.active) {
5348 5349 5350 5351
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5352
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5364 5365
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5366
		u32 val;
5367

5368
		val = I915_READ(reg);
5369
		if (index > DRRS_HIGH_RR) {
5370
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5371 5372 5373
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5374
		} else {
5375
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5376 5377 5378
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5379 5380 5381 5382
		}
		I915_WRITE(reg, val);
	}

5383 5384 5385 5386 5387
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5388 5389 5390
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5391
 * @crtc_state: A pointer to the active crtc state.
5392 5393 5394
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5395 5396
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5397 5398
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5399
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5400

5401
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5420 5421 5422
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5423
 * @old_crtc_state: Pointer to old crtc_state.
5424 5425
 *
 */
5426 5427
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5428 5429
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5430
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5431

5432
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5433 5434 5435 5436 5437 5438 5439 5440 5441
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5442 5443
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5444 5445 5446 5447 5448 5449 5450

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5464
	/*
5465 5466
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5467 5468
	 */

5469 5470
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5471

5472 5473 5474 5475 5476 5477
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5478

5479 5480
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5481 5482
}

5483
/**
5484
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5485
 * @dev_priv: i915 device
5486 5487
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5488 5489
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5490 5491 5492
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5493 5494
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5495 5496 5497 5498
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5499
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5500 5501
		return;

5502
	cancel_delayed_work(&dev_priv->drrs.work);
5503

5504
	mutex_lock(&dev_priv->drrs.mutex);
5505 5506 5507 5508 5509
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5510 5511 5512
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5513 5514 5515
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5516
	/* invalidate means busy screen hence upclock */
5517
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5518 5519
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5520 5521 5522 5523

	mutex_unlock(&dev_priv->drrs.mutex);
}

5524
/**
5525
 * intel_edp_drrs_flush - Restart Idleness DRRS
5526
 * @dev_priv: i915 device
5527 5528
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5529 5530 5531 5532
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5533 5534 5535
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5536 5537
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5538 5539 5540 5541
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5542
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5543 5544
		return;

5545
	cancel_delayed_work(&dev_priv->drrs.work);
5546

5547
	mutex_lock(&dev_priv->drrs.mutex);
5548 5549 5550 5551 5552
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5553 5554
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5555 5556

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5557 5558
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5559
	/* flush means busy screen hence upclock */
5560
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5561 5562
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5563 5564 5565 5566 5567 5568

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5569 5570 5571 5572 5573
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5597 5598 5599 5600 5601 5602 5603 5604
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5624
static struct drm_display_mode *
5625 5626
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5627 5628
{
	struct drm_connector *connector = &intel_connector->base;
5629
	struct drm_device *dev = connector->dev;
5630
	struct drm_i915_private *dev_priv = to_i915(dev);
5631 5632
	struct drm_display_mode *downclock_mode = NULL;

5633 5634 5635
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5636
	if (INTEL_GEN(dev_priv) <= 6) {
5637 5638 5639 5640 5641
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5642
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5643 5644 5645 5646
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5647
					(dev_priv, fixed_mode, connector);
5648 5649

	if (!downclock_mode) {
5650
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5651 5652 5653
		return NULL;
	}

5654
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5655

5656
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5657
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5658 5659 5660
	return downclock_mode;
}

5661
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5662
				     struct intel_connector *intel_connector)
5663 5664 5665
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5666 5667
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5668
	struct drm_i915_private *dev_priv = to_i915(dev);
5669
	struct drm_display_mode *fixed_mode = NULL;
5670
	struct drm_display_mode *downclock_mode = NULL;
5671 5672 5673
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5674
	enum pipe pipe = INVALID_PIPE;
5675 5676 5677 5678

	if (!is_edp(intel_dp))
		return true;

5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5692
	pps_lock(intel_dp);
5693 5694

	intel_dp_init_panel_power_timestamps(intel_dp);
5695
	intel_dp_pps_init(dev, intel_dp);
5696
	intel_edp_panel_vdd_sanitize(intel_dp);
5697

5698
	pps_unlock(intel_dp);
5699

5700
	/* Cache DPCD and EDID for edp. */
5701
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5702

5703
	if (!has_dpcd) {
5704 5705
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5706
		goto out_vdd_off;
5707 5708
	}

5709
	mutex_lock(&dev->mode_config.mutex);
5710
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5729 5730
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5731 5732 5733 5734 5735 5736 5737 5738
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5739
		if (fixed_mode) {
5740
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5741 5742 5743
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5744
	}
5745
	mutex_unlock(&dev->mode_config.mutex);
5746

5747
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5748 5749
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5750 5751 5752 5753 5754 5755

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5756
		pipe = vlv_active_pipe(intel_dp);
5757 5758 5759 5760 5761 5762 5763 5764 5765

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5766 5767
	}

5768
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5769
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5770
	intel_panel_setup_backlight(connector, pipe);
5771 5772

	return true;
5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5785 5786
}

5787
bool
5788 5789
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5790
{
5791 5792 5793 5794
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5795
	struct drm_i915_private *dev_priv = to_i915(dev);
5796
	enum port port = intel_dig_port->port;
5797
	int type;
5798

5799 5800 5801 5802 5803
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5804
	intel_dp->pps_pipe = INVALID_PIPE;
5805
	intel_dp->active_pipe = INVALID_PIPE;
5806

5807
	/* intel_dp vfuncs */
5808
	if (INTEL_GEN(dev_priv) >= 9)
5809
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5810
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5811
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5812
	else if (HAS_PCH_SPLIT(dev_priv))
5813 5814
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5815
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5816

5817
	if (INTEL_GEN(dev_priv) >= 9)
5818 5819
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5820
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5821

5822
	if (HAS_DDI(dev_priv))
5823 5824
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5825 5826
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5827
	intel_dp->attached_connector = intel_connector;
5828

5829
	if (intel_dp_is_edp(dev_priv, port))
5830
		type = DRM_MODE_CONNECTOR_eDP;
5831 5832
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5833

5834 5835 5836
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5837 5838 5839 5840 5841 5842 5843 5844
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5845
	/* eDP only on port B and/or C on vlv/chv */
5846
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
5847
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5848 5849
		return false;

5850 5851 5852 5853
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5854
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5855 5856 5857 5858 5859
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5860
	intel_dp_aux_init(intel_dp);
5861

5862
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5863
			  edp_panel_vdd_work);
5864

5865
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5866

5867
	if (HAS_DDI(dev_priv))
5868 5869 5870 5871
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5872
	/* Set up the hotplug pin. */
5873 5874
	switch (port) {
	case PORT_A:
5875
		intel_encoder->hpd_pin = HPD_PORT_A;
5876 5877
		break;
	case PORT_B:
5878
		intel_encoder->hpd_pin = HPD_PORT_B;
5879
		if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
5880
			intel_encoder->hpd_pin = HPD_PORT_A;
5881 5882
		break;
	case PORT_C:
5883
		intel_encoder->hpd_pin = HPD_PORT_C;
5884 5885
		break;
	case PORT_D:
5886
		intel_encoder->hpd_pin = HPD_PORT_D;
5887
		break;
X
Xiong Zhang 已提交
5888 5889 5890
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5891
	default:
5892
		BUG();
5893 5894
	}

5895
	/* init MST on ports that can support it */
5896
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
5897 5898 5899
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5900

5901
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5902 5903 5904
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5905
	}
5906

5907 5908
	intel_dp_add_properties(intel_dp, connector);

5909 5910 5911 5912
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
5913
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
5914 5915 5916
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5917 5918

	return true;
5919 5920 5921 5922 5923

fail:
	drm_connector_cleanup(connector);

	return false;
5924
}
5925

5926
bool intel_dp_init(struct drm_i915_private *dev_priv,
5927 5928
		   i915_reg_t output_reg,
		   enum port port)
5929 5930 5931 5932 5933 5934
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5935
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5936
	if (!intel_dig_port)
5937
		return false;
5938

5939
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5940 5941
	if (!intel_connector)
		goto err_connector_alloc;
5942 5943 5944 5945

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

5946 5947 5948
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5949
		goto err_encoder_init;
5950

5951
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5952 5953
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5954
	intel_encoder->get_config = intel_dp_get_config;
5955
	intel_encoder->suspend = intel_dp_encoder_suspend;
5956
	if (IS_CHERRYVIEW(dev_priv)) {
5957
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5958 5959
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5960
		intel_encoder->post_disable = chv_post_disable_dp;
5961
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5962
	} else if (IS_VALLEYVIEW(dev_priv)) {
5963
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5964 5965
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5966
		intel_encoder->post_disable = vlv_post_disable_dp;
5967
	} else {
5968 5969
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5970
		if (INTEL_GEN(dev_priv) >= 5)
5971
			intel_encoder->post_disable = ilk_post_disable_dp;
5972
	}
5973

5974
	intel_dig_port->port = port;
5975
	intel_dig_port->dp.output_reg = output_reg;
5976
	intel_dig_port->max_lanes = 4;
5977

5978
	intel_encoder->type = INTEL_OUTPUT_DP;
5979
	if (IS_CHERRYVIEW(dev_priv)) {
5980 5981 5982 5983 5984 5985 5986
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5987
	intel_encoder->cloneable = 0;
5988
	intel_encoder->port = port;
5989

5990
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5991
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5992

S
Sudip Mukherjee 已提交
5993 5994 5995
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5996
	return true;
S
Sudip Mukherjee 已提交
5997 5998 5999

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6000
err_encoder_init:
S
Sudip Mukherjee 已提交
6001 6002 6003
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6004
	return false;
6005
}
6006 6007 6008

void intel_dp_mst_suspend(struct drm_device *dev)
{
6009
	struct drm_i915_private *dev_priv = to_i915(dev);
6010 6011 6012 6013
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6014
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6015 6016

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6017 6018
			continue;

6019 6020
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6021 6022 6023 6024 6025
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6026
	struct drm_i915_private *dev_priv = to_i915(dev);
6027 6028 6029
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6030
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6031
		int ret;
6032

6033 6034
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6035

6036 6037 6038
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6039 6040
	}
}