intel_dp.c 157.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193
static enum drm_mode_status
194 195 196
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
197
	struct intel_dp *intel_dp = intel_attached_dp(connector);
198 199
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
200 201
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
202
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
203

204 205
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
206 207
			return MODE_PANEL;

208
		if (mode->vdisplay > fixed_mode->vdisplay)
209
			return MODE_PANEL;
210 211

		target_clock = fixed_mode->clock;
212 213
	}

214
	max_link_clock = intel_dp_max_link_rate(intel_dp);
215
	max_lanes = intel_dp_max_lane_count(intel_dp);
216 217 218 219

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

220
	if (mode_rate > max_rate || target_clock > max_dotclk)
221
		return MODE_CLOCK_HIGH;
222 223 224 225

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

226 227 228
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

229 230 231
	return MODE_OK;
}

232
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
233 234 235 236 237 238 239 240 241 242 243
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

244
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245 246 247 248 249 250 251 252
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

253 254
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
255
				    struct intel_dp *intel_dp);
256 257
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
258
					      struct intel_dp *intel_dp);
259

260 261 262 263 264
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
265
	struct drm_i915_private *dev_priv = to_i915(dev);
266 267 268 269 270 271
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
272
	power_domain = intel_display_port_aux_power_domain(encoder);
273 274 275 276 277 278 279 280 281 282
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
283
	struct drm_i915_private *dev_priv = to_i915(dev);
284 285 286 287
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

288
	power_domain = intel_display_port_aux_power_domain(encoder);
289 290 291
	intel_display_power_put(dev_priv, power_domain);
}

292 293 294 295 296
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
297
	struct drm_i915_private *dev_priv = to_i915(dev);
298
	enum pipe pipe = intel_dp->pps_pipe;
299 300 301
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

325 326 327 328 329 330
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
331 332 333 334
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

335 336 337 338 339 340
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
341
	}
342

343 344 345 346 347 348 349 350 351 352 353 354 355 356
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
357

358
	if (!pll_enabled) {
359
		vlv_force_pll_off(dev, pipe);
360 361 362 363

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
364 365
}

366 367 368 369 370
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
371
	struct drm_i915_private *dev_priv = to_i915(dev);
372 373
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
374
	enum pipe pipe;
375

V
Ville Syrjälä 已提交
376
	lockdep_assert_held(&dev_priv->pps_mutex);
377

378 379 380
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

381 382 383 384 385 386 387
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
388
	for_each_intel_encoder(dev, encoder) {
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
405 406 407
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
408

409 410
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
411 412 413 414 415 416

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
417 418
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
419

420 421 422 423 424
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
425 426 427 428

	return intel_dp->pps_pipe;
}

429 430 431 432 433
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
434
	struct drm_i915_private *dev_priv = to_i915(dev);
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

460 461 462 463 464 465
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
466
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
467 468 469 470 471
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
472
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
473 474 475 476 477 478 479
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
480

481
static enum pipe
482 483 484
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
485 486
{
	enum pipe pipe;
487 488

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
489
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
490
			PANEL_PORT_SELECT_MASK;
491 492 493 494

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

495 496 497
		if (!pipe_check(dev_priv, pipe))
			continue;

498
		return pipe;
499 500
	}

501 502 503 504 505 506 507 508
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
509
	struct drm_i915_private *dev_priv = to_i915(dev);
510 511 512 513 514
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
515 516 517 518 519 520 521 522 523 524 525
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
526 527 528 529 530 531

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
532 533
	}

534 535 536
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

537 538
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
539 540
}

541
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
542
{
543
	struct drm_device *dev = &dev_priv->drm;
544 545
	struct intel_encoder *encoder;

546 547
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
		    !IS_BROXTON(dev)))
548 549 550 551 552 553 554 555 556 557 558 559
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

560
	for_each_intel_encoder(dev, encoder) {
561 562 563 564 565 566
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
567 568 569 570
		if (IS_BROXTON(dev))
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
571
	}
572 573
}

574 575 576 577 578 579 580 581 582 583 584 585
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
586 587
	int pps_idx = 0;

588 589
	memset(regs, 0, sizeof(*regs));

590 591 592 593
	if (IS_BROXTON(dev_priv))
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
594

595 596 597 598 599 600
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
	if (!IS_BROXTON(dev_priv))
		regs->pp_div = PP_DIVISOR(pps_idx);
601 602
}

603 604
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
605
{
606
	struct pps_registers regs;
607

608 609 610 611
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
612 613
}

614 615
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
616
{
617
	struct pps_registers regs;
618

619 620 621 622
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
623 624
}

625 626 627 628 629 630 631 632
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
633
	struct drm_i915_private *dev_priv = to_i915(dev);
634 635 636 637

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

638
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
639

640
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
641
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
642
		i915_reg_t pp_ctrl_reg, pp_div_reg;
643
		u32 pp_div;
V
Ville Syrjälä 已提交
644

645 646
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
647 648 649 650 651 652 653 654 655
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

656
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
657

658 659 660
	return 0;
}

661
static bool edp_have_panel_power(struct intel_dp *intel_dp)
662
{
663
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
664
	struct drm_i915_private *dev_priv = to_i915(dev);
665

V
Ville Syrjälä 已提交
666 667
	lockdep_assert_held(&dev_priv->pps_mutex);

668
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
669 670 671
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

672
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
673 674
}

675
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
676
{
677
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
678
	struct drm_i915_private *dev_priv = to_i915(dev);
679

V
Ville Syrjälä 已提交
680 681
	lockdep_assert_held(&dev_priv->pps_mutex);

682
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
683 684 685
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

686
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
687 688
}

689 690 691
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
692
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
693
	struct drm_i915_private *dev_priv = to_i915(dev);
694

695 696
	if (!is_edp(intel_dp))
		return;
697

698
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
699 700
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
701 702
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
703 704 705
	}
}

706 707 708 709 710
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
711
	struct drm_i915_private *dev_priv = to_i915(dev);
712
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
713 714 715
	uint32_t status;
	bool done;

716
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
717
	if (has_aux_irq)
718
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
719
					  msecs_to_jiffies_timeout(10));
720
	else
721
		done = wait_for(C, 10) == 0;
722 723 724 725 726 727 728 729
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

730
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
731
{
732
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
733
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
734

735 736 737
	if (index)
		return 0;

738 739
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
740
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
741
	 */
742
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
743 744 745 746 747
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
748
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
749 750 751 752

	if (index)
		return 0;

753 754 755 756 757
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
758
	if (intel_dig_port->port == PORT_A)
759
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
760 761
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
762 763 764 765 766
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
767
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
768

769
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
770
		/* Workaround for non-ULT HSW */
771 772 773 774 775
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
776
	}
777 778

	return ilk_get_aux_clock_divider(intel_dp, index);
779 780
}

781 782 783 784 785 786 787 788 789 790
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

791 792 793 794
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
795 796 797 798 799 800 801 802 803 804
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

805
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
806 807 808 809 810
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
811
	       DP_AUX_CH_CTL_DONE |
812
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
813
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
814
	       timeout |
815
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
816 817
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
818
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
819 820
}

821 822 823 824 825 826 827 828 829 830 831 832
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
833
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
834 835 836
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

837 838
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
839
		const uint8_t *send, int send_bytes,
840 841 842 843
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
844
	struct drm_i915_private *dev_priv = to_i915(dev);
845
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
846
	uint32_t aux_clock_divider;
847 848
	int i, ret, recv_bytes;
	uint32_t status;
849
	int try, clock = 0;
850
	bool has_aux_irq = HAS_AUX_IRQ(dev);
851 852
	bool vdd;

853
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
854

855 856 857 858 859 860
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
861
	vdd = edp_panel_vdd_on(intel_dp);
862 863 864 865 866 867 868 869

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
870

871 872
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
873
		status = I915_READ_NOTRACE(ch_ctl);
874 875 876 877 878 879
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
880 881 882 883 884 885 886 887 888
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

889 890
		ret = -EBUSY;
		goto out;
891 892
	}

893 894 895 896 897 898
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

899
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
900 901 902 903
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
904

905 906 907 908
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
909
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
910 911
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
912 913

			/* Send the command and wait for it to complete */
914
			I915_WRITE(ch_ctl, send_ctl);
915 916 917 918 919 920 921 922 923 924

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

925
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
926
				continue;
927 928 929 930 931 932 933 934

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
935
				continue;
936
			}
937
			if (status & DP_AUX_CH_CTL_DONE)
938
				goto done;
939
		}
940 941 942
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
943
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
944 945
		ret = -EBUSY;
		goto out;
946 947
	}

948
done:
949 950 951
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
952
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
953
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
954 955
		ret = -EIO;
		goto out;
956
	}
957 958 959

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
960
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
961
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
962 963
		ret = -ETIMEDOUT;
		goto out;
964 965 966 967 968
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

990 991
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
992

993
	for (i = 0; i < recv_bytes; i += 4)
994
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
995
				    recv + i, recv_bytes - i);
996

997 998 999 1000
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1001 1002 1003
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1004
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1005

1006
	return ret;
1007 1008
}

1009 1010
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1011 1012
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1013
{
1014 1015 1016
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1017 1018
	int ret;

1019 1020 1021
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1022 1023
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1024

1025 1026 1027
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1028
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1029
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1030
		rxsize = 2; /* 0 or 1 data bytes */
1031

1032 1033
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1034

1035 1036
		WARN_ON(!msg->buffer != !msg->size);

1037 1038
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1039

1040 1041 1042
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1043

1044 1045 1046 1047 1048 1049 1050
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1051 1052
		}
		break;
1053

1054 1055
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1056
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1057
		rxsize = msg->size + 1;
1058

1059 1060
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1061

1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1073
		}
1074 1075 1076 1077 1078
		break;

	default:
		ret = -EINVAL;
		break;
1079
	}
1080

1081
	return ret;
1082 1083
}

1084 1085
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1098 1099
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1112 1113
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1128 1129
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1168 1169
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1186 1187
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1204 1205
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1206 1207 1208 1209 1210 1211 1212 1213 1214
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1215 1216
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1237
static void
1238 1239 1240 1241 1242
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1243
static void
1244 1245
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
1246 1247
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1248

1249
	intel_aux_reg_init(intel_dp);
1250
	drm_dp_aux_init(&intel_dp->aux);
1251

1252
	/* Failure to allocate our preferred name is not critical */
1253
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1254
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1255 1256
}

1257
static int
1258
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1259
{
1260 1261 1262
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1263
	}
1264 1265 1266 1267

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1268 1269
}

1270
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1271
{
1272 1273 1274
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1275
	/* WaDisableHBR2:skl */
1276
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1277 1278 1279 1280 1281 1282 1283 1284 1285
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1286
static int
1287
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1288
{
1289 1290
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1291 1292
	int size;

1293 1294
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1295
		size = ARRAY_SIZE(bxt_rates);
1296
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1297
		*source_rates = skl_rates;
1298 1299 1300 1301
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1302
	}
1303

1304
	/* This depends on the fact that 5.4 is last value in the array */
1305
	if (!intel_dp_source_supports_hbr2(intel_dp))
1306
		size--;
1307

1308
	return size;
1309 1310
}

1311 1312
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1313
		   struct intel_crtc_state *pipe_config)
1314 1315
{
	struct drm_device *dev = encoder->base.dev;
1316 1317
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1318 1319

	if (IS_G4X(dev)) {
1320 1321
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1322
	} else if (HAS_PCH_SPLIT(dev)) {
1323 1324
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1325 1326 1327
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1328
	} else if (IS_VALLEYVIEW(dev)) {
1329 1330
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1331
	}
1332 1333 1334

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1335
			if (pipe_config->port_clock == divisor[i].clock) {
1336 1337 1338 1339 1340
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1341 1342 1343
	}
}

1344 1345
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1346
			   int *common_rates)
1347 1348 1349 1350 1351
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1352 1353
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1354
			common_rates[k] = source_rates[i];
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1367 1368
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1369 1370 1371 1372 1373
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1374
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1375 1376 1377

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1378
			       common_rates);
1379 1380
}

1381 1382 1383 1384 1385 1386 1387 1388
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1389
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1400 1401
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1402 1403 1404 1405 1406
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1407
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1408 1409 1410 1411 1412 1413 1414
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1415 1416 1417
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1418 1419
}

1420
static int rate_to_index(int find, const int *rates)
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1431 1432 1433 1434 1435 1436
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1437
	len = intel_dp_common_rates(intel_dp, rates);
1438 1439 1440
	if (WARN_ON(len <= 0))
		return 162000;

1441
	return rates[len - 1];
1442 1443
}

1444 1445
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1446
	return rate_to_index(rate, intel_dp->sink_rates);
1447 1448
}

1449 1450
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1462
bool
1463
intel_dp_compute_config(struct intel_encoder *encoder,
1464
			struct intel_crtc_state *pipe_config)
1465
{
1466
	struct drm_device *dev = encoder->base.dev;
1467
	struct drm_i915_private *dev_priv = to_i915(dev);
1468
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1469
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1470
	enum port port = dp_to_dig_port(intel_dp)->port;
1471
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1472
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1473
	int lane_count, clock;
1474
	int min_lane_count = 1;
1475
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1476
	/* Conveniently, the link BW constants become indices with a shift...*/
1477
	int min_clock = 0;
1478
	int max_clock;
1479
	int bpp, mode_rate;
1480
	int link_avail, link_clock;
1481 1482
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1483
	uint8_t link_bw, rate_select;
1484

1485
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1486 1487

	/* No common link rates between source and sink */
1488
	WARN_ON(common_len <= 0);
1489

1490
	max_clock = common_len - 1;
1491

1492
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1493 1494
		pipe_config->has_pch_encoder = true;

1495
	pipe_config->has_drrs = false;
1496
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1497

1498 1499 1500
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1501 1502 1503

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1504
			ret = skl_update_scaler_crtc(pipe_config);
1505 1506 1507 1508
			if (ret)
				return ret;
		}

1509
		if (HAS_GMCH_DISPLAY(dev))
1510 1511 1512
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1513 1514
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1515 1516
	}

1517
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1518 1519
		return false;

1520
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1521
		      "max bw %d pixel clock %iKHz\n",
1522
		      max_lane_count, common_rates[max_clock],
1523
		      adjusted_mode->crtc_clock);
1524

1525 1526
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1527
	bpp = pipe_config->pipe_bpp;
1528
	if (is_edp(intel_dp)) {
1529 1530 1531

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1532
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1533
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1534 1535
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1536 1537
		}

1538 1539 1540 1541 1542 1543 1544 1545 1546
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1547
	}
1548

1549
	for (; bpp >= 6*3; bpp -= 2*3) {
1550 1551
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1552

1553
		for (clock = min_clock; clock <= max_clock; clock++) {
1554 1555 1556 1557
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1558
				link_clock = common_rates[clock];
1559 1560 1561 1562 1563 1564 1565 1566 1567
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1568

1569
	return false;
1570

1571
found:
1572 1573 1574 1575 1576 1577
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1578 1579 1580 1581 1582
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1583 1584
	}

1585
	pipe_config->lane_count = lane_count;
1586

1587
	pipe_config->pipe_bpp = bpp;
1588
	pipe_config->port_clock = common_rates[clock];
1589

1590 1591 1592 1593 1594
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1595
		      pipe_config->port_clock, bpp);
1596 1597
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1598

1599
	intel_link_compute_m_n(bpp, lane_count,
1600 1601
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1602
			       &pipe_config->dp_m_n);
1603

1604
	if (intel_connector->panel.downclock_mode != NULL &&
1605
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1606
			pipe_config->has_drrs = true;
1607 1608 1609 1610 1611 1612
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1624
			vco = 8640000;
1625 1626
			break;
		default:
1627
			vco = 8100000;
1628 1629 1630 1631 1632 1633
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1634
	if (!HAS_DDI(dev))
1635
		intel_dp_set_clock(encoder, pipe_config);
1636

1637
	return true;
1638 1639
}

1640 1641 1642 1643 1644
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
1645
	intel_dp->link_mst = intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST);
1646 1647
}

1648
static void intel_dp_prepare(struct intel_encoder *encoder)
1649
{
1650
	struct drm_device *dev = encoder->base.dev;
1651
	struct drm_i915_private *dev_priv = to_i915(dev);
1652
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1653
	enum port port = dp_to_dig_port(intel_dp)->port;
1654
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1655
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1656

1657 1658
	intel_dp_set_link_params(intel_dp, crtc->config);

1659
	/*
K
Keith Packard 已提交
1660
	 * There are four kinds of DP registers:
1661 1662
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1663 1664
	 * 	SNB CPU
	 *	IVB CPU
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1675

1676 1677 1678 1679
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1680

1681 1682
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1683
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1684

1685
	/* Split out the IBX/CPU vs CPT settings */
1686

1687
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1688 1689 1690 1691 1692 1693
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1694
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1695 1696
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1697
		intel_dp->DP |= crtc->pipe << 29;
1698
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1699 1700
		u32 trans_dp;

1701
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1702 1703 1704 1705 1706 1707 1708

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1709
	} else {
1710
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1711
		    !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
1712
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1713 1714 1715 1716 1717 1718 1719

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1720
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1721 1722
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1723
		if (IS_CHERRYVIEW(dev))
1724
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1725 1726
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1727
	}
1728 1729
}

1730 1731
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1732

1733 1734
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1735

1736 1737
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1738

I
Imre Deak 已提交
1739 1740 1741
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1742
static void wait_panel_status(struct intel_dp *intel_dp,
1743 1744
				       u32 mask,
				       u32 value)
1745
{
1746
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1747
	struct drm_i915_private *dev_priv = to_i915(dev);
1748
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1749

V
Ville Syrjälä 已提交
1750 1751
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1752 1753
	intel_pps_verify_state(dev_priv, intel_dp);

1754 1755
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1756

1757
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1758 1759 1760
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1761

1762 1763 1764
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1765
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1766 1767
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1768 1769

	DRM_DEBUG_KMS("Wait complete\n");
1770
}
1771

1772
static void wait_panel_on(struct intel_dp *intel_dp)
1773 1774
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1775
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1776 1777
}

1778
static void wait_panel_off(struct intel_dp *intel_dp)
1779 1780
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1781
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1782 1783
}

1784
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1785
{
1786 1787 1788
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1789
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1790

1791 1792 1793 1794 1795
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1796 1797
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1798 1799 1800
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1801

1802
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1803 1804
}

1805
static void wait_backlight_on(struct intel_dp *intel_dp)
1806 1807 1808 1809 1810
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1811
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1812 1813 1814 1815
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1816

1817 1818 1819 1820
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1821
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1822
{
1823
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1824
	struct drm_i915_private *dev_priv = to_i915(dev);
1825
	u32 control;
1826

V
Ville Syrjälä 已提交
1827 1828
	lockdep_assert_held(&dev_priv->pps_mutex);

1829
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1830 1831 1832 1833
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1834
	return control;
1835 1836
}

1837 1838 1839 1840 1841
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1842
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1843
{
1844
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1845 1846
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1847
	struct drm_i915_private *dev_priv = to_i915(dev);
1848
	enum intel_display_power_domain power_domain;
1849
	u32 pp;
1850
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1851
	bool need_to_disable = !intel_dp->want_panel_vdd;
1852

V
Ville Syrjälä 已提交
1853 1854
	lockdep_assert_held(&dev_priv->pps_mutex);

1855
	if (!is_edp(intel_dp))
1856
		return false;
1857

1858
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1859
	intel_dp->want_panel_vdd = true;
1860

1861
	if (edp_have_panel_vdd(intel_dp))
1862
		return need_to_disable;
1863

1864
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1865
	intel_display_power_get(dev_priv, power_domain);
1866

V
Ville Syrjälä 已提交
1867 1868
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1869

1870 1871
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1872

1873
	pp = ironlake_get_pp_control(intel_dp);
1874
	pp |= EDP_FORCE_VDD;
1875

1876 1877
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1878 1879 1880 1881 1882

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1883 1884 1885
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1886
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1887 1888
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1889 1890
		msleep(intel_dp->panel_power_up_delay);
	}
1891 1892 1893 1894

	return need_to_disable;
}

1895 1896 1897 1898 1899 1900 1901
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1902
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1903
{
1904
	bool vdd;
1905

1906 1907 1908
	if (!is_edp(intel_dp))
		return;

1909
	pps_lock(intel_dp);
1910
	vdd = edp_panel_vdd_on(intel_dp);
1911
	pps_unlock(intel_dp);
1912

R
Rob Clark 已提交
1913
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1914
	     port_name(dp_to_dig_port(intel_dp)->port));
1915 1916
}

1917
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1918
{
1919
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1920
	struct drm_i915_private *dev_priv = to_i915(dev);
1921 1922 1923 1924
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1925
	u32 pp;
1926
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1927

V
Ville Syrjälä 已提交
1928
	lockdep_assert_held(&dev_priv->pps_mutex);
1929

1930
	WARN_ON(intel_dp->want_panel_vdd);
1931

1932
	if (!edp_have_panel_vdd(intel_dp))
1933
		return;
1934

V
Ville Syrjälä 已提交
1935 1936
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1937

1938 1939
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1940

1941 1942
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1943

1944 1945
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1946

1947 1948 1949
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1950

1951
	if ((pp & PANEL_POWER_ON) == 0)
1952
		intel_dp->panel_power_off_time = ktime_get_boottime();
1953

1954
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1955
	intel_display_power_put(dev_priv, power_domain);
1956
}
1957

1958
static void edp_panel_vdd_work(struct work_struct *__work)
1959 1960 1961 1962
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1963
	pps_lock(intel_dp);
1964 1965
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1966
	pps_unlock(intel_dp);
1967 1968
}

1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1982 1983 1984 1985 1986
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1987
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1988
{
1989
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
1990 1991 1992

	lockdep_assert_held(&dev_priv->pps_mutex);

1993 1994
	if (!is_edp(intel_dp))
		return;
1995

R
Rob Clark 已提交
1996
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1997
	     port_name(dp_to_dig_port(intel_dp)->port));
1998

1999 2000
	intel_dp->want_panel_vdd = false;

2001
	if (sync)
2002
		edp_panel_vdd_off_sync(intel_dp);
2003 2004
	else
		edp_panel_vdd_schedule_off(intel_dp);
2005 2006
}

2007
static void edp_panel_on(struct intel_dp *intel_dp)
2008
{
2009
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2010
	struct drm_i915_private *dev_priv = to_i915(dev);
2011
	u32 pp;
2012
	i915_reg_t pp_ctrl_reg;
2013

2014 2015
	lockdep_assert_held(&dev_priv->pps_mutex);

2016
	if (!is_edp(intel_dp))
2017
		return;
2018

V
Ville Syrjälä 已提交
2019 2020
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2021

2022 2023 2024
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2025
		return;
2026

2027
	wait_panel_power_cycle(intel_dp);
2028

2029
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2030
	pp = ironlake_get_pp_control(intel_dp);
2031 2032 2033
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2034 2035
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2036
	}
2037

2038
	pp |= PANEL_POWER_ON;
2039 2040 2041
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2042 2043
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2044

2045
	wait_panel_on(intel_dp);
2046
	intel_dp->last_power_on = jiffies;
2047

2048 2049
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2050 2051
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2052
	}
2053
}
V
Ville Syrjälä 已提交
2054

2055 2056 2057 2058 2059 2060 2061
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2062
	pps_unlock(intel_dp);
2063 2064
}

2065 2066

static void edp_panel_off(struct intel_dp *intel_dp)
2067
{
2068 2069
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2070
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2071
	struct drm_i915_private *dev_priv = to_i915(dev);
2072
	enum intel_display_power_domain power_domain;
2073
	u32 pp;
2074
	i915_reg_t pp_ctrl_reg;
2075

2076 2077
	lockdep_assert_held(&dev_priv->pps_mutex);

2078 2079
	if (!is_edp(intel_dp))
		return;
2080

V
Ville Syrjälä 已提交
2081 2082
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2083

V
Ville Syrjälä 已提交
2084 2085
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2086

2087
	pp = ironlake_get_pp_control(intel_dp);
2088 2089
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2090
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2091
		EDP_BLC_ENABLE);
2092

2093
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2094

2095 2096
	intel_dp->want_panel_vdd = false;

2097 2098
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2099

2100
	intel_dp->panel_power_off_time = ktime_get_boottime();
2101
	wait_panel_off(intel_dp);
2102 2103

	/* We got a reference when we enabled the VDD. */
2104
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2105
	intel_display_power_put(dev_priv, power_domain);
2106
}
V
Ville Syrjälä 已提交
2107

2108 2109 2110 2111
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2112

2113 2114
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2115
	pps_unlock(intel_dp);
2116 2117
}

2118 2119
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2120
{
2121 2122
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2123
	struct drm_i915_private *dev_priv = to_i915(dev);
2124
	u32 pp;
2125
	i915_reg_t pp_ctrl_reg;
2126

2127 2128 2129 2130 2131 2132
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2133
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2134

2135
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2136

2137
	pp = ironlake_get_pp_control(intel_dp);
2138
	pp |= EDP_BLC_ENABLE;
2139

2140
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2141 2142 2143

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2144

2145
	pps_unlock(intel_dp);
2146 2147
}

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2162
{
2163
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2164
	struct drm_i915_private *dev_priv = to_i915(dev);
2165
	u32 pp;
2166
	i915_reg_t pp_ctrl_reg;
2167

2168 2169 2170
	if (!is_edp(intel_dp))
		return;

2171
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2172

2173
	pp = ironlake_get_pp_control(intel_dp);
2174
	pp &= ~EDP_BLC_ENABLE;
2175

2176
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2177 2178 2179

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2180

2181
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2182 2183

	intel_dp->last_backlight_off = jiffies;
2184
	edp_wait_backlight_off(intel_dp);
2185
}
2186

2187 2188 2189 2190 2191 2192 2193
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2194

2195
	_intel_edp_backlight_off(intel_dp);
2196
	intel_panel_disable_backlight(intel_dp->attached_connector);
2197
}
2198

2199 2200 2201 2202 2203 2204 2205 2206
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2207 2208
	bool is_enabled;

2209
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2210
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2211
	pps_unlock(intel_dp);
2212 2213 2214 2215

	if (is_enabled == enable)
		return;

2216 2217
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2218 2219 2220 2221 2222 2223 2224

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2225 2226 2227 2228 2229 2230 2231 2232 2233
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2234
			onoff(state), onoff(cur_state));
2235 2236 2237 2238 2239 2240 2241 2242 2243
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2244
			onoff(state), onoff(cur_state));
2245 2246 2247 2248
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2249
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2250
{
2251
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2252 2253
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2254

2255 2256 2257
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2258

2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
		      crtc->config->port_clock);

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

	if (crtc->config->port_clock == 162000)
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2273 2274 2275 2276 2277 2278 2279
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2280
		intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
2281

2282
	intel_dp->DP |= DP_PLL_ENABLE;
2283

2284
	I915_WRITE(DP_A, intel_dp->DP);
2285 2286
	POSTING_READ(DP_A);
	udelay(200);
2287 2288
}

2289
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2290
{
2291
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2292 2293
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2294

2295 2296 2297
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2298

2299 2300
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2301
	intel_dp->DP &= ~DP_PLL_ENABLE;
2302

2303
	I915_WRITE(DP_A, intel_dp->DP);
2304
	POSTING_READ(DP_A);
2305 2306 2307
	udelay(200);
}

2308
/* If the sink supports it, try to set the power state appropriately */
2309
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2310 2311 2312 2313 2314 2315 2316 2317
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2318 2319
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2320 2321 2322 2323 2324 2325
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2326 2327
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2328 2329 2330 2331 2332
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2333 2334 2335 2336

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2337 2338
}

2339 2340
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2341
{
2342
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2343
	enum port port = dp_to_dig_port(intel_dp)->port;
2344
	struct drm_device *dev = encoder->base.dev;
2345
	struct drm_i915_private *dev_priv = to_i915(dev);
2346 2347
	enum intel_display_power_domain power_domain;
	u32 tmp;
2348
	bool ret;
2349 2350

	power_domain = intel_display_port_power_domain(encoder);
2351
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2352 2353
		return false;

2354 2355
	ret = false;

2356
	tmp = I915_READ(intel_dp->output_reg);
2357 2358

	if (!(tmp & DP_PORT_EN))
2359
		goto out;
2360

2361
	if (IS_GEN7(dev) && port == PORT_A) {
2362
		*pipe = PORT_TO_PIPE_CPT(tmp);
2363
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2364
		enum pipe p;
2365

2366 2367 2368 2369
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2370 2371 2372
				ret = true;

				goto out;
2373 2374 2375
			}
		}

2376
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2377
			      i915_mmio_reg_offset(intel_dp->output_reg));
2378 2379 2380 2381
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2382
	}
2383

2384 2385 2386 2387 2388 2389
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2390
}
2391

2392
static void intel_dp_get_config(struct intel_encoder *encoder,
2393
				struct intel_crtc_state *pipe_config)
2394 2395 2396
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2397
	struct drm_device *dev = encoder->base.dev;
2398
	struct drm_i915_private *dev_priv = to_i915(dev);
2399 2400
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2401

2402
	tmp = I915_READ(intel_dp->output_reg);
2403 2404

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2405

2406
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2407 2408 2409
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2410 2411 2412
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2413

2414
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2415 2416 2417 2418
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2419
		if (tmp & DP_SYNC_HS_HIGH)
2420 2421 2422
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2423

2424
		if (tmp & DP_SYNC_VS_HIGH)
2425 2426 2427 2428
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2429

2430
	pipe_config->base.adjusted_mode.flags |= flags;
2431

2432
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2433
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2434 2435
		pipe_config->limited_color_range = true;

2436 2437 2438
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2439 2440
	intel_dp_get_m_n(crtc, pipe_config);

2441
	if (port == PORT_A) {
2442
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2443 2444 2445 2446
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2447

2448 2449 2450
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2451

2452 2453
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2468 2469
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2470
	}
2471 2472
}

2473
static void intel_disable_dp(struct intel_encoder *encoder)
2474
{
2475
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2476
	struct drm_device *dev = encoder->base.dev;
2477 2478
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2479
	if (crtc->config->has_audio)
2480
		intel_audio_codec_disable(encoder);
2481

2482 2483 2484
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2485 2486
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2487
	intel_edp_panel_vdd_on(intel_dp);
2488
	intel_edp_backlight_off(intel_dp);
2489
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2490
	intel_edp_panel_off(intel_dp);
2491

2492 2493
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2494
		intel_dp_link_down(intel_dp);
2495 2496
}

2497
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2498
{
2499
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2500
	enum port port = dp_to_dig_port(intel_dp)->port;
2501

2502
	intel_dp_link_down(intel_dp);
2503 2504

	/* Only ilk+ has port A */
2505 2506
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2507 2508 2509 2510 2511 2512 2513
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2514 2515
}

2516 2517 2518 2519
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2520
	struct drm_i915_private *dev_priv = to_i915(dev);
2521

2522 2523 2524 2525 2526 2527
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2528

V
Ville Syrjälä 已提交
2529
	mutex_unlock(&dev_priv->sb_lock);
2530 2531
}

2532 2533 2534 2535 2536 2537 2538
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2539
	struct drm_i915_private *dev_priv = to_i915(dev);
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2568 2569
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2619
	struct drm_i915_private *dev_priv = to_i915(dev);
2620 2621
	struct intel_crtc *crtc =
		to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
2622 2623 2624 2625 2626 2627 2628

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2629 2630 2631 2632 2633 2634 2635 2636

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2637 2638
	if (crtc->config->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2639 2640 2641

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2642 2643
}

2644
static void intel_enable_dp(struct intel_encoder *encoder)
2645
{
2646 2647
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2648
	struct drm_i915_private *dev_priv = to_i915(dev);
2649
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2650
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2651
	enum pipe pipe = crtc->pipe;
2652

2653 2654
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2655

2656 2657
	pps_lock(intel_dp);

2658
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2659 2660
		vlv_init_panel_power_sequencer(intel_dp);

2661
	intel_dp_enable_port(intel_dp);
2662 2663 2664 2665 2666 2667 2668

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2669
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2670 2671 2672 2673 2674
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2675 2676
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2677
	}
2678

2679
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2680
	intel_dp_start_link_train(intel_dp);
2681
	intel_dp_stop_link_train(intel_dp);
2682

2683
	if (crtc->config->has_audio) {
2684
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2685
				 pipe_name(pipe));
2686 2687
		intel_audio_codec_enable(encoder);
	}
2688
}
2689

2690 2691
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2692 2693
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2694
	intel_enable_dp(encoder);
2695
	intel_edp_backlight_on(intel_dp);
2696
}
2697

2698 2699
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2700 2701
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2702
	intel_edp_backlight_on(intel_dp);
2703
	intel_psr_enable(intel_dp);
2704 2705
}

2706
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2707 2708
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2709
	enum port port = dp_to_dig_port(intel_dp)->port;
2710

2711 2712
	intel_dp_prepare(encoder);

2713
	/* Only ilk+ has port A */
2714
	if (port == PORT_A)
2715 2716 2717
		ironlake_edp_pll_on(intel_dp);
}

2718 2719 2720
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2721
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2722
	enum pipe pipe = intel_dp->pps_pipe;
2723
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2744 2745 2746
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2747
	struct drm_i915_private *dev_priv = to_i915(dev);
2748 2749 2750 2751
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2752 2753 2754
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2755
	for_each_intel_encoder(dev, encoder) {
2756
		struct intel_dp *intel_dp;
2757
		enum port port;
2758 2759 2760 2761 2762

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2763
		port = dp_to_dig_port(intel_dp)->port;
2764 2765 2766 2767 2768

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2769
			      pipe_name(pipe), port_name(port));
2770

2771
		WARN(encoder->base.crtc,
2772 2773
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2774 2775

		/* make sure vdd is off before we steal it */
2776
		vlv_detach_power_sequencer(intel_dp);
2777 2778 2779 2780 2781 2782 2783 2784
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2785
	struct drm_i915_private *dev_priv = to_i915(dev);
2786 2787 2788 2789
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2790 2791 2792
	if (!is_edp(intel_dp))
		return;

2793 2794 2795 2796 2797 2798 2799 2800 2801
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2802
		vlv_detach_power_sequencer(intel_dp);
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2817 2818
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2819 2820
}

2821
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2822
{
2823
	vlv_phy_pre_encoder_enable(encoder);
2824 2825

	intel_enable_dp(encoder);
2826 2827
}

2828
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2829
{
2830 2831
	intel_dp_prepare(encoder);

2832
	vlv_phy_pre_pll_enable(encoder);
2833 2834
}

2835 2836
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
2837
	chv_phy_pre_encoder_enable(encoder);
2838 2839

	intel_enable_dp(encoder);
2840 2841

	/* Second common lane will stay alive on its own now */
2842
	chv_phy_release_cl2_override(encoder);
2843 2844
}

2845 2846
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
2847 2848
	intel_dp_prepare(encoder);

2849
	chv_phy_pre_pll_enable(encoder);
2850 2851
}

2852 2853
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
2854
	chv_phy_post_pll_disable(encoder);
2855 2856
}

2857 2858 2859 2860
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2861
bool
2862
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2863
{
2864 2865
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2866 2867
}

2868
/* These are source-specific values. */
2869
uint8_t
K
Keith Packard 已提交
2870
intel_dp_voltage_max(struct intel_dp *intel_dp)
2871
{
2872
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2873
	struct drm_i915_private *dev_priv = to_i915(dev);
2874
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2875

2876 2877 2878
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2879
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2880
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2881
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2882
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2883
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2884
	else if (IS_GEN7(dev) && port == PORT_A)
2885
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2886
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2887
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2888
	else
2889
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2890 2891
}

2892
uint8_t
K
Keith Packard 已提交
2893 2894
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2895
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2896
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2897

2898 2899 2900 2901 2902 2903 2904 2905
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2906 2907
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2908 2909 2910 2911
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2912
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2913 2914 2915 2916 2917 2918 2919
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2920
		default:
2921
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2922
		}
2923
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2924
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2925 2926 2927 2928 2929 2930 2931
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2932
		default:
2933
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2934
		}
2935
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2936
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2937 2938 2939 2940 2941
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2942
		default:
2943
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2944 2945 2946
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2947 2948 2949 2950 2951 2952 2953
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2954
		default:
2955
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2956
		}
2957 2958 2959
	}
}

2960
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
2961
{
2962
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2963 2964 2965 2966 2967
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2968
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2969 2970
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2971
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2972 2973 2974
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2975
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2976 2977 2978
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2979
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2980 2981 2982
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2983
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2984 2985 2986 2987 2988 2989 2990
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2991
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2992 2993
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2994
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2995 2996 2997
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
2998
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2999 3000 3001
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3002
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3003 3004 3005 3006 3007 3008 3009
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3010
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3011 3012
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3013
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3014 3015 3016
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3017
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3018 3019 3020 3021 3022 3023 3024
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3025
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3026 3027
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3028
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3040 3041
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3042 3043 3044 3045

	return 0;
}

3046
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3047
{
3048 3049 3050
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3051 3052 3053
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3054
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3055
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3056
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3057 3058 3059
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3060
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3061 3062 3063
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3064
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3065 3066 3067
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3068
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3069 3070
			deemph_reg_value = 128;
			margin_reg_value = 154;
3071
			uniq_trans_scale = true;
3072 3073 3074 3075 3076
			break;
		default:
			return 0;
		}
		break;
3077
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3078
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3079
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3080 3081 3082
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3083
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3084 3085 3086
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3087
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3088 3089 3090 3091 3092 3093 3094
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3095
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3096
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3097
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3098 3099 3100
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3101
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3102 3103 3104 3105 3106 3107 3108
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3109
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3110
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3111
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3123 3124
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3125 3126 3127 3128

	return 0;
}

3129
static uint32_t
3130
gen4_signal_levels(uint8_t train_set)
3131
{
3132
	uint32_t	signal_levels = 0;
3133

3134
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3135
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3136 3137 3138
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3139
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3140 3141
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3142
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3143 3144
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3145
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3146 3147 3148
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3149
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3150
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3151 3152 3153
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3154
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3155 3156
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3157
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3158 3159
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3160
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3161 3162 3163 3164 3165 3166
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3167 3168
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3169
gen6_edp_signal_levels(uint8_t train_set)
3170
{
3171 3172 3173
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3174 3175
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3176
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3177
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3178
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3179 3180
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3181
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3182 3183
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3184
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3185 3186
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3187
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3188
	default:
3189 3190 3191
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3192 3193 3194
	}
}

K
Keith Packard 已提交
3195 3196
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3197
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3198 3199 3200 3201
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3202
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3203
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3204
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3205
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3206
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3207 3208
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3209
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3210
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3211
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3212 3213
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3214
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3215
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3216
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3217 3218 3219 3220 3221 3222 3223 3224 3225
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3226
void
3227
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3228 3229
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3230
	enum port port = intel_dig_port->port;
3231
	struct drm_device *dev = intel_dig_port->base.base.dev;
3232
	struct drm_i915_private *dev_priv = to_i915(dev);
3233
	uint32_t signal_levels, mask = 0;
3234 3235
	uint8_t train_set = intel_dp->train_set[0];

3236 3237 3238 3239 3240 3241 3242
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3243
	} else if (IS_CHERRYVIEW(dev)) {
3244
		signal_levels = chv_signal_levels(intel_dp);
3245
	} else if (IS_VALLEYVIEW(dev)) {
3246
		signal_levels = vlv_signal_levels(intel_dp);
3247
	} else if (IS_GEN7(dev) && port == PORT_A) {
3248
		signal_levels = gen7_edp_signal_levels(train_set);
3249
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3250
	} else if (IS_GEN6(dev) && port == PORT_A) {
3251
		signal_levels = gen6_edp_signal_levels(train_set);
3252 3253
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3254
		signal_levels = gen4_signal_levels(train_set);
3255 3256 3257
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3258 3259 3260 3261 3262 3263 3264 3265
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3266

3267
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3268 3269 3270

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3271 3272
}

3273
void
3274 3275
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3276
{
3277
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3278 3279
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3280

3281
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3282

3283
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3284
	POSTING_READ(intel_dp->output_reg);
3285 3286
}

3287
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3288 3289 3290
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3291
	struct drm_i915_private *dev_priv = to_i915(dev);
3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3313 3314 3315 3316
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3317 3318 3319
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3320
static void
C
Chris Wilson 已提交
3321
intel_dp_link_down(struct intel_dp *intel_dp)
3322
{
3323
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3324
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3325
	enum port port = intel_dig_port->port;
3326
	struct drm_device *dev = intel_dig_port->base.base.dev;
3327
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3328
	uint32_t DP = intel_dp->DP;
3329

3330
	if (WARN_ON(HAS_DDI(dev)))
3331 3332
		return;

3333
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3334 3335
		return;

3336
	DRM_DEBUG_KMS("\n");
3337

3338 3339
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3340
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3341
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3342
	} else {
3343 3344 3345 3346
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3347
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3348
	}
3349
	I915_WRITE(intel_dp->output_reg, DP);
3350
	POSTING_READ(intel_dp->output_reg);
3351

3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3362 3363 3364 3365 3366 3367 3368
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3369 3370 3371 3372 3373 3374 3375
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3376
		I915_WRITE(intel_dp->output_reg, DP);
3377
		POSTING_READ(intel_dp->output_reg);
3378

3379
		intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
3380 3381
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3382 3383
	}

3384
	msleep(intel_dp->panel_power_down_delay);
3385 3386

	intel_dp->DP = DP;
3387 3388
}

3389
static bool
3390
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3391
{
3392 3393
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3394
		return false; /* aux transfer failed */
3395

3396
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3397

3398 3399
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3400

3401 3402 3403 3404 3405
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3406

3407 3408
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3409

3410
	if (!intel_dp_read_dpcd(intel_dp))
3411 3412
		return false;

3413 3414 3415
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3416

3417 3418 3419 3420 3421 3422 3423 3424
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3425

3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3439 3440
	}

3441 3442 3443 3444 3445 3446 3447
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
			     sizeof(intel_dp->edp_dpcd)))
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3448

3449
	/* Intermediate frequency support */
3450
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3451
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3452 3453
		int i;

3454 3455
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3456

3457 3458
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3459 3460 3461 3462

			if (val == 0)
				break;

3463 3464
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3465
		}
3466
		intel_dp->num_sink_rates = i;
3467
	}
3468

3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3499

3500 3501 3502 3503 3504 3505 3506
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3507 3508 3509
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3510 3511 3512
		return false; /* downstream port status fetch failed */

	return true;
3513 3514
}

3515 3516 3517 3518 3519 3520 3521 3522
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3523
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3524 3525 3526
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3527
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3528 3529 3530 3531
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3532
static bool
3533
intel_dp_can_mst(struct intel_dp *intel_dp)
3534 3535 3536
{
	u8 buf[1];

3537 3538 3539
	if (!i915.enable_dp_mst)
		return false;

3540 3541 3542 3543 3544 3545
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3546 3547
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3548

3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3570 3571
}

3572
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3573
{
3574
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3575
	struct drm_device *dev = dig_port->base.base.dev;
3576
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3577
	u8 buf;
3578
	int ret = 0;
3579 3580
	int count = 0;
	int attempts = 10;
3581

3582 3583
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3584 3585
		ret = -EIO;
		goto out;
3586 3587
	}

3588
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3589
			       buf & ~DP_TEST_SINK_START) < 0) {
3590
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3591 3592 3593
		ret = -EIO;
		goto out;
	}
3594

3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3607
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3608 3609 3610
		ret = -ETIMEDOUT;
	}

3611
 out:
3612
	hsw_enable_ips(intel_crtc);
3613
	return ret;
3614 3615 3616 3617 3618
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3619
	struct drm_device *dev = dig_port->base.base.dev;
3620 3621
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3622 3623
	int ret;

3624 3625 3626 3627 3628 3629 3630 3631 3632
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3633 3634 3635 3636 3637 3638
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3639
	hsw_disable_ips(intel_crtc);
3640

3641
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3642 3643 3644
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3645 3646
	}

3647
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3648 3649 3650 3651 3652 3653 3654 3655 3656
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3657
	int count, ret;
3658 3659 3660 3661 3662 3663
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3664
	do {
3665 3666
		intel_wait_for_vblank(dev, intel_crtc->pipe);

3667
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3668 3669
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3670
			goto stop;
3671
		}
3672
		count = buf & DP_TEST_COUNT_MASK;
3673

3674
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3675 3676

	if (attempts == 0) {
3677 3678 3679 3680 3681 3682 3683 3684
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3685
	}
3686

3687
stop:
3688
	intel_dp_sink_crc_stop(intel_dp);
3689
	return ret;
3690 3691
}

3692 3693 3694
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3695
	return drm_dp_dpcd_read(&intel_dp->aux,
3696 3697
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3698 3699
}

3700 3701 3702 3703 3704
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3705
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3706 3707 3708 3709 3710 3711 3712 3713
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3727
{
3728
	uint8_t test_result = DP_TEST_NAK;
3729 3730 3731 3732
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3733
	    connector->edid_corrupt ||
3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3749 3750 3751 3752 3753 3754 3755
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3756 3757
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3758
					&block->checksum,
D
Dan Carpenter 已提交
3759
					1))
3760 3761 3762 3763 3764 3765 3766 3767 3768
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3769 3770 3771 3772
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3773
{
3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3822 3823
}

3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3839
			if (intel_dp->active_mst_links &&
3840
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3841 3842 3843 3844 3845
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3846
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3862
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
		intel_dp_start_link_train(intel_dp);
		intel_dp_stop_link_train(intel_dp);
	}
}

3911 3912 3913 3914 3915 3916 3917
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
3918 3919 3920 3921 3922
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
3923
 */
3924
static bool
3925
intel_dp_short_pulse(struct intel_dp *intel_dp)
3926
{
3927
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3928
	u8 sink_irq_vector = 0;
3929 3930
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
3931

3932 3933 3934 3935 3936 3937 3938 3939
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
3951 3952
	}

3953 3954
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3955 3956
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
3957
		/* Clear interrupt source */
3958 3959 3960
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3961 3962

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3963
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
3964 3965 3966 3967
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3968 3969 3970
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
3971 3972

	return true;
3973 3974
}

3975
/* XXX this is probably wrong for multiple downstream ports */
3976
static enum drm_connector_status
3977
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3978
{
3979 3980 3981 3982 3983 3984
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

3985 3986 3987
	if (is_edp(intel_dp))
		return connector_status_connected;

3988 3989
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3990
		return connector_status_connected;
3991 3992

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3993 3994
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3995

3996 3997
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
3998 3999
	}

4000 4001 4002
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4003
	/* If no HPD, poke DDC gently */
4004
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4005
		return connector_status_connected;
4006 4007

	/* Well we tried, say unknown for unreliable port types */
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4020 4021 4022

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4023
	return connector_status_disconnected;
4024 4025
}

4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4039 4040
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4041
{
4042
	u32 bit;
4043

4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4081 4082 4083
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4084 4085 4086
	default:
		MISSING_CASE(port->port);
		return false;
4087
	}
4088

4089
	return I915_READ(SDEISR) & bit;
4090 4091
}

4092
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4093
				       struct intel_digital_port *port)
4094
{
4095
	u32 bit;
4096

4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4115 4116
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4117 4118 4119 4120 4121
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4122
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4123 4124
		break;
	case PORT_C:
4125
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4126 4127
		break;
	case PORT_D:
4128
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4129 4130 4131 4132
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4133 4134
	}

4135
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4136 4137
}

4138
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4139
				       struct intel_digital_port *intel_dig_port)
4140
{
4141 4142
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4143 4144
	u32 bit;

4145 4146
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4157
		MISSING_CASE(port);
4158 4159 4160 4161 4162 4163
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4164 4165 4166 4167 4168 4169 4170
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4171
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4172 4173
					 struct intel_digital_port *port)
{
4174
	if (HAS_PCH_IBX(dev_priv))
4175
		return ibx_digital_port_connected(dev_priv, port);
4176
	else if (HAS_PCH_SPLIT(dev_priv))
4177
		return cpt_digital_port_connected(dev_priv, port);
4178 4179
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4180 4181
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4182 4183 4184 4185
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4186
static struct edid *
4187
intel_dp_get_edid(struct intel_dp *intel_dp)
4188
{
4189
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4190

4191 4192 4193 4194
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4195 4196
			return NULL;

J
Jani Nikula 已提交
4197
		return drm_edid_duplicate(intel_connector->edid);
4198 4199 4200 4201
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4202

4203 4204 4205 4206 4207
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4208

4209
	intel_dp_unset_edid(intel_dp);
4210 4211 4212 4213 4214 4215 4216
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4217 4218
}

4219 4220
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4221
{
4222
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4223

4224 4225
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4226

4227 4228
	intel_dp->has_audio = false;
}
4229

4230 4231
static void
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4232
{
4233
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4234
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4235 4236
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4237
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4238
	enum drm_connector_status status;
4239
	enum intel_display_power_domain power_domain;
4240
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4241

4242 4243
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4244

4245 4246 4247
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4248 4249 4250
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4251
	else
4252 4253
		status = connector_status_disconnected;

4254 4255 4256 4257 4258
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4259 4260 4261 4262 4263 4264 4265 4266 4267
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4268
		goto out;
4269
	}
Z
Zhenyu Wang 已提交
4270

4271
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4272
		intel_encoder->type = INTEL_OUTPUT_DP;
4273

4274 4275 4276 4277 4278 4279
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

	intel_dp_print_rates(intel_dp);

4280 4281
	intel_dp_probe_oui(intel_dp);

4282 4283 4284
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4285 4286 4287 4288 4289
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4290 4291
		status = connector_status_disconnected;
		goto out;
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4302 4303
	}

4304 4305 4306 4307 4308 4309 4310 4311
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4312
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4313

4314
	status = connector_status_connected;
4315
	intel_dp->detect_done = true;
4316

4317 4318
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4319 4320
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4332
out:
4333 4334
	if ((status != connector_status_connected) &&
	    (intel_dp->is_mst == false))
4335
		intel_dp_unset_edid(intel_dp);
4336

4337
	intel_display_power_put(to_i915(dev), power_domain);
4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355
	return;
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
4356
			intel_encoder->type = INTEL_OUTPUT_DP;
4357 4358 4359
		return connector_status_disconnected;
	}

4360 4361 4362 4363 4364
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
		intel_dp_long_pulse(intel_dp->attached_connector);

	intel_dp->detect_done = false;
4365

4366
	if (is_edp(intel_dp) || intel_connector->detect_edid)
4367 4368 4369
		return connector_status_connected;
	else
		return connector_status_disconnected;
4370 4371
}

4372 4373
static void
intel_dp_force(struct drm_connector *connector)
4374
{
4375
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4376
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4377
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4378
	enum intel_display_power_domain power_domain;
4379

4380 4381 4382
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4383

4384 4385
	if (connector->status != connector_status_connected)
		return;
4386

4387 4388
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4389 4390 4391

	intel_dp_set_edid(intel_dp);

4392
	intel_display_power_put(dev_priv, power_domain);
4393 4394

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4395
		intel_encoder->type = INTEL_OUTPUT_DP;
4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4409

4410
	/* if eDP has no EDID, fall back to fixed mode */
4411 4412
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4413
		struct drm_display_mode *mode;
4414 4415

		mode = drm_mode_duplicate(connector->dev,
4416
					  intel_connector->panel.fixed_mode);
4417
		if (mode) {
4418 4419 4420 4421
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4422

4423
	return 0;
4424 4425
}

4426 4427 4428 4429
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4430
	struct edid *edid;
4431

4432 4433
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4434
		has_audio = drm_detect_monitor_audio(edid);
4435

4436 4437 4438
	return has_audio;
}

4439 4440 4441 4442 4443
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4444
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4445
	struct intel_connector *intel_connector = to_intel_connector(connector);
4446 4447
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4448 4449
	int ret;

4450
	ret = drm_object_property_set_value(&connector->base, property, val);
4451 4452 4453
	if (ret)
		return ret;

4454
	if (property == dev_priv->force_audio_property) {
4455 4456 4457 4458
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4459 4460
			return 0;

4461
		intel_dp->force_audio = i;
4462

4463
		if (i == HDMI_AUDIO_AUTO)
4464 4465
			has_audio = intel_dp_detect_audio(connector);
		else
4466
			has_audio = (i == HDMI_AUDIO_ON);
4467 4468

		if (has_audio == intel_dp->has_audio)
4469 4470
			return 0;

4471
		intel_dp->has_audio = has_audio;
4472 4473 4474
		goto done;
	}

4475
	if (property == dev_priv->broadcast_rgb_property) {
4476
		bool old_auto = intel_dp->color_range_auto;
4477
		bool old_range = intel_dp->limited_color_range;
4478

4479 4480 4481 4482 4483 4484
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4485
			intel_dp->limited_color_range = false;
4486 4487 4488
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4489
			intel_dp->limited_color_range = true;
4490 4491 4492 4493
			break;
		default:
			return -EINVAL;
		}
4494 4495

		if (old_auto == intel_dp->color_range_auto &&
4496
		    old_range == intel_dp->limited_color_range)
4497 4498
			return 0;

4499 4500 4501
		goto done;
	}

4502 4503 4504 4505 4506 4507
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4508 4509 4510 4511 4512
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4513 4514 4515 4516 4517 4518 4519 4520 4521 4522

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4523 4524 4525
	return -EINVAL;

done:
4526 4527
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4528 4529 4530 4531

	return 0;
}

4532 4533 4534 4535
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4536 4537 4538 4539 4540
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4541 4542 4543 4544 4545 4546 4547 4548 4549 4550

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4551 4552 4553 4554 4555 4556 4557
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4558
static void
4559
intel_dp_connector_destroy(struct drm_connector *connector)
4560
{
4561
	struct intel_connector *intel_connector = to_intel_connector(connector);
4562

4563
	kfree(intel_connector->detect_edid);
4564

4565 4566 4567
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4568 4569 4570
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4571
		intel_panel_fini(&intel_connector->panel);
4572

4573
	drm_connector_cleanup(connector);
4574
	kfree(connector);
4575 4576
}

P
Paulo Zanoni 已提交
4577
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4578
{
4579 4580
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4581

4582
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4583 4584
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4585 4586 4587 4588
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4589
		pps_lock(intel_dp);
4590
		edp_panel_vdd_off_sync(intel_dp);
4591 4592
		pps_unlock(intel_dp);

4593 4594 4595 4596
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4597
	}
4598 4599 4600

	intel_dp_aux_fini(intel_dp);

4601
	drm_encoder_cleanup(encoder);
4602
	kfree(intel_dig_port);
4603 4604
}

4605
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4606 4607 4608 4609 4610 4611
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4612 4613 4614 4615
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4616
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4617
	pps_lock(intel_dp);
4618
	edp_panel_vdd_off_sync(intel_dp);
4619
	pps_unlock(intel_dp);
4620 4621
}

4622 4623 4624 4625
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4626
	struct drm_i915_private *dev_priv = to_i915(dev);
4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4641
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4642 4643 4644 4645 4646
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4647
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4648
{
4649 4650 4651 4652 4653
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4654 4655 4656 4657 4658 4659 4660 4661 4662 4663

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
4664
	if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
4665 4666 4667 4668 4669
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4670 4671
}

4672
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4673
	.dpms = drm_atomic_helper_connector_dpms,
4674
	.detect = intel_dp_detect,
4675
	.force = intel_dp_force,
4676
	.fill_modes = drm_helper_probe_single_connector_modes,
4677
	.set_property = intel_dp_set_property,
4678
	.atomic_get_property = intel_connector_atomic_get_property,
4679
	.late_register = intel_dp_connector_register,
4680
	.early_unregister = intel_dp_connector_unregister,
4681
	.destroy = intel_dp_connector_destroy,
4682
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4683
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4684 4685 4686 4687 4688 4689 4690 4691
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4692
	.reset = intel_dp_encoder_reset,
4693
	.destroy = intel_dp_encoder_destroy,
4694 4695
};

4696
enum irqreturn
4697 4698 4699
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4700
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4701
	struct drm_device *dev = intel_dig_port->base.base.dev;
4702
	struct drm_i915_private *dev_priv = to_i915(dev);
4703
	enum intel_display_power_domain power_domain;
4704
	enum irqreturn ret = IRQ_NONE;
4705

4706 4707
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4708
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4709

4710 4711 4712 4713 4714 4715 4716 4717 4718
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4719
		return IRQ_HANDLED;
4720 4721
	}

4722 4723
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4724
		      long_hpd ? "long" : "short");
4725

4726
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4727 4728
	intel_display_power_get(dev_priv, power_domain);

4729
	if (long_hpd) {
4730 4731 4732 4733
		intel_dp_long_pulse(intel_dp->attached_connector);
		if (intel_dp->is_mst)
			ret = IRQ_HANDLED;
		goto put_power;
4734 4735 4736

	} else {
		if (intel_dp->is_mst) {
4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
				/*
				 * If we were in MST mode, and device is not
				 * there, get out of MST mode
				 */
				DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
					      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
				intel_dp->is_mst = false;
				drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
								intel_dp->is_mst);
				goto put_power;
			}
4749 4750
		}

4751 4752 4753 4754 4755 4756
		if (!intel_dp->is_mst) {
			if (!intel_dp_short_pulse(intel_dp)) {
				intel_dp_long_pulse(intel_dp->attached_connector);
				goto put_power;
			}
		}
4757
	}
4758 4759 4760

	ret = IRQ_HANDLED;

4761 4762 4763 4764
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4765 4766
}

4767
/* check the VBT to see whether the eDP is on another port */
4768
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4769
{
4770
	struct drm_i915_private *dev_priv = to_i915(dev);
4771

4772 4773 4774 4775 4776 4777 4778
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4779 4780 4781
	if (port == PORT_A)
		return true;

4782
	return intel_bios_is_port_edp(dev_priv, port);
4783 4784
}

4785
void
4786 4787
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4788 4789
	struct intel_connector *intel_connector = to_intel_connector(connector);

4790
	intel_attach_force_audio_property(connector);
4791
	intel_attach_broadcast_rgb_property(connector);
4792
	intel_dp->color_range_auto = true;
4793 4794 4795

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4796 4797
		drm_object_attach_property(
			&connector->base,
4798
			connector->dev->mode_config.scaling_mode_property,
4799 4800
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4801
	}
4802 4803
}

4804 4805
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4806
	intel_dp->panel_power_off_time = ktime_get_boottime();
4807 4808 4809 4810
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4811
static void
4812 4813
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4814
{
4815
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4816
	struct pps_registers regs;
4817

4818
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4819 4820 4821

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4822
	pp_ctl = ironlake_get_pp_control(intel_dp);
4823

4824 4825
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4826
	if (!IS_BROXTON(dev_priv)) {
4827 4828
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4829
	}
4830 4831

	/* Pull timing values out of registers */
4832 4833
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4834

4835 4836
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4837

4838 4839
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4840

4841 4842
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4843

4844
	if (IS_BROXTON(dev_priv)) {
4845 4846 4847
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4848
			seq->t11_t12 = (tmp - 1) * 1000;
4849
		else
4850
			seq->t11_t12 = 0;
4851
	} else {
4852
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4853
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4854
	}
4855 4856
}

I
Imre Deak 已提交
4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

4882 4883 4884 4885
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
4886
	struct drm_i915_private *dev_priv = to_i915(dev);
4887 4888 4889 4890 4891 4892 4893 4894 4895 4896
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
4897

I
Imre Deak 已提交
4898
	intel_pps_dump_state("cur", &cur);
4899

4900
	vbt = dev_priv->vbt.edp.pps;
4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
4914
	intel_pps_dump_state("vbt", &vbt);
4915 4916 4917

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4918
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4919 4920 4921 4922 4923 4924 4925 4926 4927
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4928
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4929 4930 4931 4932 4933 4934 4935
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4936 4937 4938 4939 4940 4941
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
4942 4943 4944 4945 4946 4947 4948 4949 4950 4951

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
4952 4953 4954 4955
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4956
					      struct intel_dp *intel_dp)
4957
{
4958
	struct drm_i915_private *dev_priv = to_i915(dev);
4959
	u32 pp_on, pp_off, pp_div, port_sel = 0;
4960
	int div = dev_priv->rawclk_freq / 1000;
4961
	struct pps_registers regs;
4962
	enum port port = dp_to_dig_port(intel_dp)->port;
4963
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4964

V
Ville Syrjälä 已提交
4965
	lockdep_assert_held(&dev_priv->pps_mutex);
4966

4967
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4968

4969
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
4970 4971
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4972
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4973 4974
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4975
	if (IS_BROXTON(dev)) {
4976
		pp_div = I915_READ(regs.pp_ctrl);
4977 4978 4979 4980 4981 4982 4983 4984
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
4985 4986 4987

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4988
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4989
		port_sel = PANEL_PORT_SELECT_VLV(port);
4990
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4991
		if (port == PORT_A)
4992
			port_sel = PANEL_PORT_SELECT_DPA;
4993
		else
4994
			port_sel = PANEL_PORT_SELECT_DPD;
4995 4996
	}

4997 4998
	pp_on |= port_sel;

4999 5000
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5001
	if (IS_BROXTON(dev))
5002
		I915_WRITE(regs.pp_ctrl, pp_div);
5003
	else
5004
		I915_WRITE(regs.pp_div, pp_div);
5005 5006

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5007 5008
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5009
		      IS_BROXTON(dev) ?
5010 5011
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5012 5013
}

5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5026
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5027
{
5028
	struct drm_i915_private *dev_priv = to_i915(dev);
5029
	struct intel_encoder *encoder;
5030 5031
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5032
	struct intel_crtc_state *config = NULL;
5033
	struct intel_crtc *intel_crtc = NULL;
5034
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5035 5036 5037 5038 5039 5040

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5041 5042
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5043 5044 5045
		return;
	}

5046
	/*
5047 5048
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5049
	 */
5050

5051 5052
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5053
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5054 5055 5056 5057 5058 5059

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5060
	config = intel_crtc->config;
5061

5062
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5063 5064 5065 5066
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5067 5068
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5069 5070
		index = DRRS_LOW_RR;

5071
	if (index == dev_priv->drrs.refresh_rate_type) {
5072 5073 5074 5075 5076 5077 5078 5079 5080 5081
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5082
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5095
		i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5096
		u32 val;
5097

5098
		val = I915_READ(reg);
5099
		if (index > DRRS_HIGH_RR) {
5100
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5101 5102 5103
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5104
		} else {
5105
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5106 5107 5108
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5109 5110 5111 5112
		}
		I915_WRITE(reg, val);
	}

5113 5114 5115 5116 5117
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5118 5119 5120 5121 5122 5123
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5124 5125 5126
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5127
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5151 5152 5153 5154 5155
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5156 5157 5158
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5159
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5174 5175 5176
		intel_dp_set_drrs_state(&dev_priv->drm,
					intel_dp->attached_connector->panel.
					fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5177 5178 5179 5180 5181 5182 5183

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5197
	/*
5198 5199
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5200 5201
	 */

5202 5203
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5204

5205
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5206 5207 5208
		intel_dp_set_drrs_state(&dev_priv->drm,
					intel_dp->attached_connector->panel.
					downclock_mode->vrefresh);
5209

5210 5211
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5212 5213
}

5214
/**
5215
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5216
 * @dev_priv: i915 device
5217 5218
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5219 5220
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5221 5222 5223
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5224 5225
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5226 5227 5228 5229
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5230
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5231 5232
		return;

5233
	cancel_delayed_work(&dev_priv->drrs.work);
5234

5235
	mutex_lock(&dev_priv->drrs.mutex);
5236 5237 5238 5239 5240
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5241 5242 5243
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5244 5245 5246
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5247
	/* invalidate means busy screen hence upclock */
5248
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5249 5250 5251
		intel_dp_set_drrs_state(&dev_priv->drm,
					dev_priv->drrs.dp->attached_connector->panel.
					fixed_mode->vrefresh);
5252 5253 5254 5255

	mutex_unlock(&dev_priv->drrs.mutex);
}

5256
/**
5257
 * intel_edp_drrs_flush - Restart Idleness DRRS
5258
 * @dev_priv: i915 device
5259 5260
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5261 5262 5263 5264
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5265 5266 5267
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5268 5269
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5270 5271 5272 5273
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5274
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5275 5276
		return;

5277
	cancel_delayed_work(&dev_priv->drrs.work);
5278

5279
	mutex_lock(&dev_priv->drrs.mutex);
5280 5281 5282 5283 5284
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5285 5286
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5287 5288

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5289 5290
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5291
	/* flush means busy screen hence upclock */
5292
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5293 5294 5295
		intel_dp_set_drrs_state(&dev_priv->drm,
					dev_priv->drrs.dp->attached_connector->panel.
					fixed_mode->vrefresh);
5296 5297 5298 5299 5300 5301

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5302 5303 5304 5305 5306
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5330 5331 5332 5333 5334 5335 5336 5337
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5357
static struct drm_display_mode *
5358 5359
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5360 5361
{
	struct drm_connector *connector = &intel_connector->base;
5362
	struct drm_device *dev = connector->dev;
5363
	struct drm_i915_private *dev_priv = to_i915(dev);
5364 5365
	struct drm_display_mode *downclock_mode = NULL;

5366 5367 5368
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5369 5370 5371 5372 5373 5374
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5375
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5376 5377 5378 5379 5380 5381 5382
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5383
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5384 5385 5386
		return NULL;
	}

5387
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5388

5389
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5390
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5391 5392 5393
	return downclock_mode;
}

5394
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5395
				     struct intel_connector *intel_connector)
5396 5397 5398
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5399 5400
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5401
	struct drm_i915_private *dev_priv = to_i915(dev);
5402
	struct drm_display_mode *fixed_mode = NULL;
5403
	struct drm_display_mode *downclock_mode = NULL;
5404 5405 5406
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5407
	enum pipe pipe = INVALID_PIPE;
5408 5409 5410 5411

	if (!is_edp(intel_dp))
		return true;

5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5425
	pps_lock(intel_dp);
5426 5427 5428 5429 5430 5431 5432 5433 5434 5435

	intel_dp_init_panel_power_timestamps(intel_dp);

	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}

5436
	intel_edp_panel_vdd_sanitize(intel_dp);
5437

5438
	pps_unlock(intel_dp);
5439

5440
	/* Cache DPCD and EDID for edp. */
5441
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5442

5443
	if (!has_dpcd) {
5444 5445
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5446
		goto out_vdd_off;
5447 5448
	}

5449
	mutex_lock(&dev->mode_config.mutex);
5450
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5469 5470
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5471 5472 5473 5474 5475 5476 5477 5478
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5479
		if (fixed_mode) {
5480
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5481 5482 5483
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5484
	}
5485
	mutex_unlock(&dev->mode_config.mutex);
5486

5487
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5488 5489
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5509 5510
	}

5511
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5512
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5513
	intel_panel_setup_backlight(connector, pipe);
5514 5515

	return true;
5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5528 5529
}

5530
bool
5531 5532
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5533
{
5534 5535 5536 5537
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5538
	struct drm_i915_private *dev_priv = to_i915(dev);
5539
	enum port port = intel_dig_port->port;
5540
	int type;
5541

5542 5543 5544 5545 5546
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5547 5548
	intel_dp->pps_pipe = INVALID_PIPE;

5549
	/* intel_dp vfuncs */
5550 5551
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5552 5553 5554 5555 5556
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5557
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5558

5559 5560 5561
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5562
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5563

5564 5565 5566
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5567 5568
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5569
	intel_dp->attached_connector = intel_connector;
5570

5571
	if (intel_dp_is_edp(dev, port))
5572
		type = DRM_MODE_CONNECTOR_eDP;
5573 5574
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5575

5576 5577 5578 5579 5580 5581 5582 5583
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5584
	/* eDP only on port B and/or C on vlv/chv */
5585 5586
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5587 5588
		return false;

5589 5590 5591 5592
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5593
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5594 5595 5596 5597 5598
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5599 5600
	intel_dp_aux_init(intel_dp, intel_connector);

5601
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5602
			  edp_panel_vdd_work);
5603

5604
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5605

P
Paulo Zanoni 已提交
5606
	if (HAS_DDI(dev))
5607 5608 5609 5610
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5611
	/* Set up the hotplug pin. */
5612 5613
	switch (port) {
	case PORT_A:
5614
		intel_encoder->hpd_pin = HPD_PORT_A;
5615 5616
		break;
	case PORT_B:
5617
		intel_encoder->hpd_pin = HPD_PORT_B;
5618
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5619
			intel_encoder->hpd_pin = HPD_PORT_A;
5620 5621
		break;
	case PORT_C:
5622
		intel_encoder->hpd_pin = HPD_PORT_C;
5623 5624
		break;
	case PORT_D:
5625
		intel_encoder->hpd_pin = HPD_PORT_D;
5626
		break;
X
Xiong Zhang 已提交
5627 5628 5629
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5630
	default:
5631
		BUG();
5632 5633
	}

5634
	/* init MST on ports that can support it */
5635
	if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
5636 5637 5638
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5639

5640
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5641 5642 5643
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5644
	}
5645

5646 5647
	intel_dp_add_properties(intel_dp, connector);

5648 5649 5650 5651 5652 5653 5654 5655
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5656 5657

	return true;
5658 5659 5660 5661 5662

fail:
	drm_connector_cleanup(connector);

	return false;
5663
}
5664

5665 5666 5667
bool intel_dp_init(struct drm_device *dev,
		   i915_reg_t output_reg,
		   enum port port)
5668
{
5669
	struct drm_i915_private *dev_priv = to_i915(dev);
5670 5671 5672 5673 5674
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5675
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5676
	if (!intel_dig_port)
5677
		return false;
5678

5679
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5680 5681
	if (!intel_connector)
		goto err_connector_alloc;
5682 5683 5684 5685

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5686
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5687
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5688
		goto err_encoder_init;
5689

5690
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5691 5692
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5693
	intel_encoder->get_config = intel_dp_get_config;
5694
	intel_encoder->suspend = intel_dp_encoder_suspend;
5695
	if (IS_CHERRYVIEW(dev)) {
5696
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5697 5698
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5699
		intel_encoder->post_disable = chv_post_disable_dp;
5700
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5701
	} else if (IS_VALLEYVIEW(dev)) {
5702
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5703 5704
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5705
		intel_encoder->post_disable = vlv_post_disable_dp;
5706
	} else {
5707 5708
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5709 5710
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5711
	}
5712

5713
	intel_dig_port->port = port;
5714
	intel_dig_port->dp.output_reg = output_reg;
5715
	intel_dig_port->max_lanes = 4;
5716

5717
	intel_encoder->type = INTEL_OUTPUT_DP;
5718 5719 5720 5721 5722 5723 5724 5725
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5726
	intel_encoder->cloneable = 0;
5727

5728
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5729
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5730

S
Sudip Mukherjee 已提交
5731 5732 5733
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5734
	return true;
S
Sudip Mukherjee 已提交
5735 5736 5737

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5738
err_encoder_init:
S
Sudip Mukherjee 已提交
5739 5740 5741
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5742
	return false;
5743
}
5744 5745 5746

void intel_dp_mst_suspend(struct drm_device *dev)
{
5747
	struct drm_i915_private *dev_priv = to_i915(dev);
5748 5749 5750 5751
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5752
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5753 5754

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5755 5756
			continue;

5757 5758
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5759 5760 5761 5762 5763
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5764
	struct drm_i915_private *dev_priv = to_i915(dev);
5765 5766 5767
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5768
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5769
		int ret;
5770

5771 5772
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5773

5774 5775 5776
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5777 5778
	}
}