intel_dp.c 170.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132

133 134 135 136 137
static unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

138 139
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
140
{
141
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
142 143 144 145

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
146
	case DP_LINK_BW_5_4:
147
		break;
148
	default:
149 150
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
151 152 153 154 155 156
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

157 158 159 160 161
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

162
	source_max = intel_dig_port->max_lanes;
163 164 165 166 167
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

185
static int
186
intel_dp_link_required(int pixel_clock, int bpp)
187
{
188
	return (pixel_clock * bpp + 9) / 10;
189 190
}

191 192 193 194 195 196
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

197
static enum drm_mode_status
198 199 200
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
201
	struct intel_dp *intel_dp = intel_attached_dp(connector);
202 203
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
204 205
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
206
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
207

208 209
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
210 211
			return MODE_PANEL;

212
		if (mode->vdisplay > fixed_mode->vdisplay)
213
			return MODE_PANEL;
214 215

		target_clock = fixed_mode->clock;
216 217
	}

218
	max_link_clock = intel_dp_max_link_rate(intel_dp);
219
	max_lanes = intel_dp_max_lane_count(intel_dp);
220 221 222 223

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

224
	if (mode_rate > max_rate || target_clock > max_dotclk)
225
		return MODE_CLOCK_HIGH;
226 227 228 229

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

230 231 232
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

233 234 235
	return MODE_OK;
}

236
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
237 238 239 240 241 242 243 244 245 246 247
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

248
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
249 250 251 252 253 254 255 256
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

257 258
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
259
				    struct intel_dp *intel_dp);
260 261
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
262
					      struct intel_dp *intel_dp);
263

264 265 266 267 268 269 270 271 272 273 274 275
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
276
	power_domain = intel_display_port_aux_power_domain(encoder);
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

292
	power_domain = intel_display_port_aux_power_domain(encoder);
293 294 295
	intel_display_power_put(dev_priv, power_domain);
}

296 297 298 299 300 301 302
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
303 304 305
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

329 330 331 332 333 334
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
335 336 337 338
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

339 340 341 342 343 344
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
345
	}
346

347 348 349 350 351 352 353 354 355 356 357 358 359 360
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
361

362
	if (!pll_enabled) {
363
		vlv_force_pll_off(dev, pipe);
364 365 366 367

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
368 369
}

370 371 372 373 374 375
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
376 377
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
378
	enum pipe pipe;
379

V
Ville Syrjälä 已提交
380
	lockdep_assert_held(&dev_priv->pps_mutex);
381

382 383 384
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

385 386 387 388 389 390 391
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
392
	for_each_intel_encoder(dev, encoder) {
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
409 410 411
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
412

413 414
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
415 416 417 418 419 420

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
421 422
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
423

424 425 426 427 428
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
429 430 431 432

	return intel_dp->pps_pipe;
}

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
453

454
static enum pipe
455 456 457
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
458 459
{
	enum pipe pipe;
460 461 462 463

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
464 465 466 467

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

468 469 470
		if (!pipe_check(dev_priv, pipe))
			continue;

471
		return pipe;
472 473
	}

474 475 476 477 478 479 480 481 482 483 484 485 486 487
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
488 489 490 491 492 493 494 495 496 497 498
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
499 500 501 502 503 504

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
505 506
	}

507 508 509
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

510 511
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
512 513
}

514 515 516 517 518
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

519
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
520 521 522 523 524 525 526 527 528 529 530 531
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

532
	for_each_intel_encoder(dev, encoder) {
533 534 535 536 537 538 539 540
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
541 542
}

543 544
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
545 546 547
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

548 549 550
	if (IS_BROXTON(dev))
		return BXT_PP_CONTROL(0);
	else if (HAS_PCH_SPLIT(dev))
551 552 553 554 555
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

556 557
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
558 559 560
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

561 562 563
	if (IS_BROXTON(dev))
		return BXT_PP_STATUS(0);
	else if (HAS_PCH_SPLIT(dev))
564 565 566 567 568
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

569 570 571 572 573 574 575 576 577 578 579 580 581
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

582
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
583

584
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
585
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
586
		i915_reg_t pp_ctrl_reg, pp_div_reg;
587
		u32 pp_div;
V
Ville Syrjälä 已提交
588

589 590 591 592 593 594 595 596 597 598 599
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

600
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
601

602 603 604
	return 0;
}

605
static bool edp_have_panel_power(struct intel_dp *intel_dp)
606
{
607
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
608 609
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
610 611
	lockdep_assert_held(&dev_priv->pps_mutex);

612
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
613 614 615
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

616
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
617 618
}

619
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
620
{
621
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
622 623
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
624 625
	lockdep_assert_held(&dev_priv->pps_mutex);

626
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
627 628 629
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

630
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
631 632
}

633 634 635
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
636
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
637
	struct drm_i915_private *dev_priv = dev->dev_private;
638

639 640
	if (!is_edp(intel_dp))
		return;
641

642
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
643 644
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
645 646
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
647 648 649
	}
}

650 651 652 653 654 655
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
656
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
657 658 659
	uint32_t status;
	bool done;

660
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
661
	if (has_aux_irq)
662
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
663
					  msecs_to_jiffies_timeout(10));
664 665 666 667 668 669 670 671 672 673
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

674
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
675
{
676
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
677
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
678

679 680 681
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
682
	 */
683
	return index ? 0 : DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
684 685 686 687 688 689
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
690
	struct drm_i915_private *dev_priv = dev->dev_private;
691 692 693 694

	if (index)
		return 0;

695
	if (intel_dig_port->port == PORT_A)
696
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
697 698
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
699 700 701 702 703 704 705 706 707 708 709
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
710
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
V
Ville Syrjälä 已提交
711
	} else if (HAS_PCH_LPT_H(dev_priv)) {
712
		/* Workaround for non-ULT HSW */
713 714 715 716 717
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
718
	} else  {
719
		return index ? 0 : DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
720
	}
721 722
}

723 724 725 726 727
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

728 729 730 731 732 733 734 735 736 737
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

738 739 740 741 742 743 744 745 746 747 748 749 750 751
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

752
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
753 754 755 756 757
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
758
	       DP_AUX_CH_CTL_DONE |
759
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
760
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
761
	       timeout |
762
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
763 764
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
765
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
766 767
}

768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

783 784
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
785
		const uint8_t *send, int send_bytes,
786 787 788 789 790
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
791
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
792
	uint32_t aux_clock_divider;
793 794
	int i, ret, recv_bytes;
	uint32_t status;
795
	int try, clock = 0;
796
	bool has_aux_irq = HAS_AUX_IRQ(dev);
797 798
	bool vdd;

799
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
800

801 802 803 804 805 806
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
807
	vdd = edp_panel_vdd_on(intel_dp);
808 809 810 811 812 813 814 815

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
816

817 818
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
819
		status = I915_READ_NOTRACE(ch_ctl);
820 821 822 823 824 825
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
826 827 828 829 830 831 832 833 834
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

835 836
		ret = -EBUSY;
		goto out;
837 838
	}

839 840 841 842 843 844
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

845
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
846 847 848 849
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
850

851 852 853 854
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
855
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
856 857
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
858 859

			/* Send the command and wait for it to complete */
860
			I915_WRITE(ch_ctl, send_ctl);
861 862 863 864 865 866 867 868 869 870

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

871
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
872
				continue;
873 874 875 876 877 878 879 880

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
881
				continue;
882
			}
883
			if (status & DP_AUX_CH_CTL_DONE)
884
				goto done;
885
		}
886 887 888
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
889
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
890 891
		ret = -EBUSY;
		goto out;
892 893
	}

894
done:
895 896 897
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
898
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
899
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
900 901
		ret = -EIO;
		goto out;
902
	}
903 904 905

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
906
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
907
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
908 909
		ret = -ETIMEDOUT;
		goto out;
910 911 912 913 914
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

936 937
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
938

939
	for (i = 0; i < recv_bytes; i += 4)
940
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
941
				    recv + i, recv_bytes - i);
942

943 944 945 946
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

947 948 949
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

950
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
951

952
	return ret;
953 954
}

955 956
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
957 958
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
959
{
960 961 962
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
963 964
	int ret;

965 966 967
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
968 969
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
970

971 972 973
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
974
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
975
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
976
		rxsize = 2; /* 0 or 1 data bytes */
977

978 979
		if (WARN_ON(txsize > 20))
			return -E2BIG;
980

981 982 983 984
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
		else
			WARN_ON(msg->size);
985

986 987 988
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
989

990 991 992 993 994 995 996
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
997 998
		}
		break;
999

1000 1001
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1002
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1003
		rxsize = msg->size + 1;
1004

1005 1006
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1007

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1019
		}
1020 1021 1022 1023 1024
		break;

	default:
		ret = -EINVAL;
		break;
1025
	}
1026

1027
	return ret;
1028 1029
}

1030 1031
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1044 1045
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1058 1059
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1074 1075
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1114 1115
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1132 1133
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1150 1151
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1152 1153 1154 1155 1156 1157 1158 1159 1160
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1161 1162
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1183
static void
1184 1185 1186 1187 1188 1189 1190
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	drm_dp_aux_unregister(&intel_dp->aux);
	kfree(intel_dp->aux.name);
}

static int
1191 1192 1193
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1194 1195
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1196 1197
	int ret;

1198
	intel_aux_reg_init(intel_dp);
1199

1200 1201 1202 1203
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
	if (!intel_dp->aux.name)
		return -ENOMEM;

1204 1205
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1206

1207 1208
	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name,
1209
		      connector->base.kdev->kobj.name);
1210

1211
	ret = drm_dp_aux_register(&intel_dp->aux);
1212
	if (ret < 0) {
1213
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1214 1215 1216
			  intel_dp->aux.name, ret);
		kfree(intel_dp->aux.name);
		return ret;
1217
	}
1218

1219 1220 1221 1222
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
1223 1224 1225 1226
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
			  intel_dp->aux.name, ret);
		intel_dp_aux_fini(intel_dp);
		return ret;
1227
	}
1228 1229

	return 0;
1230 1231
}

1232 1233 1234 1235 1236
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1237 1238 1239
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1240 1241 1242
	intel_connector_unregister(intel_connector);
}

1243
static void
1244
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
1245 1246 1247
{
	u32 ctrl1;

1248 1249 1250
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1251 1252 1253 1254 1255
	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1256
	switch (pipe_config->port_clock / 2) {
1257
	case 81000:
1258
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1259 1260
					      SKL_DPLL0);
		break;
1261
	case 135000:
1262
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1263 1264
					      SKL_DPLL0);
		break;
1265
	case 270000:
1266
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1267 1268
					      SKL_DPLL0);
		break;
1269
	case 162000:
1270
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1271 1272 1273 1274 1275 1276
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1277
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1278 1279 1280
					      SKL_DPLL0);
		break;
	case 216000:
1281
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1282 1283 1284
					      SKL_DPLL0);
		break;

1285 1286 1287 1288
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1289
void
1290
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
1291
{
1292 1293 1294
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1295 1296
	switch (pipe_config->port_clock / 2) {
	case 81000:
1297 1298
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
1299
	case 135000:
1300 1301
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
1302
	case 270000:
1303 1304 1305 1306 1307
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1308
static int
1309
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1310
{
1311 1312 1313
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1314
	}
1315 1316 1317 1318

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1319 1320
}

1321
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1322
{
1323 1324 1325
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1326
	/* WaDisableHBR2:skl */
1327
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1328 1329 1330 1331 1332 1333 1334 1335 1336
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1337
static int
1338
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1339
{
1340 1341
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1342 1343
	int size;

1344 1345
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1346
		size = ARRAY_SIZE(bxt_rates);
1347
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1348
		*source_rates = skl_rates;
1349 1350 1351 1352
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1353
	}
1354

1355
	/* This depends on the fact that 5.4 is last value in the array */
1356
	if (!intel_dp_source_supports_hbr2(intel_dp))
1357
		size--;
1358

1359
	return size;
1360 1361
}

1362 1363
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1364
		   struct intel_crtc_state *pipe_config)
1365 1366
{
	struct drm_device *dev = encoder->base.dev;
1367 1368
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1369 1370

	if (IS_G4X(dev)) {
1371 1372
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1373
	} else if (HAS_PCH_SPLIT(dev)) {
1374 1375
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1376 1377 1378
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1379
	} else if (IS_VALLEYVIEW(dev)) {
1380 1381
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1382
	}
1383 1384 1385

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1386
			if (pipe_config->port_clock == divisor[i].clock) {
1387 1388 1389 1390 1391
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1392 1393 1394
	}
}

1395 1396
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1397
			   int *common_rates)
1398 1399 1400 1401 1402
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1403 1404
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1405
			common_rates[k] = source_rates[i];
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1418 1419
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1420 1421 1422 1423 1424
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1425
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1426 1427 1428

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1429
			       common_rates);
1430 1431
}

1432 1433 1434 1435 1436 1437 1438 1439
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1440
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1451 1452
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1453 1454 1455 1456 1457
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1458
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1459 1460 1461 1462 1463 1464 1465
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1466 1467 1468
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1469 1470
}

1471
static int rate_to_index(int find, const int *rates)
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1482 1483 1484 1485 1486 1487
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1488
	len = intel_dp_common_rates(intel_dp, rates);
1489 1490 1491 1492 1493 1494
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1495 1496
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1497
	return rate_to_index(rate, intel_dp->sink_rates);
1498 1499
}

1500 1501
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1513
bool
1514
intel_dp_compute_config(struct intel_encoder *encoder,
1515
			struct intel_crtc_state *pipe_config)
1516
{
1517
	struct drm_device *dev = encoder->base.dev;
1518
	struct drm_i915_private *dev_priv = dev->dev_private;
1519
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1520
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1521
	enum port port = dp_to_dig_port(intel_dp)->port;
1522
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1523
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1524
	int lane_count, clock;
1525
	int min_lane_count = 1;
1526
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1527
	/* Conveniently, the link BW constants become indices with a shift...*/
1528
	int min_clock = 0;
1529
	int max_clock;
1530
	int bpp, mode_rate;
1531
	int link_avail, link_clock;
1532 1533
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1534
	uint8_t link_bw, rate_select;
1535

1536
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1537 1538

	/* No common link rates between source and sink */
1539
	WARN_ON(common_len <= 0);
1540

1541
	max_clock = common_len - 1;
1542

1543
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1544 1545
		pipe_config->has_pch_encoder = true;

1546
	pipe_config->has_dp_encoder = true;
1547
	pipe_config->has_drrs = false;
1548
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1549

1550 1551 1552
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1553 1554 1555

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1556
			ret = skl_update_scaler_crtc(pipe_config);
1557 1558 1559 1560
			if (ret)
				return ret;
		}

1561
		if (HAS_GMCH_DISPLAY(dev))
1562 1563 1564
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1565 1566
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1567 1568
	}

1569
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1570 1571
		return false;

1572
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1573
		      "max bw %d pixel clock %iKHz\n",
1574
		      max_lane_count, common_rates[max_clock],
1575
		      adjusted_mode->crtc_clock);
1576

1577 1578
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1579
	bpp = pipe_config->pipe_bpp;
1580
	if (is_edp(intel_dp)) {
1581 1582 1583 1584

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
			(dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
1585 1586 1587 1588 1589
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1590 1591 1592 1593 1594 1595 1596 1597 1598
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1599
	}
1600

1601
	for (; bpp >= 6*3; bpp -= 2*3) {
1602 1603
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1604

1605
		for (clock = min_clock; clock <= max_clock; clock++) {
1606 1607 1608 1609
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1610
				link_clock = common_rates[clock];
1611 1612 1613 1614 1615 1616 1617 1618 1619
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1620

1621
	return false;
1622

1623
found:
1624 1625 1626 1627 1628 1629
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1630 1631 1632 1633 1634
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1635 1636
	}

1637
	pipe_config->lane_count = lane_count;
1638

1639
	pipe_config->pipe_bpp = bpp;
1640
	pipe_config->port_clock = common_rates[clock];
1641

1642 1643 1644 1645 1646
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1647
		      pipe_config->port_clock, bpp);
1648 1649
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1650

1651
	intel_link_compute_m_n(bpp, lane_count,
1652 1653
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1654
			       &pipe_config->dp_m_n);
1655

1656
	if (intel_connector->panel.downclock_mode != NULL &&
1657
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1658
			pipe_config->has_drrs = true;
1659 1660 1661 1662 1663 1664
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1665
	if ((IS_SKYLAKE(dev)  || IS_KABYLAKE(dev)) && is_edp(intel_dp))
1666
		skl_edp_set_pll_config(pipe_config);
1667 1668
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1669
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1670
		hsw_dp_set_ddi_pll_sel(pipe_config);
1671
	else
1672
		intel_dp_set_clock(encoder, pipe_config);
1673

1674
	return true;
1675 1676
}

1677 1678 1679 1680 1681 1682 1683
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
}

1684
static void intel_dp_prepare(struct intel_encoder *encoder)
1685
{
1686
	struct drm_device *dev = encoder->base.dev;
1687
	struct drm_i915_private *dev_priv = dev->dev_private;
1688
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1689
	enum port port = dp_to_dig_port(intel_dp)->port;
1690
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1691
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1692

1693 1694
	intel_dp_set_link_params(intel_dp, crtc->config);

1695
	/*
K
Keith Packard 已提交
1696
	 * There are four kinds of DP registers:
1697 1698
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1699 1700
	 * 	SNB CPU
	 *	IVB CPU
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1711

1712 1713 1714 1715
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1716

1717 1718
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1719
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1720

1721
	/* Split out the IBX/CPU vs CPT settings */
1722

1723
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1724 1725 1726 1727 1728 1729
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1730
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1731 1732
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1733
		intel_dp->DP |= crtc->pipe << 29;
1734
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1735 1736
		u32 trans_dp;

1737
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1738 1739 1740 1741 1742 1743 1744

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1745
	} else {
1746
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1747
		    !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
1748
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1749 1750 1751 1752 1753 1754 1755

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1756
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1757 1758
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1759
		if (IS_CHERRYVIEW(dev))
1760
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1761 1762
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1763
	}
1764 1765
}

1766 1767
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1768

1769 1770
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1771

1772 1773
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1774

1775
static void wait_panel_status(struct intel_dp *intel_dp,
1776 1777
				       u32 mask,
				       u32 value)
1778
{
1779
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1780
	struct drm_i915_private *dev_priv = dev->dev_private;
1781
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1782

V
Ville Syrjälä 已提交
1783 1784
	lockdep_assert_held(&dev_priv->pps_mutex);

1785 1786
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1787

1788
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1789 1790 1791
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1792

T
Tvrtko Ursulin 已提交
1793 1794
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
		      5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
1795
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1796 1797
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1798 1799

	DRM_DEBUG_KMS("Wait complete\n");
1800
}
1801

1802
static void wait_panel_on(struct intel_dp *intel_dp)
1803 1804
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1805
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1806 1807
}

1808
static void wait_panel_off(struct intel_dp *intel_dp)
1809 1810
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1811
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1812 1813
}

1814
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1815
{
1816 1817 1818
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1819
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1820

1821 1822 1823 1824 1825
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1826 1827
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1828 1829 1830
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1831

1832
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1833 1834
}

1835
static void wait_backlight_on(struct intel_dp *intel_dp)
1836 1837 1838 1839 1840
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1841
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1842 1843 1844 1845
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1846

1847 1848 1849 1850
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1851
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1852
{
1853 1854 1855
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1856

V
Ville Syrjälä 已提交
1857 1858
	lockdep_assert_held(&dev_priv->pps_mutex);

1859
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1860 1861 1862 1863
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1864
	return control;
1865 1866
}

1867 1868 1869 1870 1871
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1872
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1873
{
1874
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1875 1876
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1877
	struct drm_i915_private *dev_priv = dev->dev_private;
1878
	enum intel_display_power_domain power_domain;
1879
	u32 pp;
1880
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1881
	bool need_to_disable = !intel_dp->want_panel_vdd;
1882

V
Ville Syrjälä 已提交
1883 1884
	lockdep_assert_held(&dev_priv->pps_mutex);

1885
	if (!is_edp(intel_dp))
1886
		return false;
1887

1888
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1889
	intel_dp->want_panel_vdd = true;
1890

1891
	if (edp_have_panel_vdd(intel_dp))
1892
		return need_to_disable;
1893

1894
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1895
	intel_display_power_get(dev_priv, power_domain);
1896

V
Ville Syrjälä 已提交
1897 1898
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1899

1900 1901
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1902

1903
	pp = ironlake_get_pp_control(intel_dp);
1904
	pp |= EDP_FORCE_VDD;
1905

1906 1907
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1908 1909 1910 1911 1912

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1913 1914 1915
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1916
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1917 1918
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1919 1920
		msleep(intel_dp->panel_power_up_delay);
	}
1921 1922 1923 1924

	return need_to_disable;
}

1925 1926 1927 1928 1929 1930 1931
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1932
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1933
{
1934
	bool vdd;
1935

1936 1937 1938
	if (!is_edp(intel_dp))
		return;

1939
	pps_lock(intel_dp);
1940
	vdd = edp_panel_vdd_on(intel_dp);
1941
	pps_unlock(intel_dp);
1942

R
Rob Clark 已提交
1943
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1944
	     port_name(dp_to_dig_port(intel_dp)->port));
1945 1946
}

1947
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1948
{
1949
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1950
	struct drm_i915_private *dev_priv = dev->dev_private;
1951 1952 1953 1954
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1955
	u32 pp;
1956
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1957

V
Ville Syrjälä 已提交
1958
	lockdep_assert_held(&dev_priv->pps_mutex);
1959

1960
	WARN_ON(intel_dp->want_panel_vdd);
1961

1962
	if (!edp_have_panel_vdd(intel_dp))
1963
		return;
1964

V
Ville Syrjälä 已提交
1965 1966
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1967

1968 1969
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1970

1971 1972
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1973

1974 1975
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1976

1977 1978 1979
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1980

1981
	if ((pp & POWER_TARGET_ON) == 0)
1982
		intel_dp->panel_power_off_time = ktime_get_boottime();
1983

1984
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1985
	intel_display_power_put(dev_priv, power_domain);
1986
}
1987

1988
static void edp_panel_vdd_work(struct work_struct *__work)
1989 1990 1991 1992
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1993
	pps_lock(intel_dp);
1994 1995
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1996
	pps_unlock(intel_dp);
1997 1998
}

1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2012 2013 2014 2015 2016
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2017
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2018
{
V
Ville Syrjälä 已提交
2019 2020 2021 2022 2023
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

2024 2025
	if (!is_edp(intel_dp))
		return;
2026

R
Rob Clark 已提交
2027
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2028
	     port_name(dp_to_dig_port(intel_dp)->port));
2029

2030 2031
	intel_dp->want_panel_vdd = false;

2032
	if (sync)
2033
		edp_panel_vdd_off_sync(intel_dp);
2034 2035
	else
		edp_panel_vdd_schedule_off(intel_dp);
2036 2037
}

2038
static void edp_panel_on(struct intel_dp *intel_dp)
2039
{
2040
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2041
	struct drm_i915_private *dev_priv = dev->dev_private;
2042
	u32 pp;
2043
	i915_reg_t pp_ctrl_reg;
2044

2045 2046
	lockdep_assert_held(&dev_priv->pps_mutex);

2047
	if (!is_edp(intel_dp))
2048
		return;
2049

V
Ville Syrjälä 已提交
2050 2051
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2052

2053 2054 2055
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2056
		return;
2057

2058
	wait_panel_power_cycle(intel_dp);
2059

2060
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2061
	pp = ironlake_get_pp_control(intel_dp);
2062 2063 2064
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2065 2066
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2067
	}
2068

2069
	pp |= POWER_TARGET_ON;
2070 2071 2072
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2073 2074
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2075

2076
	wait_panel_on(intel_dp);
2077
	intel_dp->last_power_on = jiffies;
2078

2079 2080
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2081 2082
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2083
	}
2084
}
V
Ville Syrjälä 已提交
2085

2086 2087 2088 2089 2090 2091 2092
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2093
	pps_unlock(intel_dp);
2094 2095
}

2096 2097

static void edp_panel_off(struct intel_dp *intel_dp)
2098
{
2099 2100
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2101
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2102
	struct drm_i915_private *dev_priv = dev->dev_private;
2103
	enum intel_display_power_domain power_domain;
2104
	u32 pp;
2105
	i915_reg_t pp_ctrl_reg;
2106

2107 2108
	lockdep_assert_held(&dev_priv->pps_mutex);

2109 2110
	if (!is_edp(intel_dp))
		return;
2111

V
Ville Syrjälä 已提交
2112 2113
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2114

V
Ville Syrjälä 已提交
2115 2116
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2117

2118
	pp = ironlake_get_pp_control(intel_dp);
2119 2120
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2121 2122
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
2123

2124
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2125

2126 2127
	intel_dp->want_panel_vdd = false;

2128 2129
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2130

2131
	intel_dp->panel_power_off_time = ktime_get_boottime();
2132
	wait_panel_off(intel_dp);
2133 2134

	/* We got a reference when we enabled the VDD. */
2135
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2136
	intel_display_power_put(dev_priv, power_domain);
2137
}
V
Ville Syrjälä 已提交
2138

2139 2140 2141 2142
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2143

2144 2145
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2146
	pps_unlock(intel_dp);
2147 2148
}

2149 2150
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2151
{
2152 2153
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2154 2155
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2156
	i915_reg_t pp_ctrl_reg;
2157

2158 2159 2160 2161 2162 2163
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2164
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2165

2166
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2167

2168
	pp = ironlake_get_pp_control(intel_dp);
2169
	pp |= EDP_BLC_ENABLE;
2170

2171
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2172 2173 2174

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2175

2176
	pps_unlock(intel_dp);
2177 2178
}

2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2193
{
2194
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2195 2196
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2197
	i915_reg_t pp_ctrl_reg;
2198

2199 2200 2201
	if (!is_edp(intel_dp))
		return;

2202
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2203

2204
	pp = ironlake_get_pp_control(intel_dp);
2205
	pp &= ~EDP_BLC_ENABLE;
2206

2207
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2208 2209 2210

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2211

2212
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2213 2214

	intel_dp->last_backlight_off = jiffies;
2215
	edp_wait_backlight_off(intel_dp);
2216
}
2217

2218 2219 2220 2221 2222 2223 2224
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2225

2226
	_intel_edp_backlight_off(intel_dp);
2227
	intel_panel_disable_backlight(intel_dp->attached_connector);
2228
}
2229

2230 2231 2232 2233 2234 2235 2236 2237
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2238 2239
	bool is_enabled;

2240
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2241
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2242
	pps_unlock(intel_dp);
2243 2244 2245 2246

	if (is_enabled == enable)
		return;

2247 2248
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2249 2250 2251 2252 2253 2254 2255

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2256 2257 2258 2259 2260 2261 2262 2263 2264
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2265
			onoff(state), onoff(cur_state));
2266 2267 2268 2269 2270 2271 2272 2273 2274
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2275
			onoff(state), onoff(cur_state));
2276 2277 2278 2279
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2280
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2281
{
2282
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2283 2284
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2285

2286 2287 2288
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2289

2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
		      crtc->config->port_clock);

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

	if (crtc->config->port_clock == 162000)
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2304
	intel_dp->DP |= DP_PLL_ENABLE;
2305

2306
	I915_WRITE(DP_A, intel_dp->DP);
2307 2308
	POSTING_READ(DP_A);
	udelay(200);
2309 2310
}

2311
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2312
{
2313
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2314 2315
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2316

2317 2318 2319
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2320

2321 2322
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2323
	intel_dp->DP &= ~DP_PLL_ENABLE;
2324

2325
	I915_WRITE(DP_A, intel_dp->DP);
2326
	POSTING_READ(DP_A);
2327 2328 2329
	udelay(200);
}

2330
/* If the sink supports it, try to set the power state appropriately */
2331
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2332 2333 2334 2335 2336 2337 2338 2339
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2340 2341
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2342 2343 2344 2345 2346 2347
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2348 2349
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2350 2351 2352 2353 2354
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2355 2356 2357 2358

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2359 2360
}

2361 2362
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2363
{
2364
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2365
	enum port port = dp_to_dig_port(intel_dp)->port;
2366 2367
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2368 2369
	enum intel_display_power_domain power_domain;
	u32 tmp;
2370
	bool ret;
2371 2372

	power_domain = intel_display_port_power_domain(encoder);
2373
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2374 2375
		return false;

2376 2377
	ret = false;

2378
	tmp = I915_READ(intel_dp->output_reg);
2379 2380

	if (!(tmp & DP_PORT_EN))
2381
		goto out;
2382

2383
	if (IS_GEN7(dev) && port == PORT_A) {
2384
		*pipe = PORT_TO_PIPE_CPT(tmp);
2385
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2386
		enum pipe p;
2387

2388 2389 2390 2391
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2392 2393 2394
				ret = true;

				goto out;
2395 2396 2397
			}
		}

2398
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2399
			      i915_mmio_reg_offset(intel_dp->output_reg));
2400 2401 2402 2403
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2404
	}
2405

2406 2407 2408 2409 2410 2411
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2412
}
2413

2414
static void intel_dp_get_config(struct intel_encoder *encoder,
2415
				struct intel_crtc_state *pipe_config)
2416 2417 2418
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2419 2420 2421 2422
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2423

2424
	tmp = I915_READ(intel_dp->output_reg);
2425 2426

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2427

2428
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2429 2430 2431
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2432 2433 2434
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2435

2436
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2437 2438 2439 2440
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2441
		if (tmp & DP_SYNC_HS_HIGH)
2442 2443 2444
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2445

2446
		if (tmp & DP_SYNC_VS_HIGH)
2447 2448 2449 2450
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2451

2452
	pipe_config->base.adjusted_mode.flags |= flags;
2453

2454
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2455
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2456 2457
		pipe_config->limited_color_range = true;

2458 2459
	pipe_config->has_dp_encoder = true;

2460 2461 2462
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2463 2464
	intel_dp_get_m_n(crtc, pipe_config);

2465
	if (port == PORT_A) {
2466
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2467 2468 2469 2470
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2471

2472 2473 2474
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2475

2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2495 2496
}

2497
static void intel_disable_dp(struct intel_encoder *encoder)
2498
{
2499
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2500
	struct drm_device *dev = encoder->base.dev;
2501 2502
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2503
	if (crtc->config->has_audio)
2504
		intel_audio_codec_disable(encoder);
2505

2506 2507 2508
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2509 2510
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2511
	intel_edp_panel_vdd_on(intel_dp);
2512
	intel_edp_backlight_off(intel_dp);
2513
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2514
	intel_edp_panel_off(intel_dp);
2515

2516 2517
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2518
		intel_dp_link_down(intel_dp);
2519 2520
}

2521
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2522
{
2523
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2524
	enum port port = dp_to_dig_port(intel_dp)->port;
2525

2526
	intel_dp_link_down(intel_dp);
2527 2528

	/* Only ilk+ has port A */
2529 2530
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2531 2532 2533 2534 2535 2536 2537
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2538 2539
}

2540 2541
static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
				     bool reset)
2542
{
2543 2544 2545 2546 2547
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	enum pipe pipe = crtc->pipe;
	uint32_t val;
2548

2549 2550 2551 2552 2553 2554
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	if (reset)
		val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	else
		val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2555

2556 2557 2558 2559 2560 2561 2562 2563
	if (crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
		if (reset)
			val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
		else
			val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
	}
2564

2565
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2566
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2567 2568 2569 2570
	if (reset)
		val &= ~DPIO_PCS_CLK_SOFT_RESET;
	else
		val |= DPIO_PCS_CLK_SOFT_RESET;
2571
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2572

2573
	if (crtc->config->lane_count > 2) {
2574 2575
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
		val |= CHV_PCS_REQ_SOFTRESET_EN;
2576 2577 2578 2579
		if (reset)
			val &= ~DPIO_PCS_CLK_SOFT_RESET;
		else
			val |= DPIO_PCS_CLK_SOFT_RESET;
2580 2581
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
	}
2582
}
2583

2584 2585 2586 2587 2588
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2589

2590 2591 2592 2593 2594 2595
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2596

V
Ville Syrjälä 已提交
2597
	mutex_unlock(&dev_priv->sb_lock);
2598 2599
}

2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2636 2637
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
2688 2689
	struct intel_crtc *crtc =
		to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
2690 2691 2692 2693 2694 2695 2696

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2697 2698 2699 2700 2701 2702 2703 2704

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2705 2706
	if (crtc->config->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2707 2708 2709

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2710 2711
}

2712
static void intel_enable_dp(struct intel_encoder *encoder)
2713
{
2714 2715 2716
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2717
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2718
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2719 2720
	enum port port = dp_to_dig_port(intel_dp)->port;
	enum pipe pipe = crtc->pipe;
2721

2722 2723
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2724

2725 2726
	pps_lock(intel_dp);

2727
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2728 2729
		vlv_init_panel_power_sequencer(intel_dp);

2730 2731 2732 2733 2734 2735 2736 2737 2738
	/*
	 * We get an occasional spurious underrun between the port
	 * enable and vdd enable, when enabling port A eDP.
	 *
	 * FIXME: Not sure if this applies to (PCH) port D eDP as well
	 */
	if (port == PORT_A)
		intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);

2739
	intel_dp_enable_port(intel_dp);
2740

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	if (port == PORT_A && IS_GEN5(dev_priv)) {
		/*
		 * Underrun reporting for the other pipe was disabled in
		 * g4x_pre_enable_dp(). The eDP PLL and port have now been
		 * enabled, so it's now safe to re-enable underrun reporting.
		 */
		intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
		intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
	}

2752 2753 2754 2755
	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

2756 2757 2758
	if (port == PORT_A)
		intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2759 2760
	pps_unlock(intel_dp);

2761
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2762 2763 2764 2765 2766
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2767 2768
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2769
	}
2770

2771
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2772
	intel_dp_start_link_train(intel_dp);
2773
	intel_dp_stop_link_train(intel_dp);
2774

2775
	if (crtc->config->has_audio) {
2776
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2777
				 pipe_name(pipe));
2778 2779
		intel_audio_codec_enable(encoder);
	}
2780
}
2781

2782 2783
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2784 2785
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2786
	intel_enable_dp(encoder);
2787
	intel_edp_backlight_on(intel_dp);
2788
}
2789

2790 2791
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2792 2793
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2794
	intel_edp_backlight_on(intel_dp);
2795
	intel_psr_enable(intel_dp);
2796 2797
}

2798
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2799
{
2800
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2801
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2802 2803
	enum port port = dp_to_dig_port(intel_dp)->port;
	enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
2804

2805 2806
	intel_dp_prepare(encoder);

2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
	if (port == PORT_A && IS_GEN5(dev_priv)) {
		/*
		 * We get FIFO underruns on the other pipe when
		 * enabling the CPU eDP PLL, and when enabling CPU
		 * eDP port. We could potentially avoid the PLL
		 * underrun with a vblank wait just prior to enabling
		 * the PLL, but that doesn't appear to help the port
		 * enable case. Just sweep it all under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
	}

2820
	/* Only ilk+ has port A */
2821
	if (port == PORT_A)
2822 2823 2824
		ironlake_edp_pll_on(intel_dp);
}

2825 2826 2827 2828 2829
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
2830
	i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2851 2852 2853 2854 2855 2856 2857 2858
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2859 2860 2861
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2862
	for_each_intel_encoder(dev, encoder) {
2863
		struct intel_dp *intel_dp;
2864
		enum port port;
2865 2866 2867 2868 2869

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2870
		port = dp_to_dig_port(intel_dp)->port;
2871 2872 2873 2874 2875

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2876
			      pipe_name(pipe), port_name(port));
2877

2878
		WARN(encoder->base.crtc,
2879 2880
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2881 2882

		/* make sure vdd is off before we steal it */
2883
		vlv_detach_power_sequencer(intel_dp);
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2897 2898 2899
	if (!is_edp(intel_dp))
		return;

2900 2901 2902 2903 2904 2905 2906 2907 2908
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2909
		vlv_detach_power_sequencer(intel_dp);
2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2924 2925
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2926 2927
}

2928
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2929
{
2930
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2931
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2932
	struct drm_device *dev = encoder->base.dev;
2933
	struct drm_i915_private *dev_priv = dev->dev_private;
2934
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2935
	enum dpio_channel port = vlv_dport_to_channel(dport);
2936 2937
	int pipe = intel_crtc->pipe;
	u32 val;
2938

V
Ville Syrjälä 已提交
2939
	mutex_lock(&dev_priv->sb_lock);
2940

2941
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2942 2943 2944 2945 2946 2947
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2948 2949 2950
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2951

V
Ville Syrjälä 已提交
2952
	mutex_unlock(&dev_priv->sb_lock);
2953 2954

	intel_enable_dp(encoder);
2955 2956
}

2957
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2958 2959 2960 2961
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2962 2963
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2964
	enum dpio_channel port = vlv_dport_to_channel(dport);
2965
	int pipe = intel_crtc->pipe;
2966

2967 2968
	intel_dp_prepare(encoder);

2969
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2970
	mutex_lock(&dev_priv->sb_lock);
2971
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2972 2973
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2974
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2975 2976 2977 2978 2979 2980
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2981 2982 2983
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2984
	mutex_unlock(&dev_priv->sb_lock);
2985 2986
}

2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2997
	int data, i, stagger;
2998
	u32 val;
2999

V
Ville Syrjälä 已提交
3000
	mutex_lock(&dev_priv->sb_lock);
3001

3002 3003 3004 3005 3006
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

3007 3008 3009 3010 3011
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
3012

3013
	/* Program Tx lane latency optimal setting*/
3014
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3015
		/* Set the upar bit */
3016 3017 3018 3019
		if (intel_crtc->config->lane_count == 1)
			data = 0x0;
		else
			data = (i == 1) ? 0x0 : 0x1;
3020 3021 3022 3023 3024
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

3040 3041 3042 3043 3044
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val |= DPIO_TX2_STAGGER_MASK(0x1f);
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
3045 3046 3047 3048 3049 3050 3051 3052

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

3053 3054 3055 3056 3057 3058 3059 3060
	if (intel_crtc->config->lane_count > 2) {
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
			       DPIO_LANESTAGGER_STRAP(stagger) |
			       DPIO_LANESTAGGER_STRAP_OVRD |
			       DPIO_TX1_STAGGER_MASK(0x1f) |
			       DPIO_TX1_STAGGER_MULT(7) |
			       DPIO_TX2_STAGGER_MULT(5));
	}
3061

3062 3063 3064
	/* Deassert data lane reset */
	chv_data_lane_soft_reset(encoder, false);

V
Ville Syrjälä 已提交
3065
	mutex_unlock(&dev_priv->sb_lock);
3066 3067

	intel_enable_dp(encoder);
3068 3069 3070 3071 3072 3073

	/* Second common lane will stay alive on its own now */
	if (dport->release_cl2_override) {
		chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
		dport->release_cl2_override = false;
	}
3074 3075
}

3076 3077 3078 3079 3080 3081 3082 3083 3084
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
3085 3086
	unsigned int lane_mask =
		intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
3087 3088
	u32 val;

3089 3090
	intel_dp_prepare(encoder);

3091 3092 3093 3094 3095 3096 3097 3098
	/*
	 * Must trick the second common lane into life.
	 * Otherwise we can't even access the PLL.
	 */
	if (ch == DPIO_CH0 && pipe == PIPE_B)
		dport->release_cl2_override =
			!chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);

3099 3100
	chv_phy_powergate_lanes(encoder, true, lane_mask);

V
Ville Syrjälä 已提交
3101
	mutex_lock(&dev_priv->sb_lock);
3102

3103 3104 3105
	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);

3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

3125 3126 3127 3128 3129 3130 3131 3132 3133
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

3134 3135 3136 3137 3138 3139 3140 3141 3142
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
		val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
		if (pipe != PIPE_B)
			val &= ~CHV_PCS_USEDCLKCHANNEL;
		else
			val |= CHV_PCS_USEDCLKCHANNEL;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
	}
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
3156
	mutex_unlock(&dev_priv->sb_lock);
3157 3158
}

3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
	u32 val;

	mutex_lock(&dev_priv->sb_lock);

	/* disable left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

	mutex_unlock(&dev_priv->sb_lock);
3179

3180 3181 3182 3183 3184 3185 3186 3187 3188
	/*
	 * Leave the power down bit cleared for at least one
	 * lane so that chv_powergate_phy_ch() will power
	 * on something when the channel is otherwise unused.
	 * When the port is off and the override is removed
	 * the lanes power down anyway, so otherwise it doesn't
	 * really matter what the state of power down bits is
	 * after this.
	 */
3189
	chv_phy_powergate_lanes(encoder, false, 0x0);
3190 3191
}

3192
/*
3193 3194
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
3195 3196 3197
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
3198
 */
3199 3200 3201
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
3202
{
3203 3204
	ssize_t ret;
	int i;
3205

3206 3207 3208 3209 3210 3211 3212
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

3213
	for (i = 0; i < 3; i++) {
3214 3215 3216
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
3217 3218
		msleep(1);
	}
3219

3220
	return ret;
3221 3222 3223 3224 3225 3226
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3227
bool
3228
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3229
{
3230 3231 3232 3233
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3234 3235
}

3236
/* These are source-specific values. */
3237
uint8_t
K
Keith Packard 已提交
3238
intel_dp_voltage_max(struct intel_dp *intel_dp)
3239
{
3240
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3241
	struct drm_i915_private *dev_priv = dev->dev_private;
3242
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3243

3244 3245 3246
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
3247
		if (dev_priv->edp_low_vswing && port == PORT_A)
3248
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3249
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3250
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3251
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3252
	else if (IS_GEN7(dev) && port == PORT_A)
3253
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3254
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
3255
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3256
	else
3257
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3258 3259
}

3260
uint8_t
K
Keith Packard 已提交
3261 3262
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3263
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3264
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3265

3266 3267 3268 3269 3270 3271 3272 3273
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3274 3275
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3276 3277 3278 3279
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3280
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3281 3282 3283 3284 3285 3286 3287
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3288
		default:
3289
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3290
		}
3291
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3292
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3293 3294 3295 3296 3297 3298 3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3300
		default:
3301
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3302
		}
3303
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3304
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3305 3306 3307 3308 3309
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3310
		default:
3311
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3312 3313 3314
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3315 3316 3317 3318 3319 3320 3321
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3322
		default:
3323
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3324
		}
3325 3326 3327
	}
}

3328
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3329 3330 3331 3332
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3333 3334
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3335 3336 3337
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3338
	enum dpio_channel port = vlv_dport_to_channel(dport);
3339
	int pipe = intel_crtc->pipe;
3340 3341

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3342
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3343 3344
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3345
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3346 3347 3348
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3349
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3350 3351 3352
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3353
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3354 3355 3356
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3357
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3358 3359 3360 3361 3362 3363 3364
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3365
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3366 3367
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3368
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3369 3370 3371
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3372
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3373 3374 3375
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3376
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3377 3378 3379 3380 3381 3382 3383
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3384
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3385 3386
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3387
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3388 3389 3390
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3391
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3392 3393 3394 3395 3396 3397 3398
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3399
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3400 3401
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3402
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3414
	mutex_lock(&dev_priv->sb_lock);
3415 3416 3417
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3418
			 uniqtranscale_reg_value);
3419 3420 3421 3422
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3423
	mutex_unlock(&dev_priv->sb_lock);
3424 3425 3426 3427

	return 0;
}

3428 3429 3430 3431 3432 3433
static bool chv_need_uniq_trans_scale(uint8_t train_set)
{
	return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
		(train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
}

3434
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3435 3436 3437 3438 3439
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3440
	u32 deemph_reg_value, margin_reg_value, val;
3441 3442
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3443 3444
	enum pipe pipe = intel_crtc->pipe;
	int i;
3445 3446

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3447
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3448
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3449
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3450 3451 3452
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3453
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3454 3455 3456
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3457
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3458 3459 3460
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3461
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3462 3463 3464 3465 3466 3467 3468 3469
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3470
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3471
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3472
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3473 3474 3475
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3476
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3477 3478 3479
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3480
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3481 3482 3483 3484 3485 3486 3487
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3488
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3489
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3490
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3491 3492 3493
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3494
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3495 3496 3497 3498 3499 3500 3501
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3502
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3503
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3504
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3516
	mutex_lock(&dev_priv->sb_lock);
3517 3518

	/* Clear calc init */
3519 3520
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3521 3522
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3523 3524
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3525 3526 3527 3528 3529 3530 3531
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
		val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
		val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3532

3533 3534 3535 3536 3537
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

3538 3539 3540 3541 3542 3543
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
		val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
		val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
	}
3544

3545
	/* Program swing deemph */
3546
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3547 3548 3549 3550 3551
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3552 3553

	/* Program swing margin */
3554
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3555
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3556

3557 3558
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3559 3560 3561 3562 3563 3564 3565 3566 3567

		/*
		 * Supposedly this value shouldn't matter when unique transition
		 * scale is disabled, but in fact it does matter. Let's just
		 * always program the same value and hope it's OK.
		 */
		val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
		val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;

3568 3569
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3570

3571 3572 3573 3574 3575 3576
	/*
	 * The document said it needs to set bit 27 for ch0 and bit 26
	 * for ch1. Might be a typo in the doc.
	 * For now, for this unique transition scale selection, set bit
	 * 27 for ch0 and ch1.
	 */
3577
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3578
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3579
		if (chv_need_uniq_trans_scale(train_set))
3580
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3581 3582 3583
		else
			val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3584 3585 3586
	}

	/* Start swing calculation */
3587 3588 3589 3590
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3591 3592 3593 3594 3595
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3596

V
Ville Syrjälä 已提交
3597
	mutex_unlock(&dev_priv->sb_lock);
3598 3599 3600 3601

	return 0;
}

3602
static uint32_t
3603
gen4_signal_levels(uint8_t train_set)
3604
{
3605
	uint32_t	signal_levels = 0;
3606

3607
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3608
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3609 3610 3611
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3612
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3613 3614
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3615
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3616 3617
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3618
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3619 3620 3621
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3622
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3623
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3624 3625 3626
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3627
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3628 3629
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3630
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3631 3632
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3633
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3634 3635 3636 3637 3638 3639
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3640 3641
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3642
gen6_edp_signal_levels(uint8_t train_set)
3643
{
3644 3645 3646
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3647 3648
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3649
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3650
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3651
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3652 3653
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3654
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3655 3656
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3657
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3658 3659
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3660
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3661
	default:
3662 3663 3664
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3665 3666 3667
	}
}

K
Keith Packard 已提交
3668 3669
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3670
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3671 3672 3673 3674
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3675
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3676
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3677
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3678
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3679
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3680 3681
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3682
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3683
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3684
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3685 3686
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3687
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3688
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3689
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3690 3691 3692 3693 3694 3695 3696 3697 3698
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3699
void
3700
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3701 3702
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3703
	enum port port = intel_dig_port->port;
3704
	struct drm_device *dev = intel_dig_port->base.base.dev;
3705
	struct drm_i915_private *dev_priv = to_i915(dev);
3706
	uint32_t signal_levels, mask = 0;
3707 3708
	uint8_t train_set = intel_dp->train_set[0];

3709 3710 3711 3712 3713 3714 3715
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3716
	} else if (IS_CHERRYVIEW(dev)) {
3717
		signal_levels = chv_signal_levels(intel_dp);
3718
	} else if (IS_VALLEYVIEW(dev)) {
3719
		signal_levels = vlv_signal_levels(intel_dp);
3720
	} else if (IS_GEN7(dev) && port == PORT_A) {
3721
		signal_levels = gen7_edp_signal_levels(train_set);
3722
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3723
	} else if (IS_GEN6(dev) && port == PORT_A) {
3724
		signal_levels = gen6_edp_signal_levels(train_set);
3725 3726
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3727
		signal_levels = gen4_signal_levels(train_set);
3728 3729 3730
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3731 3732 3733 3734 3735 3736 3737 3738
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3739

3740
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3741 3742 3743

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3744 3745
}

3746
void
3747 3748
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3749
{
3750
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3751 3752
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3753

3754
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3755

3756
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3757
	POSTING_READ(intel_dp->output_reg);
3758 3759
}

3760
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3791
static void
C
Chris Wilson 已提交
3792
intel_dp_link_down(struct intel_dp *intel_dp)
3793
{
3794
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3795
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3796
	enum port port = intel_dig_port->port;
3797
	struct drm_device *dev = intel_dig_port->base.base.dev;
3798
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3799
	uint32_t DP = intel_dp->DP;
3800

3801
	if (WARN_ON(HAS_DDI(dev)))
3802 3803
		return;

3804
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3805 3806
		return;

3807
	DRM_DEBUG_KMS("\n");
3808

3809 3810
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3811
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3812
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3813
	} else {
3814 3815 3816 3817
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3818
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3819
	}
3820
	I915_WRITE(intel_dp->output_reg, DP);
3821
	POSTING_READ(intel_dp->output_reg);
3822

3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3833 3834 3835 3836 3837 3838 3839
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3840 3841 3842 3843 3844 3845 3846
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3847
		I915_WRITE(intel_dp->output_reg, DP);
3848
		POSTING_READ(intel_dp->output_reg);
3849 3850 3851 3852

		intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3853 3854
	}

3855
	msleep(intel_dp->panel_power_down_delay);
3856 3857

	intel_dp->DP = DP;
3858 3859
}

3860 3861
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3862
{
R
Rodrigo Vivi 已提交
3863 3864 3865
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3866
	uint8_t rev;
R
Rodrigo Vivi 已提交
3867

3868 3869
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3870
		return false; /* aux transfer failed */
3871

3872
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3873

3874 3875 3876
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3877 3878
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3879
	if (is_edp(intel_dp)) {
3880 3881 3882
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3883 3884
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3885
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3886
		}
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3902 3903
	}

3904
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
3905
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
3906
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
3907

3908 3909 3910 3911 3912
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3913
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3914 3915
		int i;

3916 3917
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3918 3919
				sink_rates,
				sizeof(sink_rates));
3920

3921 3922
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3923 3924 3925 3926

			if (val == 0)
				break;

3927 3928
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3929
		}
3930
		intel_dp->num_sink_rates = i;
3931
	}
3932 3933 3934

	intel_dp_print_rates(intel_dp);

3935 3936 3937 3938 3939 3940 3941
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3942 3943 3944
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3945 3946 3947
		return false; /* downstream port status fetch failed */

	return true;
3948 3949
}

3950 3951 3952 3953 3954 3955 3956 3957
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3958
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3959 3960 3961
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3962
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3963 3964 3965 3966
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3992
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3993
{
3994
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3995
	struct drm_device *dev = dig_port->base.base.dev;
3996
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3997
	u8 buf;
3998
	int ret = 0;
3999 4000
	int count = 0;
	int attempts = 10;
4001

4002 4003
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
4004 4005
		ret = -EIO;
		goto out;
4006 4007
	}

4008
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4009
			       buf & ~DP_TEST_SINK_START) < 0) {
4010
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
4011 4012 4013
		ret = -EIO;
		goto out;
	}
4014

4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
4027
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
4028 4029 4030
		ret = -ETIMEDOUT;
	}

4031
 out:
4032
	hsw_enable_ips(intel_crtc);
4033
	return ret;
4034 4035 4036 4037 4038
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4039
	struct drm_device *dev = dig_port->base.base.dev;
4040 4041
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
4042 4043
	int ret;

4044 4045 4046 4047 4048 4049 4050 4051 4052
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

4053 4054 4055 4056 4057 4058
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

4059
	hsw_disable_ips(intel_crtc);
4060

4061
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4062 4063 4064
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
4065 4066
	}

4067
	intel_wait_for_vblank(dev, intel_crtc->pipe);
4068 4069 4070 4071 4072 4073 4074 4075 4076
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
4077
	int count, ret;
4078 4079 4080 4081 4082 4083
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
4084
	do {
4085 4086
		intel_wait_for_vblank(dev, intel_crtc->pipe);

4087
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4088 4089
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
4090
			goto stop;
4091
		}
4092
		count = buf & DP_TEST_COUNT_MASK;
4093

4094
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4095 4096

	if (attempts == 0) {
4097 4098 4099 4100 4101 4102 4103 4104
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4105
	}
4106

4107
stop:
4108
	intel_dp_sink_crc_stop(intel_dp);
4109
	return ret;
4110 4111
}

4112 4113 4114
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4115 4116 4117
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4118 4119
}

4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4147
{
4148
	uint8_t test_result = DP_TEST_NAK;
4149 4150 4151 4152
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4153
	    connector->edid_corrupt ||
4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
4169 4170 4171 4172 4173 4174 4175
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4176 4177
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4178
					&block->checksum,
D
Dan Carpenter 已提交
4179
					1))
4180 4181 4182 4183 4184 4185 4186 4187 4188
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4189 4190 4191 4192
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4193
{
4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4242 4243
}

4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4259
			if (intel_dp->active_mst_links &&
4260
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4261 4262 4263 4264 4265
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4266
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4282
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4301 4302 4303 4304 4305 4306 4307 4308
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4309
static void
C
Chris Wilson 已提交
4310
intel_dp_check_link_status(struct intel_dp *intel_dp)
4311
{
4312
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4313
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4314
	u8 sink_irq_vector;
4315
	u8 link_status[DP_LINK_STATUS_SIZE];
4316

4317 4318
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4319 4320 4321 4322 4323 4324 4325 4326
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4327
	if (!intel_encoder->base.crtc)
4328 4329
		return;

4330 4331 4332
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4333
	/* Try to read receiver status if the link appears to be up */
4334
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4335 4336 4337
		return;
	}

4338
	/* Now read the DPCD to see if it's actually running */
4339
	if (!intel_dp_get_dpcd(intel_dp)) {
4340 4341 4342
		return;
	}

4343 4344 4345 4346
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4347 4348 4349
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4350 4351

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4352
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4353 4354 4355 4356
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4357 4358 4359
	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
		(!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
4360
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4361
			      intel_encoder->base.name);
4362
		intel_dp_start_link_train(intel_dp);
4363
		intel_dp_stop_link_train(intel_dp);
4364
	}
4365 4366
}

4367
/* XXX this is probably wrong for multiple downstream ports */
4368
static enum drm_connector_status
4369
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4370
{
4371 4372 4373 4374 4375 4376 4377 4378
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4379
		return connector_status_connected;
4380 4381

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4382 4383
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4384
		uint8_t reg;
4385 4386 4387

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4388
			return connector_status_unknown;
4389

4390 4391
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4392 4393 4394
	}

	/* If no HPD, poke DDC gently */
4395
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4396
		return connector_status_connected;
4397 4398

	/* Well we tried, say unknown for unreliable port types */
4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4411 4412 4413

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4414
	return connector_status_disconnected;
4415 4416
}

4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4430 4431
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4432
{
4433
	u32 bit;
4434

4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4472 4473 4474
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4475 4476 4477
	default:
		MISSING_CASE(port->port);
		return false;
4478
	}
4479

4480
	return I915_READ(SDEISR) & bit;
4481 4482
}

4483
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4484
				       struct intel_digital_port *port)
4485
{
4486
	u32 bit;
4487

4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4506 4507
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4508 4509 4510 4511 4512
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4513
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4514 4515
		break;
	case PORT_C:
4516
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4517 4518
		break;
	case PORT_D:
4519
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4520 4521 4522 4523
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4524 4525
	}

4526
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4527 4528
}

4529
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4530
				       struct intel_digital_port *intel_dig_port)
4531
{
4532 4533
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4534 4535
	u32 bit;

4536 4537
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4538 4539 4540 4541 4542 4543 4544 4545 4546 4547
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4548
		MISSING_CASE(port);
4549 4550 4551 4552 4553 4554
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4555 4556 4557 4558 4559 4560 4561
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4562
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4563 4564
					 struct intel_digital_port *port)
{
4565
	if (HAS_PCH_IBX(dev_priv))
4566
		return ibx_digital_port_connected(dev_priv, port);
4567
	else if (HAS_PCH_SPLIT(dev_priv))
4568
		return cpt_digital_port_connected(dev_priv, port);
4569 4570
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4571 4572
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4573 4574 4575 4576
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4577
static struct edid *
4578
intel_dp_get_edid(struct intel_dp *intel_dp)
4579
{
4580
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4581

4582 4583 4584 4585
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4586 4587
			return NULL;

J
Jani Nikula 已提交
4588
		return drm_edid_duplicate(intel_connector->edid);
4589 4590 4591 4592
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4593

4594 4595 4596 4597 4598
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4599

4600 4601 4602 4603 4604 4605 4606
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4607 4608
}

4609 4610
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4611
{
4612
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4613

4614 4615
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4616

4617 4618
	intel_dp->has_audio = false;
}
4619

Z
Zhenyu Wang 已提交
4620 4621 4622 4623
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4624 4625
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4626
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4627
	enum drm_connector_status status;
4628
	enum intel_display_power_domain power_domain;
4629
	bool ret;
4630
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4631

4632
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4633
		      connector->base.id, connector->name);
4634
	intel_dp_unset_edid(intel_dp);
4635

4636 4637 4638 4639
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4640
		return connector_status_disconnected;
4641 4642
	}

4643 4644
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4645

4646 4647 4648
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4649 4650 4651
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4652
	else
4653 4654
		status = connector_status_disconnected;

4655 4656 4657 4658 4659
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4660
		goto out;
4661
	}
Z
Zhenyu Wang 已提交
4662

4663 4664
	intel_dp_probe_oui(intel_dp);

4665 4666 4667 4668 4669 4670 4671 4672 4673 4674
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4675 4676 4677 4678 4679 4680 4681 4682
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4683
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4684

4685 4686
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4687 4688
	status = connector_status_connected;

4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4703
out:
4704
	intel_display_power_put(to_i915(dev), power_domain);
4705
	return status;
4706 4707
}

4708 4709
static void
intel_dp_force(struct drm_connector *connector)
4710
{
4711
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4712
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4713
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4714
	enum intel_display_power_domain power_domain;
4715

4716 4717 4718
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4719

4720 4721
	if (connector->status != connector_status_connected)
		return;
4722

4723 4724
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4725 4726 4727

	intel_dp_set_edid(intel_dp);

4728
	intel_display_power_put(dev_priv, power_domain);
4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4745

4746
	/* if eDP has no EDID, fall back to fixed mode */
4747 4748
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4749
		struct drm_display_mode *mode;
4750 4751

		mode = drm_mode_duplicate(connector->dev,
4752
					  intel_connector->panel.fixed_mode);
4753
		if (mode) {
4754 4755 4756 4757
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4758

4759
	return 0;
4760 4761
}

4762 4763 4764 4765
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4766
	struct edid *edid;
4767

4768 4769
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4770
		has_audio = drm_detect_monitor_audio(edid);
4771

4772 4773 4774
	return has_audio;
}

4775 4776 4777 4778 4779
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4780
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4781
	struct intel_connector *intel_connector = to_intel_connector(connector);
4782 4783
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4784 4785
	int ret;

4786
	ret = drm_object_property_set_value(&connector->base, property, val);
4787 4788 4789
	if (ret)
		return ret;

4790
	if (property == dev_priv->force_audio_property) {
4791 4792 4793 4794
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4795 4796
			return 0;

4797
		intel_dp->force_audio = i;
4798

4799
		if (i == HDMI_AUDIO_AUTO)
4800 4801
			has_audio = intel_dp_detect_audio(connector);
		else
4802
			has_audio = (i == HDMI_AUDIO_ON);
4803 4804

		if (has_audio == intel_dp->has_audio)
4805 4806
			return 0;

4807
		intel_dp->has_audio = has_audio;
4808 4809 4810
		goto done;
	}

4811
	if (property == dev_priv->broadcast_rgb_property) {
4812
		bool old_auto = intel_dp->color_range_auto;
4813
		bool old_range = intel_dp->limited_color_range;
4814

4815 4816 4817 4818 4819 4820
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4821
			intel_dp->limited_color_range = false;
4822 4823 4824
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4825
			intel_dp->limited_color_range = true;
4826 4827 4828 4829
			break;
		default:
			return -EINVAL;
		}
4830 4831

		if (old_auto == intel_dp->color_range_auto &&
4832
		    old_range == intel_dp->limited_color_range)
4833 4834
			return 0;

4835 4836 4837
		goto done;
	}

4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4854 4855 4856
	return -EINVAL;

done:
4857 4858
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4859 4860 4861 4862

	return 0;
}

4863
static void
4864
intel_dp_connector_destroy(struct drm_connector *connector)
4865
{
4866
	struct intel_connector *intel_connector = to_intel_connector(connector);
4867

4868
	kfree(intel_connector->detect_edid);
4869

4870 4871 4872
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4873 4874 4875
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4876
		intel_panel_fini(&intel_connector->panel);
4877

4878
	drm_connector_cleanup(connector);
4879
	kfree(connector);
4880 4881
}

P
Paulo Zanoni 已提交
4882
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4883
{
4884 4885
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4886

4887
	intel_dp_aux_fini(intel_dp);
4888
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4889 4890
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4891 4892 4893 4894
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4895
		pps_lock(intel_dp);
4896
		edp_panel_vdd_off_sync(intel_dp);
4897 4898
		pps_unlock(intel_dp);

4899 4900 4901 4902
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4903
	}
4904
	drm_encoder_cleanup(encoder);
4905
	kfree(intel_dig_port);
4906 4907
}

4908 4909 4910 4911 4912 4913 4914
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4915 4916 4917 4918
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4919
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4920
	pps_lock(intel_dp);
4921
	edp_panel_vdd_off_sync(intel_dp);
4922
	pps_unlock(intel_dp);
4923 4924
}

4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4944
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4945 4946 4947 4948 4949
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4950 4951
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
4965
	if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
4966 4967 4968 4969 4970
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4971 4972
}

4973
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4974
	.dpms = drm_atomic_helper_connector_dpms,
4975
	.detect = intel_dp_detect,
4976
	.force = intel_dp_force,
4977
	.fill_modes = drm_helper_probe_single_connector_modes,
4978
	.set_property = intel_dp_set_property,
4979
	.atomic_get_property = intel_connector_atomic_get_property,
4980
	.destroy = intel_dp_connector_destroy,
4981
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4982
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4983 4984 4985 4986 4987
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4988
	.best_encoder = intel_best_encoder,
4989 4990 4991
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4992
	.reset = intel_dp_encoder_reset,
4993
	.destroy = intel_dp_encoder_destroy,
4994 4995
};

4996
enum irqreturn
4997 4998 4999
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5000
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
5001 5002
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5003
	enum intel_display_power_domain power_domain;
5004
	enum irqreturn ret = IRQ_NONE;
5005

5006 5007
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5008
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
5009

5010 5011 5012 5013 5014 5015 5016 5017 5018
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5019
		return IRQ_HANDLED;
5020 5021
	}

5022 5023
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5024
		      long_hpd ? "long" : "short");
5025

5026
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
5027 5028
	intel_display_power_get(dev_priv, power_domain);

5029
	if (long_hpd) {
5030 5031
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
5032

5033 5034
		if (!intel_digital_port_connected(dev_priv, intel_dig_port))
			goto mst_fail;
5035 5036 5037 5038 5039 5040 5041

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

5042 5043 5044 5045
		if (!intel_dp_probe_mst(intel_dp)) {
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
			intel_dp_check_link_status(intel_dp);
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
5046
			goto mst_fail;
5047
		}
5048 5049
	} else {
		if (intel_dp->is_mst) {
5050
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
5051 5052 5053 5054
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
5055
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5056
			intel_dp_check_link_status(intel_dp);
5057
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
5058 5059
		}
	}
5060 5061 5062

	ret = IRQ_HANDLED;

5063
	goto put_power;
5064 5065 5066 5067 5068 5069 5070
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
5071 5072 5073 5074
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5075 5076
}

5077
/* check the VBT to see whether the eDP is on another port */
5078
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
5079 5080
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5081
	union child_device_config *p_child;
5082
	int i;
5083
	static const short port_mapping[] = {
5084 5085 5086 5087
		[PORT_B] = DVO_PORT_DPB,
		[PORT_C] = DVO_PORT_DPC,
		[PORT_D] = DVO_PORT_DPD,
		[PORT_E] = DVO_PORT_DPE,
5088
	};
5089

5090 5091 5092 5093 5094 5095 5096
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

5097 5098 5099
	if (port == PORT_A)
		return true;

5100
	if (!dev_priv->vbt.child_dev_num)
5101 5102
		return false;

5103 5104
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
5105

5106
		if (p_child->common.dvo_port == port_mapping[port] &&
5107 5108
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
5109 5110 5111 5112 5113
			return true;
	}
	return false;
}

5114
void
5115 5116
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5117 5118
	struct intel_connector *intel_connector = to_intel_connector(connector);

5119
	intel_attach_force_audio_property(connector);
5120
	intel_attach_broadcast_rgb_property(connector);
5121
	intel_dp->color_range_auto = true;
5122 5123 5124

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5125 5126
		drm_object_attach_property(
			&connector->base,
5127
			connector->dev->mode_config.scaling_mode_property,
5128 5129
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5130
	}
5131 5132
}

5133 5134
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5135
	intel_dp->panel_power_off_time = ktime_get_boottime();
5136 5137 5138 5139
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5140 5141
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5142
				    struct intel_dp *intel_dp)
5143 5144
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5145 5146
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5147
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5148
	i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5149

V
Ville Syrjälä 已提交
5150 5151
	lockdep_assert_held(&dev_priv->pps_mutex);

5152 5153 5154 5155
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5156 5157 5158 5159 5160 5161 5162 5163 5164 5165
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);
	} else if (HAS_PCH_SPLIT(dev)) {
5166
		pp_ctrl_reg = PCH_PP_CONTROL;
5167 5168 5169 5170
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5171 5172 5173 5174 5175 5176
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5177
	}
5178 5179 5180

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5181
	pp_ctl = ironlake_get_pp_control(intel_dp);
5182

5183 5184
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
5185 5186 5187 5188
	if (!IS_BROXTON(dev)) {
		I915_WRITE(pp_ctrl_reg, pp_ctl);
		pp_div = I915_READ(pp_div_reg);
	}
5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

5203 5204 5205 5206 5207 5208 5209 5210 5211
	if (IS_BROXTON(dev)) {
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
			cur.t11_t12 = (tmp - 1) * 1000;
		else
			cur.t11_t12 = 0;
	} else {
		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5212
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5213
	}
5214 5215 5216 5217

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5218
	vbt = dev_priv->vbt.edp_pps;
5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5237
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5238 5239 5240 5241 5242 5243 5244 5245 5246
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5247
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5248 5249 5250 5251 5252 5253 5254
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5255 5256 5257 5258 5259 5260 5261 5262 5263 5264
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5265
					      struct intel_dp *intel_dp)
5266 5267
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5268
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5269
	int div = dev_priv->rawclk_freq / 1000;
5270
	i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
5271
	enum port port = dp_to_dig_port(intel_dp)->port;
5272
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5273

V
Ville Syrjälä 已提交
5274
	lockdep_assert_held(&dev_priv->pps_mutex);
5275

5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);

	} else if (HAS_PCH_SPLIT(dev)) {
5287 5288 5289 5290
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5291 5292 5293 5294 5295
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5296 5297
	}

5298 5299 5300 5301 5302 5303 5304 5305
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5306
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5307 5308
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5309
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5310 5311
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5312 5313 5314 5315 5316 5317 5318 5319 5320 5321
	if (IS_BROXTON(dev)) {
		pp_div = I915_READ(pp_ctrl_reg);
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5322 5323 5324

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5325
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5326
		port_sel = PANEL_PORT_SELECT_VLV(port);
5327
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5328
		if (port == PORT_A)
5329
			port_sel = PANEL_PORT_SELECT_DPA;
5330
		else
5331
			port_sel = PANEL_PORT_SELECT_DPD;
5332 5333
	}

5334 5335 5336 5337
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
5338 5339 5340 5341
	if (IS_BROXTON(dev))
		I915_WRITE(pp_ctrl_reg, pp_div);
	else
		I915_WRITE(pp_div_reg, pp_div);
5342 5343

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5344 5345
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
5346 5347
		      IS_BROXTON(dev) ?
		      (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
5348
		      I915_READ(pp_div_reg));
5349 5350
}

5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5363
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5364 5365 5366
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5367 5368
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5369
	struct intel_crtc_state *config = NULL;
5370
	struct intel_crtc *intel_crtc = NULL;
5371
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5372 5373 5374 5375 5376 5377

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5378 5379
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5380 5381 5382
		return;
	}

5383
	/*
5384 5385
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5386
	 */
5387

5388 5389
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5390
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5391 5392 5393 5394 5395 5396

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5397
	config = intel_crtc->config;
5398

5399
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5400 5401 5402 5403
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5404 5405
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5406 5407
		index = DRRS_LOW_RR;

5408
	if (index == dev_priv->drrs.refresh_rate_type) {
5409 5410 5411 5412 5413 5414 5415 5416 5417 5418
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5419
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5432
		i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5433
		u32 val;
5434

5435
		val = I915_READ(reg);
5436
		if (index > DRRS_HIGH_RR) {
5437
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5438 5439 5440
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5441
		} else {
5442
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5443 5444 5445
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5446 5447 5448 5449
		}
		I915_WRITE(reg, val);
	}

5450 5451 5452 5453 5454
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5455 5456 5457 5458 5459 5460
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5488 5489 5490 5491 5492
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5534
	/*
5535 5536
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5537 5538
	 */

5539 5540
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5541

5542 5543 5544 5545
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5546

5547 5548
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5549 5550
}

5551
/**
5552
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5553 5554 5555
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5556 5557
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5558 5559 5560
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5561 5562 5563 5564 5565 5566 5567
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5568
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5569 5570
		return;

5571
	cancel_delayed_work(&dev_priv->drrs.work);
5572

5573
	mutex_lock(&dev_priv->drrs.mutex);
5574 5575 5576 5577 5578
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5579 5580 5581
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5582 5583 5584
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5585
	/* invalidate means busy screen hence upclock */
5586
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5587 5588 5589 5590 5591 5592 5593
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	mutex_unlock(&dev_priv->drrs.mutex);
}

5594
/**
5595
 * intel_edp_drrs_flush - Restart Idleness DRRS
5596 5597 5598
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5599 5600 5601 5602
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5603 5604 5605
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5606 5607 5608 5609 5610 5611 5612
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5613
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5614 5615
		return;

5616
	cancel_delayed_work(&dev_priv->drrs.work);
5617

5618
	mutex_lock(&dev_priv->drrs.mutex);
5619 5620 5621 5622 5623
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5624 5625
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5626 5627

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5628 5629
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5630
	/* flush means busy screen hence upclock */
5631
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5632 5633 5634 5635 5636 5637 5638 5639 5640
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5641 5642 5643 5644 5645
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5696
static struct drm_display_mode *
5697 5698
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5699 5700
{
	struct drm_connector *connector = &intel_connector->base;
5701
	struct drm_device *dev = connector->dev;
5702 5703 5704
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5705 5706 5707
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5708 5709 5710 5711 5712 5713
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5714
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5715 5716 5717 5718 5719 5720 5721
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5722
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5723 5724 5725
		return NULL;
	}

5726
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5727

5728
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5729
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5730 5731 5732
	return downclock_mode;
}

5733
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5734
				     struct intel_connector *intel_connector)
5735 5736 5737
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5738 5739
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5740 5741
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5742
	struct drm_display_mode *downclock_mode = NULL;
5743 5744 5745
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5746
	enum pipe pipe = INVALID_PIPE;
5747 5748 5749 5750

	if (!is_edp(intel_dp))
		return true;

5751 5752 5753
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5754

5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5770
	pps_lock(intel_dp);
5771
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5772
	pps_unlock(intel_dp);
5773

5774
	mutex_lock(&dev->mode_config.mutex);
5775
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5794 5795
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5807
	mutex_unlock(&dev->mode_config.mutex);
5808

5809
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5810 5811
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5831 5832
	}

5833
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5834
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5835
	intel_panel_setup_backlight(connector, pipe);
5836 5837 5838 5839

	return true;
}

5840
bool
5841 5842
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5843
{
5844 5845 5846 5847
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5848
	struct drm_i915_private *dev_priv = dev->dev_private;
5849
	enum port port = intel_dig_port->port;
5850
	int type, ret;
5851

5852 5853 5854 5855 5856
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5857 5858
	intel_dp->pps_pipe = INVALID_PIPE;

5859
	/* intel_dp vfuncs */
5860 5861
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5862
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5863 5864 5865 5866 5867 5868 5869 5870
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5871 5872 5873 5874
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5875

5876 5877 5878
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5879 5880
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5881
	intel_dp->attached_connector = intel_connector;
5882

5883
	if (intel_dp_is_edp(dev, port))
5884
		type = DRM_MODE_CONNECTOR_eDP;
5885 5886
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5887

5888 5889 5890 5891 5892 5893 5894 5895
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5896
	/* eDP only on port B and/or C on vlv/chv */
5897 5898
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5899 5900
		return false;

5901 5902 5903 5904
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5905
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5906 5907 5908 5909 5910
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5911
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5912
			  edp_panel_vdd_work);
5913

5914
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5915
	drm_connector_register(connector);
5916

P
Paulo Zanoni 已提交
5917
	if (HAS_DDI(dev))
5918 5919 5920
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5921
	intel_connector->unregister = intel_dp_connector_unregister;
5922

5923
	/* Set up the hotplug pin. */
5924 5925
	switch (port) {
	case PORT_A:
5926
		intel_encoder->hpd_pin = HPD_PORT_A;
5927 5928
		break;
	case PORT_B:
5929
		intel_encoder->hpd_pin = HPD_PORT_B;
5930
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5931
			intel_encoder->hpd_pin = HPD_PORT_A;
5932 5933
		break;
	case PORT_C:
5934
		intel_encoder->hpd_pin = HPD_PORT_C;
5935 5936
		break;
	case PORT_D:
5937
		intel_encoder->hpd_pin = HPD_PORT_D;
5938
		break;
X
Xiong Zhang 已提交
5939 5940 5941
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5942
	default:
5943
		BUG();
5944 5945
	}

5946
	if (is_edp(intel_dp)) {
5947
		pps_lock(intel_dp);
5948
		intel_dp_init_panel_power_timestamps(intel_dp);
5949
		if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5950
			vlv_initial_power_sequencer_setup(intel_dp);
5951
		else
5952
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5953
		pps_unlock(intel_dp);
5954
	}
5955

5956 5957 5958
	ret = intel_dp_aux_init(intel_dp, intel_connector);
	if (ret)
		goto fail;
5959

5960
	/* init MST on ports that can support it */
5961 5962 5963 5964
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5965

5966
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5967 5968 5969
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5970
	}
5971

5972 5973
	intel_dp_add_properties(intel_dp, connector);

5974 5975 5976 5977 5978 5979 5980 5981
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5982

5983 5984
	i915_debugfs_connector_add(connector);

5985
	return true;
5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001

fail:
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
		pps_lock(intel_dp);
		edp_panel_vdd_off_sync(intel_dp);
		pps_unlock(intel_dp);
	}
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);

	return false;
6002
}
6003 6004

void
6005 6006
intel_dp_init(struct drm_device *dev,
	      i915_reg_t output_reg, enum port port)
6007
{
6008
	struct drm_i915_private *dev_priv = dev->dev_private;
6009 6010 6011 6012 6013
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6014
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6015 6016 6017
	if (!intel_dig_port)
		return;

6018
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6019 6020
	if (!intel_connector)
		goto err_connector_alloc;
6021 6022 6023 6024

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
6025
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
6026
			     DRM_MODE_ENCODER_TMDS, NULL))
S
Sudip Mukherjee 已提交
6027
		goto err_encoder_init;
6028

6029
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6030 6031
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6032
	intel_encoder->get_config = intel_dp_get_config;
6033
	intel_encoder->suspend = intel_dp_encoder_suspend;
6034
	if (IS_CHERRYVIEW(dev)) {
6035
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6036 6037
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6038
		intel_encoder->post_disable = chv_post_disable_dp;
6039
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6040
	} else if (IS_VALLEYVIEW(dev)) {
6041
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6042 6043
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6044
		intel_encoder->post_disable = vlv_post_disable_dp;
6045
	} else {
6046 6047
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6048 6049
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
6050
	}
6051

6052
	intel_dig_port->port = port;
6053
	dev_priv->dig_port_map[port] = intel_encoder;
6054
	intel_dig_port->dp.output_reg = output_reg;
6055
	intel_dig_port->max_lanes = 4;
6056

P
Paulo Zanoni 已提交
6057
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
6058 6059 6060 6061 6062 6063 6064 6065
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6066
	intel_encoder->cloneable = 0;
6067

6068
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6069
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6070

S
Sudip Mukherjee 已提交
6071 6072 6073 6074 6075 6076 6077
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

	return;

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6078
err_encoder_init:
S
Sudip Mukherjee 已提交
6079 6080 6081 6082 6083
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);

	return;
6084
}
6085 6086 6087 6088 6089 6090 6091 6092

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6093
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6112
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}