intel_dp.c 58.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
#include "drm_crtc_helper.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "drm_dp_helper.h"
38

39

40 41 42 43 44
#define DP_LINK_STATUS_SIZE	6
#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

#define DP_LINK_CONFIGURATION_SIZE	9

C
Chris Wilson 已提交
45 46
struct intel_dp {
	struct intel_encoder base;
47 48 49 50
	uint32_t output_reg;
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
51
	int force_audio;
52
	uint32_t color_range;
53
	int dpms_mode;
54 55
	uint8_t link_bw;
	uint8_t lane_count;
56
	uint8_t dpcd[8];
57 58
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
59
	bool is_pch_edp;
60 61
	uint8_t	train_set[4];
	uint8_t link_status[DP_LINK_STATUS_SIZE];
62 63 64 65 66
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
67
	struct drm_display_mode *panel_fixed_mode;  /* for eDP */
68 69
};

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
	return intel_dp->base.type == INTEL_OUTPUT_EDP;
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

C
Chris Wilson 已提交
95 96
static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
97
	return container_of(encoder, struct intel_dp, base.base);
C
Chris Wilson 已提交
98
}
99

100 101 102 103 104 105
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_dp, base);
}

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

125 126
static void intel_dp_start_link_train(struct intel_dp *intel_dp);
static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
C
Chris Wilson 已提交
127
static void intel_dp_link_down(struct intel_dp *intel_dp);
128

129
void
130
intel_edp_link_config (struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
131
		       int *lane_num, int *link_bw)
132
{
C
Chris Wilson 已提交
133
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
134

C
Chris Wilson 已提交
135 136
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
137
		*link_bw = 162000;
C
Chris Wilson 已提交
138
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
139 140 141
		*link_bw = 270000;
}

142
static int
C
Chris Wilson 已提交
143
intel_dp_max_lane_count(struct intel_dp *intel_dp)
144 145 146
{
	int max_lane_count = 4;

147 148
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
149 150 151 152 153 154 155 156 157 158 159
		switch (max_lane_count) {
		case 1: case 2: case 4:
			break;
		default:
			max_lane_count = 4;
		}
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
160
intel_dp_max_link_bw(struct intel_dp *intel_dp)
161
{
162
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

/* I think this is a fiction */
static int
C
Chris Wilson 已提交
186
intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
187
{
188 189 190
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int bpp = 24;
191

192 193 194 195
	if (intel_crtc)
		bpp = intel_crtc->bpp;

	return (pixel_clock * bpp + 7) / 8;
196 197
}

198 199 200 201 202 203
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

204 205 206 207
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
208
	struct intel_dp *intel_dp = intel_attached_dp(connector);
C
Chris Wilson 已提交
209 210
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
211

212 213
	if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
		if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
214 215
			return MODE_PANEL;

216
		if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
217 218 219
			return MODE_PANEL;
	}

L
Lucas De Marchi 已提交
220
	/* only refuse the mode on non eDP since we have seen some weird eDP panels
221
	   which are outside spec tolerances but somehow work by magic */
222
	if (!is_edp(intel_dp) &&
C
Chris Wilson 已提交
223
	    (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
224
	     > intel_dp_max_data_rate(max_link_clock, max_lanes)))
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
		return MODE_CLOCK_HIGH;

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_status, pp_control;
	if (!is_edp(intel_dp))
		return;
	pp_status = I915_READ(PCH_PP_STATUS);
	pp_control = I915_READ(PCH_PP_CONTROL);
	if ((pp_status & PP_ON) == 0 && (pp_control & EDP_FORCE_VDD) == 0) {
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
			      pp_status,
			      I915_READ(PCH_PP_CONTROL));
	}
}

304
static int
C
Chris Wilson 已提交
305
intel_dp_aux_ch(struct intel_dp *intel_dp,
306 307 308
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
309
	uint32_t output_reg = intel_dp->output_reg;
310
	struct drm_device *dev = intel_dp->base.base.dev;
311 312 313 314 315 316
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
317
	uint32_t aux_clock_divider;
318
	int try, precharge;
319

320
	intel_dp_check_edp(intel_dp);
321
	/* The clock divider is based off the hrawclk,
322 323
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
324 325 326
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
327
	 */
328
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
329 330 331 332 333
		if (IS_GEN6(dev))
			aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
334
		aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
335 336 337
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

338 339 340 341 342
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

343 344 345 346 347 348 349 350 351 352 353
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
		status = I915_READ(ch_ctl);
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
354 355 356
		return -EBUSY;
	}

357 358 359
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
360 361 362
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
363 364
	
		/* Send the command and wait for it to complete */
365 366 367 368 369 370 371 372 373
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
374 375 376 377
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
378
			udelay(100);
379 380 381
		}
	
		/* Clear done status and any errors */
382 383 384 385 386 387
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
		if (status & DP_AUX_CH_CTL_DONE)
388 389 390 391
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
392
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
393
		return -EBUSY;
394 395 396 397 398
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
399
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
400
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
401 402
		return -EIO;
	}
403 404 405

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
406
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
407
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
408
		return -ETIMEDOUT;
409 410 411 412 413 414 415 416
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
	
417 418 419
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
420 421 422 423 424 425

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
426
intel_dp_aux_native_write(struct intel_dp *intel_dp,
427 428 429 430 431 432 433
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

434
	intel_dp_check_edp(intel_dp);
435 436 437 438
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
439
	msg[2] = address & 0xff;
440 441 442 443
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
444
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
445 446 447 448 449 450 451
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
452
			return -EIO;
453 454 455 456 457 458
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
459
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
460 461
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
462
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
463 464 465 466
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
467
intel_dp_aux_native_read(struct intel_dp *intel_dp,
468 469 470 471 472 473 474 475 476
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

477
	intel_dp_check_edp(intel_dp);
478 479 480 481 482 483 484 485 486
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
487
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
488
				      reply, reply_bytes);
489 490 491
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
492 493 494 495 496 497 498 499 500
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
501
			return -EIO;
502 503 504 505
	}
}

static int
506 507
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
508
{
509
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
510 511 512
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
513 514 515
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
516
	unsigned retry;
517 518 519 520
	int msg_bytes;
	int reply_bytes;
	int ret;

521
	intel_dp_check_edp(intel_dp);
522 523 524 525 526 527 528 529
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
530

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

552 553 554 555
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
556
		if (ret < 0) {
557
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
558 559
			return ret;
		}
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

579 580 581 582 583 584 585
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
586
			DRM_DEBUG_KMS("aux_i2c nack\n");
587 588
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
589
			DRM_DEBUG_KMS("aux_i2c defer\n");
590 591 592
			udelay(100);
			break;
		default:
593
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
594 595 596
			return -EREMOTEIO;
		}
	}
597 598 599

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
600 601
}

602 603 604
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp);

605
static int
C
Chris Wilson 已提交
606
intel_dp_i2c_init(struct intel_dp *intel_dp,
607
		  struct intel_connector *intel_connector, const char *name)
608
{
609 610
	int	ret;

Z
Zhenyu Wang 已提交
611
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
612 613 614 615 616 617 618 619 620 621 622 623
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

	memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
	strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

624 625 626 627
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
	ironlake_edp_panel_vdd_off(intel_dp);
	return ret;
628 629 630 631 632 633
}

static bool
intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
		    struct drm_display_mode *adjusted_mode)
{
634
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
635
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
636
	int lane_count, clock;
C
Chris Wilson 已提交
637 638
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
639 640
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

641 642
	if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
		intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
643 644
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
645 646 647 648
		/*
		 * the mode->clock is used to calculate the Data&Link M/N
		 * of the pipe. For the eDP the fixed clock should be used.
		 */
649
		mode->clock = intel_dp->panel_fixed_mode->clock;
650 651
	}

652 653
	for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
		for (clock = 0; clock <= max_clock; clock++) {
654
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
655

C
Chris Wilson 已提交
656
			if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
657
					<= link_avail) {
C
Chris Wilson 已提交
658 659 660
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
661 662
				DRM_DEBUG_KMS("Display port link bw %02x lane "
						"count %d clock %d\n",
C
Chris Wilson 已提交
663
				       intel_dp->link_bw, intel_dp->lane_count,
664 665 666 667 668
				       adjusted_mode->clock);
				return true;
			}
		}
	}
669

670 671 672 673 674 675 676 677 678 679 680 681 682
	if (is_edp(intel_dp)) {
		/* okay we failed just pick the highest */
		intel_dp->lane_count = max_lane_count;
		intel_dp->link_bw = bws[max_clock];
		adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
		DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
			      "count %d clock %d\n",
			      intel_dp->link_bw, intel_dp->lane_count,
			      adjusted_mode->clock);

		return true;
	}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
704
intel_dp_compute_m_n(int bpp,
705 706 707 708 709 710
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
711
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
712 713 714 715 716 717 718 719 720 721 722 723 724
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
725
	struct drm_encoder *encoder;
726 727
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
728
	int lane_count = 4;
729
	struct intel_dp_m_n m_n;
730
	int pipe = intel_crtc->pipe;
731 732

	/*
733
	 * Find the lane count in the intel_encoder private
734
	 */
735
	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
736
		struct intel_dp *intel_dp;
737

738
		if (encoder->crtc != crtc)
739 740
			continue;

C
Chris Wilson 已提交
741 742 743
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			lane_count = intel_dp->lane_count;
744 745 746
			break;
		} else if (is_edp(intel_dp)) {
			lane_count = dev_priv->edp.lanes;
747 748 749 750 751 752 753 754 755
			break;
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
756
	intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
757 758
			     mode->clock, adjusted_mode->clock, &m_n);

759
	if (HAS_PCH_SPLIT(dev)) {
760 761 762 763 764 765
		I915_WRITE(TRANSDATA_M1(pipe),
			   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
			   m_n.gmch_m);
		I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
		I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
766
	} else {
767 768 769 770 771 772
		I915_WRITE(PIPE_GMCH_DATA_M(pipe),
			   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
			   m_n.gmch_m);
		I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
		I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
773 774 775
	}
}

776 777 778
static void ironlake_edp_pll_on(struct drm_encoder *encoder);
static void ironlake_edp_pll_off(struct drm_encoder *encoder);

779 780 781 782
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
783
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
784
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
785
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
786 787
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

788 789 790 791 792 793 794 795
	/* Turn on the eDP PLL if needed */
	if (is_edp(intel_dp)) {
		if (!is_pch_edp(intel_dp))
			ironlake_edp_pll_on(encoder);
		else
			ironlake_edp_pll_off(encoder);
	}

796 797
	intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	intel_dp->DP |= intel_dp->color_range;
798 799

	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
C
Chris Wilson 已提交
800
		intel_dp->DP |= DP_SYNC_HS_HIGH;
801
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
C
Chris Wilson 已提交
802
		intel_dp->DP |= DP_SYNC_VS_HIGH;
803

804
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
C
Chris Wilson 已提交
805
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
806
	else
C
Chris Wilson 已提交
807
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
808

C
Chris Wilson 已提交
809
	switch (intel_dp->lane_count) {
810
	case 1:
C
Chris Wilson 已提交
811
		intel_dp->DP |= DP_PORT_WIDTH_1;
812 813
		break;
	case 2:
C
Chris Wilson 已提交
814
		intel_dp->DP |= DP_PORT_WIDTH_2;
815 816
		break;
	case 4:
C
Chris Wilson 已提交
817
		intel_dp->DP |= DP_PORT_WIDTH_4;
818 819
		break;
	}
C
Chris Wilson 已提交
820 821
	if (intel_dp->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
822

C
Chris Wilson 已提交
823 824 825
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
826
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
827 828

	/*
829
	 * Check for DPCD version > 1.1 and enhanced framing support
830
	 */
831 832
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
C
Chris Wilson 已提交
833 834
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
		intel_dp->DP |= DP_ENHANCED_FRAMING;
835 836
	}

837 838
	/* CPT DP's pipe select is decided in TRANS_DP_CTL */
	if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
C
Chris Wilson 已提交
839
		intel_dp->DP |= DP_PIPEB_SELECT;
840

841
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
842
		/* don't miss out required setting for eDP */
C
Chris Wilson 已提交
843
		intel_dp->DP |= DP_PLL_ENABLE;
844
		if (adjusted_mode->clock < 200000)
C
Chris Wilson 已提交
845
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
846
		else
C
Chris Wilson 已提交
847
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
848
	}
849 850
}

851 852 853 854
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
855
	u32 pp, pp_status;
856

857 858
	if (!is_edp(intel_dp))
		return;
859
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
860 861 862 863
	/*
	 * If the panel wasn't on, make sure there's not a currently
	 * active PP sequence before enabling AUX VDD.
	 */
864
	pp_status = I915_READ(PCH_PP_STATUS);
865 866

	pp = I915_READ(PCH_PP_CONTROL);
867 868
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
869 870 871
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
872 873 874 875 876 877
	DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
		      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
	if (!(pp_status & PP_ON)) {
		msleep(intel_dp->panel_power_up_delay);
		DRM_DEBUG_KMS("eDP VDD was not on\n");
	}
878 879 880 881 882 883 884 885
}

static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

886 887
	if (!is_edp(intel_dp))
		return;
888
	DRM_DEBUG_KMS("Turn eDP VDD off\n");
889
	pp = I915_READ(PCH_PP_CONTROL);
890 891
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
892 893 894 895 896
	pp &= ~EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

	/* Make sure sequencer is idle before allowing subsequent activity */
897 898 899
	DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
		      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
	msleep(intel_dp->panel_power_cycle_delay);
900 901
}

J
Jesse Barnes 已提交
902
/* Returns true if the panel was already on when called */
903
static void ironlake_edp_panel_on (struct intel_dp *intel_dp)
904
{
905
	struct drm_device *dev = intel_dp->base.base.dev;
906
	struct drm_i915_private *dev_priv = dev->dev_private;
907
	u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
908

909
	if (!is_edp(intel_dp))
910
		return true;
911
	if (I915_READ(PCH_PP_STATUS) & PP_ON)
912
		return;
913 914

	pp = I915_READ(PCH_PP_CONTROL);
915 916
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
917 918 919 920 921 922

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

923
	pp |= POWER_TARGET_ON;
924
	I915_WRITE(PCH_PP_CONTROL, pp);
925
	POSTING_READ(PCH_PP_CONTROL);
926

927 928
	if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
		     5000))
929 930
		DRM_ERROR("panel on wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
931

932
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
933
	I915_WRITE(PCH_PP_CONTROL, pp);
934
	POSTING_READ(PCH_PP_CONTROL);
935 936
}

937
static void ironlake_edp_panel_off(struct drm_encoder *encoder)
938
{
939 940
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;
941
	struct drm_i915_private *dev_priv = dev->dev_private;
942 943
	u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
		PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
944

945 946
	if (!is_edp(intel_dp))
		return;
947
	pp = I915_READ(PCH_PP_CONTROL);
948 949
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
950 951 952 953 954 955

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

956 957
	pp &= ~POWER_TARGET_ON;
	I915_WRITE(PCH_PP_CONTROL, pp);
958
	POSTING_READ(PCH_PP_CONTROL);
959
	msleep(intel_dp->panel_power_cycle_delay);
960

961
	if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
962 963
		DRM_ERROR("panel off wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
964

965
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
966
	I915_WRITE(PCH_PP_CONTROL, pp);
967
	POSTING_READ(PCH_PP_CONTROL);
968 969
}

970
static void ironlake_edp_backlight_on (struct intel_dp *intel_dp)
971
{
972
	struct drm_device *dev = intel_dp->base.base.dev;
973 974 975
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

976 977 978
	if (!is_edp(intel_dp))
		return;

979
	DRM_DEBUG_KMS("\n");
980 981 982 983 984 985
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
986
	msleep(intel_dp->backlight_on_delay);
987
	pp = I915_READ(PCH_PP_CONTROL);
988 989
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
990 991
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
992
	POSTING_READ(PCH_PP_CONTROL);
993 994
}

995
static void ironlake_edp_backlight_off (struct intel_dp *intel_dp)
996
{
997
	struct drm_device *dev = intel_dp->base.base.dev;
998 999 1000
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1001 1002 1003
	if (!is_edp(intel_dp))
		return;

1004
	DRM_DEBUG_KMS("\n");
1005
	pp = I915_READ(PCH_PP_CONTROL);
1006 1007
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1008 1009
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1010 1011
	POSTING_READ(PCH_PP_CONTROL);
	msleep(intel_dp->backlight_off_delay);
1012
}
1013

1014 1015 1016 1017 1018 1019 1020 1021
static void ironlake_edp_pll_on(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1022
	dpa_ctl |= DP_PLL_ENABLE;
1023
	I915_WRITE(DP_A, dpa_ctl);
1024 1025
	POSTING_READ(DP_A);
	udelay(200);
1026 1027 1028 1029 1030 1031 1032 1033 1034
}

static void ironlake_edp_pll_off(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	dpa_ctl = I915_READ(DP_A);
1035
	dpa_ctl &= ~DP_PLL_ENABLE;
1036
	I915_WRITE(DP_A, dpa_ctl);
1037
	POSTING_READ(DP_A);
1038 1039 1040
	udelay(200);
}

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
/* If the sink supports it, try to set the power state appropriately */
static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1071 1072 1073 1074
static void intel_dp_prepare(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1075
	/* Wake up the sink first */
1076
	ironlake_edp_panel_vdd_on(intel_dp);
1077
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1078
	ironlake_edp_panel_vdd_off(intel_dp);
1079

1080 1081 1082 1083
	/* Make sure the panel is off before trying to
	 * change the mode
	 */
	ironlake_edp_backlight_off(intel_dp);
1084
	intel_dp_link_down(intel_dp);
1085
	ironlake_edp_panel_off(encoder);
1086 1087 1088 1089 1090 1091
}

static void intel_dp_commit(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1092
	ironlake_edp_panel_vdd_on(intel_dp);
1093
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1094
	intel_dp_start_link_train(intel_dp);
1095 1096
	ironlake_edp_panel_on(intel_dp);
	ironlake_edp_panel_vdd_off(intel_dp);
1097
	intel_dp_complete_link_train(intel_dp);
1098
	ironlake_edp_backlight_on(intel_dp);
1099 1100

	intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
1101 1102
}

1103 1104 1105
static void
intel_dp_dpms(struct drm_encoder *encoder, int mode)
{
C
Chris Wilson 已提交
1106
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1107
	struct drm_device *dev = encoder->dev;
1108
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1109
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1110 1111

	if (mode != DRM_MODE_DPMS_ON) {
1112
		ironlake_edp_panel_vdd_on(intel_dp);
1113
		if (is_edp(intel_dp))
1114
			ironlake_edp_backlight_off(intel_dp);
1115
		intel_dp_sink_dpms(intel_dp, mode);
1116
		intel_dp_link_down(intel_dp);
1117
		ironlake_edp_panel_off(encoder);
1118
		if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
1119
			ironlake_edp_pll_off(encoder);
1120
		ironlake_edp_panel_vdd_off(intel_dp);
1121
	} else {
1122
		ironlake_edp_panel_vdd_on(intel_dp);
1123
		intel_dp_sink_dpms(intel_dp, mode);
1124
		if (!(dp_reg & DP_PORT_EN)) {
1125
			intel_dp_start_link_train(intel_dp);
1126 1127
			ironlake_edp_panel_on(intel_dp);
			ironlake_edp_panel_vdd_off(intel_dp);
1128
			intel_dp_complete_link_train(intel_dp);
1129
			ironlake_edp_backlight_on(intel_dp);
1130 1131
		} else
			ironlake_edp_panel_vdd_off(intel_dp);
1132
	}
1133
	intel_dp->dpms_mode = mode;
1134 1135 1136
}

/*
1137 1138
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1139 1140
 */
static bool
1141 1142
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1143
{
1144 1145
	int ret, i;

1146 1147 1148 1149
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1150
	for (i = 0; i < 3; i++) {
1151 1152 1153
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1154 1155 1156
			return true;
		msleep(1);
	}
1157

1158
	return false;
1159 1160 1161 1162 1163 1164 1165
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1166
intel_dp_get_link_status(struct intel_dp *intel_dp)
1167
{
1168 1169 1170 1171
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
					      intel_dp->link_status,
					      DP_LINK_STATUS_SIZE);
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
}

static uint8_t
intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		     int r)
{
	return link_status[r - DP_LANE0_1_STATUS];
}

static uint8_t
intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
				 int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
			 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
}

static uint8_t
intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
				      int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
			 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
}


#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */
#define I830_DP_VOLTAGE_MAX	    DP_TRAIN_VOLTAGE_SWING_800

static uint8_t
intel_dp_pre_emphasis_max(uint8_t voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_600:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_800:
		return DP_TRAIN_PRE_EMPHASIS_3_5;
	case DP_TRAIN_VOLTAGE_SWING_1200:
	default:
		return DP_TRAIN_PRE_EMPHASIS_0;
	}
}

static void
1243
intel_get_adjust_train(struct intel_dp *intel_dp)
1244 1245 1246 1247 1248
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;

1249 1250 1251
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
		uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= I830_DP_VOLTAGE_MAX)
		v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;

	if (p >= intel_dp_pre_emphasis_max(v))
		p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

	for (lane = 0; lane < 4; lane++)
1266
		intel_dp->train_set[lane] = v | p;
1267 1268 1269
}

static uint32_t
1270
intel_dp_signal_levels(uint8_t train_set, int lane_count)
1271
{
1272
	uint32_t	signal_levels = 0;
1273

1274
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1289
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1307 1308 1309 1310
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
1311 1312 1313
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
1314
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1315 1316 1317 1318
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
1319
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1320 1321
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
1322
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1323 1324
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
1325
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1326 1327
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
1328
	default:
1329 1330 1331
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1332 1333 1334
	}
}

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
static uint8_t
intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		      int lane)
{
	int i = DP_LANE0_1_STATUS + (lane >> 1);
	int s = (lane & 1) * 4;
	uint8_t l = intel_dp_link_status(link_status, i);

	return (l >> s) & 0xf;
}

/* Check for clock recovery is done on all channels */
static bool
intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	int lane;
	uint8_t lane_status;

	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & DP_LANE_CR_DONE) == 0)
			return false;
	}
	return true;
}

/* Check to see if channel eq is done on all channels */
#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
			 DP_LANE_CHANNEL_EQ_DONE|\
			 DP_LANE_SYMBOL_LOCKED)
static bool
1366
intel_channel_eq_ok(struct intel_dp *intel_dp)
1367 1368 1369 1370 1371
{
	uint8_t lane_align;
	uint8_t lane_status;
	int lane;

1372
	lane_align = intel_dp_link_status(intel_dp->link_status,
1373 1374 1375
					  DP_LANE_ALIGN_STATUS_UPDATED);
	if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
		return false;
1376 1377
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		lane_status = intel_get_lane_status(intel_dp->link_status, lane);
1378 1379 1380 1381 1382 1383 1384
		if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
			return false;
	}
	return true;
}

static bool
C
Chris Wilson 已提交
1385
intel_dp_set_link_train(struct intel_dp *intel_dp,
1386
			uint32_t dp_reg_value,
1387
			uint8_t dp_train_pat)
1388
{
1389
	struct drm_device *dev = intel_dp->base.base.dev;
1390 1391 1392
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
1393 1394
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1395

C
Chris Wilson 已提交
1396
	intel_dp_aux_native_write_1(intel_dp,
1397 1398 1399
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

C
Chris Wilson 已提交
1400
	ret = intel_dp_aux_native_write(intel_dp,
1401 1402
					DP_TRAINING_LANE0_SET,
					intel_dp->train_set, 4);
1403 1404 1405 1406 1407 1408
	if (ret != 4)
		return false;

	return true;
}

1409
/* Enable corresponding port and start training pattern 1 */
1410
static void
1411
intel_dp_start_link_train(struct intel_dp *intel_dp)
1412
{
1413
	struct drm_device *dev = intel_dp->base.base.dev;
1414
	struct drm_i915_private *dev_priv = dev->dev_private;
1415
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
1416 1417 1418 1419
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
	int tries;
1420
	u32 reg;
C
Chris Wilson 已提交
1421
	uint32_t DP = intel_dp->DP;
1422

1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	/*
	 * On CPT we have to enable the port in training pattern 1, which
	 * will happen below in intel_dp_set_link_train.  Otherwise, enable
	 * the port and wait for it to become active.
	 */
	if (!HAS_PCH_CPT(dev)) {
		I915_WRITE(intel_dp->output_reg, intel_dp->DP);
		POSTING_READ(intel_dp->output_reg);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}
1433

1434 1435 1436 1437
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1438 1439

	DP |= DP_PORT_EN;
1440
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1441 1442 1443
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
	else
		DP &= ~DP_LINK_TRAIN_MASK;
1444
	memset(intel_dp->train_set, 0, 4);
1445 1446 1447 1448
	voltage = 0xff;
	tries = 0;
	clock_recovery = false;
	for (;;) {
1449
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1450
		uint32_t    signal_levels;
1451
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1452
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1453 1454
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1455
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1456 1457
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1458

1459
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1460 1461 1462 1463
			reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_1;

C
Chris Wilson 已提交
1464
		if (!intel_dp_set_link_train(intel_dp, reg,
1465 1466
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
1467 1468 1469
			break;
		/* Set training pattern 1 */

1470 1471
		udelay(100);
		if (!intel_dp_get_link_status(intel_dp))
1472 1473
			break;

1474 1475 1476 1477 1478 1479 1480 1481
		if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1482
				break;
1483 1484
		if (i == intel_dp->lane_count)
			break;
1485

1486 1487 1488 1489
		/* Check to see if we've tried the same voltage 5 times */
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
			++tries;
			if (tries == 5)
1490
				break;
1491 1492 1493
		} else
			tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1494

1495 1496
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1497 1498
	}

1499 1500 1501 1502 1503 1504
	intel_dp->DP = DP;
}

static void
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
1505
	struct drm_device *dev = intel_dp->base.base.dev;
1506 1507
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool channel_eq = false;
1508
	int tries, cr_tries;
1509 1510 1511
	u32 reg;
	uint32_t DP = intel_dp->DP;

1512 1513
	/* channel equalization */
	tries = 0;
1514
	cr_tries = 0;
1515 1516
	channel_eq = false;
	for (;;) {
1517
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1518 1519
		uint32_t    signal_levels;

1520 1521 1522 1523 1524 1525
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

1526
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1527
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1528 1529
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1530
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1531 1532 1533
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

1534
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1535 1536 1537
			reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_2;
1538 1539

		/* channel eq pattern */
C
Chris Wilson 已提交
1540
		if (!intel_dp_set_link_train(intel_dp, reg,
1541 1542
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
1543 1544
			break;

1545 1546
		udelay(400);
		if (!intel_dp_get_link_status(intel_dp))
1547 1548
			break;

1549 1550 1551 1552 1553 1554 1555
		/* Make sure clock is still ok */
		if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

1556 1557 1558 1559
		if (intel_channel_eq_ok(intel_dp)) {
			channel_eq = true;
			break;
		}
1560

1561 1562 1563 1564 1565 1566 1567 1568
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
1569

1570 1571 1572
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
		++tries;
1573
	}
1574

1575
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1576 1577 1578 1579
		reg = DP | DP_LINK_TRAIN_OFF_CPT;
	else
		reg = DP | DP_LINK_TRAIN_OFF;

C
Chris Wilson 已提交
1580 1581 1582
	I915_WRITE(intel_dp->output_reg, reg);
	POSTING_READ(intel_dp->output_reg);
	intel_dp_aux_native_write_1(intel_dp,
1583 1584 1585 1586
				    DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
}

static void
C
Chris Wilson 已提交
1587
intel_dp_link_down(struct intel_dp *intel_dp)
1588
{
1589
	struct drm_device *dev = intel_dp->base.base.dev;
1590
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1591
	uint32_t DP = intel_dp->DP;
1592

1593 1594 1595
	if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
		return;

1596
	DRM_DEBUG_KMS("\n");
1597

1598
	if (is_edp(intel_dp)) {
1599
		DP &= ~DP_PLL_ENABLE;
C
Chris Wilson 已提交
1600 1601
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);
1602 1603 1604
		udelay(100);
	}

1605
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
1606
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1607
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1608 1609
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1610
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1611
	}
1612
	POSTING_READ(intel_dp->output_reg);
1613

1614
	msleep(17);
1615

1616
	if (is_edp(intel_dp))
1617
		DP |= DP_LINK_TRAIN_OFF;
1618

1619 1620
	if (!HAS_PCH_CPT(dev) &&
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
1621 1622
		struct drm_crtc *crtc = intel_dp->base.base.crtc;

1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
		if (crtc == NULL) {
			/* We can arrive here never having been attached
			 * to a CRTC, for instance, due to inheriting
			 * random state from the BIOS.
			 *
			 * If the pipe is not running, play safe and
			 * wait for the clocks to stabilise before
			 * continuing.
			 */
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
			intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
1650 1651
	}

C
Chris Wilson 已提交
1652 1653
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
1654
	msleep(intel_dp->panel_power_down_delay);
1655 1656
}

1657 1658
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
1659 1660 1661 1662
{
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
					   sizeof (intel_dp->dpcd)) &&
	    (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
1663
		return true;
1664 1665
	}

1666
	return false;
1667 1668
}

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
1679
intel_dp_check_link_status(struct intel_dp *intel_dp)
1680
{
1681 1682
	if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
		return;
1683

1684
	if (!intel_dp->base.base.crtc)
1685 1686
		return;

1687
	/* Try to read receiver status if the link appears to be up */
1688
	if (!intel_dp_get_link_status(intel_dp)) {
C
Chris Wilson 已提交
1689
		intel_dp_link_down(intel_dp);
1690 1691 1692
		return;
	}

1693
	/* Now read the DPCD to see if it's actually running */
1694
	if (!intel_dp_get_dpcd(intel_dp)) {
1695 1696 1697 1698
		intel_dp_link_down(intel_dp);
		return;
	}

1699
	if (!intel_channel_eq_ok(intel_dp)) {
1700 1701
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      drm_get_encoder_name(&intel_dp->base.base));
1702 1703 1704
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
1705 1706
}

1707
static enum drm_connector_status
1708
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
1709
{
1710 1711 1712
	if (intel_dp_get_dpcd(intel_dp))
		return connector_status_connected;
	return connector_status_disconnected;
1713 1714
}

1715
static enum drm_connector_status
Z
Zhenyu Wang 已提交
1716
ironlake_dp_detect(struct intel_dp *intel_dp)
1717 1718 1719
{
	enum drm_connector_status status;

1720 1721 1722 1723 1724 1725 1726
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		status = intel_panel_detect(intel_dp->base.base.dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
1727

1728
	return intel_dp_detect_dpcd(intel_dp);
1729 1730
}

1731
static enum drm_connector_status
Z
Zhenyu Wang 已提交
1732
g4x_dp_detect(struct intel_dp *intel_dp)
1733
{
1734
	struct drm_device *dev = intel_dp->base.base.dev;
1735
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
1736
	uint32_t temp, bit;
1737

C
Chris Wilson 已提交
1738
	switch (intel_dp->output_reg) {
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	case DP_B:
		bit = DPB_HOTPLUG_INT_STATUS;
		break;
	case DP_C:
		bit = DPC_HOTPLUG_INT_STATUS;
		break;
	case DP_D:
		bit = DPD_HOTPLUG_INT_STATUS;
		break;
	default:
		return connector_status_unknown;
	}

	temp = I915_READ(PORT_HOTPLUG_STAT);

	if ((temp & bit) == 0)
		return connector_status_disconnected;

1757
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
1758 1759
}

1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid	*edid;

	ironlake_edp_panel_vdd_on(intel_dp);
	edid = drm_get_edid(connector, adapter);
	ironlake_edp_panel_vdd_off(intel_dp);
	return edid;
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int	ret;

	ironlake_edp_panel_vdd_on(intel_dp);
	ret = intel_ddc_get_modes(connector, adapter);
	ironlake_edp_panel_vdd_off(intel_dp);
	return ret;
}


Z
Zhenyu Wang 已提交
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct drm_device *dev = intel_dp->base.base.dev;
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
1805

1806 1807 1808 1809
	DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
		      intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
		      intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
		      intel_dp->dpcd[6], intel_dp->dpcd[7]);
1810

Z
Zhenyu Wang 已提交
1811 1812 1813
	if (status != connector_status_connected)
		return status;

1814 1815 1816
	if (intel_dp->force_audio) {
		intel_dp->has_audio = intel_dp->force_audio > 0;
	} else {
1817
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
1818 1819 1820 1821 1822
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			connector->display_info.raw_edid = NULL;
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
1823 1824 1825
	}

	return connector_status_connected;
1826 1827 1828 1829
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
1830
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1831
	struct drm_device *dev = intel_dp->base.base.dev;
1832 1833
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1834 1835 1836 1837

	/* We should parse the EDID data and find out if it has an audio sink
	 */

1838
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
1839
	if (ret) {
1840
		if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
1841 1842 1843
			struct drm_display_mode *newmode;
			list_for_each_entry(newmode, &connector->probed_modes,
					    head) {
1844 1845
				if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
					intel_dp->panel_fixed_mode =
1846 1847 1848 1849 1850
						drm_mode_duplicate(dev, newmode);
					break;
				}
			}
		}
1851
		return ret;
1852
	}
1853 1854

	/* if eDP has no EDID, try to use fixed panel mode from VBT */
1855
	if (is_edp(intel_dp)) {
1856
		/* initialize panel mode from VBT if available for eDP */
1857 1858
		if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
			intel_dp->panel_fixed_mode =
1859
				drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1860 1861
			if (intel_dp->panel_fixed_mode) {
				intel_dp->panel_fixed_mode->type |=
1862 1863 1864
					DRM_MODE_TYPE_PREFERRED;
			}
		}
1865
		if (intel_dp->panel_fixed_mode) {
1866
			struct drm_display_mode *mode;
1867
			mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
1868 1869 1870 1871 1872
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
1873 1874
}

1875 1876 1877 1878 1879 1880 1881
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

1882
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);

		connector->display_info.raw_edid = NULL;
		kfree(edid);
	}

	return has_audio;
}

1893 1894 1895 1896 1897
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
1898
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1899 1900 1901 1902 1903 1904 1905
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

1906
	if (property == dev_priv->force_audio_property) {
1907 1908 1909 1910
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
1911 1912
			return 0;

1913
		intel_dp->force_audio = i;
1914

1915 1916 1917 1918 1919 1920
		if (i == 0)
			has_audio = intel_dp_detect_audio(connector);
		else
			has_audio = i > 0;

		if (has_audio == intel_dp->has_audio)
1921 1922
			return 0;

1923
		intel_dp->has_audio = has_audio;
1924 1925 1926
		goto done;
	}

1927 1928 1929 1930 1931 1932 1933 1934
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_dp->color_range)
			return 0;

		intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
		goto done;
	}

1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
	return -EINVAL;

done:
	if (intel_dp->base.base.crtc) {
		struct drm_crtc *crtc = intel_dp->base.base.crtc;
		drm_crtc_helper_set_mode(crtc, &crtc->mode,
					 crtc->x, crtc->y,
					 crtc->fb);
	}

	return 0;
}

1948 1949 1950
static void
intel_dp_destroy (struct drm_connector *connector)
{
1951 1952 1953 1954 1955
	struct drm_device *dev = connector->dev;

	if (intel_dpd_is_edp(dev))
		intel_panel_destroy_backlight(dev);

1956 1957
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
1958
	kfree(connector);
1959 1960
}

1961 1962 1963 1964 1965 1966 1967 1968 1969
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
	kfree(intel_dp);
}

1970 1971 1972
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.dpms = intel_dp_dpms,
	.mode_fixup = intel_dp_mode_fixup,
1973
	.prepare = intel_dp_prepare,
1974
	.mode_set = intel_dp_mode_set,
1975
	.commit = intel_dp_commit,
1976 1977 1978 1979 1980 1981
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
1982
	.set_property = intel_dp_set_property,
1983 1984 1985 1986 1987 1988
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
1989
	.best_encoder = intel_best_encoder,
1990 1991 1992
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
1993
	.destroy = intel_dp_encoder_destroy,
1994 1995
};

1996
static void
1997
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
1998
{
C
Chris Wilson 已提交
1999
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
2000

2001
	intel_dp_check_link_status(intel_dp);
2002
}
2003

2004 2005 2006 2007 2008 2009 2010 2011 2012
/* Return which DP Port should be selected for Transcoder DP control */
int
intel_trans_dp_port_sel (struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
2013 2014
		struct intel_dp *intel_dp;

2015
		if (encoder->crtc != crtc)
2016 2017
			continue;

C
Chris Wilson 已提交
2018 2019 2020
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->output_reg;
2021
	}
C
Chris Wilson 已提交
2022

2023 2024 2025
	return -1;
}

2026
/* check the VBT to see whether the eDP is on DP-D port */
2027
bool intel_dpd_is_edp(struct drm_device *dev)
2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

2046 2047 2048
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
2049
	intel_attach_force_audio_property(connector);
2050
	intel_attach_broadcast_rgb_property(connector);
2051 2052
}

2053 2054 2055 2056 2057
void
intel_dp_init(struct drm_device *dev, int output_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
2058
	struct intel_dp *intel_dp;
2059
	struct intel_encoder *intel_encoder;
2060
	struct intel_connector *intel_connector;
2061
	const char *name = NULL;
2062
	int type;
2063

C
Chris Wilson 已提交
2064 2065
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
2066 2067
		return;

2068
	intel_dp->output_reg = output_reg;
2069
	intel_dp->dpms_mode = -1;
2070

2071 2072
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
2073
		kfree(intel_dp);
2074 2075
		return;
	}
C
Chris Wilson 已提交
2076
	intel_encoder = &intel_dp->base;
2077

C
Chris Wilson 已提交
2078
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
2079
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
2080
			intel_dp->is_pch_edp = true;
2081

2082
	if (output_reg == DP_A || is_pch_edp(intel_dp)) {
2083 2084 2085 2086 2087 2088 2089
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

2090
	connector = &intel_connector->base;
2091
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
2092 2093
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

2094 2095
	connector->polled = DRM_CONNECTOR_POLL_HPD;

2096
	if (output_reg == DP_B || output_reg == PCH_DP_B)
2097
		intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
2098
	else if (output_reg == DP_C || output_reg == PCH_DP_C)
2099
		intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
2100
	else if (output_reg == DP_D || output_reg == PCH_DP_D)
2101
		intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
2102

2103
	if (is_edp(intel_dp))
2104
		intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Z
Zhenyu Wang 已提交
2105

2106
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2107 2108 2109
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

2110
	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2111
			 DRM_MODE_ENCODER_TMDS);
2112
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
2113

2114
	intel_connector_attach_encoder(intel_connector, intel_encoder);
2115 2116 2117
	drm_sysfs_connector_add(connector);

	/* Set up the DDC bus. */
2118
	switch (output_reg) {
2119 2120 2121
		case DP_A:
			name = "DPDDC-A";
			break;
2122 2123
		case DP_B:
		case PCH_DP_B:
2124 2125
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS;
2126 2127 2128 2129
			name = "DPDDC-B";
			break;
		case DP_C:
		case PCH_DP_C:
2130 2131
			dev_priv->hotplug_supported_mask |=
				HDMIC_HOTPLUG_INT_STATUS;
2132 2133 2134 2135
			name = "DPDDC-C";
			break;
		case DP_D:
		case PCH_DP_D:
2136 2137
			dev_priv->hotplug_supported_mask |=
				HDMID_HOTPLUG_INT_STATUS;
2138 2139 2140 2141
			name = "DPDDC-D";
			break;
	}

J
Jesse Barnes 已提交
2142 2143
	/* Cache some DPCD data in the eDP case */
	if (is_edp(intel_dp)) {
2144
		bool ret;
2145 2146
		struct edp_power_seq	cur, vbt;
		u32 pp_on, pp_off, pp_div;
2147 2148

		pp_on = I915_READ(PCH_PP_ON_DELAYS);
2149
		pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2150
		pp_div = I915_READ(PCH_PP_DIVISOR);
J
Jesse Barnes 已提交
2151

2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
		/* Pull timing values out of registers */
		cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
			PANEL_POWER_UP_DELAY_SHIFT;

		cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
			PANEL_LIGHT_ON_DELAY_SHIFT;
		
		cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
			PANEL_LIGHT_OFF_DELAY_SHIFT;

		cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
			PANEL_POWER_DOWN_DELAY_SHIFT;

		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
			       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

		DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
			      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

		vbt = dev_priv->edp.pps;

		DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
			      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

#define get_delay(field)	((max(cur.field, vbt.field) + 9) / 10)

		intel_dp->panel_power_up_delay = get_delay(t1_t3);
		intel_dp->backlight_on_delay = get_delay(t8);
		intel_dp->backlight_off_delay = get_delay(t9);
		intel_dp->panel_power_down_delay = get_delay(t10);
		intel_dp->panel_power_cycle_delay = get_delay(t11_t12);

		DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
			      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
			      intel_dp->panel_power_cycle_delay);

		DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
			      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2190 2191

		ironlake_edp_panel_vdd_on(intel_dp);
2192
		ret = intel_dp_get_dpcd(intel_dp);
2193
		ironlake_edp_panel_vdd_off(intel_dp);
2194
		if (ret) {
2195 2196 2197
			if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
				dev_priv->no_aux_handshake =
					intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
J
Jesse Barnes 已提交
2198 2199
					DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
		} else {
2200
			/* if this fails, presume the device is a ghost */
2201
			DRM_INFO("failed to retrieve link info, disabling eDP\n");
2202
			intel_dp_encoder_destroy(&intel_dp->base.base);
2203
			intel_dp_destroy(&intel_connector->base);
2204
			return;
J
Jesse Barnes 已提交
2205 2206 2207
		}
	}

2208 2209
	intel_dp_i2c_init(intel_dp, intel_connector, name);

2210
	intel_encoder->hot_plug = intel_dp_hot_plug;
2211

2212
	if (is_edp(intel_dp)) {
2213 2214
		dev_priv->int_edp_connector = connector;
		intel_panel_setup_backlight(dev);
2215 2216
	}

2217 2218
	intel_dp_add_properties(intel_dp, connector);

2219 2220 2221 2222 2223 2224 2225 2226 2227
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}