intel_dp.c 174.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)
45
#define DP_DPRX_ESI_LEN 14
46

47 48 49 50 51 52
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

53
struct dp_link_dpll {
54
	int clock;
55 56 57 58
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
59
	{ 162000,
60
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
61
	{ 270000,
62 63 64 65
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
66
	{ 162000,
67
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
68
	{ 270000,
69 70 71
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

72
static const struct dp_link_dpll vlv_dpll[] = {
73
	{ 162000,
C
Chon Ming Lee 已提交
74
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
75
	{ 270000,
76 77 78
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

79 80 81 82 83 84 85 86 87 88
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
89
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
90
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
91
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
92
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
93
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
94 95
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
96

97 98
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
99
static const int skl_rates[] = { 162000, 216000, 270000,
100
				  324000, 432000, 540000 };
101 102 103
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
104
static const int default_rates[] = { 162000, 270000, 540000 };
105

106
/**
107
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
108 109 110 111 112
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
113
bool intel_dp_is_edp(struct intel_dp *intel_dp)
114
{
115 116 117
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
118 119
}

120
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
121
{
122 123 124
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
125 126
}

127 128
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
129
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
130 131
}

132 133
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
134
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
135
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
136 137
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
138
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
139
				      enum pipe pipe);
140
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
141

142 143 144
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
145
	int i, max_rate;
146

147
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
148

149 150 151
	for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
		if (default_rates[i] > max_rate)
			break;
152
		intel_dp->sink_rates[i] = default_rates[i];
153
	}
154

155
	intel_dp->num_sink_rates = i;
156 157
}

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

180 181
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
182
{
183
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
184 185
}

186 187
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
188 189
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
190 191
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
192 193 194 195

	return min(source_max, sink_max);
}

196
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
197 198 199 200
{
	return intel_dp->max_link_lane_count;
}

201
int
202
intel_dp_link_required(int pixel_clock, int bpp)
203
{
204 205
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
206 207
}

208
int
209 210
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
211 212 213 214 215 216 217
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
218 219
}

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
static int cnl_adjusted_max_rate(struct intel_dp *intel_dp, int size)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
		return size - 2;

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
		return size;

	/* For other SKUs, max rate on ports A and B is 5.4G */
	if (port == PORT_A || port == PORT_D)
		return size - 2;

	return size;
}

266 267
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
268 269 270
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
271
	const int *source_rates;
272 273
	int size;

274 275 276
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

277
	if (IS_GEN9_LP(dev_priv)) {
278
		source_rates = bxt_rates;
279
		size = ARRAY_SIZE(bxt_rates);
280 281
	} else if (IS_CANNONLAKE(dev_priv)) {
		source_rates = cnl_rates;
282
		size = cnl_adjusted_max_rate(intel_dp, ARRAY_SIZE(cnl_rates));
283
	} else if (IS_GEN9_BC(dev_priv)) {
284
		source_rates = skl_rates;
285
		size = ARRAY_SIZE(skl_rates);
286 287
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
288
		source_rates = default_rates;
289
		size = ARRAY_SIZE(default_rates);
290 291 292
	} else {
		source_rates = default_rates;
		size = ARRAY_SIZE(default_rates) - 1;
293 294
	}

295 296
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

322 323 324 325 326 327 328 329 330 331 332 333
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

334
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
335
{
336
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
337

338 339 340 341 342 343 344 345 346 347 348 349 350
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

351 352
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
353 354 355 356 357 358
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
359 360
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
361 362
		return false;

363 364
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
365 366 367 368 369
		return false;

	return true;
}

370 371 372
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
373
	int index;
374

375 376 377 378
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
379 380
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
381
	} else if (lane_count > 1) {
382
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
383
		intel_dp->max_link_lane_count = lane_count >> 1;
384 385 386 387 388 389 390 391
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

392
static enum drm_mode_status
393 394 395
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
396
	struct intel_dp *intel_dp = intel_attached_dp(connector);
397 398
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
399 400
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
401 402 403
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
404

405
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
406
		if (mode->hdisplay > fixed_mode->hdisplay)
407 408
			return MODE_PANEL;

409
		if (mode->vdisplay > fixed_mode->vdisplay)
410
			return MODE_PANEL;
411 412

		target_clock = fixed_mode->clock;
413 414
	}

415
	max_link_clock = intel_dp_max_link_rate(intel_dp);
416
	max_lanes = intel_dp_max_lane_count(intel_dp);
417 418 419 420

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

421
	if (mode_rate > max_rate || target_clock > max_dotclk)
422
		return MODE_CLOCK_HIGH;
423 424 425 426

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

427 428 429
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

430 431 432
	return MODE_OK;
}

433
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
434 435 436 437 438 439 440 441 442 443 444
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

445
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
446 447 448 449 450 451 452 453
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

454
static void
455
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
456
static void
457
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
458
					      bool force_disable_vdd);
459
static void
460
intel_dp_pps_init(struct intel_dp *intel_dp);
461

462 463
static void pps_lock(struct intel_dp *intel_dp)
{
464
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
465 466

	/*
467
	 * See intel_power_sequencer_reset() why we need
468 469
	 * a power domain reference here.
	 */
470
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
471 472 473 474 475 476

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
477
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
478 479 480

	mutex_unlock(&dev_priv->pps_mutex);

481
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
482 483
}

484 485 486
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
487
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
488 489
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = intel_dp->pps_pipe;
490 491 492
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
493 494 495 496
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
497
		 pipe_name(pipe), port_name(intel_dig_port->base.port)))
498 499 500
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
501
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
502 503 504 505 506 507 508 509 510

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

511
	if (IS_CHERRYVIEW(dev_priv))
512 513 514 515
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

516 517 518 519 520 521
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
522
	if (!pll_enabled) {
523
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
524 525
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

526
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
527 528 529 530 531
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
532
	}
533

534 535 536 537 538 539 540 541 542 543 544 545 546 547
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
548

549
	if (!pll_enabled) {
550
		vlv_force_pll_off(dev_priv, pipe);
551 552 553 554

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
555 556
}

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

595 596 597
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
598
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
599
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
600
	enum pipe pipe;
601

V
Ville Syrjälä 已提交
602
	lockdep_assert_held(&dev_priv->pps_mutex);
603

604
	/* We should never land here with regular DP ports */
605
	WARN_ON(!intel_dp_is_edp(intel_dp));
606

607 608 609
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

610 611 612
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

613
	pipe = vlv_find_free_pps(dev_priv);
614 615 616 617 618

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
619
	if (WARN_ON(pipe == INVALID_PIPE))
620
		pipe = PIPE_A;
621

622
	vlv_steal_power_sequencer(dev_priv, pipe);
623
	intel_dp->pps_pipe = pipe;
624 625 626

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
627
		      port_name(intel_dig_port->base.port));
628 629

	/* init power sequencer on this pipe and port */
630 631
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
632

633 634 635 636 637
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
638 639 640 641

	return intel_dp->pps_pipe;
}

642 643 644
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
645
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
646 647 648 649

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
650
	WARN_ON(!intel_dp_is_edp(intel_dp));
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
666
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
667 668 669 670

	return 0;
}

671 672 673 674 675 676
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
677
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
678 679 680 681 682
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
683
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
684 685 686 687 688 689 690
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
691

692
static enum pipe
693 694 695
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
696 697
{
	enum pipe pipe;
698 699

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
700
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
701
			PANEL_PORT_SELECT_MASK;
702 703 704 705

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

706 707 708
		if (!pipe_check(dev_priv, pipe))
			continue;

709
		return pipe;
710 711
	}

712 713 714 715 716 717
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
718
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
719
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720
	enum port port = intel_dig_port->base.port;
721 722 723 724

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
725 726 727 728 729 730 731 732 733 734 735
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
736 737 738 739 740 741

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
742 743
	}

744 745 746
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

747 748
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
749 750
}

751
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
752 753 754
{
	struct intel_encoder *encoder;

755
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
756
		    !IS_GEN9_LP(dev_priv)))
757 758 759 760 761 762 763 764 765 766 767 768
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

769
	for_each_intel_encoder(&dev_priv->drm, encoder) {
770 771
		struct intel_dp *intel_dp;

772
		if (encoder->type != INTEL_OUTPUT_DP &&
773 774
		    encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->type != INTEL_OUTPUT_DDI)
775 776 777
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
778

779 780 781 782
		/* Skip pure DVI/HDMI DDI encoders */
		if (!i915_mmio_reg_valid(intel_dp->output_reg))
			continue;

783 784 785 786 787
		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

788
		if (IS_GEN9_LP(dev_priv))
789 790 791
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
792
	}
793 794
}

795 796 797 798 799 800 801 802
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

803
static void intel_pps_get_registers(struct intel_dp *intel_dp,
804 805
				    struct pps_registers *regs)
{
806
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
807 808
	int pps_idx = 0;

809 810
	memset(regs, 0, sizeof(*regs));

811
	if (IS_GEN9_LP(dev_priv))
812 813 814
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
815

816 817 818 819
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
820 821
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv))
822
		regs->pp_div = PP_DIVISOR(pps_idx);
823 824
}

825 826
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
827
{
828
	struct pps_registers regs;
829

830
	intel_pps_get_registers(intel_dp, &regs);
831 832

	return regs.pp_ctrl;
833 834
}

835 836
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
837
{
838
	struct pps_registers regs;
839

840
	intel_pps_get_registers(intel_dp, &regs);
841 842

	return regs.pp_stat;
843 844
}

845 846 847 848 849 850 851
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
852
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
853

854
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
855 856
		return 0;

857
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
858

859
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
860
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
861
		i915_reg_t pp_ctrl_reg, pp_div_reg;
862
		u32 pp_div;
V
Ville Syrjälä 已提交
863

864 865
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
866 867 868 869 870 871 872 873 874
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

875
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
876

877 878 879
	return 0;
}

880
static bool edp_have_panel_power(struct intel_dp *intel_dp)
881
{
882
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
883

V
Ville Syrjälä 已提交
884 885
	lockdep_assert_held(&dev_priv->pps_mutex);

886
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
887 888 889
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

890
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
891 892
}

893
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
894
{
895
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
896

V
Ville Syrjälä 已提交
897 898
	lockdep_assert_held(&dev_priv->pps_mutex);

899
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
900 901 902
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

903
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
904 905
}

906 907 908
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
909
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
910

911
	if (!intel_dp_is_edp(intel_dp))
912
		return;
913

914
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
915 916
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
917 918
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
919 920 921
	}
}

922 923 924
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
925
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
926
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
927 928 929
	uint32_t status;
	bool done;

930
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
931
	if (has_aux_irq)
932
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
933
					  msecs_to_jiffies_timeout(10));
934
	else
935
		done = wait_for(C, 10) == 0;
936 937 938 939 940 941 942 943
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

944
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
945
{
946
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
947
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
948

949 950 951
	if (index)
		return 0;

952 953
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
954
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
955
	 */
956
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
957 958 959 960 961
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
962
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
963 964 965 966

	if (index)
		return 0;

967 968 969 970 971
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
972
	if (intel_dig_port->base.port == PORT_A)
973
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
974 975
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
976 977 978 979 980
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
981
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
982

983
	if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
984
		/* Workaround for non-ULT HSW */
985 986 987 988 989
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
990
	}
991 992

	return ilk_get_aux_clock_divider(intel_dp, index);
993 994
}

995 996 997 998 999 1000 1001 1002 1003 1004
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1005 1006 1007 1008
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1009 1010
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1011 1012
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1013 1014
	uint32_t precharge, timeout;

1015
	if (IS_GEN6(dev_priv))
1016 1017 1018 1019
		precharge = 3;
	else
		precharge = 5;

1020
	if (IS_BROADWELL(dev_priv))
1021 1022 1023 1024 1025
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1026
	       DP_AUX_CH_CTL_DONE |
1027
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1028
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1029
	       timeout |
1030
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1031 1032
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1033
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1034 1035
}

1036 1037 1038 1039 1040 1041 1042 1043 1044
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1045
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1046 1047
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1048
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1049 1050 1051
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1052 1053
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1054
		const uint8_t *send, int send_bytes,
1055 1056 1057
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1058 1059
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1060
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1061
	uint32_t aux_clock_divider;
1062 1063
	int i, ret, recv_bytes;
	uint32_t status;
1064
	int try, clock = 0;
1065
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1066 1067
	bool vdd;

1068
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1069

1070 1071 1072 1073 1074 1075
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1076
	vdd = edp_panel_vdd_on(intel_dp);
1077 1078 1079 1080 1081 1082 1083 1084

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1085

1086 1087
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1088
		status = I915_READ_NOTRACE(ch_ctl);
1089 1090 1091 1092 1093 1094
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1095 1096 1097 1098 1099 1100 1101 1102 1103
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1104 1105
		ret = -EBUSY;
		goto out;
1106 1107
	}

1108 1109 1110 1111 1112 1113
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1114
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1115 1116 1117 1118
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1119

1120 1121 1122 1123
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1124
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1125 1126
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1127 1128

			/* Send the command and wait for it to complete */
1129
			I915_WRITE(ch_ctl, send_ctl);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1140
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1141
				continue;
1142 1143 1144 1145 1146 1147 1148 1149

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1150
				continue;
1151
			}
1152
			if (status & DP_AUX_CH_CTL_DONE)
1153
				goto done;
1154
		}
1155 1156 1157
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1158
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1159 1160
		ret = -EBUSY;
		goto out;
1161 1162
	}

1163
done:
1164 1165 1166
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1167
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1168
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1169 1170
		ret = -EIO;
		goto out;
1171
	}
1172 1173 1174

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1175
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1176
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1177 1178
		ret = -ETIMEDOUT;
		goto out;
1179 1180 1181 1182 1183
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1205 1206
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1207

1208
	for (i = 0; i < recv_bytes; i += 4)
1209
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1210
				    recv + i, recv_bytes - i);
1211

1212 1213 1214 1215
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1216 1217 1218
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1219
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1220

1221
	return ret;
1222 1223
}

1224 1225
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1226 1227
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1228
{
1229 1230 1231
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1232 1233
	int ret;

1234 1235 1236
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1237 1238
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1239

1240 1241 1242
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1243
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1244
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1245
		rxsize = 2; /* 0 or 1 data bytes */
1246

1247 1248
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1249

1250 1251
		WARN_ON(!msg->buffer != !msg->size);

1252 1253
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1254

1255 1256 1257
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1258

1259 1260 1261 1262 1263 1264 1265
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1266 1267
		}
		break;
1268

1269 1270
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1271
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1272
		rxsize = msg->size + 1;
1273

1274 1275
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1276

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1288
		}
1289 1290 1291 1292 1293
		break;

	default:
		ret = -EINVAL;
		break;
1294
	}
1295

1296
	return ret;
1297 1298
}

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
R
Rodrigo Vivi 已提交
1325 1326 1327
	case DP_AUX_F:
		aux_port = PORT_F;
		break;
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1340
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1341
				  enum port port)
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1354
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1355
				   enum port port, int index)
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1368
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1369
				  enum port port)
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1384
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1385
				   enum port port, int index)
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1400
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1401
				  enum port port)
1402 1403 1404 1405 1406 1407
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
1408
	case PORT_F:
1409 1410 1411 1412 1413 1414 1415
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1416
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1417
				   enum port port, int index)
1418 1419 1420 1421 1422 1423
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
1424
	case PORT_F:
1425 1426 1427 1428 1429 1430 1431
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1432
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1433
				    enum port port)
1434 1435 1436 1437 1438 1439 1440 1441 1442
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1443
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1444
				     enum port port, int index)
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1457
	enum port port = intel_aux_port(dev_priv,
1458
					dp_to_dig_port(intel_dp)->base.port);
1459 1460 1461 1462 1463 1464 1465
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1466
static void
1467 1468 1469 1470 1471
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1472
static void
1473
intel_dp_aux_init(struct intel_dp *intel_dp)
1474
{
1475
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1476
	enum port port = intel_dig_port->base.port;
1477

1478
	intel_aux_reg_init(intel_dp);
1479
	drm_dp_aux_init(&intel_dp->aux);
1480

1481
	/* Failure to allocate our preferred name is not critical */
1482
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1483
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1484 1485
}

1486
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1487
{
1488
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1489

1490
	return max_rate >= 540000;
1491 1492
}

1493 1494
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1495
		   struct intel_crtc_state *pipe_config)
1496
{
1497
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1498 1499
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1500

1501
	if (IS_G4X(dev_priv)) {
1502 1503
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1504
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1505 1506
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1507
	} else if (IS_CHERRYVIEW(dev_priv)) {
1508 1509
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1510
	} else if (IS_VALLEYVIEW(dev_priv)) {
1511 1512
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1513
	}
1514 1515 1516

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1517
			if (pipe_config->port_clock == divisor[i].clock) {
1518 1519 1520 1521 1522
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1523 1524 1525
	}
}

1526 1527 1528 1529 1530 1531 1532 1533
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1534
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1549 1550
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1551 1552
	DRM_DEBUG_KMS("source rates: %s\n", str);

1553 1554
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1555 1556
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1557 1558
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1559
	DRM_DEBUG_KMS("common rates: %s\n", str);
1560 1561
}

1562 1563 1564 1565 1566
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1567
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1568 1569 1570
	if (WARN_ON(len <= 0))
		return 162000;

1571
	return intel_dp->common_rates[len - 1];
1572 1573
}

1574 1575
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1576 1577
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1578 1579 1580 1581 1582

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1583 1584
}

1585 1586
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1587
{
1588 1589
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1590 1591 1592 1593 1594 1595 1596 1597 1598
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1599 1600
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1601 1602 1603 1604 1605 1606 1607 1608 1609
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1610 1611 1612 1613 1614 1615 1616
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1617 1618 1619
	return bpp;
}

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1637
bool
1638
intel_dp_compute_config(struct intel_encoder *encoder,
1639 1640
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1641
{
1642
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1643
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1644
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1645
	enum port port = encoder->port;
1646
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1647
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1648 1649
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1650
	int lane_count, clock;
1651
	int min_lane_count = 1;
1652
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1653
	/* Conveniently, the link BW constants become indices with a shift...*/
1654
	int min_clock = 0;
1655
	int max_clock;
1656
	int bpp, mode_rate;
1657
	int link_avail, link_clock;
1658
	int common_len;
1659
	uint8_t link_bw, rate_select;
1660 1661
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1662

1663
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1664
						    intel_dp->max_link_rate);
1665 1666

	/* No common link rates between source and sink */
1667
	WARN_ON(common_len <= 0);
1668

1669
	max_clock = common_len - 1;
1670

1671
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1672 1673
		pipe_config->has_pch_encoder = true;

1674
	pipe_config->has_drrs = false;
1675
	if (IS_G4X(dev_priv) || port == PORT_A)
1676
		pipe_config->has_audio = false;
1677
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1678 1679
		pipe_config->has_audio = intel_dp->has_audio;
	else
1680
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1681

1682
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1693

1694
		if (INTEL_GEN(dev_priv) >= 9) {
1695
			int ret;
1696
			ret = skl_update_scaler_crtc(pipe_config);
1697 1698 1699 1700
			if (ret)
				return ret;
		}

1701
		if (HAS_GMCH_DISPLAY(dev_priv))
1702
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1703
						 conn_state->scaling_mode);
1704
		else
1705
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1706
						conn_state->scaling_mode);
1707 1708
	}

1709 1710 1711 1712
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		return false;

1713
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1714 1715
		return false;

1716 1717
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1718 1719
		int index;

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1732
	}
1733
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1734
		      "max bw %d pixel clock %iKHz\n",
1735
		      max_lane_count, intel_dp->common_rates[max_clock],
1736
		      adjusted_mode->crtc_clock);
1737

1738 1739
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1740
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1741
	if (intel_dp_is_edp(intel_dp)) {
1742 1743 1744

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1745
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1746
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1747 1748
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1749 1750
		}

1751 1752 1753 1754 1755 1756 1757 1758 1759
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1760
	}
1761

1762
	for (; bpp >= 6*3; bpp -= 2*3) {
1763 1764
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1765

1766
		for (clock = min_clock; clock <= max_clock; clock++) {
1767 1768 1769 1770
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1771
				link_clock = intel_dp->common_rates[clock];
1772 1773 1774 1775 1776 1777 1778 1779 1780
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1781

1782
	return false;
1783

1784
found:
1785
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1786 1787 1788 1789 1790
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1791
		pipe_config->limited_color_range =
1792 1793 1794
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1795 1796
	} else {
		pipe_config->limited_color_range =
1797
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1798 1799
	}

1800
	pipe_config->lane_count = lane_count;
1801

1802
	pipe_config->pipe_bpp = bpp;
1803
	pipe_config->port_clock = intel_dp->common_rates[clock];
1804

1805 1806 1807 1808 1809
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1810
		      pipe_config->port_clock, bpp);
1811 1812
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1813

1814
	intel_link_compute_m_n(bpp, lane_count,
1815 1816
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1817 1818
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1819

1820
	if (intel_connector->panel.downclock_mode != NULL &&
1821
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1822
			pipe_config->has_drrs = true;
1823 1824 1825
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1826 1827
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1828 1829
	}

1830 1831 1832 1833
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1834
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1835 1836 1837 1838 1839
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1840
			vco = 8640000;
1841 1842
			break;
		default:
1843
			vco = 8100000;
1844 1845 1846
			break;
		}

1847
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1848 1849
	}

1850
	if (!HAS_DDI(dev_priv))
1851
		intel_dp_set_clock(encoder, pipe_config);
1852

1853 1854
	intel_psr_compute_config(intel_dp, pipe_config);

1855
	return true;
1856 1857
}

1858
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1859 1860
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1861
{
1862 1863 1864
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1865 1866
}

1867
static void intel_dp_prepare(struct intel_encoder *encoder,
1868
			     const struct intel_crtc_state *pipe_config)
1869
{
1870
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1871
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1872
	enum port port = encoder->port;
1873
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1874
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1875

1876 1877 1878 1879
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1880

1881
	/*
K
Keith Packard 已提交
1882
	 * There are four kinds of DP registers:
1883 1884
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1885 1886
	 * 	SNB CPU
	 *	IVB CPU
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1897

1898 1899 1900 1901
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1902

1903 1904
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1905
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1906

1907
	/* Split out the IBX/CPU vs CPT settings */
1908

1909
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1910 1911 1912 1913 1914 1915
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1916
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1917 1918
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1919
		intel_dp->DP |= crtc->pipe << 29;
1920
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1921 1922
		u32 trans_dp;

1923
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1924 1925 1926 1927 1928 1929 1930

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1931
	} else {
1932
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1933
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1934 1935 1936 1937 1938 1939 1940

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1941
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1942 1943
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1944
		if (IS_CHERRYVIEW(dev_priv))
1945
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1946 1947
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1948
	}
1949 1950
}

1951 1952
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1953

1954 1955
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1956

1957 1958
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1959

1960
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
1961

1962
static void wait_panel_status(struct intel_dp *intel_dp,
1963 1964
				       u32 mask,
				       u32 value)
1965
{
1966
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1967
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1968

V
Ville Syrjälä 已提交
1969 1970
	lockdep_assert_held(&dev_priv->pps_mutex);

1971
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
1972

1973 1974
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1975

1976
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1977 1978 1979
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1980

1981 1982 1983
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1984
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1985 1986
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1987 1988

	DRM_DEBUG_KMS("Wait complete\n");
1989
}
1990

1991
static void wait_panel_on(struct intel_dp *intel_dp)
1992 1993
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1994
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1995 1996
}

1997
static void wait_panel_off(struct intel_dp *intel_dp)
1998 1999
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2000
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2001 2002
}

2003
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2004
{
2005 2006 2007
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2008
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2009

2010 2011 2012 2013 2014
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2015 2016
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2017 2018 2019
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2020

2021
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2022 2023
}

2024
static void wait_backlight_on(struct intel_dp *intel_dp)
2025 2026 2027 2028 2029
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2030
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2031 2032 2033 2034
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2035

2036 2037 2038 2039
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2040
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2041
{
2042
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2043
	u32 control;
2044

V
Ville Syrjälä 已提交
2045 2046
	lockdep_assert_held(&dev_priv->pps_mutex);

2047
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2048 2049
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2050 2051 2052
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2053
	return control;
2054 2055
}

2056 2057 2058 2059 2060
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2061
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2062
{
2063
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2064
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2065
	u32 pp;
2066
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2067
	bool need_to_disable = !intel_dp->want_panel_vdd;
2068

V
Ville Syrjälä 已提交
2069 2070
	lockdep_assert_held(&dev_priv->pps_mutex);

2071
	if (!intel_dp_is_edp(intel_dp))
2072
		return false;
2073

2074
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2075
	intel_dp->want_panel_vdd = true;
2076

2077
	if (edp_have_panel_vdd(intel_dp))
2078
		return need_to_disable;
2079

2080
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2081

V
Ville Syrjälä 已提交
2082
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2083
		      port_name(intel_dig_port->base.port));
2084

2085 2086
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2087

2088
	pp = ironlake_get_pp_control(intel_dp);
2089
	pp |= EDP_FORCE_VDD;
2090

2091 2092
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2093 2094 2095 2096 2097

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2098 2099 2100
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2101
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2102
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2103
			      port_name(intel_dig_port->base.port));
2104 2105
		msleep(intel_dp->panel_power_up_delay);
	}
2106 2107 2108 2109

	return need_to_disable;
}

2110 2111 2112 2113 2114 2115 2116
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2117
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2118
{
2119
	bool vdd;
2120

2121
	if (!intel_dp_is_edp(intel_dp))
2122 2123
		return;

2124
	pps_lock(intel_dp);
2125
	vdd = edp_panel_vdd_on(intel_dp);
2126
	pps_unlock(intel_dp);
2127

R
Rob Clark 已提交
2128
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
2129
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2130 2131
}

2132
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2133
{
2134
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2135 2136
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2137
	u32 pp;
2138
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2139

V
Ville Syrjälä 已提交
2140
	lockdep_assert_held(&dev_priv->pps_mutex);
2141

2142
	WARN_ON(intel_dp->want_panel_vdd);
2143

2144
	if (!edp_have_panel_vdd(intel_dp))
2145
		return;
2146

V
Ville Syrjälä 已提交
2147
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2148
		      port_name(intel_dig_port->base.port));
2149

2150 2151
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2152

2153 2154
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2155

2156 2157
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2158

2159 2160 2161
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2162

2163
	if ((pp & PANEL_POWER_ON) == 0)
2164
		intel_dp->panel_power_off_time = ktime_get_boottime();
2165

2166
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2167
}
2168

2169
static void edp_panel_vdd_work(struct work_struct *__work)
2170 2171 2172 2173
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2174
	pps_lock(intel_dp);
2175 2176
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2177
	pps_unlock(intel_dp);
2178 2179
}

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2193 2194 2195 2196 2197
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2198
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2199
{
2200
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2201 2202 2203

	lockdep_assert_held(&dev_priv->pps_mutex);

2204
	if (!intel_dp_is_edp(intel_dp))
2205
		return;
2206

R
Rob Clark 已提交
2207
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2208
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2209

2210 2211
	intel_dp->want_panel_vdd = false;

2212
	if (sync)
2213
		edp_panel_vdd_off_sync(intel_dp);
2214 2215
	else
		edp_panel_vdd_schedule_off(intel_dp);
2216 2217
}

2218
static void edp_panel_on(struct intel_dp *intel_dp)
2219
{
2220
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2221
	u32 pp;
2222
	i915_reg_t pp_ctrl_reg;
2223

2224 2225
	lockdep_assert_held(&dev_priv->pps_mutex);

2226
	if (!intel_dp_is_edp(intel_dp))
2227
		return;
2228

V
Ville Syrjälä 已提交
2229
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2230
		      port_name(dp_to_dig_port(intel_dp)->base.port));
V
Ville Syrjälä 已提交
2231

2232 2233
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
2234
		 port_name(dp_to_dig_port(intel_dp)->base.port)))
2235
		return;
2236

2237
	wait_panel_power_cycle(intel_dp);
2238

2239
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2240
	pp = ironlake_get_pp_control(intel_dp);
2241
	if (IS_GEN5(dev_priv)) {
2242 2243
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2244 2245
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2246
	}
2247

2248
	pp |= PANEL_POWER_ON;
2249
	if (!IS_GEN5(dev_priv))
2250 2251
		pp |= PANEL_POWER_RESET;

2252 2253
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2254

2255
	wait_panel_on(intel_dp);
2256
	intel_dp->last_power_on = jiffies;
2257

2258
	if (IS_GEN5(dev_priv)) {
2259
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2260 2261
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2262
	}
2263
}
V
Ville Syrjälä 已提交
2264

2265 2266
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2267
	if (!intel_dp_is_edp(intel_dp))
2268 2269 2270 2271
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2272
	pps_unlock(intel_dp);
2273 2274
}

2275 2276

static void edp_panel_off(struct intel_dp *intel_dp)
2277
{
2278
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2279
	u32 pp;
2280
	i915_reg_t pp_ctrl_reg;
2281

2282 2283
	lockdep_assert_held(&dev_priv->pps_mutex);

2284
	if (!intel_dp_is_edp(intel_dp))
2285
		return;
2286

V
Ville Syrjälä 已提交
2287
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2288
		      port_name(dp_to_dig_port(intel_dp)->base.port));
2289

V
Ville Syrjälä 已提交
2290
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2291
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2292

2293
	pp = ironlake_get_pp_control(intel_dp);
2294 2295
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2296
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2297
		EDP_BLC_ENABLE);
2298

2299
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2300

2301 2302
	intel_dp->want_panel_vdd = false;

2303 2304
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2305

2306
	wait_panel_off(intel_dp);
2307
	intel_dp->panel_power_off_time = ktime_get_boottime();
2308 2309

	/* We got a reference when we enabled the VDD. */
2310
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2311
}
V
Ville Syrjälä 已提交
2312

2313 2314
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2315
	if (!intel_dp_is_edp(intel_dp))
2316
		return;
V
Ville Syrjälä 已提交
2317

2318 2319
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2320
	pps_unlock(intel_dp);
2321 2322
}

2323 2324
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2325
{
2326
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2327
	u32 pp;
2328
	i915_reg_t pp_ctrl_reg;
2329

2330 2331 2332 2333 2334 2335
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2336
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2337

2338
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2339

2340
	pp = ironlake_get_pp_control(intel_dp);
2341
	pp |= EDP_BLC_ENABLE;
2342

2343
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2344 2345 2346

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2347

2348
	pps_unlock(intel_dp);
2349 2350
}

2351
/* Enable backlight PWM and backlight PP control. */
2352 2353
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2354
{
2355 2356
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2357
	if (!intel_dp_is_edp(intel_dp))
2358 2359 2360 2361
		return;

	DRM_DEBUG_KMS("\n");

2362
	intel_panel_enable_backlight(crtc_state, conn_state);
2363 2364 2365 2366 2367
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2368
{
2369
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2370
	u32 pp;
2371
	i915_reg_t pp_ctrl_reg;
2372

2373
	if (!intel_dp_is_edp(intel_dp))
2374 2375
		return;

2376
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2377

2378
	pp = ironlake_get_pp_control(intel_dp);
2379
	pp &= ~EDP_BLC_ENABLE;
2380

2381
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2382 2383 2384

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2385

2386
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2387 2388

	intel_dp->last_backlight_off = jiffies;
2389
	edp_wait_backlight_off(intel_dp);
2390
}
2391

2392
/* Disable backlight PP control and backlight PWM. */
2393
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2394
{
2395 2396
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2397
	if (!intel_dp_is_edp(intel_dp))
2398 2399 2400
		return;

	DRM_DEBUG_KMS("\n");
2401

2402
	_intel_edp_backlight_off(intel_dp);
2403
	intel_panel_disable_backlight(old_conn_state);
2404
}
2405

2406 2407 2408 2409 2410 2411 2412 2413
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2414 2415
	bool is_enabled;

2416
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2417
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2418
	pps_unlock(intel_dp);
2419 2420 2421 2422

	if (is_enabled == enable)
		return;

2423 2424
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2425 2426 2427 2428 2429 2430 2431

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2432 2433 2434 2435 2436 2437 2438 2439
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
2440
			port_name(dig_port->base.port),
2441
			onoff(state), onoff(cur_state));
2442 2443 2444 2445 2446 2447 2448 2449 2450
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2451
			onoff(state), onoff(cur_state));
2452 2453 2454 2455
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2456
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2457
				const struct intel_crtc_state *pipe_config)
2458
{
2459
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2460
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2461

2462 2463 2464
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2465

2466
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2467
		      pipe_config->port_clock);
2468 2469 2470

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2471
	if (pipe_config->port_clock == 162000)
2472 2473 2474 2475 2476 2477 2478 2479
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2480 2481 2482 2483 2484 2485 2486
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2487
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2488

2489
	intel_dp->DP |= DP_PLL_ENABLE;
2490

2491
	I915_WRITE(DP_A, intel_dp->DP);
2492 2493
	POSTING_READ(DP_A);
	udelay(200);
2494 2495
}

2496 2497
static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *old_crtc_state)
2498
{
2499
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
2500
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2501

2502 2503 2504
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2505

2506 2507
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2508
	intel_dp->DP &= ~DP_PLL_ENABLE;
2509

2510
	I915_WRITE(DP_A, intel_dp->DP);
2511
	POSTING_READ(DP_A);
2512 2513 2514
	udelay(200);
}

2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2530
/* If the sink supports it, try to set the power state appropriately */
2531
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2532 2533 2534 2535 2536 2537 2538 2539
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2540 2541 2542
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2543 2544
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2545
	} else {
2546 2547
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2548 2549 2550 2551 2552
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2553 2554
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2555 2556 2557 2558
			if (ret == 1)
				break;
			msleep(1);
		}
2559 2560 2561

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2562
	}
2563 2564 2565 2566

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2567 2568
}

2569 2570
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2571
{
2572
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2573
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2574
	enum port port = encoder->port;
2575
	u32 tmp;
2576
	bool ret;
2577

2578 2579
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2580 2581
		return false;

2582 2583
	ret = false;

2584
	tmp = I915_READ(intel_dp->output_reg);
2585 2586

	if (!(tmp & DP_PORT_EN))
2587
		goto out;
2588

2589
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2590
		*pipe = PORT_TO_PIPE_CPT(tmp);
2591
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2592
		enum pipe p;
2593

2594 2595 2596 2597
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2598 2599 2600
				ret = true;

				goto out;
2601 2602 2603
			}
		}

2604
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2605
			      i915_mmio_reg_offset(intel_dp->output_reg));
2606
	} else if (IS_CHERRYVIEW(dev_priv)) {
2607 2608 2609
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2610
	}
2611

2612 2613 2614
	ret = true;

out:
2615
	intel_display_power_put(dev_priv, encoder->power_domain);
2616 2617

	return ret;
2618
}
2619

2620
static void intel_dp_get_config(struct intel_encoder *encoder,
2621
				struct intel_crtc_state *pipe_config)
2622
{
2623
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2624 2625
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2626
	enum port port = encoder->port;
2627
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2628

2629 2630 2631 2632
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2633

2634
	tmp = I915_READ(intel_dp->output_reg);
2635 2636

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2637

2638
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2639 2640 2641
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2642 2643 2644
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2645

2646
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2647 2648 2649 2650
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2651
		if (tmp & DP_SYNC_HS_HIGH)
2652 2653 2654
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2655

2656
		if (tmp & DP_SYNC_VS_HIGH)
2657 2658 2659 2660
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2661

2662
	pipe_config->base.adjusted_mode.flags |= flags;
2663

2664
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2665 2666
		pipe_config->limited_color_range = true;

2667 2668 2669
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2670 2671
	intel_dp_get_m_n(crtc, pipe_config);

2672
	if (port == PORT_A) {
2673
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2674 2675 2676 2677
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2678

2679 2680 2681
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2682

2683
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2684
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2699 2700
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2701
	}
2702 2703
}

2704
static void intel_disable_dp(struct intel_encoder *encoder,
2705 2706
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2707
{
2708
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2709

2710
	if (old_crtc_state->has_audio)
2711 2712
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2713 2714 2715

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2716
	intel_edp_panel_vdd_on(intel_dp);
2717
	intel_edp_backlight_off(old_conn_state);
2718
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2719
	intel_edp_panel_off(intel_dp);
2720 2721 2722 2723 2724 2725 2726
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2727

2728
	/* disable the port before the pipe on g4x */
2729
	intel_dp_link_down(encoder, old_crtc_state);
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2748 2749
}

2750
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2751 2752
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2753
{
2754
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2755
	enum port port = encoder->port;
2756

2757
	intel_dp_link_down(encoder, old_crtc_state);
2758 2759

	/* Only ilk+ has port A */
2760
	if (port == PORT_A)
2761
		ironlake_edp_pll_off(intel_dp, old_crtc_state);
2762 2763
}

2764
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2765 2766
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2767
{
2768
	intel_dp_link_down(encoder, old_crtc_state);
2769 2770
}

2771
static void chv_post_disable_dp(struct intel_encoder *encoder,
2772 2773
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2774
{
2775
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2776

2777
	intel_dp_link_down(encoder, old_crtc_state);
2778 2779 2780 2781

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
2782
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2783

V
Ville Syrjälä 已提交
2784
	mutex_unlock(&dev_priv->sb_lock);
2785 2786
}

2787 2788 2789 2790 2791
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
2792
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2793
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2794
	enum port port = intel_dig_port->base.port;
2795

2796 2797 2798 2799
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2800
	if (HAS_DDI(dev_priv)) {
2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2826
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2827
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2841
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2842 2843 2844 2845 2846
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2847
		if (IS_CHERRYVIEW(dev_priv))
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2863
			if (IS_CHERRYVIEW(dev_priv)) {
2864 2865
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2866
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2867 2868 2869 2870 2871 2872 2873
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2874
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2875
				 const struct intel_crtc_state *old_crtc_state)
2876
{
2877
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2878 2879 2880

	/* enable with pattern 1 (as per spec) */

2881
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2882 2883 2884 2885 2886 2887 2888 2889

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2890
	if (old_crtc_state->has_audio)
2891
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2892 2893 2894

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2895 2896
}

2897
static void intel_enable_dp(struct intel_encoder *encoder,
2898 2899
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2900
{
2901
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2902
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2903
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2904
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2905
	enum pipe pipe = crtc->pipe;
2906

2907 2908
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2909

2910 2911
	pps_lock(intel_dp);

2912
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2913
		vlv_init_panel_power_sequencer(encoder, pipe_config);
2914

2915
	intel_dp_enable_port(intel_dp, pipe_config);
2916 2917 2918 2919 2920 2921 2922

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2923
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2924 2925
		unsigned int lane_mask = 0x0;

2926
		if (IS_CHERRYVIEW(dev_priv))
2927
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2928

2929 2930
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2931
	}
2932

2933
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2934
	intel_dp_start_link_train(intel_dp);
2935
	intel_dp_stop_link_train(intel_dp);
2936

2937
	if (pipe_config->has_audio) {
2938
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2939
				 pipe_name(pipe));
2940
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2941
	}
2942
}
2943

2944
static void g4x_enable_dp(struct intel_encoder *encoder,
2945 2946
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2947
{
2948
	intel_enable_dp(encoder, pipe_config, conn_state);
2949
	intel_edp_backlight_on(pipe_config, conn_state);
2950
}
2951

2952
static void vlv_enable_dp(struct intel_encoder *encoder,
2953 2954
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2955
{
2956 2957
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2958
	intel_edp_backlight_on(pipe_config, conn_state);
2959
	intel_psr_enable(intel_dp, pipe_config);
2960 2961
}

2962
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2963 2964
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2965 2966
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2967
	enum port port = encoder->port;
2968

2969
	intel_dp_prepare(encoder, pipe_config);
2970

2971
	/* Only ilk+ has port A */
2972
	if (port == PORT_A)
2973
		ironlake_edp_pll_on(intel_dp, pipe_config);
2974 2975
}

2976 2977 2978
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2979
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2980
	enum pipe pipe = intel_dp->pps_pipe;
2981
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2982

2983 2984
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2985 2986 2987
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
3000
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
3001 3002 3003 3004 3005 3006
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3007
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3008 3009 3010 3011 3012 3013
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3014
	for_each_intel_encoder(&dev_priv->drm, encoder) {
3015
		struct intel_dp *intel_dp;
3016
		enum port port;
3017

3018 3019
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3020 3021 3022
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3023
		port = dp_to_dig_port(intel_dp)->base.port;
3024

3025 3026 3027 3028
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3029 3030 3031 3032
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3033
			      pipe_name(pipe), port_name(port));
3034 3035

		/* make sure vdd is off before we steal it */
3036
		vlv_detach_power_sequencer(intel_dp);
3037 3038 3039
	}
}

3040 3041
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3042
{
3043
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3044 3045
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3046 3047 3048

	lockdep_assert_held(&dev_priv->pps_mutex);

3049
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3050

3051 3052 3053 3054 3055 3056 3057
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3058
		vlv_detach_power_sequencer(intel_dp);
3059
	}
3060 3061 3062 3063 3064

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3065
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3066

3067 3068
	intel_dp->active_pipe = crtc->pipe;

3069
	if (!intel_dp_is_edp(intel_dp))
3070 3071
		return;

3072 3073 3074 3075
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3076
		      pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
3077 3078

	/* init power sequencer on this pipe and port */
3079 3080
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3081 3082
}

3083
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3084 3085
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3086
{
3087
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3088

3089
	intel_enable_dp(encoder, pipe_config, conn_state);
3090 3091
}

3092
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3093 3094
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3095
{
3096
	intel_dp_prepare(encoder, pipe_config);
3097

3098
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3099 3100
}

3101
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3102 3103
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3104
{
3105
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3106

3107
	intel_enable_dp(encoder, pipe_config, conn_state);
3108 3109

	/* Second common lane will stay alive on its own now */
3110
	chv_phy_release_cl2_override(encoder);
3111 3112
}

3113
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3114 3115
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3116
{
3117
	intel_dp_prepare(encoder, pipe_config);
3118

3119
	chv_phy_pre_pll_enable(encoder, pipe_config);
3120 3121
}

3122
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3123 3124
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3125
{
3126
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3127 3128
}

3129 3130 3131 3132
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3133
bool
3134
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3135
{
3136 3137
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3138 3139
}

3140 3141 3142 3143
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

3144 3145
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
3146 3147 3148 3149 3150 3151 3152
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

3153 3154 3155
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
3156 3157 3158
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3159
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3160 3161 3162
{
	uint8_t alpm_caps = 0;

3163 3164 3165
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
3166 3167 3168
	return alpm_caps & DP_ALPM_CAP;
}

3169
/* These are source-specific values. */
3170
uint8_t
K
Keith Packard 已提交
3171
intel_dp_voltage_max(struct intel_dp *intel_dp)
3172
{
3173
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3174
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3175

3176
	if (INTEL_GEN(dev_priv) >= 9) {
3177 3178
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3179
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3180
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3181
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3182
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3183
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3184
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3185
	else
3186
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3187 3188
}

3189
uint8_t
K
Keith Packard 已提交
3190 3191
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3192
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3193
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3194

3195
	if (INTEL_GEN(dev_priv) >= 9) {
3196 3197 3198 3199 3200 3201 3202
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3203 3204
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3205 3206 3207
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3208
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3209
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3210 3211 3212 3213 3214 3215 3216
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3217
		default:
3218
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3219
		}
3220
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3221
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3222 3223 3224 3225 3226 3227 3228
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3229
		default:
3230
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3231
		}
3232
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3233
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3234 3235 3236 3237 3238
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3239
		default:
3240
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3241 3242 3243
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3244 3245 3246 3247 3248 3249 3250
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3251
		default:
3252
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3253
		}
3254 3255 3256
	}
}

3257
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3258
{
3259
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3260 3261 3262 3263 3264
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3265
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3266 3267
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3268
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3269 3270 3271
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3272
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3273 3274 3275
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3276
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3277 3278 3279
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3280
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3281 3282 3283 3284 3285 3286 3287
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3288
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3289 3290
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3291
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3292 3293 3294
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3295
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3296 3297 3298
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3300 3301 3302 3303 3304 3305 3306
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3307
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3308 3309
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3310
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3311 3312 3313
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3314
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3315 3316 3317 3318 3319 3320 3321
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3322
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3323 3324
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3325
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3337 3338
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3339 3340 3341 3342

	return 0;
}

3343
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3344
{
3345 3346 3347
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3348 3349 3350
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3351
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3352
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3353
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3354 3355 3356
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3357
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3358 3359 3360
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3361
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3362 3363 3364
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3365
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3366 3367
			deemph_reg_value = 128;
			margin_reg_value = 154;
3368
			uniq_trans_scale = true;
3369 3370 3371 3372 3373
			break;
		default:
			return 0;
		}
		break;
3374
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3375
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3376
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3377 3378 3379
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3380
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3381 3382 3383
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3384
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3385 3386 3387 3388 3389 3390 3391
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3392
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3393
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3394
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3395 3396 3397
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3398
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3399 3400 3401 3402 3403 3404 3405
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3406
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3407
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3408
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3420 3421
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3422 3423 3424 3425

	return 0;
}

3426
static uint32_t
3427
gen4_signal_levels(uint8_t train_set)
3428
{
3429
	uint32_t	signal_levels = 0;
3430

3431
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3432
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3433 3434 3435
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3436
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3437 3438
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3439
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3440 3441
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3442
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3443 3444 3445
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3446
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3447
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3448 3449 3450
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3451
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3452 3453
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3454
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3455 3456
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3457
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3458 3459 3460 3461 3462 3463
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3464 3465
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3466
gen6_edp_signal_levels(uint8_t train_set)
3467
{
3468 3469 3470
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3471 3472
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3473
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3474
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3475
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3476 3477
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3478
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3479 3480
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3481
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3482 3483
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3484
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3485
	default:
3486 3487 3488
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3489 3490 3491
	}
}

K
Keith Packard 已提交
3492 3493
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3494
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3495 3496 3497 3498
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3499
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3500
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3501
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3502
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3503
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3504 3505
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3506
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3507
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3508
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3509 3510
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3511
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3512
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3513
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3514 3515 3516 3517 3518 3519 3520 3521 3522
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3523
void
3524
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3525
{
3526
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3527
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3528
	enum port port = intel_dig_port->base.port;
3529
	uint32_t signal_levels, mask = 0;
3530 3531
	uint8_t train_set = intel_dp->train_set[0];

3532 3533 3534
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3535
		signal_levels = ddi_signal_levels(intel_dp);
3536
		mask = DDI_BUF_EMP_MASK;
3537
	} else if (IS_CHERRYVIEW(dev_priv)) {
3538
		signal_levels = chv_signal_levels(intel_dp);
3539
	} else if (IS_VALLEYVIEW(dev_priv)) {
3540
		signal_levels = vlv_signal_levels(intel_dp);
3541
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3542
		signal_levels = gen7_edp_signal_levels(train_set);
3543
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3544
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3545
		signal_levels = gen6_edp_signal_levels(train_set);
3546 3547
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3548
		signal_levels = gen4_signal_levels(train_set);
3549 3550 3551
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3552 3553 3554 3555 3556 3557 3558 3559
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3560

3561
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3562 3563 3564

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3565 3566
}

3567
void
3568 3569
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3570
{
3571
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3572 3573
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3574

3575
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3576

3577
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3578
	POSTING_READ(intel_dp->output_reg);
3579 3580
}

3581
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3582
{
3583
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3584
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3585
	enum port port = intel_dig_port->base.port;
3586 3587
	uint32_t val;

3588
	if (!HAS_DDI(dev_priv))
3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3606 3607 3608 3609
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3610 3611 3612
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3613
static void
3614 3615
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3616
{
3617 3618 3619 3620
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
C
Chris Wilson 已提交
3621
	uint32_t DP = intel_dp->DP;
3622

3623
	if (WARN_ON(HAS_DDI(dev_priv)))
3624 3625
		return;

3626
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3627 3628
		return;

3629
	DRM_DEBUG_KMS("\n");
3630

3631
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3632
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3633
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3634
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3635
	} else {
3636
		if (IS_CHERRYVIEW(dev_priv))
3637 3638 3639
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3640
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3641
	}
3642
	I915_WRITE(intel_dp->output_reg, DP);
3643
	POSTING_READ(intel_dp->output_reg);
3644

3645 3646 3647 3648 3649 3650 3651 3652 3653
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3654
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3655 3656 3657 3658 3659 3660 3661
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3662 3663 3664 3665 3666 3667 3668
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3669
		I915_WRITE(intel_dp->output_reg, DP);
3670
		POSTING_READ(intel_dp->output_reg);
3671

3672
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3673 3674
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3675 3676
	}

3677
	msleep(intel_dp->panel_power_down_delay);
3678 3679

	intel_dp->DP = DP;
3680 3681 3682 3683 3684 3685

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3686 3687
}

3688
bool
3689
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3690
{
3691 3692
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3693
		return false; /* aux transfer failed */
3694

3695
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3696

3697 3698
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3699

3700 3701 3702 3703 3704
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3705

3706 3707
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3708

3709
	if (!intel_dp_read_dpcd(intel_dp))
3710 3711
		return false;

3712 3713
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3714

3715 3716 3717
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3718

3719 3720 3721 3722 3723 3724 3725 3726
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3727

3728 3729 3730 3731 3732
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3733 3734 3735 3736
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
3737 3738 3739 3740 3741
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3742 3743 3744 3745 3746 3747

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3748 3749
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3750 3751
		}

3752 3753
	}

3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3764 3765
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3766
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3767
			      intel_dp->edp_dpcd);
3768

3769 3770
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3771
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3772 3773
		int i;

3774 3775
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3776

3777 3778
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3779 3780 3781 3782

			if (val == 0)
				break;

3783 3784 3785 3786 3787 3788
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3789
			intel_dp->sink_rates[i] = (val * 200) / 10;
3790
		}
3791
		intel_dp->num_sink_rates = i;
3792
	}
3793

3794 3795 3796 3797
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3798 3799 3800 3801 3802
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3803 3804
	intel_dp_set_common_rates(intel_dp);

3805 3806 3807 3808 3809 3810 3811
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3812 3813
	u8 sink_count;

3814 3815 3816
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3817
	/* Don't clobber cached eDP rates. */
3818
	if (!intel_dp_is_edp(intel_dp)) {
3819
		intel_dp_set_sink_rates(intel_dp);
3820 3821
		intel_dp_set_common_rates(intel_dp);
	}
3822

3823
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3824 3825 3826 3827 3828 3829 3830
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3831
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3832 3833 3834 3835 3836 3837 3838 3839

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3840
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3841
		return false;
3842

3843
	if (!drm_dp_is_branch(intel_dp->dpcd))
3844 3845 3846 3847 3848
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3849 3850 3851
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3852 3853 3854
		return false; /* downstream port status fetch failed */

	return true;
3855 3856
}

3857
static bool
3858
intel_dp_can_mst(struct intel_dp *intel_dp)
3859
{
3860
	u8 mstm_cap;
3861

3862
	if (!i915_modparams.enable_dp_mst)
3863 3864
		return false;

3865 3866 3867 3868 3869 3870
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3871
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3872
		return false;
3873

3874
	return mstm_cap & DP_MST_CAP;
3875 3876 3877 3878 3879
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3880
	if (!i915_modparams.enable_dp_mst)
3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3895 3896
}

3897 3898
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state, bool disable_wa)
3899
{
3900
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3901
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3902
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
R
Rodrigo Vivi 已提交
3903
	u8 buf;
3904
	int ret = 0;
3905 3906
	int count = 0;
	int attempts = 10;
3907

3908 3909
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3910 3911
		ret = -EIO;
		goto out;
3912 3913
	}

3914
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3915
			       buf & ~DP_TEST_SINK_START) < 0) {
3916
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3917 3918 3919
		ret = -EIO;
		goto out;
	}
3920

3921
	do {
3922
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3933
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3934 3935 3936
		ret = -ETIMEDOUT;
	}

3937
 out:
3938
	if (disable_wa)
3939
		hsw_enable_ips(crtc_state);
3940
	return ret;
3941 3942
}

3943 3944
static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
3945 3946
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3947
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3948
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3949
	u8 buf;
3950 3951
	int ret;

3952 3953 3954 3955 3956 3957 3958 3959 3960
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3961
	if (buf & DP_TEST_SINK_START) {
3962
		ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
3963 3964 3965 3966
		if (ret)
			return ret;
	}

3967
	hsw_disable_ips(crtc_state);
3968

3969
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3970
			       buf | DP_TEST_SINK_START) < 0) {
3971
		hsw_enable_ips(crtc_state);
3972
		return -EIO;
3973 3974
	}

3975
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3976 3977 3978
	return 0;
}

3979
int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
3980 3981
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3982
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3983
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3984
	u8 buf;
3985
	int count, ret;
3986 3987
	int attempts = 6;

3988
	ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
3989 3990 3991
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3992
	do {
3993
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3994

3995
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3996 3997
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3998
			goto stop;
3999
		}
4000
		count = buf & DP_TEST_COUNT_MASK;
4001

4002
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4003 4004

	if (attempts == 0) {
4005 4006 4007 4008 4009 4010 4011 4012
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4013
	}
4014

4015
stop:
4016
	intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
4017
	return ret;
4018 4019
}

4020 4021 4022
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4023 4024
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4025 4026
}

4027 4028 4029
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4030 4031 4032
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4033 4034
}

4035 4036
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4037
	int status = 0;
4038
	int test_link_rate;
4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4060 4061 4062 4063

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4064 4065 4066 4067 4068 4069
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4070 4071 4072 4073
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4074
	uint8_t test_pattern;
4075
	uint8_t test_misc;
4076 4077 4078 4079
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4080 4081
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4103 4104
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4131 4132 4133
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4134
{
4135
	uint8_t test_result = DP_TEST_ACK;
4136 4137 4138 4139
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4140
	    connector->edid_corrupt ||
4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4154
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4155
	} else {
4156 4157 4158 4159 4160 4161 4162
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4163 4164
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4165 4166 4167
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4168
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4169 4170 4171
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4172
	intel_dp->compliance.test_active = 1;
4173

4174 4175 4176 4177
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4178
{
4179 4180 4181 4182 4183 4184 4185
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4186 4187
	uint8_t request = 0;
	int status;
4188

4189
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4190 4191 4192 4193 4194
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4195
	switch (request) {
4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4213
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4214 4215 4216
		break;
	}

4217 4218 4219
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4220
update_status:
4221
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4222 4223
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4224 4225
}

4226 4227 4228 4229 4230 4231
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4232
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4233 4234 4235 4236 4237 4238 4239 4240
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4241
			if (intel_dp->active_mst_links &&
4242
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4243 4244 4245 4246 4247
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4248
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4264
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4300
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4301 4302 4303 4304 4305 4306 4307

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4308 4309 4310
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
4311
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4312
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4313 4314
	struct drm_connector_state *conn_state =
		intel_dp->attached_connector->base.state;
4315 4316
	u8 link_status[DP_LINK_STATUS_SIZE];

4317
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4318 4319 4320 4321 4322 4323

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

4324
	if (!conn_state->crtc)
4325 4326
		return;

4327 4328 4329
	WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));

	if (!conn_state->crtc->state->active)
4330 4331
		return;

4332 4333
	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
4334 4335
		return;

4336 4337 4338 4339
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4340 4341
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4342 4343
		return;

4344 4345
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4346 4347
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4348 4349

		intel_dp_retrain_link(intel_dp);
4350 4351 4352
	}
}

4353 4354 4355 4356 4357 4358 4359
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4360 4361 4362 4363 4364
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4365
 */
4366
static bool
4367
intel_dp_short_pulse(struct intel_dp *intel_dp)
4368
{
4369
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4370
	u8 sink_irq_vector = 0;
4371 4372
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4373

4374 4375 4376 4377
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4378
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4379

4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4391 4392
	}

4393 4394
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4395 4396
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4397
		/* Clear interrupt source */
4398 4399 4400
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4401 4402

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4403
			intel_dp_handle_test_request(intel_dp);
4404 4405 4406 4407
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4408
	intel_dp_check_link_status(intel_dp);
4409

4410 4411 4412
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
4413
		drm_kms_helper_hotplug_event(&dev_priv->drm);
4414
	}
4415 4416

	return true;
4417 4418
}

4419
/* XXX this is probably wrong for multiple downstream ports */
4420
static enum drm_connector_status
4421
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4422
{
4423
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4424 4425 4426
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4427 4428 4429
	if (lspcon->active)
		lspcon_resume(lspcon);

4430 4431 4432
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4433
	if (intel_dp_is_edp(intel_dp))
4434 4435
		return connector_status_connected;

4436
	/* if there's no downstream port, we're done */
4437
	if (!drm_dp_is_branch(dpcd))
4438
		return connector_status_connected;
4439 4440

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4441 4442
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4443

4444 4445
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4446 4447
	}

4448 4449 4450
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4451
	/* If no HPD, poke DDC gently */
4452
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4453
		return connector_status_connected;
4454 4455

	/* Well we tried, say unknown for unreliable port types */
4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4468 4469 4470

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4471
	return connector_status_disconnected;
4472 4473
}

4474 4475 4476
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4477
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4478 4479
	enum drm_connector_status status;

4480
	status = intel_panel_detect(dev_priv);
4481 4482 4483 4484 4485 4486
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4487
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
4488
{
4489
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4490
	u32 bit;
4491

4492 4493
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4494 4495
		bit = SDE_PORTB_HOTPLUG;
		break;
4496
	case HPD_PORT_C:
4497 4498
		bit = SDE_PORTC_HOTPLUG;
		break;
4499
	case HPD_PORT_D:
4500 4501 4502
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
4503
		MISSING_CASE(encoder->hpd_pin);
4504 4505 4506 4507 4508 4509
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4510
static bool cpt_digital_port_connected(struct intel_encoder *encoder)
4511
{
4512
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4513 4514
	u32 bit;

4515 4516
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4517 4518
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
4519
	case HPD_PORT_C:
4520 4521
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
4522
	case HPD_PORT_D:
4523 4524
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4525
	default:
4526
		MISSING_CASE(encoder->hpd_pin);
4527 4528 4529 4530 4531 4532
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4533
static bool spt_digital_port_connected(struct intel_encoder *encoder)
4534
{
4535
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4536 4537
	u32 bit;

4538 4539
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4540 4541
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4542
	case HPD_PORT_E:
4543 4544
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4545
	default:
4546
		return cpt_digital_port_connected(encoder);
4547
	}
4548

4549
	return I915_READ(SDEISR) & bit;
4550 4551
}

4552
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
4553
{
4554
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4555
	u32 bit;
4556

4557 4558
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4559 4560
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
4561
	case HPD_PORT_C:
4562 4563
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
4564
	case HPD_PORT_D:
4565 4566 4567
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
4568
		MISSING_CASE(encoder->hpd_pin);
4569 4570 4571 4572 4573 4574
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4575
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
4576
{
4577
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4578 4579
	u32 bit;

4580 4581
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4582
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4583
		break;
4584
	case HPD_PORT_C:
4585
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4586
		break;
4587
	case HPD_PORT_D:
4588
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4589 4590
		break;
	default:
4591
		MISSING_CASE(encoder->hpd_pin);
4592
		return false;
4593 4594
	}

4595
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4596 4597
}

4598
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
4599
{
4600 4601 4602
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4603 4604
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4605
		return ibx_digital_port_connected(encoder);
4606 4607
}

4608
static bool snb_digital_port_connected(struct intel_encoder *encoder)
4609
{
4610 4611 4612
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4613 4614
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4615
		return cpt_digital_port_connected(encoder);
4616 4617
}

4618
static bool ivb_digital_port_connected(struct intel_encoder *encoder)
4619
{
4620 4621 4622
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4623 4624
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
4625
		return cpt_digital_port_connected(encoder);
4626 4627
}

4628
static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4629
{
4630 4631 4632
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4633 4634
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
4635
		return cpt_digital_port_connected(encoder);
4636 4637
}

4638
static bool bxt_digital_port_connected(struct intel_encoder *encoder)
4639
{
4640
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4641 4642
	u32 bit;

4643 4644
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4645 4646
		bit = BXT_DE_PORT_HP_DDIA;
		break;
4647
	case HPD_PORT_B:
4648 4649
		bit = BXT_DE_PORT_HP_DDIB;
		break;
4650
	case HPD_PORT_C:
4651 4652 4653
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4654
		MISSING_CASE(encoder->hpd_pin);
4655 4656 4657 4658 4659 4660
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4661 4662
/*
 * intel_digital_port_connected - is the specified port connected?
4663
 * @encoder: intel_encoder
4664
 *
4665
 * Return %true if port is connected, %false otherwise.
4666
 */
4667
bool intel_digital_port_connected(struct intel_encoder *encoder)
4668
{
4669 4670
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

4671 4672
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
4673
			return gm45_digital_port_connected(encoder);
4674
		else
4675
			return g4x_digital_port_connected(encoder);
4676 4677 4678
	}

	if (IS_GEN5(dev_priv))
4679
		return ilk_digital_port_connected(encoder);
4680
	else if (IS_GEN6(dev_priv))
4681
		return snb_digital_port_connected(encoder);
4682
	else if (IS_GEN7(dev_priv))
4683
		return ivb_digital_port_connected(encoder);
4684
	else if (IS_GEN8(dev_priv))
4685
		return bdw_digital_port_connected(encoder);
4686
	else if (IS_GEN9_LP(dev_priv))
4687
		return bxt_digital_port_connected(encoder);
4688
	else
4689
		return spt_digital_port_connected(encoder);
4690 4691
}

4692
static struct edid *
4693
intel_dp_get_edid(struct intel_dp *intel_dp)
4694
{
4695
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4696

4697 4698 4699 4700
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4701 4702
			return NULL;

J
Jani Nikula 已提交
4703
		return drm_edid_duplicate(intel_connector->edid);
4704 4705 4706 4707
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4708

4709 4710 4711 4712 4713
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4714

4715
	intel_dp_unset_edid(intel_dp);
4716 4717 4718
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4719
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4720 4721
}

4722 4723
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4724
{
4725
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4726

4727 4728
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4729

4730 4731
	intel_dp->has_audio = false;
}
4732

4733
static int
4734
intel_dp_long_pulse(struct intel_connector *connector)
Z
Zhenyu Wang 已提交
4735
{
4736 4737
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Z
Zhenyu Wang 已提交
4738
	enum drm_connector_status status;
4739
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4740

4741
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4742

4743
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4744

4745
	/* Can't disconnect eDP, but you can close the lid... */
4746
	if (intel_dp_is_edp(intel_dp))
4747
		status = edp_detect(intel_dp);
4748
	else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
4749
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4750
	else
4751 4752
		status = connector_status_disconnected;

4753
	if (status == connector_status_disconnected) {
4754
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4755

4756 4757 4758 4759 4760 4761 4762 4763 4764
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4765
		goto out;
4766
	}
Z
Zhenyu Wang 已提交
4767

4768
	if (intel_dp->reset_link_params) {
4769 4770
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4771

4772 4773
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4774 4775 4776

		intel_dp->reset_link_params = false;
	}
4777

4778 4779
	intel_dp_print_rates(intel_dp);

4780 4781
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4782

4783 4784 4785
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4786 4787 4788 4789 4790
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4791 4792
		status = connector_status_disconnected;
		goto out;
4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4806
		intel_dp_check_link_status(intel_dp);
4807 4808
	}

4809 4810 4811 4812 4813 4814 4815 4816
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4817
	intel_dp_set_edid(intel_dp);
4818
	if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
4819
		status = connector_status_connected;
4820
	intel_dp->detect_done = true;
4821

4822 4823
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4824 4825
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4837
out:
4838
	if (status != connector_status_connected && !intel_dp->is_mst)
4839
		intel_dp_unset_edid(intel_dp);
4840

4841
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4842
	return status;
4843 4844
}

4845 4846 4847 4848
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4849 4850
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4851
	int status = connector->status;
4852 4853 4854 4855

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4856
	/* If full detect is not performed yet, do a full detect */
4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867
	if (!intel_dp->detect_done) {
		struct drm_crtc *crtc;
		int ret;

		crtc = connector->state->crtc;
		if (crtc) {
			ret = drm_modeset_lock(&crtc->mutex, ctx);
			if (ret)
				return ret;
		}

4868
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4869
	}
4870 4871

	intel_dp->detect_done = false;
4872

4873
	return status;
4874 4875
}

4876 4877
static void
intel_dp_force(struct drm_connector *connector)
4878
{
4879
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4880
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4881
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4882

4883 4884 4885
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4886

4887 4888
	if (connector->status != connector_status_connected)
		return;
4889

4890
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4891 4892 4893

	intel_dp_set_edid(intel_dp);

4894
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4908

4909
	/* if eDP has no EDID, fall back to fixed mode */
4910
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4911
	    intel_connector->panel.fixed_mode) {
4912
		struct drm_display_mode *mode;
4913 4914

		mode = drm_mode_duplicate(connector->dev,
4915
					  intel_connector->panel.fixed_mode);
4916
		if (mode) {
4917 4918 4919 4920
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4921

4922
	return 0;
4923 4924
}

4925 4926 4927 4928
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4929 4930 4931 4932 4933
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4934 4935 4936 4937 4938 4939 4940 4941 4942 4943

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4944 4945 4946 4947 4948 4949 4950
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4951
static void
4952
intel_dp_connector_destroy(struct drm_connector *connector)
4953
{
4954
	struct intel_connector *intel_connector = to_intel_connector(connector);
4955

4956
	kfree(intel_connector->detect_edid);
4957

4958 4959 4960
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4961 4962 4963 4964
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
4965
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4966
		intel_panel_fini(&intel_connector->panel);
4967

4968
	drm_connector_cleanup(connector);
4969
	kfree(connector);
4970 4971
}

P
Paulo Zanoni 已提交
4972
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4973
{
4974 4975
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4976

4977
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4978
	if (intel_dp_is_edp(intel_dp)) {
4979
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4980 4981 4982 4983
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4984
		pps_lock(intel_dp);
4985
		edp_panel_vdd_off_sync(intel_dp);
4986 4987
		pps_unlock(intel_dp);

4988 4989 4990 4991
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4992
	}
4993 4994 4995

	intel_dp_aux_fini(intel_dp);

4996
	drm_encoder_cleanup(encoder);
4997
	kfree(intel_dig_port);
4998 4999
}

5000
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5001 5002 5003
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

5004
	if (!intel_dp_is_edp(intel_dp))
5005 5006
		return;

5007 5008 5009 5010
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5011
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5012
	pps_lock(intel_dp);
5013
	edp_panel_vdd_off_sync(intel_dp);
5014
	pps_unlock(intel_dp);
5015 5016
}

5017 5018
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
5019
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5033
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5034 5035 5036 5037

	edp_panel_vdd_schedule_off(intel_dp);
}

5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5051
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5052
{
5053
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5054 5055
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5056 5057 5058

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5059

5060
	if (lspcon->active)
5061 5062
		lspcon_resume(lspcon);

5063 5064
	intel_dp->reset_link_params = true;

5065 5066
	pps_lock(intel_dp);

5067 5068 5069
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5070
	if (intel_dp_is_edp(intel_dp)) {
5071
		/* Reinit the power sequencer, in case BIOS did something with it. */
5072
		intel_dp_pps_init(intel_dp);
5073 5074
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5075 5076

	pps_unlock(intel_dp);
5077 5078
}

5079
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5080
	.force = intel_dp_force,
5081
	.fill_modes = drm_helper_probe_single_connector_modes,
5082 5083
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5084
	.late_register = intel_dp_connector_register,
5085
	.early_unregister = intel_dp_connector_unregister,
5086
	.destroy = intel_dp_connector_destroy,
5087
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5088
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5089 5090 5091
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5092
	.detect_ctx = intel_dp_detect,
5093 5094
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5095
	.atomic_check = intel_digital_connector_atomic_check,
5096 5097 5098
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5099
	.reset = intel_dp_encoder_reset,
5100
	.destroy = intel_dp_encoder_destroy,
5101 5102
};

5103
enum irqreturn
5104 5105 5106
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5107
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5108
	enum irqreturn ret = IRQ_NONE;
5109

5110 5111 5112 5113 5114 5115 5116 5117
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5118
			      port_name(intel_dig_port->base.port));
5119
		return IRQ_HANDLED;
5120 5121
	}

5122
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5123
		      port_name(intel_dig_port->base.port),
5124
		      long_hpd ? "long" : "short");
5125

5126
	if (long_hpd) {
5127
		intel_dp->reset_link_params = true;
5128 5129 5130 5131
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5132
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5133

5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5147
		}
5148
	}
5149

5150
	if (!intel_dp->is_mst) {
5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182
		struct drm_modeset_acquire_ctx ctx;
		struct drm_connector *connector = &intel_dp->attached_connector->base;
		struct drm_crtc *crtc;
		int iret;
		bool handled = false;

		drm_modeset_acquire_init(&ctx, 0);
retry:
		iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
		if (iret)
			goto err;

		crtc = connector->state->crtc;
		if (crtc) {
			iret = drm_modeset_lock(&crtc->mutex, &ctx);
			if (iret)
				goto err;
		}

		handled = intel_dp_short_pulse(intel_dp);

err:
		if (iret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			goto retry;
		}

		drm_modeset_drop_locks(&ctx);
		drm_modeset_acquire_fini(&ctx);
		WARN(iret, "Acquiring modeset locks failed with %i\n", iret);

		if (!handled) {
5183 5184
			intel_dp->detect_done = false;
			goto put_power;
5185
		}
5186
	}
5187 5188 5189

	ret = IRQ_HANDLED;

5190
put_power:
5191
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5192 5193

	return ret;
5194 5195
}

5196
/* check the VBT to see whether the eDP is on another port */
5197
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5198
{
5199 5200 5201 5202
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5203
	if (INTEL_GEN(dev_priv) < 5)
5204 5205
		return false;

5206
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5207 5208
		return true;

5209
	return intel_bios_is_port_edp(dev_priv, port);
5210 5211
}

5212
static void
5213 5214
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5215
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5216 5217 5218 5219
	enum port port = dp_to_dig_port(intel_dp)->base.port;

	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5220

5221
	intel_attach_broadcast_rgb_property(connector);
5222

5223
	if (intel_dp_is_edp(intel_dp)) {
5224 5225 5226 5227 5228 5229 5230 5231
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5232
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5233

5234
	}
5235 5236
}

5237 5238
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5239
	intel_dp->panel_power_off_time = ktime_get_boottime();
5240 5241 5242 5243
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5244
static void
5245
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
5246
{
5247
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5248
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5249
	struct pps_registers regs;
5250

5251
	intel_pps_get_registers(intel_dp, &regs);
5252 5253 5254

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5255
	pp_ctl = ironlake_get_pp_control(intel_dp);
5256

5257 5258
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5259 5260
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv)) {
5261 5262
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5263
	}
5264 5265

	/* Pull timing values out of registers */
5266 5267
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5268

5269 5270
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5271

5272 5273
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5274

5275 5276
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5277

5278 5279
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5280 5281
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5282
	} else {
5283
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5284
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5285
	}
5286 5287
}

I
Imre Deak 已提交
5288 5289 5290 5291 5292 5293 5294 5295 5296
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
5297
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
5298 5299 5300 5301
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

5302
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
5303 5304 5305 5306 5307 5308 5309 5310 5311

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5312
static void
5313
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
5314
{
5315
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5316 5317 5318 5319 5320 5321 5322 5323 5324
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5325
	intel_pps_readout_hw_state(intel_dp, &cur);
5326

I
Imre Deak 已提交
5327
	intel_pps_dump_state("cur", &cur);
5328

5329
	vbt = dev_priv->vbt.edp.pps;
5330 5331 5332 5333 5334 5335
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5336
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5337 5338 5339
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5340 5341 5342 5343 5344
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5358
	intel_pps_dump_state("vbt", &vbt);
5359 5360 5361

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5362
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5363 5364 5365 5366 5367 5368 5369 5370 5371
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5372
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5373 5374 5375 5376 5377 5378 5379
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5380 5381 5382 5383 5384 5385
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5386 5387 5388 5389 5390 5391 5392 5393 5394 5395

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5396 5397 5398 5399 5400 5401

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
5402 5403 5404
}

static void
5405
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
5406
					      bool force_disable_vdd)
5407
{
5408
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5409
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5410
	int div = dev_priv->rawclk_freq / 1000;
5411
	struct pps_registers regs;
5412
	enum port port = dp_to_dig_port(intel_dp)->base.port;
5413
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5414

V
Ville Syrjälä 已提交
5415
	lockdep_assert_held(&dev_priv->pps_mutex);
5416

5417
	intel_pps_get_registers(intel_dp, &regs);
5418

5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5444
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5445 5446
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5447
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5448 5449
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5450 5451
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5452
		pp_div = I915_READ(regs.pp_ctrl);
5453
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5454
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5455 5456 5457 5458 5459 5460
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5461 5462 5463

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5464
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5465
		port_sel = PANEL_PORT_SELECT_VLV(port);
5466
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5467
		if (port == PORT_A)
5468
			port_sel = PANEL_PORT_SELECT_DPA;
5469
		else
5470
			port_sel = PANEL_PORT_SELECT_DPD;
5471 5472
	}

5473 5474
	pp_on |= port_sel;

5475 5476
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5477 5478
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv))
5479
		I915_WRITE(regs.pp_ctrl, pp_div);
5480
	else
5481
		I915_WRITE(regs.pp_div, pp_div);
5482 5483

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5484 5485
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5486 5487
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)  ||
		       HAS_PCH_ICP(dev_priv)) ?
5488 5489
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5490 5491
}

5492
static void intel_dp_pps_init(struct intel_dp *intel_dp)
5493
{
5494
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5495 5496

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5497 5498
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
5499 5500
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
5501 5502 5503
	}
}

5504 5505
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5506
 * @dev_priv: i915 device
5507
 * @crtc_state: a pointer to the active intel_crtc_state
5508 5509 5510 5511 5512 5513 5514 5515 5516
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5517
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5518
				    const struct intel_crtc_state *crtc_state,
5519
				    int refresh_rate)
5520 5521
{
	struct intel_encoder *encoder;
5522 5523
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5524
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5525
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5526 5527 5528 5529 5530 5531

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5532 5533
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5534 5535 5536
		return;
	}

5537 5538
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5539 5540 5541 5542 5543 5544

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5545
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5546 5547 5548 5549
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5550 5551
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5552 5553
		index = DRRS_LOW_RR;

5554
	if (index == dev_priv->drrs.refresh_rate_type) {
5555 5556 5557 5558 5559
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5560
	if (!crtc_state->base.active) {
5561 5562 5563 5564
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5565
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5577 5578
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5579
		u32 val;
5580

5581
		val = I915_READ(reg);
5582
		if (index > DRRS_HIGH_RR) {
5583
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5584 5585 5586
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5587
		} else {
5588
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5589 5590 5591
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5592 5593 5594 5595
		}
		I915_WRITE(reg, val);
	}

5596 5597 5598 5599 5600
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5601 5602 5603
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5604
 * @crtc_state: A pointer to the active crtc state.
5605 5606 5607
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5608
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5609
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5610
{
5611
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5612

5613
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5614 5615 5616 5617
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5618 5619 5620 5621 5622
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5637 5638 5639
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5640
 * @old_crtc_state: Pointer to old crtc_state.
5641 5642
 *
 */
5643
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5644
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5645
{
5646
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5647

5648
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5649 5650 5651 5652 5653 5654 5655 5656 5657
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5658 5659
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5660 5661 5662 5663 5664 5665 5666

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5680
	/*
5681 5682
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5683 5684
	 */

5685 5686
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5687

5688 5689 5690 5691 5692 5693
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5694

5695 5696
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5697 5698
}

5699
/**
5700
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5701
 * @dev_priv: i915 device
5702 5703
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5704 5705
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5706 5707 5708
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5709 5710
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5711 5712 5713 5714
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5715
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5716 5717
		return;

5718
	cancel_delayed_work(&dev_priv->drrs.work);
5719

5720
	mutex_lock(&dev_priv->drrs.mutex);
5721 5722 5723 5724 5725
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5726 5727 5728
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5729 5730 5731
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5732
	/* invalidate means busy screen hence upclock */
5733
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5734 5735
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5736 5737 5738 5739

	mutex_unlock(&dev_priv->drrs.mutex);
}

5740
/**
5741
 * intel_edp_drrs_flush - Restart Idleness DRRS
5742
 * @dev_priv: i915 device
5743 5744
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5745 5746 5747 5748
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5749 5750 5751
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5752 5753
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5754 5755 5756 5757
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5758
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5759 5760
		return;

5761
	cancel_delayed_work(&dev_priv->drrs.work);
5762

5763
	mutex_lock(&dev_priv->drrs.mutex);
5764 5765 5766 5767 5768
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5769 5770
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5771 5772

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5773 5774
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5775
	/* flush means busy screen hence upclock */
5776
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5777 5778
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5779 5780 5781 5782 5783 5784

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5785 5786 5787 5788 5789
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5813 5814 5815 5816 5817 5818 5819 5820
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5821 5822 5823 5824 5825 5826 5827 5828
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5829
 * @connector: eDP connector
5830 5831 5832 5833 5834 5835 5836 5837 5838 5839
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5840
static struct drm_display_mode *
5841 5842
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
5843
{
5844
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
5845 5846
	struct drm_display_mode *downclock_mode = NULL;

5847 5848 5849
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5850
	if (INTEL_GEN(dev_priv) <= 6) {
5851 5852 5853 5854 5855
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5856
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5857 5858 5859
		return NULL;
	}

5860 5861
	downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
						    &connector->base);
5862 5863

	if (!downclock_mode) {
5864
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5865 5866 5867
		return NULL;
	}

5868
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5869

5870
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5871
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5872 5873 5874
	return downclock_mode;
}

5875
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5876
				     struct intel_connector *intel_connector)
5877
{
5878
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5879
	struct drm_i915_private *dev_priv = to_i915(dev);
5880
	struct drm_connector *connector = &intel_connector->base;
5881
	struct drm_display_mode *fixed_mode = NULL;
5882
	struct drm_display_mode *alt_fixed_mode = NULL;
5883
	struct drm_display_mode *downclock_mode = NULL;
5884 5885 5886
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5887
	enum pipe pipe = INVALID_PIPE;
5888

5889
	if (!intel_dp_is_edp(intel_dp))
5890 5891
		return true;

5892 5893 5894 5895 5896 5897
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
5898
	if (intel_get_lvds_encoder(&dev_priv->drm)) {
5899 5900 5901 5902 5903 5904
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5905
	pps_lock(intel_dp);
5906 5907

	intel_dp_init_panel_power_timestamps(intel_dp);
5908
	intel_dp_pps_init(intel_dp);
5909
	intel_edp_panel_vdd_sanitize(intel_dp);
5910

5911
	pps_unlock(intel_dp);
5912

5913
	/* Cache DPCD and EDID for edp. */
5914
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5915

5916
	if (!has_dpcd) {
5917 5918
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5919
		goto out_vdd_off;
5920 5921
	}

5922
	mutex_lock(&dev->mode_config.mutex);
5923
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5937
	/* prefer fixed mode from EDID if available, save an alt mode also */
5938 5939 5940
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5941 5942
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5943 5944
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
5945 5946 5947 5948 5949 5950 5951
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5952
		if (fixed_mode) {
5953
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5954 5955 5956
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5957
	}
5958
	mutex_unlock(&dev->mode_config.mutex);
5959

5960
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5961 5962
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5963 5964 5965 5966 5967 5968

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5969
		pipe = vlv_active_pipe(intel_dp);
5970 5971 5972 5973 5974 5975 5976 5977 5978

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5979 5980
	}

5981 5982
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
5983
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5984
	intel_panel_setup_backlight(connector, pipe);
5985 5986

	return true;
5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5999 6000
}

6001
/* Set up the hotplug pin and aux power domain. */
6002 6003 6004 6005
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
6006
	struct intel_dp *intel_dp = &intel_dig_port->dp;
6007 6008
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
6009

6010
	encoder->hpd_pin = intel_hpd_pin_default(dev_priv, encoder->port);
6011

6012
	switch (encoder->port) {
6013
	case PORT_A:
6014
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
6015 6016
		break;
	case PORT_B:
6017
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
6018 6019
		break;
	case PORT_C:
6020
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
6021 6022
		break;
	case PORT_D:
6023
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
6024 6025
		break;
	case PORT_E:
6026 6027
		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
6028
		break;
R
Rodrigo Vivi 已提交
6029 6030 6031
	case PORT_F:
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_F;
		break;
6032
	default:
6033
		MISSING_CASE(encoder->port);
6034 6035 6036
	}
}

6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6060
bool
6061 6062
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6063
{
6064 6065 6066 6067
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6068
	struct drm_i915_private *dev_priv = to_i915(dev);
6069
	enum port port = intel_encoder->port;
6070
	int type;
6071

6072 6073 6074 6075
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6076 6077 6078 6079 6080
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6081 6082
	intel_dp_set_source_rates(intel_dp);

6083
	intel_dp->reset_link_params = true;
6084
	intel_dp->pps_pipe = INVALID_PIPE;
6085
	intel_dp->active_pipe = INVALID_PIPE;
6086

6087
	/* intel_dp vfuncs */
6088
	if (INTEL_GEN(dev_priv) >= 9)
6089
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6090
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6091
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6092
	else if (HAS_PCH_SPLIT(dev_priv))
6093 6094
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
6095
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
6096

6097
	if (INTEL_GEN(dev_priv) >= 9)
6098 6099
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
6100
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6101

6102
	if (HAS_DDI(dev_priv))
6103 6104
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6105 6106
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6107
	intel_dp->attached_connector = intel_connector;
6108

6109
	if (intel_dp_is_port_edp(dev_priv, port))
6110
		type = DRM_MODE_CONNECTOR_eDP;
6111 6112
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6113

6114 6115 6116
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6117 6118 6119 6120 6121 6122 6123 6124
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6125
	/* eDP only on port B and/or C on vlv/chv */
6126
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6127 6128
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6129 6130
		return false;

6131 6132 6133 6134
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6135
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6136 6137
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

6138 6139
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
		connector->interlace_allowed = true;
6140 6141
	connector->doublescan_allowed = 0;

6142 6143
	intel_dp_init_connector_port_info(intel_dig_port);

6144
	intel_dp_aux_init(intel_dp);
6145

6146
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6147
			  edp_panel_vdd_work);
6148

6149
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6150

6151
	if (HAS_DDI(dev_priv))
6152 6153 6154 6155
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6156
	/* init MST on ports that can support it */
6157
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6158 6159
	    (port == PORT_B || port == PORT_C ||
	     port == PORT_D || port == PORT_F))
6160 6161
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6162

6163
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6164 6165 6166
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6167
	}
6168

6169 6170
	intel_dp_add_properties(intel_dp, connector);

6171 6172 6173 6174
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6175
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6176 6177 6178
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6179 6180

	return true;
6181 6182 6183 6184 6185

fail:
	drm_connector_cleanup(connector);

	return false;
6186
}
6187

6188
bool intel_dp_init(struct drm_i915_private *dev_priv,
6189 6190
		   i915_reg_t output_reg,
		   enum port port)
6191 6192 6193 6194 6195 6196
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6197
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6198
	if (!intel_dig_port)
6199
		return false;
6200

6201
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6202 6203
	if (!intel_connector)
		goto err_connector_alloc;
6204 6205 6206 6207

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6208 6209 6210
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6211
		goto err_encoder_init;
6212

6213
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6214
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6215
	intel_encoder->get_config = intel_dp_get_config;
6216
	intel_encoder->suspend = intel_dp_encoder_suspend;
6217
	if (IS_CHERRYVIEW(dev_priv)) {
6218
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6219 6220
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6221
		intel_encoder->disable = vlv_disable_dp;
6222
		intel_encoder->post_disable = chv_post_disable_dp;
6223
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6224
	} else if (IS_VALLEYVIEW(dev_priv)) {
6225
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6226 6227
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6228
		intel_encoder->disable = vlv_disable_dp;
6229
		intel_encoder->post_disable = vlv_post_disable_dp;
6230 6231 6232 6233 6234
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6235
	} else {
6236 6237
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6238
		intel_encoder->disable = g4x_disable_dp;
6239
	}
6240 6241

	intel_dig_port->dp.output_reg = output_reg;
6242
	intel_dig_port->max_lanes = 4;
6243

6244
	intel_encoder->type = INTEL_OUTPUT_DP;
6245
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6246
	if (IS_CHERRYVIEW(dev_priv)) {
6247 6248 6249 6250 6251 6252 6253
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6254
	intel_encoder->cloneable = 0;
6255
	intel_encoder->port = port;
6256

6257
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6258
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6259

6260 6261 6262
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6263 6264 6265
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6266
	return true;
S
Sudip Mukherjee 已提交
6267 6268 6269

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6270
err_encoder_init:
S
Sudip Mukherjee 已提交
6271 6272 6273
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6274
	return false;
6275
}
6276 6277 6278

void intel_dp_mst_suspend(struct drm_device *dev)
{
6279
	struct drm_i915_private *dev_priv = to_i915(dev);
6280 6281 6282 6283
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6284
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6285 6286

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6287 6288
			continue;

6289 6290
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6291 6292 6293 6294 6295
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6296
	struct drm_i915_private *dev_priv = to_i915(dev);
6297 6298 6299
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6300
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6301
		int ret;
6302

6303 6304
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6305

6306 6307 6308
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6309 6310
	}
}