intel_dp.c 99.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

60 61 62 63 64 65 66 67 68
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
69 70 71
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
72 73
}

74
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
75
{
76 77 78
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
79 80
}

81 82
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
83
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
84 85
}

C
Chris Wilson 已提交
86
static void intel_dp_link_down(struct intel_dp *intel_dp);
87 88

static int
C
Chris Wilson 已提交
89
intel_dp_max_link_bw(struct intel_dp *intel_dp)
90
{
91
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
92 93 94 95 96

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
97 98 99
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
		max_link_bw = DP_LINK_BW_2_7;
		break;
100
	default:
101 102
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
103 104 105 106 107 108
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

126
static int
127
intel_dp_link_required(int pixel_clock, int bpp)
128
{
129
	return (pixel_clock * bpp + 9) / 10;
130 131
}

132 133 134 135 136 137
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

138 139 140 141
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
142
	struct intel_dp *intel_dp = intel_attached_dp(connector);
143 144
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
145 146
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
147

148 149
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
150 151
			return MODE_PANEL;

152
		if (mode->vdisplay > fixed_mode->vdisplay)
153
			return MODE_PANEL;
154 155

		target_clock = fixed_mode->clock;
156 157
	}

158 159 160 161 162 163 164
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
165
		return MODE_CLOCK_HIGH;
166 167 168 169

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

170 171 172
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

199 200 201 202 203 204 205
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

206 207 208 209
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

233 234
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
235
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
236
	struct drm_i915_private *dev_priv = dev->dev_private;
237
	u32 pp_stat_reg;
238

239 240
	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	return (I915_READ(pp_stat_reg) & PP_ON) != 0;
241 242 243 244
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
245
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
246
	struct drm_i915_private *dev_priv = dev->dev_private;
247
	u32 pp_ctrl_reg;
248

249 250
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
	return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
251 252
}

253 254 255
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
256
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
257
	struct drm_i915_private *dev_priv = dev->dev_private;
258
	u32 pp_stat_reg, pp_ctrl_reg;
259

260 261
	if (!is_edp(intel_dp))
		return;
262 263 264 265

	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

266
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
267 268
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
269 270
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
271 272 273
	}
}

274 275 276 277 278 279
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
280
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
281 282 283
	uint32_t status;
	bool done;

284
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
285
	if (has_aux_irq)
286
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
287
					  msecs_to_jiffies_timeout(10));
288 289 290 291 292 293 294 295 296 297
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

298 299
static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
				      int index)
300
{
301 302
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
303
	struct drm_i915_private *dev_priv = dev->dev_private;
304

305
	/* The clock divider is based off the hrawclk,
306 307
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
308 309 310
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
311
	 */
312
	if (IS_VALLEYVIEW(dev)) {
313
		return index ? 0 : 100;
314
	} else if (intel_dig_port->port == PORT_A) {
315 316
		if (index)
			return 0;
P
Paulo Zanoni 已提交
317
		if (HAS_DDI(dev))
318
			return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
319
		else if (IS_GEN6(dev) || IS_GEN7(dev))
320
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
321
		else
322
			return 225; /* eDP input clock at 450Mhz */
323 324
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
325 326 327 328 329
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
330
	} else if (HAS_PCH_SPLIT(dev)) {
331
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
332
	} else {
333
		return index ? 0 :intel_hrawclk(dev) / 2;
334
	}
335 336 337 338 339 340 341 342 343 344 345 346
}

static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
347
	uint32_t aux_clock_divider;
348 349
	int i, ret, recv_bytes;
	uint32_t status;
350
	int try, precharge, clock = 0;
351 352 353 354 355 356 357 358 359
	bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
360

361 362 363 364 365
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

366 367
	intel_aux_display_runtime_get(dev_priv);

368 369
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
370
		status = I915_READ_NOTRACE(ch_ctl);
371 372 373 374 375 376 377 378
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
379 380
		ret = -EBUSY;
		goto out;
381 382
	}

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
	while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
			I915_WRITE(ch_ctl,
				   DP_AUX_CH_CTL_SEND_BUSY |
				   (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
				   DP_AUX_CH_CTL_TIME_OUT_400us |
				   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
				   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
				   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
418
		if (status & DP_AUX_CH_CTL_DONE)
419 420 421 422
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
423
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
424 425
		ret = -EBUSY;
		goto out;
426 427 428 429 430
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
431
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
432
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
433 434
		ret = -EIO;
		goto out;
435
	}
436 437 438

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
439
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
440
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
441 442
		ret = -ETIMEDOUT;
		goto out;
443 444 445 446 447 448 449
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
450

451 452 453
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
454

455 456 457
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
458
	intel_aux_display_runtime_put(dev_priv);
459 460

	return ret;
461 462 463 464
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
465
intel_dp_aux_native_write(struct intel_dp *intel_dp,
466 467 468 469 470 471 472
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

473
	intel_dp_check_edp(intel_dp);
474 475 476 477
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
478
	msg[2] = address & 0xff;
479 480 481 482
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
483
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
484 485 486 487 488 489 490
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
491
			return -EIO;
492 493 494 495 496 497
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
498
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
499 500
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
501
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
502 503 504 505
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
506
intel_dp_aux_native_read(struct intel_dp *intel_dp,
507 508 509 510 511 512 513 514 515
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

516
	intel_dp_check_edp(intel_dp);
517 518 519 520 521 522 523 524 525
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
526
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
527
				      reply, reply_bytes);
528 529 530
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
531 532 533 534 535 536 537 538 539
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
540
			return -EIO;
541 542 543 544
	}
}

static int
545 546
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
547
{
548
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
549 550 551
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
552 553 554
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
555
	unsigned retry;
556 557 558 559
	int msg_bytes;
	int reply_bytes;
	int ret;

560
	intel_dp_check_edp(intel_dp);
561 562 563 564 565 566 567 568
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
569

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

591 592 593 594
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
595
		if (ret < 0) {
596
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
597 598
			return ret;
		}
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

618 619 620 621 622 623 624
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
625
			DRM_DEBUG_KMS("aux_i2c nack\n");
626 627
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
628
			DRM_DEBUG_KMS("aux_i2c defer\n");
629 630 631
			udelay(100);
			break;
		default:
632
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
633 634 635
			return -EREMOTEIO;
		}
	}
636 637 638

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
639 640 641
}

static int
C
Chris Wilson 已提交
642
intel_dp_i2c_init(struct intel_dp *intel_dp,
643
		  struct intel_connector *intel_connector, const char *name)
644
{
645 646
	int	ret;

Z
Zhenyu Wang 已提交
647
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
648 649 650 651
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

652
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
653 654
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
655
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
656 657 658 659
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

660 661
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
662
	ironlake_edp_panel_vdd_off(intel_dp, false);
663
	return ret;
664 665
}

666 667 668 669 670
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
671 672
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
673 674

	if (IS_G4X(dev)) {
675 676
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
677 678 679
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
680 681
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
682 683 684
	} else if (IS_VALLEYVIEW(dev)) {
		/* FIXME: Need to figure out optimized DP clocks for vlv. */
	}
685 686 687 688 689 690 691 692 693 694

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
	}
695 696
}

P
Paulo Zanoni 已提交
697
bool
698 699
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
700
{
701
	struct drm_device *dev = encoder->base.dev;
702
	struct drm_i915_private *dev_priv = dev->dev_private;
703 704
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
705
	enum port port = dp_to_dig_port(intel_dp)->port;
706
	struct intel_crtc *intel_crtc = encoder->new_crtc;
707
	struct intel_connector *intel_connector = intel_dp->attached_connector;
708
	int lane_count, clock;
709
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
C
Chris Wilson 已提交
710
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
711
	int bpp, mode_rate;
712
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
713
	int link_avail, link_clock;
714

715
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
716 717
		pipe_config->has_pch_encoder = true;

718
	pipe_config->has_dp_encoder = true;
719

720 721 722
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
723 724 725 726
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
727 728
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
729 730
	}

731
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
732 733
		return false;

734 735
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
736
		      max_lane_count, bws[max_clock], adjusted_mode->clock);
737

738 739
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
740
	bpp = pipe_config->pipe_bpp;
741 742 743
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
		DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
			      dev_priv->vbt.edp_bpp);
744
		bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
745
	}
746

747
	for (; bpp >= 6*3; bpp -= 2*3) {
748
		mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
749 750 751 752 753 754 755 756 757 758 759 760 761

		for (clock = 0; clock <= max_clock; clock++) {
			for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
762

763
	return false;
764

765
found:
766 767 768 769 770 771
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
772
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
773 774 775 776 777
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

778
	if (intel_dp->color_range)
779
		pipe_config->limited_color_range = true;
780

781 782
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
783
	pipe_config->pipe_bpp = bpp;
784
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
785

786 787
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
788
		      pipe_config->port_clock, bpp);
789 790
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
791

792
	intel_link_compute_m_n(bpp, lane_count,
793
			       adjusted_mode->clock, pipe_config->port_clock,
794
			       &pipe_config->dp_m_n);
795

796 797
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

798
	return true;
799 800
}

801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
void intel_dp_init_link_config(struct intel_dp *intel_dp)
{
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
	/*
	 * Check for DPCD version > 1.1 and enhanced framing support
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	}
}

816
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
817
{
818 819 820
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
821 822 823
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

824
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
825 826 827
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

828
	if (crtc->config.port_clock == 162000) {
829 830 831 832
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
833
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
834
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
835 836
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
837
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
838
	}
839

840 841 842 843 844 845
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

846
static void intel_dp_mode_set(struct intel_encoder *encoder)
847
{
848
	struct drm_device *dev = encoder->base.dev;
849
	struct drm_i915_private *dev_priv = dev->dev_private;
850
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
851
	enum port port = dp_to_dig_port(intel_dp)->port;
852 853
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
854

855
	/*
K
Keith Packard 已提交
856
	 * There are four kinds of DP registers:
857 858
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
859 860
	 * 	SNB CPU
	 *	IVB CPU
861 862 863 864 865 866 867 868 869 870
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
871

872 873 874 875
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
876

877 878
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
879
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
880

881 882
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
883
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
884
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
885
		intel_write_eld(&encoder->base, adjusted_mode);
886
	}
887 888

	intel_dp_init_link_config(intel_dp);
889

890
	/* Split out the IBX/CPU vs CPT settings */
891

892
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
893 894 895 896 897 898 899 900 901
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

902
		intel_dp->DP |= crtc->pipe << 29;
903
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
904
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
905
			intel_dp->DP |= intel_dp->color_range;
906 907 908 909 910 911 912 913 914 915

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

916
		if (crtc->pipe == 1)
917 918 919
			intel_dp->DP |= DP_PIPEB_SELECT;
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
920
	}
921

922
	if (port == PORT_A && !IS_VALLEYVIEW(dev))
923
		ironlake_set_pll_cpu_edp(intel_dp);
924 925
}

926 927 928 929 930 931 932 933 934 935 936 937
#define IDLE_ON_MASK		(PP_ON | 0 	  | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | 0 	  | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)

#define IDLE_OFF_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_OFF_VALUE		(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

#define IDLE_CYCLE_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
				       u32 mask,
				       u32 value)
938
{
939
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
940
	struct drm_i915_private *dev_priv = dev->dev_private;
941 942 943 944
	u32 pp_stat_reg, pp_ctrl_reg;

	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
945

946
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
947 948 949
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
950

951
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
952
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
953 954
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
955
	}
956
}
957

958 959 960 961
static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
	ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
962 963
}

964 965 966 967 968 969 970 971 972 973 974 975 976
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
	ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
}

static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
	ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
}


977 978 979 980
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

981
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
982
{
983 984 985 986 987 988 989
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
	u32 pp_ctrl_reg;

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
	control = I915_READ(pp_ctrl_reg);
990 991 992 993

	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
994 995
}

996
void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
997
{
998
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
999 1000
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1001
	u32 pp_stat_reg, pp_ctrl_reg;
1002

1003 1004
	if (!is_edp(intel_dp))
		return;
1005
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
1006

1007 1008 1009 1010
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
1011

1012 1013 1014 1015 1016
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

1017 1018 1019
	if (!ironlake_edp_have_panel_power(intel_dp))
		ironlake_wait_panel_power_cycle(intel_dp);

1020
	pp = ironlake_get_pp_control(intel_dp);
1021
	pp |= EDP_FORCE_VDD;
1022

1023 1024 1025 1026 1027 1028 1029
	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1030 1031 1032 1033
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
1034
		DRM_DEBUG_KMS("eDP was not running\n");
1035 1036
		msleep(intel_dp->panel_power_up_delay);
	}
1037 1038
}

1039
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
1040
{
1041
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1042 1043
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1044
	u32 pp_stat_reg, pp_ctrl_reg;
1045

1046 1047
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1048
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
1049
		pp = ironlake_get_pp_control(intel_dp);
1050 1051
		pp &= ~EDP_FORCE_VDD;

1052 1053 1054 1055 1056
		pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
		pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1057

1058 1059 1060
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1061
		msleep(intel_dp->panel_power_down_delay);
1062 1063
	}
}
1064

1065 1066 1067 1068
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1069
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1070

1071
	mutex_lock(&dev->mode_config.mutex);
1072
	ironlake_panel_vdd_off_sync(intel_dp);
1073
	mutex_unlock(&dev->mode_config.mutex);
1074 1075
}

1076
void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1077
{
1078 1079
	if (!is_edp(intel_dp))
		return;
1080

1081 1082
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1083

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1097 1098
}

1099
void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1100
{
1101
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1102
	struct drm_i915_private *dev_priv = dev->dev_private;
1103
	u32 pp;
1104
	u32 pp_ctrl_reg;
1105

1106
	if (!is_edp(intel_dp))
1107
		return;
1108 1109 1110 1111 1112

	DRM_DEBUG_KMS("Turn eDP power on\n");

	if (ironlake_edp_have_panel_power(intel_dp)) {
		DRM_DEBUG_KMS("eDP power already on\n");
1113
		return;
1114
	}
1115

1116
	ironlake_wait_panel_power_cycle(intel_dp);
1117

1118
	pp = ironlake_get_pp_control(intel_dp);
1119 1120 1121 1122 1123 1124
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1125

1126
	pp |= POWER_TARGET_ON;
1127 1128 1129
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1130 1131 1132 1133
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1134

1135
	ironlake_wait_panel_on(intel_dp);
1136

1137 1138 1139 1140 1141
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1142 1143
}

1144
void ironlake_edp_panel_off(struct intel_dp *intel_dp)
1145
{
1146
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1147
	struct drm_i915_private *dev_priv = dev->dev_private;
1148
	u32 pp;
1149
	u32 pp_ctrl_reg;
1150

1151 1152
	if (!is_edp(intel_dp))
		return;
1153

1154
	DRM_DEBUG_KMS("Turn eDP power off\n");
1155

1156
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1157

1158
	pp = ironlake_get_pp_control(intel_dp);
1159 1160 1161
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
	pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1162 1163 1164 1165 1166

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1167

1168 1169
	intel_dp->want_panel_vdd = false;

1170
	ironlake_wait_panel_off(intel_dp);
1171 1172
}

1173
void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1174
{
1175 1176
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1177
	struct drm_i915_private *dev_priv = dev->dev_private;
1178
	int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
1179
	u32 pp;
1180
	u32 pp_ctrl_reg;
1181

1182 1183 1184
	if (!is_edp(intel_dp))
		return;

1185
	DRM_DEBUG_KMS("\n");
1186 1187 1188 1189 1190 1191
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1192
	msleep(intel_dp->backlight_on_delay);
1193
	pp = ironlake_get_pp_control(intel_dp);
1194
	pp |= EDP_BLC_ENABLE;
1195 1196 1197 1198 1199

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1200 1201

	intel_panel_enable_backlight(dev, pipe);
1202 1203
}

1204
void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1205
{
1206
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1207 1208
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1209
	u32 pp_ctrl_reg;
1210

1211 1212 1213
	if (!is_edp(intel_dp))
		return;

1214 1215
	intel_panel_disable_backlight(dev);

1216
	DRM_DEBUG_KMS("\n");
1217
	pp = ironlake_get_pp_control(intel_dp);
1218
	pp &= ~EDP_BLC_ENABLE;
1219 1220 1221 1222 1223

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1224
	msleep(intel_dp->backlight_off_delay);
1225
}
1226

1227
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1228
{
1229 1230 1231
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1232 1233 1234
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1235 1236 1237
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1238 1239
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1240 1241 1242 1243 1244 1245 1246 1247 1248
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1249 1250
	POSTING_READ(DP_A);
	udelay(200);
1251 1252
}

1253
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1254
{
1255 1256 1257
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1258 1259 1260
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1261 1262 1263
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1264
	dpa_ctl = I915_READ(DP_A);
1265 1266 1267 1268 1269 1270 1271
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1272
	dpa_ctl &= ~DP_PLL_ENABLE;
1273
	I915_WRITE(DP_A, dpa_ctl);
1274
	POSTING_READ(DP_A);
1275 1276 1277
	udelay(200);
}

1278
/* If the sink supports it, try to set the power state appropriately */
1279
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1308 1309
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1310
{
1311
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1312
	enum port port = dp_to_dig_port(intel_dp)->port;
1313 1314 1315 1316 1317 1318 1319
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

1320
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1321
		*pipe = PORT_TO_PIPE_CPT(tmp);
1322
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1351 1352 1353
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1354

1355 1356
	return true;
}
1357

1358 1359 1360 1361 1362
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1363 1364 1365 1366
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1367

1368 1369 1370 1371 1372 1373
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		tmp = I915_READ(intel_dp->output_reg);
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1374

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1385

1386 1387 1388 1389 1390
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1391 1392

	pipe_config->adjusted_mode.flags |= flags;
1393 1394 1395 1396 1397 1398 1399

	if (dp_to_dig_port(intel_dp)->port == PORT_A) {
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1400 1401
}

1402 1403 1404 1405 1406 1407
static bool is_edp_psr(struct intel_dp *intel_dp)
{
	return is_edp(intel_dp) &&
		intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
}

R
Rodrigo Vivi 已提交
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_HASWELL(dev))
		return false;

	return I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
	I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
		   EDP_PSR_DEBUG_MASK_HPD);

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1475
	uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
R
Rodrigo Vivi 已提交
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
		intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
					    DP_PSR_ENABLE &
					    ~DP_PSR_MAIN_LINK_ACTIVE);
	else
		intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
					    DP_PSR_ENABLE |
					    DP_PSR_MAIN_LINK_ACTIVE);

	/* Setup AUX registers */
	I915_WRITE(EDP_PSR_AUX_DATA1, EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2, EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL,
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

	I915_WRITE(EDP_PSR_CTL, val |
		   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

	if (!IS_HASWELL(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		dev_priv->no_psr_reason = PSR_NO_SOURCE;
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		dev_priv->no_psr_reason = PSR_HSW_NOT_DDIA;
		return false;
	}

	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		dev_priv->no_psr_reason = PSR_NO_SINK;
		return false;
	}

1551 1552 1553 1554 1555 1556
	if (!i915_enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		dev_priv->no_psr_reason = PSR_MODULE_PARAM;
		return false;
	}

1557 1558 1559 1560 1561 1562 1563 1564
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1565 1566 1567 1568 1569 1570
	if (!intel_crtc->active || !crtc->fb || !crtc->mode.clock) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
		return false;
	}

1571
	obj = to_intel_framebuffer(crtc->fb)->obj;
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		dev_priv->no_psr_reason = PSR_NOT_TILED;
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		dev_priv->no_psr_reason = PSR_SPRITE_ENABLED;
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		dev_priv->no_psr_reason = PSR_S3D_ENABLED;
		return false;
	}

	if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) {
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		dev_priv->no_psr_reason = PSR_INTERLACED_ENABLED;
		return false;
	}

	return true;
}

1601
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1602 1603 1604
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1605 1606
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1619 1620 1621 1622 1623 1624 1625 1626 1627
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

	I915_WRITE(EDP_PSR_CTL, I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);

	/* Wait till PSR is idle */
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

			if (!is_edp_psr(intel_dp))
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1664
static void intel_disable_dp(struct intel_encoder *encoder)
1665
{
1666
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1667 1668
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1669 1670 1671 1672

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
	ironlake_edp_panel_vdd_on(intel_dp);
1673
	ironlake_edp_backlight_off(intel_dp);
1674
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1675
	ironlake_edp_panel_off(intel_dp);
1676 1677

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1678
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1679
		intel_dp_link_down(intel_dp);
1680 1681
}

1682
static void intel_post_disable_dp(struct intel_encoder *encoder)
1683
{
1684
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1685
	enum port port = dp_to_dig_port(intel_dp)->port;
1686
	struct drm_device *dev = encoder->base.dev;
1687

1688
	if (port == PORT_A || IS_VALLEYVIEW(dev)) {
1689
		intel_dp_link_down(intel_dp);
1690 1691
		if (!IS_VALLEYVIEW(dev))
			ironlake_edp_pll_off(intel_dp);
1692
	}
1693 1694
}

1695
static void intel_enable_dp(struct intel_encoder *encoder)
1696
{
1697 1698 1699 1700
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1701

1702 1703
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1704

1705
	ironlake_edp_panel_vdd_on(intel_dp);
1706
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1707
	intel_dp_start_link_train(intel_dp);
1708
	ironlake_edp_panel_on(intel_dp);
1709
	ironlake_edp_panel_vdd_off(intel_dp, true);
1710
	intel_dp_complete_link_train(intel_dp);
1711
	intel_dp_stop_link_train(intel_dp);
1712
	ironlake_edp_backlight_on(intel_dp);
1713
}
1714

1715 1716
static void vlv_enable_dp(struct intel_encoder *encoder)
{
1717 1718
}

1719
static void intel_pre_enable_dp(struct intel_encoder *encoder)
1720 1721 1722 1723 1724 1725 1726 1727 1728
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

	if (dport->port == PORT_A)
		ironlake_edp_pll_on(intel_dp);
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1729
{
1730
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1731
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1732
	struct drm_device *dev = encoder->base.dev;
1733
	struct drm_i915_private *dev_priv = dev->dev_private;
1734 1735 1736 1737
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	int port = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	u32 val;
1738

1739
	mutex_lock(&dev_priv->dpio_lock);
1740

1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
	val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
	vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
	vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
	vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
1751

1752 1753 1754 1755 1756
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, port);
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
}

static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int port = vlv_dport_to_channel(dport);

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Program Tx lane resets to default */
1770
	mutex_lock(&dev_priv->dpio_lock);
1771
	vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
1772 1773
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1774
	vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
1775 1776 1777 1778 1779 1780
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1781 1782 1783
	vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
	vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
	vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
1784
	mutex_unlock(&dev_priv->dpio_lock);
1785 1786 1787
}

/*
1788 1789
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1790 1791
 */
static bool
1792 1793
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1794
{
1795 1796
	int ret, i;

1797 1798 1799 1800
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1801
	for (i = 0; i < 3; i++) {
1802 1803 1804
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1805 1806 1807
			return true;
		msleep(1);
	}
1808

1809
	return false;
1810 1811 1812 1813 1814 1815 1816
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1817
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1818
{
1819 1820
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
1821
					      link_status,
1822
					      DP_LINK_STATUS_SIZE);
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
}

#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1843
intel_dp_voltage_max(struct intel_dp *intel_dp)
1844
{
1845
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1846
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1847

1848 1849
	if (IS_VALLEYVIEW(dev))
		return DP_TRAIN_VOLTAGE_SWING_1200;
1850
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
1851
		return DP_TRAIN_VOLTAGE_SWING_800;
1852
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
1853 1854 1855 1856 1857 1858 1859 1860
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
1861
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1862
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1863

1864
	if (HAS_DDI(dev)) {
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1888
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1910 1911 1912
	}
}

1913 1914 1915 1916 1917 1918 1919 1920
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
1921
	int port = vlv_dport_to_channel(dport);
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

1996
	mutex_lock(&dev_priv->dpio_lock);
1997 1998 1999
	vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
2000
			 uniqtranscale_reg_value);
2001 2002 2003 2004
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
	vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
2005
	mutex_unlock(&dev_priv->dpio_lock);
2006 2007 2008 2009

	return 0;
}

2010
static void
2011
intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2012 2013 2014 2015
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2016 2017
	uint8_t voltage_max;
	uint8_t preemph_max;
2018

2019
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2020 2021
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2022 2023 2024 2025 2026 2027 2028

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2029
	voltage_max = intel_dp_voltage_max(intel_dp);
2030 2031
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2032

K
Keith Packard 已提交
2033 2034 2035
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2036 2037

	for (lane = 0; lane < 4; lane++)
2038
		intel_dp->train_set[lane] = v | p;
2039 2040 2041
}

static uint32_t
2042
intel_gen4_signal_levels(uint8_t train_set)
2043
{
2044
	uint32_t	signal_levels = 0;
2045

2046
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2061
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2079 2080 2081 2082
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2083 2084 2085
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2086
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2087 2088 2089 2090
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2091
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2092 2093
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2094
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2095 2096
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2097
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2098 2099
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2100
	default:
2101 2102 2103
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2104 2105 2106
	}
}

K
Keith Packard 已提交
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2138 2139
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2140
intel_hsw_signal_levels(uint8_t train_set)
2141
{
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2153

2154 2155 2156 2157 2158 2159
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2160

2161 2162 2163 2164 2165 2166 2167 2168
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2169 2170 2171
	}
}

2172 2173 2174 2175 2176
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2177
	enum port port = intel_dig_port->port;
2178 2179 2180 2181
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2182
	if (HAS_DDI(dev)) {
2183 2184
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2185 2186 2187
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2188
	} else if (IS_GEN7(dev) && port == PORT_A) {
2189 2190
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2191
	} else if (IS_GEN6(dev) && port == PORT_A) {
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2204
static bool
C
Chris Wilson 已提交
2205
intel_dp_set_link_train(struct intel_dp *intel_dp,
2206
			uint32_t dp_reg_value,
2207
			uint8_t dp_train_pat)
2208
{
2209 2210
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2211
	struct drm_i915_private *dev_priv = dev->dev_private;
2212
	enum port port = intel_dig_port->port;
2213 2214
	int ret;

2215
	if (HAS_DDI(dev)) {
2216
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2239
		I915_WRITE(DP_TP_CTL(port), temp);
2240

2241
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
		dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		dp_reg_value &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		}
	}

C
Chris Wilson 已提交
2280 2281
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
2282

C
Chris Wilson 已提交
2283
	intel_dp_aux_native_write_1(intel_dp,
2284 2285 2286
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

2287 2288 2289 2290 2291 2292 2293 2294 2295
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
						DP_TRAINING_LANE0_SET,
						intel_dp->train_set,
						intel_dp->lane_count);
		if (ret != intel_dp->lane_count)
			return false;
	}
2296 2297 2298 2299

	return true;
}

2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2331
/* Enable corresponding port and start training pattern 1 */
2332
void
2333
intel_dp_start_link_train(struct intel_dp *intel_dp)
2334
{
2335
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2336
	struct drm_device *dev = encoder->dev;
2337 2338
	int i;
	uint8_t voltage;
2339
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2340
	uint32_t DP = intel_dp->DP;
2341

P
Paulo Zanoni 已提交
2342
	if (HAS_DDI(dev))
2343 2344
		intel_ddi_prepare_link_retrain(encoder);

2345 2346 2347 2348
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
2349 2350

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2351

2352
	memset(intel_dp->train_set, 0, 4);
2353
	voltage = 0xff;
2354 2355
	voltage_tries = 0;
	loop_tries = 0;
2356
	for (;;) {
2357
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
2358
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
2359 2360

		intel_dp_set_signal_levels(intel_dp, &DP);
2361

2362
		/* Set training pattern 1 */
2363
		if (!intel_dp_set_link_train(intel_dp, DP,
2364 2365
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
2366 2367
			break;

2368
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2369 2370
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2371
			break;
2372
		}
2373

2374
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2375
			DRM_DEBUG_KMS("clock recovery OK\n");
2376 2377 2378 2379 2380 2381
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2382
				break;
2383
		if (i == intel_dp->lane_count) {
2384 2385
			++loop_tries;
			if (loop_tries == 5) {
2386 2387 2388 2389 2390 2391 2392
				DRM_DEBUG_KMS("too many full retries, give up\n");
				break;
			}
			memset(intel_dp->train_set, 0, 4);
			voltage_tries = 0;
			continue;
		}
2393

2394
		/* Check to see if we've tried the same voltage 5 times */
2395
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2396
			++voltage_tries;
2397 2398 2399 2400 2401 2402 2403
			if (voltage_tries == 5) {
				DRM_DEBUG_KMS("too many voltage retries, give up\n");
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2404

2405
		/* Compute new intel_dp->train_set as requested by target */
2406
		intel_get_adjust_train(intel_dp, link_status);
2407 2408
	}

2409 2410 2411
	intel_dp->DP = DP;
}

2412
void
2413 2414 2415
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2416
	int tries, cr_tries;
2417 2418
	uint32_t DP = intel_dp->DP;

2419 2420
	/* channel equalization */
	tries = 0;
2421
	cr_tries = 0;
2422 2423
	channel_eq = false;
	for (;;) {
2424
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
2425

2426 2427 2428 2429 2430 2431
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

2432
		intel_dp_set_signal_levels(intel_dp, &DP);
2433

2434
		/* channel eq pattern */
2435
		if (!intel_dp_set_link_train(intel_dp, DP,
2436 2437
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
2438 2439
			break;

2440
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2441
		if (!intel_dp_get_link_status(intel_dp, link_status))
2442 2443
			break;

2444
		/* Make sure clock is still ok */
2445
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2446 2447 2448 2449 2450
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

2451
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2452 2453 2454
			channel_eq = true;
			break;
		}
2455

2456 2457 2458 2459 2460 2461 2462 2463
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
2464

2465
		/* Compute new intel_dp->train_set as requested by target */
2466
		intel_get_adjust_train(intel_dp, link_status);
2467
		++tries;
2468
	}
2469

2470 2471 2472 2473
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

2474
	if (channel_eq)
M
Masanari Iida 已提交
2475
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
2476

2477 2478 2479 2480 2481 2482
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
	intel_dp_set_link_train(intel_dp, intel_dp->DP,
				DP_TRAINING_PATTERN_DISABLE);
2483 2484 2485
}

static void
C
Chris Wilson 已提交
2486
intel_dp_link_down(struct intel_dp *intel_dp)
2487
{
2488
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2489
	enum port port = intel_dig_port->port;
2490
	struct drm_device *dev = intel_dig_port->base.base.dev;
2491
	struct drm_i915_private *dev_priv = dev->dev_private;
2492 2493
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2494
	uint32_t DP = intel_dp->DP;
2495

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2511
	if (HAS_DDI(dev))
2512 2513
		return;

2514
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2515 2516
		return;

2517
	DRM_DEBUG_KMS("\n");
2518

2519
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2520
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2521
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2522 2523
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2524
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2525
	}
2526
	POSTING_READ(intel_dp->output_reg);
2527

2528 2529
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2530

2531
	if (HAS_PCH_IBX(dev) &&
2532
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2533
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2534

2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2549 2550 2551 2552
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2553 2554 2555
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2556
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2557 2558
	}

2559
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2560 2561
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2562
	msleep(intel_dp->panel_power_down_delay);
2563 2564
}

2565 2566
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2567
{
2568 2569
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2570
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2571 2572
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2573

2574 2575 2576 2577
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2578 2579 2580
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

2581 2582 2583 2584 2585 2586 2587
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
	intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
				       intel_dp->psr_dpcd,
				       sizeof(intel_dp->psr_dpcd));
	if (is_edp_psr(intel_dp))
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2601 2602
}

2603 2604 2605 2606 2607 2608 2609 2610
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

D
Daniel Vetter 已提交
2611 2612
	ironlake_edp_panel_vdd_on(intel_dp);

2613 2614 2615 2616 2617 2618 2619
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2620 2621

	ironlake_edp_panel_vdd_off(intel_dp, false);
2622 2623
}

2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2642
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
2643 2644
}

2645 2646 2647 2648 2649 2650 2651 2652 2653
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
2654
void
C
Chris Wilson 已提交
2655
intel_dp_check_link_status(struct intel_dp *intel_dp)
2656
{
2657
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
2658
	u8 sink_irq_vector;
2659
	u8 link_status[DP_LINK_STATUS_SIZE];
2660

2661
	if (!intel_encoder->connectors_active)
2662
		return;
2663

2664
	if (WARN_ON(!intel_encoder->base.crtc))
2665 2666
		return;

2667
	/* Try to read receiver status if the link appears to be up */
2668
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
C
Chris Wilson 已提交
2669
		intel_dp_link_down(intel_dp);
2670 2671 2672
		return;
	}

2673
	/* Now read the DPCD to see if it's actually running */
2674
	if (!intel_dp_get_dpcd(intel_dp)) {
2675 2676 2677 2678
		intel_dp_link_down(intel_dp);
		return;
	}

2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2693
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2694
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2695
			      drm_get_encoder_name(&intel_encoder->base));
2696 2697
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
2698
		intel_dp_stop_link_train(intel_dp);
2699
	}
2700 2701
}

2702
/* XXX this is probably wrong for multiple downstream ports */
2703
static enum drm_connector_status
2704
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2705
{
2706 2707 2708 2709 2710 2711 2712 2713 2714
	uint8_t *dpcd = intel_dp->dpcd;
	bool hpd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
2715
		return connector_status_connected;
2716 2717 2718 2719

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
	hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
	if (hpd) {
2720
		uint8_t reg;
2721
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
2722
						    &reg, 1))
2723
			return connector_status_unknown;
2724 2725
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
2726 2727 2728 2729
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
2730
		return connector_status_connected;
2731 2732 2733 2734 2735 2736 2737 2738

	/* Well we tried, say unknown for unreliable port types */
	type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
	if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
		return connector_status_unknown;

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
2739
	return connector_status_disconnected;
2740 2741
}

2742
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2743
ironlake_dp_detect(struct intel_dp *intel_dp)
2744
{
2745
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2746 2747
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2748 2749
	enum drm_connector_status status;

2750 2751
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
2752
		status = intel_panel_detect(dev);
2753 2754 2755 2756
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
2757

2758 2759 2760
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

2761
	return intel_dp_detect_dpcd(intel_dp);
2762 2763
}

2764
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2765
g4x_dp_detect(struct intel_dp *intel_dp)
2766
{
2767
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2768
	struct drm_i915_private *dev_priv = dev->dev_private;
2769
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2770
	uint32_t bit;
2771

2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

2782 2783
	switch (intel_dig_port->port) {
	case PORT_B:
2784
		bit = PORTB_HOTPLUG_LIVE_STATUS;
2785
		break;
2786
	case PORT_C:
2787
		bit = PORTC_HOTPLUG_LIVE_STATUS;
2788
		break;
2789
	case PORT_D:
2790
		bit = PORTD_HOTPLUG_LIVE_STATUS;
2791 2792 2793 2794 2795
		break;
	default:
		return connector_status_unknown;
	}

2796
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2797 2798
		return connector_status_disconnected;

2799
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
2800 2801
}

2802 2803 2804
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2805
	struct intel_connector *intel_connector = to_intel_connector(connector);
2806

2807 2808 2809 2810 2811 2812 2813
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		struct edid *edid;
		int size;

		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
2814 2815
			return NULL;

2816
		size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
2817
		edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
2818 2819 2820 2821 2822
		if (!edid)
			return NULL;

		return edid;
	}
2823

2824
	return drm_get_edid(connector, adapter);
2825 2826 2827 2828 2829
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2830
	struct intel_connector *intel_connector = to_intel_connector(connector);
2831

2832 2833 2834 2835 2836 2837 2838 2839
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
2840 2841
	}

2842
	return intel_ddc_get_modes(connector, adapter);
2843 2844
}

Z
Zhenyu Wang 已提交
2845 2846 2847 2848
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2849 2850
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2851
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
2852 2853 2854
	enum drm_connector_status status;
	struct edid *edid = NULL;

2855 2856 2857
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

Z
Zhenyu Wang 已提交
2858 2859 2860 2861 2862 2863
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
2864

Z
Zhenyu Wang 已提交
2865 2866 2867
	if (status != connector_status_connected)
		return status;

2868 2869
	intel_dp_probe_oui(intel_dp);

2870 2871
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
2872
	} else {
2873
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2874 2875 2876 2877
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
2878 2879
	}

2880 2881
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Z
Zhenyu Wang 已提交
2882
	return connector_status_connected;
2883 2884 2885 2886
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
2887
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2888
	struct intel_connector *intel_connector = to_intel_connector(connector);
2889
	struct drm_device *dev = connector->dev;
2890
	int ret;
2891 2892 2893 2894

	/* We should parse the EDID data and find out if it has an audio sink
	 */

2895
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
2896
	if (ret)
2897 2898
		return ret;

2899
	/* if eDP has no EDID, fall back to fixed mode */
2900
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2901
		struct drm_display_mode *mode;
2902 2903
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
2904
		if (mode) {
2905 2906 2907 2908 2909
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
2910 2911
}

2912 2913 2914 2915 2916 2917 2918
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

2919
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2920 2921 2922 2923 2924 2925 2926 2927
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

2928 2929 2930 2931 2932
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2933
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2934
	struct intel_connector *intel_connector = to_intel_connector(connector);
2935 2936
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2937 2938
	int ret;

2939
	ret = drm_object_property_set_value(&connector->base, property, val);
2940 2941 2942
	if (ret)
		return ret;

2943
	if (property == dev_priv->force_audio_property) {
2944 2945 2946 2947
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2948 2949
			return 0;

2950
		intel_dp->force_audio = i;
2951

2952
		if (i == HDMI_AUDIO_AUTO)
2953 2954
			has_audio = intel_dp_detect_audio(connector);
		else
2955
			has_audio = (i == HDMI_AUDIO_ON);
2956 2957

		if (has_audio == intel_dp->has_audio)
2958 2959
			return 0;

2960
		intel_dp->has_audio = has_audio;
2961 2962 2963
		goto done;
	}

2964
	if (property == dev_priv->broadcast_rgb_property) {
2965 2966 2967
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
2983 2984 2985 2986 2987

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

2988 2989 2990
		goto done;
	}

2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3007 3008 3009
	return -EINVAL;

done:
3010 3011
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3012 3013 3014 3015

	return 0;
}

3016
static void
3017
intel_dp_connector_destroy(struct drm_connector *connector)
3018
{
3019
	struct intel_connector *intel_connector = to_intel_connector(connector);
3020

3021 3022 3023
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3024 3025 3026
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3027
		intel_panel_fini(&intel_connector->panel);
3028

3029 3030
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
3031
	kfree(connector);
3032 3033
}

P
Paulo Zanoni 已提交
3034
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3035
{
3036 3037
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3038
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3039 3040 3041

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
3042 3043
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3044
		mutex_lock(&dev->mode_config.mutex);
3045
		ironlake_panel_vdd_off_sync(intel_dp);
3046
		mutex_unlock(&dev->mode_config.mutex);
3047
	}
3048
	kfree(intel_dig_port);
3049 3050
}

3051
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3052
	.dpms = intel_connector_dpms,
3053 3054
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3055
	.set_property = intel_dp_set_property,
3056
	.destroy = intel_dp_connector_destroy,
3057 3058 3059 3060 3061
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3062
	.best_encoder = intel_best_encoder,
3063 3064 3065
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3066
	.destroy = intel_dp_encoder_destroy,
3067 3068
};

3069
static void
3070
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3071
{
3072
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3073

3074
	intel_dp_check_link_status(intel_dp);
3075
}
3076

3077 3078
/* Return which DP Port should be selected for Transcoder DP control */
int
3079
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3080 3081
{
	struct drm_device *dev = crtc->dev;
3082 3083
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3084

3085 3086
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3087

3088 3089
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3090
			return intel_dp->output_reg;
3091
	}
C
Chris Wilson 已提交
3092

3093 3094 3095
	return -1;
}

3096
/* check the VBT to see whether the eDP is on DP-D port */
3097
bool intel_dpd_is_edp(struct drm_device *dev)
3098 3099 3100 3101 3102
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

3103
	if (!dev_priv->vbt.child_dev_num)
3104 3105
		return false;

3106 3107
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3108 3109 3110 3111 3112 3113 3114 3115

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

3116 3117 3118
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3119 3120
	struct intel_connector *intel_connector = to_intel_connector(connector);

3121
	intel_attach_force_audio_property(connector);
3122
	intel_attach_broadcast_rgb_property(connector);
3123
	intel_dp->color_range_auto = true;
3124 3125 3126

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3127 3128
		drm_object_attach_property(
			&connector->base,
3129
			connector->dev->mode_config.scaling_mode_property,
3130 3131
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3132
	}
3133 3134
}

3135 3136
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3137 3138
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3139 3140 3141 3142
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
	int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_control_reg = PCH_PP_CONTROL;
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
		pp_control_reg = PIPEA_PP_CONTROL;
		pp_on_reg = PIPEA_PP_ON_DELAYS;
		pp_off_reg = PIPEA_PP_OFF_DELAYS;
		pp_div_reg = PIPEA_PP_DIVISOR;
	}
3156 3157 3158

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3159 3160
	pp = ironlake_get_pp_control(intel_dp);
	I915_WRITE(pp_control_reg, pp);
3161

3162 3163 3164
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3185
	vbt = dev_priv->vbt.edp_pps;
3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
		pp_on_reg = PIPEA_PP_ON_DELAYS;
		pp_off_reg = PIPEA_PP_OFF_DELAYS;
		pp_div_reg = PIPEA_PP_DIVISOR;
	}

3253
	/* And finally store the new values in the power sequencer. */
3254 3255 3256 3257
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3258 3259
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3260
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3261
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3262 3263 3264 3265
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3266 3267 3268 3269
	if (IS_VALLEYVIEW(dev)) {
		port_sel = I915_READ(pp_on_reg) & 0xc0000000;
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
3270
			port_sel = PANEL_POWER_PORT_DP_A;
3271
		else
3272
			port_sel = PANEL_POWER_PORT_DP_D;
3273 3274
	}

3275 3276 3277 3278 3279
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
3280 3281

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
3282 3283 3284
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
3285 3286
}

3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
				     struct intel_connector *intel_connector)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
	struct edp_power_seq power_seq = { 0 };
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

	if (!is_edp(intel_dp))
		return true;

	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);

	/* Cache DPCD and EDID for edp. */
	ironlake_edp_panel_vdd_on(intel_dp);
	has_dpcd = intel_dp_get_dpcd(intel_dp);
	ironlake_edp_panel_vdd_off(intel_dp, false);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);

	ironlake_edp_panel_vdd_on(intel_dp);
	edid = drm_get_edid(connector, &intel_dp->adapter);
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}

	ironlake_edp_panel_vdd_off(intel_dp, false);

	intel_panel_init(&intel_connector->panel, fixed_mode);
	intel_panel_setup_backlight(connector);

	return true;
}

3365
bool
3366 3367
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
3368
{
3369 3370 3371 3372
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
3373
	struct drm_i915_private *dev_priv = dev->dev_private;
3374
	enum port port = intel_dig_port->port;
3375
	const char *name = NULL;
3376
	int type, error;
3377

3378 3379
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
3380
	intel_dp->attached_connector = intel_connector;
3381

3382
	type = DRM_MODE_CONNECTOR_DisplayPort;
3383 3384 3385 3386
	/*
	 * FIXME : We need to initialize built-in panels before external panels.
	 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
	 */
3387 3388
	switch (port) {
	case PORT_A:
3389
		type = DRM_MODE_CONNECTOR_eDP;
3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
		break;
	case PORT_C:
		if (IS_VALLEYVIEW(dev))
			type = DRM_MODE_CONNECTOR_eDP;
		break;
	case PORT_D:
		if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
			type = DRM_MODE_CONNECTOR_eDP;
		break;
	default:	/* silence GCC warning */
		break;
3401 3402
	}

3403 3404 3405 3406 3407 3408 3409 3410
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

3411 3412 3413 3414
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

3415
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
3416 3417 3418 3419 3420
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

3421 3422
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
			  ironlake_panel_vdd_work);
3423

3424
	intel_connector_attach_encoder(intel_connector, intel_encoder);
3425 3426
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
3427
	if (HAS_DDI(dev))
3428 3429 3430 3431
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
	intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
	if (HAS_DDI(dev)) {
		switch (intel_dig_port->port) {
		case PORT_A:
			intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
			break;
		case PORT_B:
			intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
			break;
		case PORT_C:
			intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
			break;
		case PORT_D:
			intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
			break;
		default:
			BUG();
		}
	}
3451

3452
	/* Set up the DDC bus. */
3453 3454
	switch (port) {
	case PORT_A:
3455
		intel_encoder->hpd_pin = HPD_PORT_A;
3456 3457 3458
		name = "DPDDC-A";
		break;
	case PORT_B:
3459
		intel_encoder->hpd_pin = HPD_PORT_B;
3460 3461 3462
		name = "DPDDC-B";
		break;
	case PORT_C:
3463
		intel_encoder->hpd_pin = HPD_PORT_C;
3464 3465 3466
		name = "DPDDC-C";
		break;
	case PORT_D:
3467
		intel_encoder->hpd_pin = HPD_PORT_D;
3468 3469 3470
		name = "DPDDC-D";
		break;
	default:
3471
		BUG();
3472 3473
	}

3474 3475 3476
	error = intel_dp_i2c_init(intel_dp, intel_connector, name);
	WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
	     error, port_name(port));
3477

R
Rodrigo Vivi 已提交
3478 3479
	intel_dp->psr_setup_done = false;

3480
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
3481 3482 3483 3484 3485 3486 3487
		i2c_del_adapter(&intel_dp->adapter);
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
			mutex_lock(&dev->mode_config.mutex);
			ironlake_panel_vdd_off_sync(intel_dp);
			mutex_unlock(&dev->mode_config.mutex);
		}
3488 3489
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
3490
		return false;
3491
	}
3492

3493 3494
	intel_dp_add_properties(intel_dp, connector);

3495 3496 3497 3498 3499 3500 3501 3502
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
3503 3504

	return true;
3505
}
3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

	intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
	if (!intel_dig_port)
		return;

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

3531
	intel_encoder->compute_config = intel_dp_compute_config;
3532
	intel_encoder->mode_set = intel_dp_mode_set;
P
Paulo Zanoni 已提交
3533 3534 3535
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
3536
	intel_encoder->get_config = intel_dp_get_config;
3537
	if (IS_VALLEYVIEW(dev)) {
3538
		intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
3539 3540 3541 3542 3543 3544
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
	} else {
		intel_encoder->pre_enable = intel_pre_enable_dp;
		intel_encoder->enable = intel_enable_dp;
	}
3545

3546
	intel_dig_port->port = port;
3547 3548
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
3549
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3550 3551 3552 3553
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
	intel_encoder->hot_plug = intel_dp_hot_plug;

3554 3555 3556
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
3557
		kfree(intel_connector);
3558
	}
3559
}