intel_dp.c 90.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
50 51 52
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
53 54
}

55
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
56
{
57 58 59
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
60 61
}

62 63
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
64
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
65 66
}

C
Chris Wilson 已提交
67
static void intel_dp_link_down(struct intel_dp *intel_dp);
68 69

static int
C
Chris Wilson 已提交
70
intel_dp_max_link_bw(struct intel_dp *intel_dp)
71
{
72
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
73 74 75 76 77 78 79 80 81 82 83 84

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

102
static int
103
intel_dp_link_required(int pixel_clock, int bpp)
104
{
105
	return (pixel_clock * bpp + 9) / 10;
106 107
}

108 109 110 111 112 113
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

114 115 116 117
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
118
	struct intel_dp *intel_dp = intel_attached_dp(connector);
119 120
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
121 122
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
123

124 125
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
126 127
			return MODE_PANEL;

128
		if (mode->vdisplay > fixed_mode->vdisplay)
129
			return MODE_PANEL;
130 131

		target_clock = fixed_mode->clock;
132 133
	}

134 135 136 137 138 139 140
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
141
		return MODE_CLOCK_HIGH;
142 143 144 145

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

146 147 148
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

175 176 177 178 179 180 181
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

182 183 184 185
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

209 210
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
211
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
212
	struct drm_i915_private *dev_priv = dev->dev_private;
213
	u32 pp_stat_reg;
214

215 216
	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	return (I915_READ(pp_stat_reg) & PP_ON) != 0;
217 218 219 220
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
221
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
222
	struct drm_i915_private *dev_priv = dev->dev_private;
223
	u32 pp_ctrl_reg;
224

225 226
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
	return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
227 228
}

229 230 231
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
232
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
233
	struct drm_i915_private *dev_priv = dev->dev_private;
234
	u32 pp_stat_reg, pp_ctrl_reg;
235

236 237
	if (!is_edp(intel_dp))
		return;
238 239 240 241

	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

242
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
243 244
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
245 246
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
247 248 249
	}
}

250 251 252 253 254 255
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
256
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
257 258 259
	uint32_t status;
	bool done;

260
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
261
	if (has_aux_irq)
262
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
263
					  msecs_to_jiffies_timeout(10));
264 265 266 267 268 269 270 271 272 273
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

274
static int
C
Chris Wilson 已提交
275
intel_dp_aux_ch(struct intel_dp *intel_dp,
276 277 278
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
279 280
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
281
	struct drm_i915_private *dev_priv = dev->dev_private;
282
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
283
	uint32_t ch_data = ch_ctl + 4;
284
	int i, ret, recv_bytes;
285
	uint32_t status;
286
	uint32_t aux_clock_divider;
287
	int try, precharge;
288 289 290 291 292 293 294
	bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);
295

296
	intel_dp_check_edp(intel_dp);
297
	/* The clock divider is based off the hrawclk,
298 299
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
300 301 302
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
303
	 */
304 305 306
	if (IS_VALLEYVIEW(dev)) {
		aux_clock_divider = 100;
	} else if (intel_dig_port->port == PORT_A) {
P
Paulo Zanoni 已提交
307
		if (HAS_DDI(dev))
308 309
			aux_clock_divider = DIV_ROUND_CLOSEST(
				intel_ddi_get_cdclk_freq(dev_priv), 2000);
310
		else if (IS_GEN6(dev) || IS_GEN7(dev))
K
Keith Packard 已提交
311
			aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
312 313
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
314 315 316 317
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
		aux_clock_divider = 74;
	} else if (HAS_PCH_SPLIT(dev)) {
318
		aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
319
	} else {
320
		aux_clock_divider = intel_hrawclk(dev) / 2;
321
	}
322

323 324 325 326 327
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

328 329
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
330
		status = I915_READ_NOTRACE(ch_ctl);
331 332 333 334 335 336 337 338
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
339 340
		ret = -EBUSY;
		goto out;
341 342
	}

343 344 345
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
346 347 348
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
349

350
		/* Send the command and wait for it to complete */
351 352
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
353
			   (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
354 355 356 357 358 359 360
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
361 362

		status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
363

364
		/* Clear done status and any errors */
365 366 367 368 369
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
370 371 372 373

		if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
			      DP_AUX_CH_CTL_RECEIVE_ERROR))
			continue;
374
		if (status & DP_AUX_CH_CTL_DONE)
375 376 377 378
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
379
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
380 381
		ret = -EBUSY;
		goto out;
382 383 384 385 386
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
387
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
388
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
389 390
		ret = -EIO;
		goto out;
391
	}
392 393 394

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
395
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
396
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
397 398
		ret = -ETIMEDOUT;
		goto out;
399 400 401 402 403 404 405
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
406

407 408 409
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
410

411 412 413 414 415
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

	return ret;
416 417 418 419
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
420
intel_dp_aux_native_write(struct intel_dp *intel_dp,
421 422 423 424 425 426 427
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

428
	intel_dp_check_edp(intel_dp);
429 430 431 432
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
433
	msg[2] = address & 0xff;
434 435 436 437
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
438
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
439 440 441 442 443 444 445
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
446
			return -EIO;
447 448 449 450 451 452
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
453
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
454 455
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
456
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
457 458 459 460
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
461
intel_dp_aux_native_read(struct intel_dp *intel_dp,
462 463 464 465 466 467 468 469 470
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

471
	intel_dp_check_edp(intel_dp);
472 473 474 475 476 477 478 479 480
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
481
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
482
				      reply, reply_bytes);
483 484 485
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
486 487 488 489 490 491 492 493 494
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
495
			return -EIO;
496 497 498 499
	}
}

static int
500 501
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
502
{
503
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
504 505 506
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
507 508 509
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
510
	unsigned retry;
511 512 513 514
	int msg_bytes;
	int reply_bytes;
	int ret;

515
	intel_dp_check_edp(intel_dp);
516 517 518 519 520 521 522 523
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
524

525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

546 547 548 549
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
550
		if (ret < 0) {
551
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
552 553
			return ret;
		}
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

573 574 575 576 577 578 579
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
580
			DRM_DEBUG_KMS("aux_i2c nack\n");
581 582
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
583
			DRM_DEBUG_KMS("aux_i2c defer\n");
584 585 586
			udelay(100);
			break;
		default:
587
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
588 589 590
			return -EREMOTEIO;
		}
	}
591 592 593

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
594 595 596
}

static int
C
Chris Wilson 已提交
597
intel_dp_i2c_init(struct intel_dp *intel_dp,
598
		  struct intel_connector *intel_connector, const char *name)
599
{
600 601
	int	ret;

Z
Zhenyu Wang 已提交
602
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
603 604 605 606
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

607
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
608 609
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
610
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
611 612 613 614
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

615 616
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
617
	ironlake_edp_panel_vdd_off(intel_dp, false);
618
	return ret;
619 620
}

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;

	if (IS_G4X(dev)) {
		if (link_bw == DP_LINK_BW_1_62) {
			pipe_config->dpll.p1 = 2;
			pipe_config->dpll.p2 = 10;
			pipe_config->dpll.n = 2;
			pipe_config->dpll.m1 = 23;
			pipe_config->dpll.m2 = 8;
		} else {
			pipe_config->dpll.p1 = 1;
			pipe_config->dpll.p2 = 10;
			pipe_config->dpll.n = 1;
			pipe_config->dpll.m1 = 14;
			pipe_config->dpll.m2 = 2;
		}
		pipe_config->clock_set = true;
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
		if (link_bw == DP_LINK_BW_1_62) {
			pipe_config->dpll.n = 1;
			pipe_config->dpll.p1 = 2;
			pipe_config->dpll.p2 = 10;
			pipe_config->dpll.m1 = 12;
			pipe_config->dpll.m2 = 9;
		} else {
			pipe_config->dpll.n = 2;
			pipe_config->dpll.p1 = 1;
			pipe_config->dpll.p2 = 10;
			pipe_config->dpll.m1 = 14;
			pipe_config->dpll.m2 = 8;
		}
		pipe_config->clock_set = true;
	} else if (IS_VALLEYVIEW(dev)) {
		/* FIXME: Need to figure out optimized DP clocks for vlv. */
	}
}

P
Paulo Zanoni 已提交
664
bool
665 666
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
667
{
668
	struct drm_device *dev = encoder->base.dev;
669
	struct drm_i915_private *dev_priv = dev->dev_private;
670 671
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
672
	enum port port = dp_to_dig_port(intel_dp)->port;
673
	struct intel_crtc *intel_crtc = encoder->new_crtc;
674
	struct intel_connector *intel_connector = intel_dp->attached_connector;
675
	int lane_count, clock;
676
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
C
Chris Wilson 已提交
677
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
678
	int bpp, mode_rate;
679
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
680
	int link_avail, link_clock;
681

682
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
683 684
		pipe_config->has_pch_encoder = true;

685
	pipe_config->has_dp_encoder = true;
686

687 688 689
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
690 691 692 693
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
694 695
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
696 697
	}

698
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
699 700
		return false;

701 702
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
703
		      max_lane_count, bws[max_clock], adjusted_mode->clock);
704

705 706
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
707
	bpp = pipe_config->pipe_bpp;
708 709
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp)
		bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
710

711
	for (; bpp >= 6*3; bpp -= 2*3) {
712
		mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
713 714 715 716 717 718 719 720 721 722 723 724 725

		for (clock = 0; clock <= max_clock; clock++) {
			for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
726

727
	return false;
728

729
found:
730 731 732 733 734 735
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
736
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
737 738 739 740 741
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

742
	if (intel_dp->color_range)
743
		pipe_config->limited_color_range = true;
744

745 746
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
747
	pipe_config->pipe_bpp = bpp;
748
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
749

750 751
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
752
		      pipe_config->port_clock, bpp);
753 754
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
755

756
	intel_link_compute_m_n(bpp, lane_count,
757
			       adjusted_mode->clock, pipe_config->port_clock,
758
			       &pipe_config->dp_m_n);
759

760 761
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

762
	return true;
763 764
}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
void intel_dp_init_link_config(struct intel_dp *intel_dp)
{
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
	/*
	 * Check for DPCD version > 1.1 and enhanced framing support
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	}
}

780
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
781
{
782 783 784
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
785 786 787
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

788
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
789 790 791
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

792
	if (crtc->config.port_clock == 162000) {
793 794 795 796
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
797
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
798
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
799 800
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
801
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
802
	}
803

804 805 806 807 808 809
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

810 811 812 813
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
814
	struct drm_device *dev = encoder->dev;
815
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
816
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
817
	enum port port = dp_to_dig_port(intel_dp)->port;
818
	struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
819

820
	/*
K
Keith Packard 已提交
821
	 * There are four kinds of DP registers:
822 823
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
824 825
	 * 	SNB CPU
	 *	IVB CPU
826 827 828 829 830 831 832 833 834 835
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
836

837 838 839 840
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
841

842 843
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
844
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
845

846 847
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
848
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
849
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
850 851
		intel_write_eld(encoder, adjusted_mode);
	}
852 853

	intel_dp_init_link_config(intel_dp);
854

855
	/* Split out the IBX/CPU vs CPT settings */
856

857
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
858 859 860 861 862 863 864 865 866
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

867
		intel_dp->DP |= crtc->pipe << 29;
868
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
869
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
870
			intel_dp->DP |= intel_dp->color_range;
871 872 873 874 875 876 877 878 879 880

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

881
		if (crtc->pipe == 1)
882 883 884
			intel_dp->DP |= DP_PIPEB_SELECT;
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
885
	}
886

887
	if (port == PORT_A && !IS_VALLEYVIEW(dev))
888
		ironlake_set_pll_cpu_edp(intel_dp);
889 890
}

891 892 893 894 895 896 897 898 899 900 901 902
#define IDLE_ON_MASK		(PP_ON | 0 	  | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | 0 	  | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)

#define IDLE_OFF_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_OFF_VALUE		(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

#define IDLE_CYCLE_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
				       u32 mask,
				       u32 value)
903
{
904
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
905
	struct drm_i915_private *dev_priv = dev->dev_private;
906 907 908 909
	u32 pp_stat_reg, pp_ctrl_reg;

	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
910

911
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
912 913 914
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
915

916
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
917
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
918 919
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
920
	}
921
}
922

923 924 925 926
static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
	ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
927 928
}

929 930 931 932 933 934 935 936 937 938 939 940 941
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
	ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
}

static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
	ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
}


942 943 944 945
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

946
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
947
{
948 949 950 951 952 953 954
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
	u32 pp_ctrl_reg;

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
	control = I915_READ(pp_ctrl_reg);
955 956 957 958

	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
959 960
}

961
void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
962
{
963
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
964 965
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
966
	u32 pp_stat_reg, pp_ctrl_reg;
967

968 969
	if (!is_edp(intel_dp))
		return;
970
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
971

972 973 974 975
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
976

977 978 979 980 981
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

982 983 984
	if (!ironlake_edp_have_panel_power(intel_dp))
		ironlake_wait_panel_power_cycle(intel_dp);

985
	pp = ironlake_get_pp_control(intel_dp);
986
	pp |= EDP_FORCE_VDD;
987

988 989 990 991 992 993 994
	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
995 996 997 998
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
999
		DRM_DEBUG_KMS("eDP was not running\n");
1000 1001
		msleep(intel_dp->panel_power_up_delay);
	}
1002 1003
}

1004
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
1005
{
1006
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1007 1008
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1009
	u32 pp_stat_reg, pp_ctrl_reg;
1010

1011 1012
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1013
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
1014
		pp = ironlake_get_pp_control(intel_dp);
1015 1016
		pp &= ~EDP_FORCE_VDD;

1017 1018 1019 1020 1021
		pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
		pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1022

1023 1024 1025
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1026
		msleep(intel_dp->panel_power_down_delay);
1027 1028
	}
}
1029

1030 1031 1032 1033
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1034
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1035

1036
	mutex_lock(&dev->mode_config.mutex);
1037
	ironlake_panel_vdd_off_sync(intel_dp);
1038
	mutex_unlock(&dev->mode_config.mutex);
1039 1040
}

1041
void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1042
{
1043 1044
	if (!is_edp(intel_dp))
		return;
1045

1046 1047
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1048

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1062 1063
}

1064
void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1065
{
1066
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1067
	struct drm_i915_private *dev_priv = dev->dev_private;
1068
	u32 pp;
1069
	u32 pp_ctrl_reg;
1070

1071
	if (!is_edp(intel_dp))
1072
		return;
1073 1074 1075 1076 1077

	DRM_DEBUG_KMS("Turn eDP power on\n");

	if (ironlake_edp_have_panel_power(intel_dp)) {
		DRM_DEBUG_KMS("eDP power already on\n");
1078
		return;
1079
	}
1080

1081
	ironlake_wait_panel_power_cycle(intel_dp);
1082

1083
	pp = ironlake_get_pp_control(intel_dp);
1084 1085 1086 1087 1088 1089
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1090

1091
	pp |= POWER_TARGET_ON;
1092 1093 1094
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1095 1096 1097 1098
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1099

1100
	ironlake_wait_panel_on(intel_dp);
1101

1102 1103 1104 1105 1106
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1107 1108
}

1109
void ironlake_edp_panel_off(struct intel_dp *intel_dp)
1110
{
1111
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1112
	struct drm_i915_private *dev_priv = dev->dev_private;
1113
	u32 pp;
1114
	u32 pp_ctrl_reg;
1115

1116 1117
	if (!is_edp(intel_dp))
		return;
1118

1119
	DRM_DEBUG_KMS("Turn eDP power off\n");
1120

1121
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1122

1123
	pp = ironlake_get_pp_control(intel_dp);
1124 1125 1126
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
	pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1127 1128 1129 1130 1131

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1132

1133 1134
	intel_dp->want_panel_vdd = false;

1135
	ironlake_wait_panel_off(intel_dp);
1136 1137
}

1138
void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1139
{
1140 1141
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1142
	struct drm_i915_private *dev_priv = dev->dev_private;
1143
	int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
1144
	u32 pp;
1145
	u32 pp_ctrl_reg;
1146

1147 1148 1149
	if (!is_edp(intel_dp))
		return;

1150
	DRM_DEBUG_KMS("\n");
1151 1152 1153 1154 1155 1156
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1157
	msleep(intel_dp->backlight_on_delay);
1158
	pp = ironlake_get_pp_control(intel_dp);
1159
	pp |= EDP_BLC_ENABLE;
1160 1161 1162 1163 1164

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1165 1166

	intel_panel_enable_backlight(dev, pipe);
1167 1168
}

1169
void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1170
{
1171
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1172 1173
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1174
	u32 pp_ctrl_reg;
1175

1176 1177 1178
	if (!is_edp(intel_dp))
		return;

1179 1180
	intel_panel_disable_backlight(dev);

1181
	DRM_DEBUG_KMS("\n");
1182
	pp = ironlake_get_pp_control(intel_dp);
1183
	pp &= ~EDP_BLC_ENABLE;
1184 1185 1186 1187 1188

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1189
	msleep(intel_dp->backlight_off_delay);
1190
}
1191

1192
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1193
{
1194 1195 1196
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1197 1198 1199
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1200 1201 1202
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1203 1204
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1205 1206 1207 1208 1209 1210 1211 1212 1213
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1214 1215
	POSTING_READ(DP_A);
	udelay(200);
1216 1217
}

1218
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1219
{
1220 1221 1222
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1223 1224 1225
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1226 1227 1228
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1229
	dpa_ctl = I915_READ(DP_A);
1230 1231 1232 1233 1234 1235 1236
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1237
	dpa_ctl &= ~DP_PLL_ENABLE;
1238
	I915_WRITE(DP_A, dpa_ctl);
1239
	POSTING_READ(DP_A);
1240 1241 1242
	udelay(200);
}

1243
/* If the sink supports it, try to set the power state appropriately */
1244
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1273 1274
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1275
{
1276
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1277
	enum port port = dp_to_dig_port(intel_dp)->port;
1278 1279 1280 1281 1282 1283 1284
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

1285
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1286
		*pipe = PORT_TO_PIPE_CPT(tmp);
1287
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1316 1317 1318
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1319

1320 1321
	return true;
}
1322

1323 1324 1325 1326 1327
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1328 1329 1330 1331
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1332

1333 1334 1335 1336 1337 1338
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		tmp = I915_READ(intel_dp->output_reg);
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1339

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1350

1351 1352 1353 1354 1355
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1356 1357 1358 1359

	pipe_config->adjusted_mode.flags |= flags;
}

1360
static void intel_disable_dp(struct intel_encoder *encoder)
1361
{
1362
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1363 1364
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1365 1366 1367 1368

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
	ironlake_edp_panel_vdd_on(intel_dp);
1369
	ironlake_edp_backlight_off(intel_dp);
1370
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1371
	ironlake_edp_panel_off(intel_dp);
1372 1373

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1374
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1375
		intel_dp_link_down(intel_dp);
1376 1377
}

1378
static void intel_post_disable_dp(struct intel_encoder *encoder)
1379
{
1380
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1381
	enum port port = dp_to_dig_port(intel_dp)->port;
1382
	struct drm_device *dev = encoder->base.dev;
1383

1384
	if (port == PORT_A || IS_VALLEYVIEW(dev)) {
1385
		intel_dp_link_down(intel_dp);
1386 1387
		if (!IS_VALLEYVIEW(dev))
			ironlake_edp_pll_off(intel_dp);
1388
	}
1389 1390
}

1391
static void intel_enable_dp(struct intel_encoder *encoder)
1392
{
1393 1394 1395 1396
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1397

1398 1399
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1400

1401
	ironlake_edp_panel_vdd_on(intel_dp);
1402
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1403
	intel_dp_start_link_train(intel_dp);
1404
	ironlake_edp_panel_on(intel_dp);
1405
	ironlake_edp_panel_vdd_off(intel_dp, true);
1406
	intel_dp_complete_link_train(intel_dp);
1407
	intel_dp_stop_link_train(intel_dp);
1408
	ironlake_edp_backlight_on(intel_dp);
1409 1410 1411 1412 1413 1414 1415 1416

	if (IS_VALLEYVIEW(dev)) {
		struct intel_digital_port *dport =
			enc_to_dig_port(&encoder->base);
		int channel = vlv_dport_to_channel(dport);

		vlv_wait_port_ready(dev_priv, channel);
	}
1417 1418
}

1419
static void intel_pre_enable_dp(struct intel_encoder *encoder)
1420
{
1421
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1422
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1423
	struct drm_device *dev = encoder->base.dev;
1424
	struct drm_i915_private *dev_priv = dev->dev_private;
1425

1426
	if (dport->port == PORT_A && !IS_VALLEYVIEW(dev))
1427
		ironlake_edp_pll_on(intel_dp);
1428 1429 1430 1431 1432 1433 1434 1435

	if (IS_VALLEYVIEW(dev)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(encoder->base.crtc);
		int port = vlv_dport_to_channel(dport);
		int pipe = intel_crtc->pipe;
		u32 val;

1436
		val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
1437 1438 1439 1440 1441 1442
		val = 0;
		if (pipe)
			val |= (1<<21);
		else
			val &= ~(1<<21);
		val |= 0x001000c4;
1443
		vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
1444

1445
		vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
1446
				 0x00760018);
1447
		vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
				 0x00400888);
	}
}

static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int port = vlv_dport_to_channel(dport);

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Program Tx lane resets to default */
1463
	vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
1464 1465
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1466
	vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
1467 1468 1469 1470 1471 1472
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1473 1474 1475
	vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
	vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
	vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
1476 1477 1478
}

/*
1479 1480
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1481 1482
 */
static bool
1483 1484
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1485
{
1486 1487
	int ret, i;

1488 1489 1490 1491
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1492
	for (i = 0; i < 3; i++) {
1493 1494 1495
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1496 1497 1498
			return true;
		msleep(1);
	}
1499

1500
	return false;
1501 1502 1503 1504 1505 1506 1507
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1508
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1509
{
1510 1511
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
1512
					      link_status,
1513
					      DP_LINK_STATUS_SIZE);
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
}

#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1534
intel_dp_voltage_max(struct intel_dp *intel_dp)
1535
{
1536
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1537
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1538

1539 1540
	if (IS_VALLEYVIEW(dev))
		return DP_TRAIN_VOLTAGE_SWING_1200;
1541
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
1542
		return DP_TRAIN_VOLTAGE_SWING_800;
1543
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
1544 1545 1546 1547 1548 1549 1550 1551
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
1552
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1553
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1554

1555
	if (HAS_DDI(dev)) {
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1579
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1601 1602 1603
	}
}

1604 1605 1606 1607 1608 1609 1610 1611
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
1612
	int port = vlv_dport_to_channel(dport);
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

1687 1688 1689
	vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
1690
			 uniqtranscale_reg_value);
1691 1692 1693 1694
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
	vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
1695 1696 1697 1698

	return 0;
}

1699
static void
1700
intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1701 1702 1703 1704
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
1705 1706
	uint8_t voltage_max;
	uint8_t preemph_max;
1707

1708
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
1709 1710
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
1711 1712 1713 1714 1715 1716 1717

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
1718
	voltage_max = intel_dp_voltage_max(intel_dp);
1719 1720
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
1721

K
Keith Packard 已提交
1722 1723 1724
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1725 1726

	for (lane = 0; lane < 4; lane++)
1727
		intel_dp->train_set[lane] = v | p;
1728 1729 1730
}

static uint32_t
1731
intel_gen4_signal_levels(uint8_t train_set)
1732
{
1733
	uint32_t	signal_levels = 0;
1734

1735
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1750
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1768 1769 1770 1771
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
1772 1773 1774
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
1775
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1776 1777 1778 1779
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
1780
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1781 1782
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
1783
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1784 1785
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
1786
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1787 1788
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
1789
	default:
1790 1791 1792
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1793 1794 1795
	}
}

K
Keith Packard 已提交
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

1827 1828
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
1829
intel_hsw_signal_levels(uint8_t train_set)
1830
{
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
1842

1843 1844 1845 1846 1847 1848
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
1849

1850 1851 1852 1853 1854 1855 1856 1857
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
1858 1859 1860
	}
}

1861 1862 1863 1864 1865
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1866
	enum port port = intel_dig_port->port;
1867 1868 1869 1870
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

1871
	if (HAS_DDI(dev)) {
1872 1873
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
1874 1875 1876
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
1877
	} else if (IS_GEN7(dev) && port == PORT_A) {
1878 1879
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1880
	} else if (IS_GEN6(dev) && port == PORT_A) {
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

1893
static bool
C
Chris Wilson 已提交
1894
intel_dp_set_link_train(struct intel_dp *intel_dp,
1895
			uint32_t dp_reg_value,
1896
			uint8_t dp_train_pat)
1897
{
1898 1899
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1900
	struct drm_i915_private *dev_priv = dev->dev_private;
1901
	enum port port = intel_dig_port->port;
1902 1903
	int ret;

1904
	if (HAS_DDI(dev)) {
1905
		uint32_t temp = I915_READ(DP_TP_CTL(port));
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
1928
		I915_WRITE(DP_TP_CTL(port), temp);
1929

1930
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
		dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		dp_reg_value &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		}
	}

C
Chris Wilson 已提交
1969 1970
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1971

C
Chris Wilson 已提交
1972
	intel_dp_aux_native_write_1(intel_dp,
1973 1974 1975
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

1976 1977 1978 1979 1980 1981 1982 1983 1984
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
						DP_TRAINING_LANE0_SET,
						intel_dp->train_set,
						intel_dp->lane_count);
		if (ret != intel_dp->lane_count)
			return false;
	}
1985 1986 1987 1988

	return true;
}

1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2020
/* Enable corresponding port and start training pattern 1 */
2021
void
2022
intel_dp_start_link_train(struct intel_dp *intel_dp)
2023
{
2024
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2025
	struct drm_device *dev = encoder->dev;
2026 2027 2028
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
2029
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2030
	uint32_t DP = intel_dp->DP;
2031

P
Paulo Zanoni 已提交
2032
	if (HAS_DDI(dev))
2033 2034
		intel_ddi_prepare_link_retrain(encoder);

2035 2036 2037 2038
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
2039 2040

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2041

2042
	memset(intel_dp->train_set, 0, 4);
2043
	voltage = 0xff;
2044 2045
	voltage_tries = 0;
	loop_tries = 0;
2046 2047
	clock_recovery = false;
	for (;;) {
2048
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
2049
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
2050 2051

		intel_dp_set_signal_levels(intel_dp, &DP);
2052

2053
		/* Set training pattern 1 */
2054
		if (!intel_dp_set_link_train(intel_dp, DP,
2055 2056
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
2057 2058
			break;

2059
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2060 2061
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2062
			break;
2063
		}
2064

2065
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2066
			DRM_DEBUG_KMS("clock recovery OK\n");
2067 2068 2069 2070 2071 2072 2073
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2074
				break;
2075
		if (i == intel_dp->lane_count) {
2076 2077
			++loop_tries;
			if (loop_tries == 5) {
2078 2079 2080 2081 2082 2083 2084
				DRM_DEBUG_KMS("too many full retries, give up\n");
				break;
			}
			memset(intel_dp->train_set, 0, 4);
			voltage_tries = 0;
			continue;
		}
2085

2086
		/* Check to see if we've tried the same voltage 5 times */
2087
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2088
			++voltage_tries;
2089 2090 2091 2092 2093 2094 2095
			if (voltage_tries == 5) {
				DRM_DEBUG_KMS("too many voltage retries, give up\n");
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2096

2097
		/* Compute new intel_dp->train_set as requested by target */
2098
		intel_get_adjust_train(intel_dp, link_status);
2099 2100
	}

2101 2102 2103
	intel_dp->DP = DP;
}

2104
void
2105 2106 2107
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2108
	int tries, cr_tries;
2109 2110
	uint32_t DP = intel_dp->DP;

2111 2112
	/* channel equalization */
	tries = 0;
2113
	cr_tries = 0;
2114 2115
	channel_eq = false;
	for (;;) {
2116
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
2117

2118 2119 2120 2121 2122 2123
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

2124
		intel_dp_set_signal_levels(intel_dp, &DP);
2125

2126
		/* channel eq pattern */
2127
		if (!intel_dp_set_link_train(intel_dp, DP,
2128 2129
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
2130 2131
			break;

2132
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2133
		if (!intel_dp_get_link_status(intel_dp, link_status))
2134 2135
			break;

2136
		/* Make sure clock is still ok */
2137
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2138 2139 2140 2141 2142
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

2143
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2144 2145 2146
			channel_eq = true;
			break;
		}
2147

2148 2149 2150 2151 2152 2153 2154 2155
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
2156

2157
		/* Compute new intel_dp->train_set as requested by target */
2158
		intel_get_adjust_train(intel_dp, link_status);
2159
		++tries;
2160
	}
2161

2162 2163 2164 2165
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

2166
	if (channel_eq)
M
Masanari Iida 已提交
2167
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
2168

2169 2170 2171 2172 2173 2174
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
	intel_dp_set_link_train(intel_dp, intel_dp->DP,
				DP_TRAINING_PATTERN_DISABLE);
2175 2176 2177
}

static void
C
Chris Wilson 已提交
2178
intel_dp_link_down(struct intel_dp *intel_dp)
2179
{
2180
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2181
	enum port port = intel_dig_port->port;
2182
	struct drm_device *dev = intel_dig_port->base.base.dev;
2183
	struct drm_i915_private *dev_priv = dev->dev_private;
2184 2185
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2186
	uint32_t DP = intel_dp->DP;
2187

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2203
	if (HAS_DDI(dev))
2204 2205
		return;

2206
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2207 2208
		return;

2209
	DRM_DEBUG_KMS("\n");
2210

2211
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2212
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2213
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2214 2215
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2216
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2217
	}
2218
	POSTING_READ(intel_dp->output_reg);
2219

2220 2221
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2222

2223
	if (HAS_PCH_IBX(dev) &&
2224
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2225
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2226

2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2241 2242 2243 2244
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2245 2246 2247
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2248
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2249 2250
	}

2251
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2252 2253
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2254
	msleep(intel_dp->panel_power_down_delay);
2255 2256
}

2257 2258
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2259
{
2260 2261
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2262
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2263 2264
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2265

2266 2267 2268 2269
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2286 2287
}

2288 2289 2290 2291 2292 2293 2294 2295
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

D
Daniel Vetter 已提交
2296 2297
	ironlake_edp_panel_vdd_on(intel_dp);

2298 2299 2300 2301 2302 2303 2304
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2305 2306

	ironlake_edp_panel_vdd_off(intel_dp, false);
2307 2308
}

2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2327
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
2328 2329
}

2330 2331 2332 2333 2334 2335 2336 2337 2338
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
2339
void
C
Chris Wilson 已提交
2340
intel_dp_check_link_status(struct intel_dp *intel_dp)
2341
{
2342
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
2343
	u8 sink_irq_vector;
2344
	u8 link_status[DP_LINK_STATUS_SIZE];
2345

2346
	if (!intel_encoder->connectors_active)
2347
		return;
2348

2349
	if (WARN_ON(!intel_encoder->base.crtc))
2350 2351
		return;

2352
	/* Try to read receiver status if the link appears to be up */
2353
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
C
Chris Wilson 已提交
2354
		intel_dp_link_down(intel_dp);
2355 2356 2357
		return;
	}

2358
	/* Now read the DPCD to see if it's actually running */
2359
	if (!intel_dp_get_dpcd(intel_dp)) {
2360 2361 2362 2363
		intel_dp_link_down(intel_dp);
		return;
	}

2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2378
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2379
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2380
			      drm_get_encoder_name(&intel_encoder->base));
2381 2382
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
2383
		intel_dp_stop_link_train(intel_dp);
2384
	}
2385 2386
}

2387
/* XXX this is probably wrong for multiple downstream ports */
2388
static enum drm_connector_status
2389
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2390
{
2391 2392 2393 2394 2395 2396 2397 2398 2399
	uint8_t *dpcd = intel_dp->dpcd;
	bool hpd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
2400
		return connector_status_connected;
2401 2402 2403 2404

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
	hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
	if (hpd) {
2405
		uint8_t reg;
2406
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
2407
						    &reg, 1))
2408
			return connector_status_unknown;
2409 2410
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
2411 2412 2413 2414
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
2415
		return connector_status_connected;
2416 2417 2418 2419 2420 2421 2422 2423

	/* Well we tried, say unknown for unreliable port types */
	type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
	if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
		return connector_status_unknown;

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
2424
	return connector_status_disconnected;
2425 2426
}

2427
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2428
ironlake_dp_detect(struct intel_dp *intel_dp)
2429
{
2430
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2431 2432
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2433 2434
	enum drm_connector_status status;

2435 2436
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
2437
		status = intel_panel_detect(dev);
2438 2439 2440 2441
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
2442

2443 2444 2445
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

2446
	return intel_dp_detect_dpcd(intel_dp);
2447 2448
}

2449
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2450
g4x_dp_detect(struct intel_dp *intel_dp)
2451
{
2452
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2453
	struct drm_i915_private *dev_priv = dev->dev_private;
2454
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2455
	uint32_t bit;
2456

2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

2467 2468
	switch (intel_dig_port->port) {
	case PORT_B:
2469
		bit = PORTB_HOTPLUG_LIVE_STATUS;
2470
		break;
2471
	case PORT_C:
2472
		bit = PORTC_HOTPLUG_LIVE_STATUS;
2473
		break;
2474
	case PORT_D:
2475
		bit = PORTD_HOTPLUG_LIVE_STATUS;
2476 2477 2478 2479 2480
		break;
	default:
		return connector_status_unknown;
	}

2481
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2482 2483
		return connector_status_disconnected;

2484
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
2485 2486
}

2487 2488 2489
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2490
	struct intel_connector *intel_connector = to_intel_connector(connector);
2491

2492 2493 2494 2495 2496 2497 2498
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		struct edid *edid;
		int size;

		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
2499 2500
			return NULL;

2501
		size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
2502
		edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
2503 2504 2505 2506 2507
		if (!edid)
			return NULL;

		return edid;
	}
2508

2509
	return drm_get_edid(connector, adapter);
2510 2511 2512 2513 2514
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2515
	struct intel_connector *intel_connector = to_intel_connector(connector);
2516

2517 2518 2519 2520 2521 2522 2523 2524
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
2525 2526
	}

2527
	return intel_ddc_get_modes(connector, adapter);
2528 2529
}

Z
Zhenyu Wang 已提交
2530 2531 2532 2533
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2534 2535
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2536
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
2537 2538 2539 2540 2541 2542 2543 2544 2545
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
2546

Z
Zhenyu Wang 已提交
2547 2548 2549
	if (status != connector_status_connected)
		return status;

2550 2551
	intel_dp_probe_oui(intel_dp);

2552 2553
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
2554
	} else {
2555
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2556 2557 2558 2559
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
2560 2561
	}

2562 2563
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Z
Zhenyu Wang 已提交
2564
	return connector_status_connected;
2565 2566 2567 2568
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
2569
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2570
	struct intel_connector *intel_connector = to_intel_connector(connector);
2571
	struct drm_device *dev = connector->dev;
2572
	int ret;
2573 2574 2575 2576

	/* We should parse the EDID data and find out if it has an audio sink
	 */

2577
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
2578
	if (ret)
2579 2580
		return ret;

2581
	/* if eDP has no EDID, fall back to fixed mode */
2582
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2583
		struct drm_display_mode *mode;
2584 2585
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
2586
		if (mode) {
2587 2588 2589 2590 2591
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
2592 2593
}

2594 2595 2596 2597 2598 2599 2600
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

2601
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2602 2603 2604 2605 2606 2607 2608 2609
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

2610 2611 2612 2613 2614
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2615
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2616
	struct intel_connector *intel_connector = to_intel_connector(connector);
2617 2618
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2619 2620
	int ret;

2621
	ret = drm_object_property_set_value(&connector->base, property, val);
2622 2623 2624
	if (ret)
		return ret;

2625
	if (property == dev_priv->force_audio_property) {
2626 2627 2628 2629
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2630 2631
			return 0;

2632
		intel_dp->force_audio = i;
2633

2634
		if (i == HDMI_AUDIO_AUTO)
2635 2636
			has_audio = intel_dp_detect_audio(connector);
		else
2637
			has_audio = (i == HDMI_AUDIO_ON);
2638 2639

		if (has_audio == intel_dp->has_audio)
2640 2641
			return 0;

2642
		intel_dp->has_audio = has_audio;
2643 2644 2645
		goto done;
	}

2646
	if (property == dev_priv->broadcast_rgb_property) {
2647 2648 2649
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
2665 2666 2667 2668 2669

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

2670 2671 2672
		goto done;
	}

2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

2689 2690 2691
	return -EINVAL;

done:
2692 2693
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
2694 2695 2696 2697

	return 0;
}

2698
static void
2699
intel_dp_connector_destroy(struct drm_connector *connector)
2700
{
2701
	struct intel_connector *intel_connector = to_intel_connector(connector);
2702

2703 2704 2705
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

2706 2707 2708
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2709
		intel_panel_fini(&intel_connector->panel);
2710

2711 2712
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
2713
	kfree(connector);
2714 2715
}

P
Paulo Zanoni 已提交
2716
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2717
{
2718 2719
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
2720
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2721 2722 2723

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
2724 2725
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2726
		mutex_lock(&dev->mode_config.mutex);
2727
		ironlake_panel_vdd_off_sync(intel_dp);
2728
		mutex_unlock(&dev->mode_config.mutex);
2729
	}
2730
	kfree(intel_dig_port);
2731 2732
}

2733 2734 2735 2736 2737
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.mode_set = intel_dp_mode_set,
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
2738
	.dpms = intel_connector_dpms,
2739 2740
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
2741
	.set_property = intel_dp_set_property,
2742
	.destroy = intel_dp_connector_destroy,
2743 2744 2745 2746 2747
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
2748
	.best_encoder = intel_best_encoder,
2749 2750 2751
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
2752
	.destroy = intel_dp_encoder_destroy,
2753 2754
};

2755
static void
2756
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
2757
{
2758
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2759

2760
	intel_dp_check_link_status(intel_dp);
2761
}
2762

2763 2764
/* Return which DP Port should be selected for Transcoder DP control */
int
2765
intel_trans_dp_port_sel(struct drm_crtc *crtc)
2766 2767
{
	struct drm_device *dev = crtc->dev;
2768 2769
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
2770

2771 2772
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
2773

2774 2775
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
2776
			return intel_dp->output_reg;
2777
	}
C
Chris Wilson 已提交
2778

2779 2780 2781
	return -1;
}

2782
/* check the VBT to see whether the eDP is on DP-D port */
2783
bool intel_dpd_is_edp(struct drm_device *dev)
2784 2785 2786 2787 2788
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

2789
	if (!dev_priv->vbt.child_dev_num)
2790 2791
		return false;

2792 2793
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
2794 2795 2796 2797 2798 2799 2800 2801

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

2802 2803 2804
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
2805 2806
	struct intel_connector *intel_connector = to_intel_connector(connector);

2807
	intel_attach_force_audio_property(connector);
2808
	intel_attach_broadcast_rgb_property(connector);
2809
	intel_dp->color_range_auto = true;
2810 2811 2812

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
2813 2814
		drm_object_attach_property(
			&connector->base,
2815
			connector->dev->mode_config.scaling_mode_property,
2816 2817
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
2818
	}
2819 2820
}

2821 2822
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2823 2824
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
2825 2826 2827 2828
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
	int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_control_reg = PCH_PP_CONTROL;
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
		pp_control_reg = PIPEA_PP_CONTROL;
		pp_on_reg = PIPEA_PP_ON_DELAYS;
		pp_off_reg = PIPEA_PP_OFF_DELAYS;
		pp_div_reg = PIPEA_PP_DIVISOR;
	}
2842 2843 2844

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
2845 2846
	pp = ironlake_get_pp_control(intel_dp);
	I915_WRITE(pp_control_reg, pp);
2847

2848 2849 2850
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

2871
	vbt = dev_priv->vbt.edp_pps;
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
		pp_on_reg = PIPEA_PP_ON_DELAYS;
		pp_off_reg = PIPEA_PP_OFF_DELAYS;
		pp_div_reg = PIPEA_PP_DIVISOR;
	}

2939
	/* And finally store the new values in the power sequencer. */
2940 2941 2942 2943
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2944 2945
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
2946
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
2947
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
2948 2949 2950 2951
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
2952 2953 2954 2955
	if (IS_VALLEYVIEW(dev)) {
		port_sel = I915_READ(pp_on_reg) & 0xc0000000;
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
2956
			port_sel = PANEL_POWER_PORT_DP_A;
2957
		else
2958
			port_sel = PANEL_POWER_PORT_DP_D;
2959 2960
	}

2961 2962 2963 2964 2965
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
2966 2967

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2968 2969 2970
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
2971 2972
}

2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
				     struct intel_connector *intel_connector)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
	struct edp_power_seq power_seq = { 0 };
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

	if (!is_edp(intel_dp))
		return true;

	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);

	/* Cache DPCD and EDID for edp. */
	ironlake_edp_panel_vdd_on(intel_dp);
	has_dpcd = intel_dp_get_dpcd(intel_dp);
	ironlake_edp_panel_vdd_off(intel_dp, false);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);

	ironlake_edp_panel_vdd_on(intel_dp);
	edid = drm_get_edid(connector, &intel_dp->adapter);
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}

	ironlake_edp_panel_vdd_off(intel_dp, false);

	intel_panel_init(&intel_connector->panel, fixed_mode);
	intel_panel_setup_backlight(connector);

	return true;
}

3051
bool
3052 3053
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
3054
{
3055 3056 3057 3058
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
3059
	struct drm_i915_private *dev_priv = dev->dev_private;
3060
	enum port port = intel_dig_port->port;
3061
	const char *name = NULL;
3062
	int type, error;
3063

3064 3065
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
3066
	intel_dp->attached_connector = intel_connector;
3067

3068
	type = DRM_MODE_CONNECTOR_DisplayPort;
3069 3070 3071 3072
	/*
	 * FIXME : We need to initialize built-in panels before external panels.
	 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
	 */
3073 3074
	switch (port) {
	case PORT_A:
3075
		type = DRM_MODE_CONNECTOR_eDP;
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
		break;
	case PORT_C:
		if (IS_VALLEYVIEW(dev))
			type = DRM_MODE_CONNECTOR_eDP;
		break;
	case PORT_D:
		if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
			type = DRM_MODE_CONNECTOR_eDP;
		break;
	default:	/* silence GCC warning */
		break;
3087 3088
	}

3089 3090 3091 3092 3093 3094 3095 3096
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

3097 3098 3099 3100
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

3101
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
3102 3103 3104 3105 3106
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

3107 3108
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
			  ironlake_panel_vdd_work);
3109

3110
	intel_connector_attach_encoder(intel_connector, intel_encoder);
3111 3112
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
3113
	if (HAS_DDI(dev))
3114 3115 3116 3117
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136
	intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
	if (HAS_DDI(dev)) {
		switch (intel_dig_port->port) {
		case PORT_A:
			intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
			break;
		case PORT_B:
			intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
			break;
		case PORT_C:
			intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
			break;
		case PORT_D:
			intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
			break;
		default:
			BUG();
		}
	}
3137

3138
	/* Set up the DDC bus. */
3139 3140
	switch (port) {
	case PORT_A:
3141
		intel_encoder->hpd_pin = HPD_PORT_A;
3142 3143 3144
		name = "DPDDC-A";
		break;
	case PORT_B:
3145
		intel_encoder->hpd_pin = HPD_PORT_B;
3146 3147 3148
		name = "DPDDC-B";
		break;
	case PORT_C:
3149
		intel_encoder->hpd_pin = HPD_PORT_C;
3150 3151 3152
		name = "DPDDC-C";
		break;
	case PORT_D:
3153
		intel_encoder->hpd_pin = HPD_PORT_D;
3154 3155 3156
		name = "DPDDC-D";
		break;
	default:
3157
		BUG();
3158 3159
	}

3160 3161 3162
	error = intel_dp_i2c_init(intel_dp, intel_connector, name);
	WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
	     error, port_name(port));
3163

3164
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
3165 3166 3167 3168 3169 3170 3171
		i2c_del_adapter(&intel_dp->adapter);
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
			mutex_lock(&dev->mode_config.mutex);
			ironlake_panel_vdd_off_sync(intel_dp);
			mutex_unlock(&dev->mode_config.mutex);
		}
3172 3173
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
3174
		return false;
3175
	}
3176

3177 3178
	intel_dp_add_properties(intel_dp, connector);

3179 3180 3181 3182 3183 3184 3185 3186
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
3187 3188

	return true;
3189
}
3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

	intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
	if (!intel_dig_port)
		return;

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
3214
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
3215

3216
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
3217 3218 3219 3220 3221
	intel_encoder->enable = intel_enable_dp;
	intel_encoder->pre_enable = intel_pre_enable_dp;
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
3222
	intel_encoder->get_config = intel_dp_get_config;
3223 3224
	if (IS_VALLEYVIEW(dev))
		intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
3225

3226
	intel_dig_port->port = port;
3227 3228
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
3229
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3230 3231 3232 3233
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
	intel_encoder->hot_plug = intel_dp_hot_plug;

3234 3235 3236
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
3237
		kfree(intel_connector);
3238
	}
3239
}