intel_dp.c 174.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)
45
#define DP_DPRX_ESI_LEN 14
46

47 48 49 50 51 52
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

53
struct dp_link_dpll {
54
	int clock;
55 56 57 58
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
59
	{ 162000,
60
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
61
	{ 270000,
62 63 64 65
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
66
	{ 162000,
67
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
68
	{ 270000,
69 70 71
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

72
static const struct dp_link_dpll vlv_dpll[] = {
73
	{ 162000,
C
Chon Ming Lee 已提交
74
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
75
	{ 270000,
76 77 78
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

79 80 81 82 83 84 85 86 87 88
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
89
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
90
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
91
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
92
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
93
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
94 95
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
96

97 98
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
99
static const int skl_rates[] = { 162000, 216000, 270000,
100
				  324000, 432000, 540000 };
101 102 103
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
104
static const int default_rates[] = { 162000, 270000, 540000 };
105

106
/**
107
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
108 109 110 111 112
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
113
bool intel_dp_is_edp(struct intel_dp *intel_dp)
114
{
115 116 117
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
118 119
}

120
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
121
{
122 123 124
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
125 126
}

127 128
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
129
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
130 131
}

132 133
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
134
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
135
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
136 137
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
138
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
139
				      enum pipe pipe);
140
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
141

142 143 144
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
145
	int i, max_rate;
146

147
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
148

149 150 151
	for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
		if (default_rates[i] > max_rate)
			break;
152
		intel_dp->sink_rates[i] = default_rates[i];
153
	}
154

155
	intel_dp->num_sink_rates = i;
156 157
}

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

180 181
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
182
{
183
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
184 185
}

186 187
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
188 189
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
190 191
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
192 193 194 195

	return min(source_max, sink_max);
}

196
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
197 198 199 200
{
	return intel_dp->max_link_lane_count;
}

201
int
202
intel_dp_link_required(int pixel_clock, int bpp)
203
{
204 205
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
206 207
}

208
int
209 210
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
211 212 213 214 215 216 217
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
218 219
}

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

243
static int cnl_max_source_rate(struct intel_dp *intel_dp)
244 245 246 247 248 249 250 251 252
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
253
		return 540000;
254 255 256

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
257
		return 810000;
258 259 260

	/* For other SKUs, max rate on ports A and B is 5.4G */
	if (port == PORT_A || port == PORT_D)
261
		return 540000;
262

263
	return 810000;
264 265
}

266 267
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
268 269 270
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
271
	const int *source_rates;
272
	int size, max_rate = 0;
273

274 275 276
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

277
	if (IS_GEN9_LP(dev_priv)) {
278
		source_rates = bxt_rates;
279
		size = ARRAY_SIZE(bxt_rates);
280 281
	} else if (IS_CANNONLAKE(dev_priv)) {
		source_rates = cnl_rates;
282 283
		size = ARRAY_SIZE(cnl_rates);
		max_rate = cnl_max_source_rate(intel_dp);
284
	} else if (IS_GEN9_BC(dev_priv)) {
285
		source_rates = skl_rates;
286
		size = ARRAY_SIZE(skl_rates);
287 288
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
289
		source_rates = default_rates;
290
		size = ARRAY_SIZE(default_rates);
291 292 293
	} else {
		source_rates = default_rates;
		size = ARRAY_SIZE(default_rates) - 1;
294 295
	}

296 297 298
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

299 300
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

326 327 328 329 330 331 332 333 334 335 336 337
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

338
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
339
{
340
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
341

342 343 344 345 346 347 348 349 350 351 352 353 354
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

355 356
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
357 358 359 360 361 362
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
363 364
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
365 366
		return false;

367 368
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
369 370 371 372 373
		return false;

	return true;
}

374 375 376
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
377
	int index;
378

379 380 381 382
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
383 384
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
385
	} else if (lane_count > 1) {
386
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
387
		intel_dp->max_link_lane_count = lane_count >> 1;
388 389 390 391 392 393 394 395
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

396
static enum drm_mode_status
397 398 399
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
400
	struct intel_dp *intel_dp = intel_attached_dp(connector);
401 402
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
403 404
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
405 406 407
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
408

409
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
410
		if (mode->hdisplay > fixed_mode->hdisplay)
411 412
			return MODE_PANEL;

413
		if (mode->vdisplay > fixed_mode->vdisplay)
414
			return MODE_PANEL;
415 416

		target_clock = fixed_mode->clock;
417 418
	}

419
	max_link_clock = intel_dp_max_link_rate(intel_dp);
420
	max_lanes = intel_dp_max_lane_count(intel_dp);
421 422 423 424

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

425
	if (mode_rate > max_rate || target_clock > max_dotclk)
426
		return MODE_CLOCK_HIGH;
427 428 429 430

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

431 432 433
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

434 435 436
	return MODE_OK;
}

437
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
438 439 440 441 442 443 444 445 446 447 448
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

449
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
450 451 452 453 454 455 456 457
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

458
static void
459
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
460
static void
461
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
462
					      bool force_disable_vdd);
463
static void
464
intel_dp_pps_init(struct intel_dp *intel_dp);
465

466 467
static void pps_lock(struct intel_dp *intel_dp)
{
468
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
469 470

	/*
471
	 * See intel_power_sequencer_reset() why we need
472 473
	 * a power domain reference here.
	 */
474
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
475 476 477 478 479 480

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
481
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
482 483 484

	mutex_unlock(&dev_priv->pps_mutex);

485
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
486 487
}

488 489 490
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
491
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
492 493
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = intel_dp->pps_pipe;
494 495 496
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
497 498 499 500
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
501
		 pipe_name(pipe), port_name(intel_dig_port->base.port)))
502 503 504
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
505
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
506 507 508 509 510 511 512 513 514

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

515
	if (IS_CHERRYVIEW(dev_priv))
516 517 518 519
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

520 521 522 523 524 525
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
526
	if (!pll_enabled) {
527
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
528 529
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

530
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
531 532 533 534 535
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
536
	}
537

538 539 540 541 542 543 544 545 546 547 548 549 550 551
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
552

553
	if (!pll_enabled) {
554
		vlv_force_pll_off(dev_priv, pipe);
555 556 557 558

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
559 560
}

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

599 600 601
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
602
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
603
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
604
	enum pipe pipe;
605

V
Ville Syrjälä 已提交
606
	lockdep_assert_held(&dev_priv->pps_mutex);
607

608
	/* We should never land here with regular DP ports */
609
	WARN_ON(!intel_dp_is_edp(intel_dp));
610

611 612 613
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

614 615 616
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

617
	pipe = vlv_find_free_pps(dev_priv);
618 619 620 621 622

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
623
	if (WARN_ON(pipe == INVALID_PIPE))
624
		pipe = PIPE_A;
625

626
	vlv_steal_power_sequencer(dev_priv, pipe);
627
	intel_dp->pps_pipe = pipe;
628 629 630

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
631
		      port_name(intel_dig_port->base.port));
632 633

	/* init power sequencer on this pipe and port */
634 635
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
636

637 638 639 640 641
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
642 643 644 645

	return intel_dp->pps_pipe;
}

646 647 648
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
649
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
650 651 652 653

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
654
	WARN_ON(!intel_dp_is_edp(intel_dp));
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
670
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
671 672 673 674

	return 0;
}

675 676 677 678 679 680
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
681
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
682 683 684 685 686
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
687
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
688 689 690 691 692 693 694
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
695

696
static enum pipe
697 698 699
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
700 701
{
	enum pipe pipe;
702 703

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
704
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
705
			PANEL_PORT_SELECT_MASK;
706 707 708 709

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

710 711 712
		if (!pipe_check(dev_priv, pipe))
			continue;

713
		return pipe;
714 715
	}

716 717 718 719 720 721
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
722
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
723
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
724
	enum port port = intel_dig_port->base.port;
725 726 727 728

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
729 730 731 732 733 734 735 736 737 738 739
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
740 741 742 743 744 745

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
746 747
	}

748 749 750
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

751 752
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
753 754
}

755
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
756 757 758
{
	struct intel_encoder *encoder;

759
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
760
		    !IS_GEN9_LP(dev_priv)))
761 762 763 764 765 766 767 768 769 770 771 772
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

773
	for_each_intel_encoder(&dev_priv->drm, encoder) {
774 775
		struct intel_dp *intel_dp;

776
		if (encoder->type != INTEL_OUTPUT_DP &&
777 778
		    encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->type != INTEL_OUTPUT_DDI)
779 780 781
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
782

783 784 785 786
		/* Skip pure DVI/HDMI DDI encoders */
		if (!i915_mmio_reg_valid(intel_dp->output_reg))
			continue;

787 788 789 790 791
		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

792
		if (IS_GEN9_LP(dev_priv))
793 794 795
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
796
	}
797 798
}

799 800 801 802 803 804 805 806
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

807
static void intel_pps_get_registers(struct intel_dp *intel_dp,
808 809
				    struct pps_registers *regs)
{
810
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
811 812
	int pps_idx = 0;

813 814
	memset(regs, 0, sizeof(*regs));

815
	if (IS_GEN9_LP(dev_priv))
816 817 818
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
819

820 821 822 823
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
824 825
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv))
826
		regs->pp_div = PP_DIVISOR(pps_idx);
827 828
}

829 830
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
831
{
832
	struct pps_registers regs;
833

834
	intel_pps_get_registers(intel_dp, &regs);
835 836

	return regs.pp_ctrl;
837 838
}

839 840
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
841
{
842
	struct pps_registers regs;
843

844
	intel_pps_get_registers(intel_dp, &regs);
845 846

	return regs.pp_stat;
847 848
}

849 850 851 852 853 854 855
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
856
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
857

858
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
859 860
		return 0;

861
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
862

863
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
864
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
865
		i915_reg_t pp_ctrl_reg, pp_div_reg;
866
		u32 pp_div;
V
Ville Syrjälä 已提交
867

868 869
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
870 871 872 873 874 875 876 877 878
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

879
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
880

881 882 883
	return 0;
}

884
static bool edp_have_panel_power(struct intel_dp *intel_dp)
885
{
886
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
887

V
Ville Syrjälä 已提交
888 889
	lockdep_assert_held(&dev_priv->pps_mutex);

890
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
891 892 893
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

894
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
895 896
}

897
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
898
{
899
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
900

V
Ville Syrjälä 已提交
901 902
	lockdep_assert_held(&dev_priv->pps_mutex);

903
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
904 905 906
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

907
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
908 909
}

910 911 912
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
913
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
914

915
	if (!intel_dp_is_edp(intel_dp))
916
		return;
917

918
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
919 920
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
921 922
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
923 924 925
	}
}

926 927 928
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
929
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
930
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
931 932 933
	uint32_t status;
	bool done;

934
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
935
	if (has_aux_irq)
936
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
937
					  msecs_to_jiffies_timeout(10));
938
	else
939
		done = wait_for(C, 10) == 0;
940 941 942 943 944 945 946 947
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

948
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
949
{
950
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
951
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
952

953 954 955
	if (index)
		return 0;

956 957
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
958
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
959
	 */
960
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
961 962 963 964 965
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
966
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
967 968 969 970

	if (index)
		return 0;

971 972 973 974 975
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
976
	if (intel_dig_port->base.port == PORT_A)
977
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
978 979
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
980 981 982 983 984
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
985
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
986

987
	if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
988
		/* Workaround for non-ULT HSW */
989 990 991 992 993
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
994
	}
995 996

	return ilk_get_aux_clock_divider(intel_dp, index);
997 998
}

999 1000 1001 1002 1003 1004 1005 1006 1007 1008
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1009 1010 1011 1012
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1013 1014
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1015 1016
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1017 1018
	uint32_t precharge, timeout;

1019
	if (IS_GEN6(dev_priv))
1020 1021 1022 1023
		precharge = 3;
	else
		precharge = 5;

1024
	if (IS_BROADWELL(dev_priv))
1025 1026 1027 1028 1029
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1030
	       DP_AUX_CH_CTL_DONE |
1031
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1032
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1033
	       timeout |
1034
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1035 1036
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1037
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1038 1039
}

1040 1041 1042 1043 1044 1045 1046 1047 1048
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1049
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1050 1051
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1052
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1053 1054 1055
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1056 1057
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1058
		const uint8_t *send, int send_bytes,
1059 1060 1061
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1062 1063
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1064
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1065
	uint32_t aux_clock_divider;
1066 1067
	int i, ret, recv_bytes;
	uint32_t status;
1068
	int try, clock = 0;
1069
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1070 1071
	bool vdd;

1072
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1073

1074 1075 1076 1077 1078 1079
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1080
	vdd = edp_panel_vdd_on(intel_dp);
1081 1082 1083 1084 1085 1086 1087 1088

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1089

1090 1091
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1092
		status = I915_READ_NOTRACE(ch_ctl);
1093 1094 1095 1096 1097 1098
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1099 1100 1101 1102 1103 1104 1105 1106 1107
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1108 1109
		ret = -EBUSY;
		goto out;
1110 1111
	}

1112 1113 1114 1115 1116 1117
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1118
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1119 1120 1121 1122
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1123

1124 1125 1126 1127
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1128
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1129 1130
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1131 1132

			/* Send the command and wait for it to complete */
1133
			I915_WRITE(ch_ctl, send_ctl);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1144
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1145
				continue;
1146 1147 1148 1149 1150 1151 1152 1153

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1154
				continue;
1155
			}
1156
			if (status & DP_AUX_CH_CTL_DONE)
1157
				goto done;
1158
		}
1159 1160 1161
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1162
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1163 1164
		ret = -EBUSY;
		goto out;
1165 1166
	}

1167
done:
1168 1169 1170
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1171
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1172
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1173 1174
		ret = -EIO;
		goto out;
1175
	}
1176 1177 1178

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1179
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1180
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1181 1182
		ret = -ETIMEDOUT;
		goto out;
1183 1184 1185 1186 1187
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1209 1210
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1211

1212
	for (i = 0; i < recv_bytes; i += 4)
1213
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1214
				    recv + i, recv_bytes - i);
1215

1216 1217 1218 1219
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1220 1221 1222
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1223
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1224

1225
	return ret;
1226 1227
}

1228 1229
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1230 1231
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1232
{
1233 1234 1235
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1236 1237
	int ret;

1238 1239 1240
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1241 1242
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1243

1244 1245 1246
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1247
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1248
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1249
		rxsize = 2; /* 0 or 1 data bytes */
1250

1251 1252
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1253

1254 1255
		WARN_ON(!msg->buffer != !msg->size);

1256 1257
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1258

1259 1260 1261
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1262

1263 1264 1265 1266 1267 1268 1269
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1270 1271
		}
		break;
1272

1273 1274
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1275
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1276
		rxsize = msg->size + 1;
1277

1278 1279
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1280

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1292
		}
1293 1294 1295 1296 1297
		break;

	default:
		ret = -EINVAL;
		break;
1298
	}
1299

1300
	return ret;
1301 1302
}

1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
R
Rodrigo Vivi 已提交
1329 1330 1331
	case DP_AUX_F:
		aux_port = PORT_F;
		break;
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1344
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1345
				  enum port port)
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1358
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1359
				   enum port port, int index)
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1372
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1373
				  enum port port)
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1388
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1389
				   enum port port, int index)
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1404
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1405
				  enum port port)
1406 1407 1408 1409 1410 1411
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
1412
	case PORT_F:
1413 1414 1415 1416 1417 1418 1419
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1420
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1421
				   enum port port, int index)
1422 1423 1424 1425 1426 1427
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
1428
	case PORT_F:
1429 1430 1431 1432 1433 1434 1435
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1436
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1437
				    enum port port)
1438 1439 1440 1441 1442 1443 1444 1445 1446
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1447
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1448
				     enum port port, int index)
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1461
	enum port port = intel_aux_port(dev_priv,
1462
					dp_to_dig_port(intel_dp)->base.port);
1463 1464 1465 1466 1467 1468 1469
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1470
static void
1471 1472 1473 1474 1475
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1476
static void
1477
intel_dp_aux_init(struct intel_dp *intel_dp)
1478
{
1479
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1480
	enum port port = intel_dig_port->base.port;
1481

1482
	intel_aux_reg_init(intel_dp);
1483
	drm_dp_aux_init(&intel_dp->aux);
1484

1485
	/* Failure to allocate our preferred name is not critical */
1486
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1487
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1488 1489
}

1490
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1491
{
1492
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1493

1494
	return max_rate >= 540000;
1495 1496
}

1497 1498
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1499
		   struct intel_crtc_state *pipe_config)
1500
{
1501
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1502 1503
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1504

1505
	if (IS_G4X(dev_priv)) {
1506 1507
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1508
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1509 1510
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1511
	} else if (IS_CHERRYVIEW(dev_priv)) {
1512 1513
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1514
	} else if (IS_VALLEYVIEW(dev_priv)) {
1515 1516
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1517
	}
1518 1519 1520

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1521
			if (pipe_config->port_clock == divisor[i].clock) {
1522 1523 1524 1525 1526
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1527 1528 1529
	}
}

1530 1531 1532 1533 1534 1535 1536 1537
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1538
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1553 1554
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1555 1556
	DRM_DEBUG_KMS("source rates: %s\n", str);

1557 1558
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1559 1560
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1561 1562
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1563
	DRM_DEBUG_KMS("common rates: %s\n", str);
1564 1565
}

1566 1567 1568 1569 1570
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1571
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1572 1573 1574
	if (WARN_ON(len <= 0))
		return 162000;

1575
	return intel_dp->common_rates[len - 1];
1576 1577
}

1578 1579
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1580 1581
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1582 1583 1584 1585 1586

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1587 1588
}

1589 1590
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1591
{
1592 1593
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1594 1595 1596 1597 1598 1599 1600 1601 1602
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1603 1604
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1605 1606 1607 1608 1609 1610 1611 1612 1613
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1614 1615 1616 1617 1618 1619 1620
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1621 1622 1623
	return bpp;
}

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1641
bool
1642
intel_dp_compute_config(struct intel_encoder *encoder,
1643 1644
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1645
{
1646
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1647
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1648
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1649
	enum port port = encoder->port;
1650
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1651
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1652 1653
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1654
	int lane_count, clock;
1655
	int min_lane_count = 1;
1656
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1657
	/* Conveniently, the link BW constants become indices with a shift...*/
1658
	int min_clock = 0;
1659
	int max_clock;
1660
	int bpp, mode_rate;
1661
	int link_avail, link_clock;
1662
	int common_len;
1663
	uint8_t link_bw, rate_select;
1664 1665
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1666

1667
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1668
						    intel_dp->max_link_rate);
1669 1670

	/* No common link rates between source and sink */
1671
	WARN_ON(common_len <= 0);
1672

1673
	max_clock = common_len - 1;
1674

1675
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1676 1677
		pipe_config->has_pch_encoder = true;

1678
	pipe_config->has_drrs = false;
1679
	if (IS_G4X(dev_priv) || port == PORT_A)
1680
		pipe_config->has_audio = false;
1681
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1682 1683
		pipe_config->has_audio = intel_dp->has_audio;
	else
1684
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1685

1686
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1697

1698
		if (INTEL_GEN(dev_priv) >= 9) {
1699
			int ret;
1700
			ret = skl_update_scaler_crtc(pipe_config);
1701 1702 1703 1704
			if (ret)
				return ret;
		}

1705
		if (HAS_GMCH_DISPLAY(dev_priv))
1706
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1707
						 conn_state->scaling_mode);
1708
		else
1709
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1710
						conn_state->scaling_mode);
1711 1712
	}

1713 1714 1715 1716
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		return false;

1717
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1718 1719
		return false;

1720 1721
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1722 1723
		int index;

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1736
	}
1737
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1738
		      "max bw %d pixel clock %iKHz\n",
1739
		      max_lane_count, intel_dp->common_rates[max_clock],
1740
		      adjusted_mode->crtc_clock);
1741

1742 1743
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1744
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1745
	if (intel_dp_is_edp(intel_dp)) {
1746 1747 1748

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1749
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1750
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1751 1752
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1753 1754
		}

1755 1756 1757 1758 1759 1760 1761 1762 1763
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1764
	}
1765

1766
	for (; bpp >= 6*3; bpp -= 2*3) {
1767 1768
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1769

1770
		for (clock = min_clock; clock <= max_clock; clock++) {
1771 1772 1773 1774
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1775
				link_clock = intel_dp->common_rates[clock];
1776 1777 1778 1779 1780 1781 1782 1783 1784
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1785

1786
	return false;
1787

1788
found:
1789
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1790 1791 1792 1793 1794
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1795
		pipe_config->limited_color_range =
1796 1797 1798
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1799 1800
	} else {
		pipe_config->limited_color_range =
1801
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1802 1803
	}

1804
	pipe_config->lane_count = lane_count;
1805

1806
	pipe_config->pipe_bpp = bpp;
1807
	pipe_config->port_clock = intel_dp->common_rates[clock];
1808

1809 1810 1811 1812 1813
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1814
		      pipe_config->port_clock, bpp);
1815 1816
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1817

1818
	intel_link_compute_m_n(bpp, lane_count,
1819 1820
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1821 1822
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1823

1824
	if (intel_connector->panel.downclock_mode != NULL &&
1825
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1826
			pipe_config->has_drrs = true;
1827 1828 1829
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1830 1831
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1832 1833
	}

1834 1835 1836 1837
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1838
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1839 1840 1841 1842 1843
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1844
			vco = 8640000;
1845 1846
			break;
		default:
1847
			vco = 8100000;
1848 1849 1850
			break;
		}

1851
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1852 1853
	}

1854
	if (!HAS_DDI(dev_priv))
1855
		intel_dp_set_clock(encoder, pipe_config);
1856

1857 1858
	intel_psr_compute_config(intel_dp, pipe_config);

1859
	return true;
1860 1861
}

1862
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1863 1864
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1865
{
1866 1867 1868
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1869 1870
}

1871
static void intel_dp_prepare(struct intel_encoder *encoder,
1872
			     const struct intel_crtc_state *pipe_config)
1873
{
1874
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1875
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1876
	enum port port = encoder->port;
1877
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1878
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1879

1880 1881 1882 1883
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1884

1885
	/*
K
Keith Packard 已提交
1886
	 * There are four kinds of DP registers:
1887 1888
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1889 1890
	 * 	SNB CPU
	 *	IVB CPU
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1901

1902 1903 1904 1905
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1906

1907 1908
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1909
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1910

1911
	/* Split out the IBX/CPU vs CPT settings */
1912

1913
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1914 1915 1916 1917 1918 1919
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1920
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1921 1922
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1923
		intel_dp->DP |= crtc->pipe << 29;
1924
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1925 1926
		u32 trans_dp;

1927
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1928 1929 1930 1931 1932 1933 1934

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1935
	} else {
1936
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1937
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1938 1939 1940 1941 1942 1943 1944

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1945
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1946 1947
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1948
		if (IS_CHERRYVIEW(dev_priv))
1949
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1950 1951
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1952
	}
1953 1954
}

1955 1956
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1957

1958 1959
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1960

1961 1962
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1963

1964
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
1965

1966
static void wait_panel_status(struct intel_dp *intel_dp,
1967 1968
				       u32 mask,
				       u32 value)
1969
{
1970
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1971
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1972

V
Ville Syrjälä 已提交
1973 1974
	lockdep_assert_held(&dev_priv->pps_mutex);

1975
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
1976

1977 1978
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1979

1980
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1981 1982 1983
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1984

1985 1986 1987
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1988
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1989 1990
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1991 1992

	DRM_DEBUG_KMS("Wait complete\n");
1993
}
1994

1995
static void wait_panel_on(struct intel_dp *intel_dp)
1996 1997
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1998
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1999 2000
}

2001
static void wait_panel_off(struct intel_dp *intel_dp)
2002 2003
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2004
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2005 2006
}

2007
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2008
{
2009 2010 2011
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2012
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2013

2014 2015 2016 2017 2018
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2019 2020
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2021 2022 2023
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2024

2025
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2026 2027
}

2028
static void wait_backlight_on(struct intel_dp *intel_dp)
2029 2030 2031 2032 2033
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2034
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2035 2036 2037 2038
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2039

2040 2041 2042 2043
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2044
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2045
{
2046
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2047
	u32 control;
2048

V
Ville Syrjälä 已提交
2049 2050
	lockdep_assert_held(&dev_priv->pps_mutex);

2051
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2052 2053
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2054 2055 2056
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2057
	return control;
2058 2059
}

2060 2061 2062 2063 2064
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2065
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2066
{
2067
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2068
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2069
	u32 pp;
2070
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2071
	bool need_to_disable = !intel_dp->want_panel_vdd;
2072

V
Ville Syrjälä 已提交
2073 2074
	lockdep_assert_held(&dev_priv->pps_mutex);

2075
	if (!intel_dp_is_edp(intel_dp))
2076
		return false;
2077

2078
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2079
	intel_dp->want_panel_vdd = true;
2080

2081
	if (edp_have_panel_vdd(intel_dp))
2082
		return need_to_disable;
2083

2084
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2085

V
Ville Syrjälä 已提交
2086
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2087
		      port_name(intel_dig_port->base.port));
2088

2089 2090
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2091

2092
	pp = ironlake_get_pp_control(intel_dp);
2093
	pp |= EDP_FORCE_VDD;
2094

2095 2096
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2097 2098 2099 2100 2101

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2102 2103 2104
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2105
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2106
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2107
			      port_name(intel_dig_port->base.port));
2108 2109
		msleep(intel_dp->panel_power_up_delay);
	}
2110 2111 2112 2113

	return need_to_disable;
}

2114 2115 2116 2117 2118 2119 2120
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2121
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2122
{
2123
	bool vdd;
2124

2125
	if (!intel_dp_is_edp(intel_dp))
2126 2127
		return;

2128
	pps_lock(intel_dp);
2129
	vdd = edp_panel_vdd_on(intel_dp);
2130
	pps_unlock(intel_dp);
2131

R
Rob Clark 已提交
2132
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
2133
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2134 2135
}

2136
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2137
{
2138
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2139 2140
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2141
	u32 pp;
2142
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2143

V
Ville Syrjälä 已提交
2144
	lockdep_assert_held(&dev_priv->pps_mutex);
2145

2146
	WARN_ON(intel_dp->want_panel_vdd);
2147

2148
	if (!edp_have_panel_vdd(intel_dp))
2149
		return;
2150

V
Ville Syrjälä 已提交
2151
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2152
		      port_name(intel_dig_port->base.port));
2153

2154 2155
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2156

2157 2158
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2159

2160 2161
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2162

2163 2164 2165
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2166

2167
	if ((pp & PANEL_POWER_ON) == 0)
2168
		intel_dp->panel_power_off_time = ktime_get_boottime();
2169

2170
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2171
}
2172

2173
static void edp_panel_vdd_work(struct work_struct *__work)
2174 2175 2176 2177
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2178
	pps_lock(intel_dp);
2179 2180
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2181
	pps_unlock(intel_dp);
2182 2183
}

2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2197 2198 2199 2200 2201
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2202
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2203
{
2204
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2205 2206 2207

	lockdep_assert_held(&dev_priv->pps_mutex);

2208
	if (!intel_dp_is_edp(intel_dp))
2209
		return;
2210

R
Rob Clark 已提交
2211
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2212
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2213

2214 2215
	intel_dp->want_panel_vdd = false;

2216
	if (sync)
2217
		edp_panel_vdd_off_sync(intel_dp);
2218 2219
	else
		edp_panel_vdd_schedule_off(intel_dp);
2220 2221
}

2222
static void edp_panel_on(struct intel_dp *intel_dp)
2223
{
2224
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2225
	u32 pp;
2226
	i915_reg_t pp_ctrl_reg;
2227

2228 2229
	lockdep_assert_held(&dev_priv->pps_mutex);

2230
	if (!intel_dp_is_edp(intel_dp))
2231
		return;
2232

V
Ville Syrjälä 已提交
2233
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2234
		      port_name(dp_to_dig_port(intel_dp)->base.port));
V
Ville Syrjälä 已提交
2235

2236 2237
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
2238
		 port_name(dp_to_dig_port(intel_dp)->base.port)))
2239
		return;
2240

2241
	wait_panel_power_cycle(intel_dp);
2242

2243
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2244
	pp = ironlake_get_pp_control(intel_dp);
2245
	if (IS_GEN5(dev_priv)) {
2246 2247
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2248 2249
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2250
	}
2251

2252
	pp |= PANEL_POWER_ON;
2253
	if (!IS_GEN5(dev_priv))
2254 2255
		pp |= PANEL_POWER_RESET;

2256 2257
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2258

2259
	wait_panel_on(intel_dp);
2260
	intel_dp->last_power_on = jiffies;
2261

2262
	if (IS_GEN5(dev_priv)) {
2263
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2264 2265
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2266
	}
2267
}
V
Ville Syrjälä 已提交
2268

2269 2270
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2271
	if (!intel_dp_is_edp(intel_dp))
2272 2273 2274 2275
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2276
	pps_unlock(intel_dp);
2277 2278
}

2279 2280

static void edp_panel_off(struct intel_dp *intel_dp)
2281
{
2282
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2283
	u32 pp;
2284
	i915_reg_t pp_ctrl_reg;
2285

2286 2287
	lockdep_assert_held(&dev_priv->pps_mutex);

2288
	if (!intel_dp_is_edp(intel_dp))
2289
		return;
2290

V
Ville Syrjälä 已提交
2291
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2292
		      port_name(dp_to_dig_port(intel_dp)->base.port));
2293

V
Ville Syrjälä 已提交
2294
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2295
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2296

2297
	pp = ironlake_get_pp_control(intel_dp);
2298 2299
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2300
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2301
		EDP_BLC_ENABLE);
2302

2303
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2304

2305 2306
	intel_dp->want_panel_vdd = false;

2307 2308
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2309

2310
	wait_panel_off(intel_dp);
2311
	intel_dp->panel_power_off_time = ktime_get_boottime();
2312 2313

	/* We got a reference when we enabled the VDD. */
2314
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2315
}
V
Ville Syrjälä 已提交
2316

2317 2318
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2319
	if (!intel_dp_is_edp(intel_dp))
2320
		return;
V
Ville Syrjälä 已提交
2321

2322 2323
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2324
	pps_unlock(intel_dp);
2325 2326
}

2327 2328
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2329
{
2330
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2331
	u32 pp;
2332
	i915_reg_t pp_ctrl_reg;
2333

2334 2335 2336 2337 2338 2339
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2340
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2341

2342
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2343

2344
	pp = ironlake_get_pp_control(intel_dp);
2345
	pp |= EDP_BLC_ENABLE;
2346

2347
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2348 2349 2350

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2351

2352
	pps_unlock(intel_dp);
2353 2354
}

2355
/* Enable backlight PWM and backlight PP control. */
2356 2357
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2358
{
2359 2360
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2361
	if (!intel_dp_is_edp(intel_dp))
2362 2363 2364 2365
		return;

	DRM_DEBUG_KMS("\n");

2366
	intel_panel_enable_backlight(crtc_state, conn_state);
2367 2368 2369 2370 2371
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2372
{
2373
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2374
	u32 pp;
2375
	i915_reg_t pp_ctrl_reg;
2376

2377
	if (!intel_dp_is_edp(intel_dp))
2378 2379
		return;

2380
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2381

2382
	pp = ironlake_get_pp_control(intel_dp);
2383
	pp &= ~EDP_BLC_ENABLE;
2384

2385
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2386 2387 2388

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2389

2390
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2391 2392

	intel_dp->last_backlight_off = jiffies;
2393
	edp_wait_backlight_off(intel_dp);
2394
}
2395

2396
/* Disable backlight PP control and backlight PWM. */
2397
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2398
{
2399 2400
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2401
	if (!intel_dp_is_edp(intel_dp))
2402 2403 2404
		return;

	DRM_DEBUG_KMS("\n");
2405

2406
	_intel_edp_backlight_off(intel_dp);
2407
	intel_panel_disable_backlight(old_conn_state);
2408
}
2409

2410 2411 2412 2413 2414 2415 2416 2417
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2418 2419
	bool is_enabled;

2420
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2421
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2422
	pps_unlock(intel_dp);
2423 2424 2425 2426

	if (is_enabled == enable)
		return;

2427 2428
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2429 2430 2431 2432 2433 2434 2435

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2436 2437 2438 2439 2440 2441 2442 2443
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
2444
			port_name(dig_port->base.port),
2445
			onoff(state), onoff(cur_state));
2446 2447 2448 2449 2450 2451 2452 2453 2454
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2455
			onoff(state), onoff(cur_state));
2456 2457 2458 2459
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2460
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2461
				const struct intel_crtc_state *pipe_config)
2462
{
2463
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2464
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2465

2466 2467 2468
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2469

2470
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2471
		      pipe_config->port_clock);
2472 2473 2474

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2475
	if (pipe_config->port_clock == 162000)
2476 2477 2478 2479 2480 2481 2482 2483
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2484 2485 2486 2487 2488 2489 2490
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2491
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2492

2493
	intel_dp->DP |= DP_PLL_ENABLE;
2494

2495
	I915_WRITE(DP_A, intel_dp->DP);
2496 2497
	POSTING_READ(DP_A);
	udelay(200);
2498 2499
}

2500 2501
static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *old_crtc_state)
2502
{
2503
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
2504
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2505

2506 2507 2508
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2509

2510 2511
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2512
	intel_dp->DP &= ~DP_PLL_ENABLE;
2513

2514
	I915_WRITE(DP_A, intel_dp->DP);
2515
	POSTING_READ(DP_A);
2516 2517 2518
	udelay(200);
}

2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2534
/* If the sink supports it, try to set the power state appropriately */
2535
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2536 2537 2538 2539 2540 2541 2542 2543
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2544 2545 2546
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2547 2548
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2549
	} else {
2550 2551
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2552 2553 2554 2555 2556
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2557 2558
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2559 2560 2561 2562
			if (ret == 1)
				break;
			msleep(1);
		}
2563 2564 2565

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2566
	}
2567 2568 2569 2570

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2571 2572
}

2573 2574
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2575
{
2576
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2577
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2578
	enum port port = encoder->port;
2579
	u32 tmp;
2580
	bool ret;
2581

2582 2583
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2584 2585
		return false;

2586 2587
	ret = false;

2588
	tmp = I915_READ(intel_dp->output_reg);
2589 2590

	if (!(tmp & DP_PORT_EN))
2591
		goto out;
2592

2593
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2594
		*pipe = PORT_TO_PIPE_CPT(tmp);
2595
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2596
		enum pipe p;
2597

2598 2599 2600 2601
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2602 2603 2604
				ret = true;

				goto out;
2605 2606 2607
			}
		}

2608
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2609
			      i915_mmio_reg_offset(intel_dp->output_reg));
2610
	} else if (IS_CHERRYVIEW(dev_priv)) {
2611 2612 2613
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2614
	}
2615

2616 2617 2618
	ret = true;

out:
2619
	intel_display_power_put(dev_priv, encoder->power_domain);
2620 2621

	return ret;
2622
}
2623

2624
static void intel_dp_get_config(struct intel_encoder *encoder,
2625
				struct intel_crtc_state *pipe_config)
2626
{
2627
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2628 2629
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2630
	enum port port = encoder->port;
2631
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2632

2633 2634 2635 2636
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2637

2638
	tmp = I915_READ(intel_dp->output_reg);
2639 2640

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2641

2642
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2643 2644 2645
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2646 2647 2648
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2649

2650
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2651 2652 2653 2654
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2655
		if (tmp & DP_SYNC_HS_HIGH)
2656 2657 2658
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2659

2660
		if (tmp & DP_SYNC_VS_HIGH)
2661 2662 2663 2664
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2665

2666
	pipe_config->base.adjusted_mode.flags |= flags;
2667

2668
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2669 2670
		pipe_config->limited_color_range = true;

2671 2672 2673
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2674 2675
	intel_dp_get_m_n(crtc, pipe_config);

2676
	if (port == PORT_A) {
2677
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2678 2679 2680 2681
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2682

2683 2684 2685
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2686

2687
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2688
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2703 2704
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2705
	}
2706 2707
}

2708
static void intel_disable_dp(struct intel_encoder *encoder,
2709 2710
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2711
{
2712
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2713

2714
	if (old_crtc_state->has_audio)
2715 2716
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2717 2718 2719

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2720
	intel_edp_panel_vdd_on(intel_dp);
2721
	intel_edp_backlight_off(old_conn_state);
2722
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2723
	intel_edp_panel_off(intel_dp);
2724 2725 2726 2727 2728 2729 2730
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2731

2732
	/* disable the port before the pipe on g4x */
2733
	intel_dp_link_down(encoder, old_crtc_state);
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2752 2753
}

2754
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2755 2756
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2757
{
2758
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2759
	enum port port = encoder->port;
2760

2761
	intel_dp_link_down(encoder, old_crtc_state);
2762 2763

	/* Only ilk+ has port A */
2764
	if (port == PORT_A)
2765
		ironlake_edp_pll_off(intel_dp, old_crtc_state);
2766 2767
}

2768
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2769 2770
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2771
{
2772
	intel_dp_link_down(encoder, old_crtc_state);
2773 2774
}

2775
static void chv_post_disable_dp(struct intel_encoder *encoder,
2776 2777
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2778
{
2779
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2780

2781
	intel_dp_link_down(encoder, old_crtc_state);
2782 2783 2784 2785

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
2786
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2787

V
Ville Syrjälä 已提交
2788
	mutex_unlock(&dev_priv->sb_lock);
2789 2790
}

2791 2792 2793 2794 2795
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
2796
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2797
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2798
	enum port port = intel_dig_port->base.port;
2799

2800 2801 2802 2803
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2804
	if (HAS_DDI(dev_priv)) {
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2830
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2831
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2845
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2846 2847 2848 2849 2850
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2851
		if (IS_CHERRYVIEW(dev_priv))
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2867
			if (IS_CHERRYVIEW(dev_priv)) {
2868 2869
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2870
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2871 2872 2873 2874 2875 2876 2877
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2878
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2879
				 const struct intel_crtc_state *old_crtc_state)
2880
{
2881
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2882 2883 2884

	/* enable with pattern 1 (as per spec) */

2885
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2886 2887 2888 2889 2890 2891 2892 2893

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2894
	if (old_crtc_state->has_audio)
2895
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2896 2897 2898

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2899 2900
}

2901
static void intel_enable_dp(struct intel_encoder *encoder,
2902 2903
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2904
{
2905
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2906
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2907
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2908
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2909
	enum pipe pipe = crtc->pipe;
2910

2911 2912
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2913

2914 2915
	pps_lock(intel_dp);

2916
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2917
		vlv_init_panel_power_sequencer(encoder, pipe_config);
2918

2919
	intel_dp_enable_port(intel_dp, pipe_config);
2920 2921 2922 2923 2924 2925 2926

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2927
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2928 2929
		unsigned int lane_mask = 0x0;

2930
		if (IS_CHERRYVIEW(dev_priv))
2931
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2932

2933 2934
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2935
	}
2936

2937
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2938
	intel_dp_start_link_train(intel_dp);
2939
	intel_dp_stop_link_train(intel_dp);
2940

2941
	if (pipe_config->has_audio) {
2942
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2943
				 pipe_name(pipe));
2944
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2945
	}
2946
}
2947

2948
static void g4x_enable_dp(struct intel_encoder *encoder,
2949 2950
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2951
{
2952
	intel_enable_dp(encoder, pipe_config, conn_state);
2953
	intel_edp_backlight_on(pipe_config, conn_state);
2954
}
2955

2956
static void vlv_enable_dp(struct intel_encoder *encoder,
2957 2958
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2959
{
2960 2961
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2962
	intel_edp_backlight_on(pipe_config, conn_state);
2963
	intel_psr_enable(intel_dp, pipe_config);
2964 2965
}

2966
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2967 2968
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2969 2970
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2971
	enum port port = encoder->port;
2972

2973
	intel_dp_prepare(encoder, pipe_config);
2974

2975
	/* Only ilk+ has port A */
2976
	if (port == PORT_A)
2977
		ironlake_edp_pll_on(intel_dp, pipe_config);
2978 2979
}

2980 2981 2982
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2983
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2984
	enum pipe pipe = intel_dp->pps_pipe;
2985
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2986

2987 2988
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2989 2990 2991
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
3004
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
3005 3006 3007 3008 3009 3010
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3011
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3012 3013 3014 3015 3016 3017
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3018
	for_each_intel_encoder(&dev_priv->drm, encoder) {
3019
		struct intel_dp *intel_dp;
3020
		enum port port;
3021

3022 3023
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3024 3025 3026
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3027
		port = dp_to_dig_port(intel_dp)->base.port;
3028

3029 3030 3031 3032
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3033 3034 3035 3036
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3037
			      pipe_name(pipe), port_name(port));
3038 3039

		/* make sure vdd is off before we steal it */
3040
		vlv_detach_power_sequencer(intel_dp);
3041 3042 3043
	}
}

3044 3045
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3046
{
3047
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3048 3049
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3050 3051 3052

	lockdep_assert_held(&dev_priv->pps_mutex);

3053
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3054

3055 3056 3057 3058 3059 3060 3061
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3062
		vlv_detach_power_sequencer(intel_dp);
3063
	}
3064 3065 3066 3067 3068

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3069
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3070

3071 3072
	intel_dp->active_pipe = crtc->pipe;

3073
	if (!intel_dp_is_edp(intel_dp))
3074 3075
		return;

3076 3077 3078 3079
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3080
		      pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
3081 3082

	/* init power sequencer on this pipe and port */
3083 3084
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3085 3086
}

3087
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3088 3089
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3090
{
3091
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3092

3093
	intel_enable_dp(encoder, pipe_config, conn_state);
3094 3095
}

3096
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3097 3098
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3099
{
3100
	intel_dp_prepare(encoder, pipe_config);
3101

3102
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3103 3104
}

3105
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3106 3107
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3108
{
3109
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3110

3111
	intel_enable_dp(encoder, pipe_config, conn_state);
3112 3113

	/* Second common lane will stay alive on its own now */
3114
	chv_phy_release_cl2_override(encoder);
3115 3116
}

3117
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3118 3119
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3120
{
3121
	intel_dp_prepare(encoder, pipe_config);
3122

3123
	chv_phy_pre_pll_enable(encoder, pipe_config);
3124 3125
}

3126
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3127 3128
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3129
{
3130
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3131 3132
}

3133 3134 3135 3136
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3137
bool
3138
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3139
{
3140 3141
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3142 3143
}

3144 3145 3146 3147
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

3148 3149
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
3150 3151 3152 3153 3154 3155 3156
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

3157 3158 3159
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
3160 3161 3162
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3163
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3164 3165 3166
{
	uint8_t alpm_caps = 0;

3167 3168 3169
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
3170 3171 3172
	return alpm_caps & DP_ALPM_CAP;
}

3173
/* These are source-specific values. */
3174
uint8_t
K
Keith Packard 已提交
3175
intel_dp_voltage_max(struct intel_dp *intel_dp)
3176
{
3177
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3178
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3179

3180
	if (INTEL_GEN(dev_priv) >= 9) {
3181 3182
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3183
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3184
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3185
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3186
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3187
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3188
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3189
	else
3190
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3191 3192
}

3193
uint8_t
K
Keith Packard 已提交
3194 3195
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3196
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3197
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3198

3199
	if (INTEL_GEN(dev_priv) >= 9) {
3200 3201 3202 3203 3204 3205 3206
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3207 3208
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3209 3210 3211
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3212
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3213
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3214 3215 3216 3217 3218 3219 3220
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3221
		default:
3222
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3223
		}
3224
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3225
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3226 3227 3228 3229 3230 3231 3232
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3233
		default:
3234
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3235
		}
3236
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3237
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3238 3239 3240 3241 3242
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3243
		default:
3244
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3245 3246 3247
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3248 3249 3250 3251 3252 3253 3254
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3255
		default:
3256
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3257
		}
3258 3259 3260
	}
}

3261
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3262
{
3263
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3264 3265 3266 3267 3268
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3269
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3270 3271
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3272
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3273 3274 3275
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3276
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3277 3278 3279
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3280
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3281 3282 3283
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3284
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3285 3286 3287 3288 3289 3290 3291
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3292
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3293 3294
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3295
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3296 3297 3298
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3300 3301 3302
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3303
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3304 3305 3306 3307 3308 3309 3310
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3311
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3312 3313
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3314
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3315 3316 3317
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3318
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3319 3320 3321 3322 3323 3324 3325
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3326
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3327 3328
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3329
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3341 3342
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3343 3344 3345 3346

	return 0;
}

3347
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3348
{
3349 3350 3351
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3352 3353 3354
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3355
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3356
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3357
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3358 3359 3360
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3361
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3362 3363 3364
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3365
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3366 3367 3368
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3369
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3370 3371
			deemph_reg_value = 128;
			margin_reg_value = 154;
3372
			uniq_trans_scale = true;
3373 3374 3375 3376 3377
			break;
		default:
			return 0;
		}
		break;
3378
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3379
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3380
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3381 3382 3383
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3384
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3385 3386 3387
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3388
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3389 3390 3391 3392 3393 3394 3395
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3396
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3397
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3398
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3399 3400 3401
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3402
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3403 3404 3405 3406 3407 3408 3409
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3410
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3411
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3412
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3424 3425
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3426 3427 3428 3429

	return 0;
}

3430
static uint32_t
3431
gen4_signal_levels(uint8_t train_set)
3432
{
3433
	uint32_t	signal_levels = 0;
3434

3435
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3436
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3437 3438 3439
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3440
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3441 3442
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3443
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3444 3445
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3446
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3447 3448 3449
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3450
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3451
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3452 3453 3454
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3455
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3456 3457
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3458
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3459 3460
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3461
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3462 3463 3464 3465 3466 3467
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3468 3469
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3470
gen6_edp_signal_levels(uint8_t train_set)
3471
{
3472 3473 3474
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3475 3476
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3477
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3478
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3479
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3480 3481
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3482
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3483 3484
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3485
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3486 3487
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3488
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3489
	default:
3490 3491 3492
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3493 3494 3495
	}
}

K
Keith Packard 已提交
3496 3497
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3498
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3499 3500 3501 3502
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3503
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3504
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3505
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3506
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3507
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3508 3509
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3510
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3511
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3512
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3513 3514
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3515
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3516
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3517
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3518 3519 3520 3521 3522 3523 3524 3525 3526
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3527
void
3528
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3529
{
3530
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3531
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3532
	enum port port = intel_dig_port->base.port;
3533
	uint32_t signal_levels, mask = 0;
3534 3535
	uint8_t train_set = intel_dp->train_set[0];

3536 3537 3538
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3539
		signal_levels = ddi_signal_levels(intel_dp);
3540
		mask = DDI_BUF_EMP_MASK;
3541
	} else if (IS_CHERRYVIEW(dev_priv)) {
3542
		signal_levels = chv_signal_levels(intel_dp);
3543
	} else if (IS_VALLEYVIEW(dev_priv)) {
3544
		signal_levels = vlv_signal_levels(intel_dp);
3545
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3546
		signal_levels = gen7_edp_signal_levels(train_set);
3547
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3548
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3549
		signal_levels = gen6_edp_signal_levels(train_set);
3550 3551
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3552
		signal_levels = gen4_signal_levels(train_set);
3553 3554 3555
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3556 3557 3558 3559 3560 3561 3562 3563
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3564

3565
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3566 3567 3568

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3569 3570
}

3571
void
3572 3573
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3574
{
3575
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3576 3577
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3578

3579
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3580

3581
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3582
	POSTING_READ(intel_dp->output_reg);
3583 3584
}

3585
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3586
{
3587
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3588
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3589
	enum port port = intel_dig_port->base.port;
3590 3591
	uint32_t val;

3592
	if (!HAS_DDI(dev_priv))
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3610 3611 3612 3613
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3614 3615 3616
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3617
static void
3618 3619
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3620
{
3621 3622 3623 3624
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
C
Chris Wilson 已提交
3625
	uint32_t DP = intel_dp->DP;
3626

3627
	if (WARN_ON(HAS_DDI(dev_priv)))
3628 3629
		return;

3630
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3631 3632
		return;

3633
	DRM_DEBUG_KMS("\n");
3634

3635
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3636
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3637
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3638
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3639
	} else {
3640
		if (IS_CHERRYVIEW(dev_priv))
3641 3642 3643
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3644
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3645
	}
3646
	I915_WRITE(intel_dp->output_reg, DP);
3647
	POSTING_READ(intel_dp->output_reg);
3648

3649 3650 3651 3652 3653 3654 3655 3656 3657
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3658
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3659 3660 3661 3662 3663 3664 3665
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3666 3667 3668 3669 3670 3671 3672
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3673
		I915_WRITE(intel_dp->output_reg, DP);
3674
		POSTING_READ(intel_dp->output_reg);
3675

3676
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3677 3678
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3679 3680
	}

3681
	msleep(intel_dp->panel_power_down_delay);
3682 3683

	intel_dp->DP = DP;
3684 3685 3686 3687 3688 3689

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3690 3691
}

3692
bool
3693
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3694
{
3695 3696
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3697
		return false; /* aux transfer failed */
3698

3699
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3700

3701 3702
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3703

3704 3705 3706 3707 3708
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3709

3710 3711
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3712

3713
	if (!intel_dp_read_dpcd(intel_dp))
3714 3715
		return false;

3716 3717
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3718

3719 3720 3721
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3722

3723 3724 3725 3726 3727 3728 3729 3730
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3731

3732 3733 3734 3735 3736
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3737 3738 3739 3740
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
3741 3742 3743 3744 3745
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3746 3747 3748 3749 3750 3751

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3752 3753
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3754 3755
		}

3756 3757
	}

3758 3759 3760 3761 3762 3763 3764 3765 3766 3767
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3768 3769
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3770
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3771
			      intel_dp->edp_dpcd);
3772

3773 3774
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3775
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3776 3777
		int i;

3778 3779
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3780

3781 3782
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3783 3784 3785 3786

			if (val == 0)
				break;

3787 3788 3789 3790 3791 3792
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3793
			intel_dp->sink_rates[i] = (val * 200) / 10;
3794
		}
3795
		intel_dp->num_sink_rates = i;
3796
	}
3797

3798 3799 3800 3801
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3802 3803 3804 3805 3806
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3807 3808
	intel_dp_set_common_rates(intel_dp);

3809 3810 3811 3812 3813 3814 3815
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3816 3817
	u8 sink_count;

3818 3819 3820
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3821
	/* Don't clobber cached eDP rates. */
3822
	if (!intel_dp_is_edp(intel_dp)) {
3823
		intel_dp_set_sink_rates(intel_dp);
3824 3825
		intel_dp_set_common_rates(intel_dp);
	}
3826

3827
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3828 3829 3830 3831 3832 3833 3834
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3835
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3836 3837 3838 3839 3840 3841 3842 3843

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3844
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3845
		return false;
3846

3847
	if (!drm_dp_is_branch(intel_dp->dpcd))
3848 3849 3850 3851 3852
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3853 3854 3855
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3856 3857 3858
		return false; /* downstream port status fetch failed */

	return true;
3859 3860
}

3861
static bool
3862
intel_dp_can_mst(struct intel_dp *intel_dp)
3863
{
3864
	u8 mstm_cap;
3865

3866
	if (!i915_modparams.enable_dp_mst)
3867 3868
		return false;

3869 3870 3871 3872 3873 3874
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3875
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3876
		return false;
3877

3878
	return mstm_cap & DP_MST_CAP;
3879 3880 3881 3882 3883
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3884
	if (!i915_modparams.enable_dp_mst)
3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3899 3900
}

3901 3902
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state, bool disable_wa)
3903
{
3904
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3905
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3906
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
R
Rodrigo Vivi 已提交
3907
	u8 buf;
3908
	int ret = 0;
3909 3910
	int count = 0;
	int attempts = 10;
3911

3912 3913
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3914 3915
		ret = -EIO;
		goto out;
3916 3917
	}

3918
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3919
			       buf & ~DP_TEST_SINK_START) < 0) {
3920
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3921 3922 3923
		ret = -EIO;
		goto out;
	}
3924

3925
	do {
3926
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3927 3928 3929 3930 3931 3932 3933 3934 3935 3936

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3937
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3938 3939 3940
		ret = -ETIMEDOUT;
	}

3941
 out:
3942
	if (disable_wa)
3943
		hsw_enable_ips(crtc_state);
3944
	return ret;
3945 3946
}

3947 3948
static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
3949 3950
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3951
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3952
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3953
	u8 buf;
3954 3955
	int ret;

3956 3957 3958 3959 3960 3961 3962 3963 3964
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3965
	if (buf & DP_TEST_SINK_START) {
3966
		ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
3967 3968 3969 3970
		if (ret)
			return ret;
	}

3971
	hsw_disable_ips(crtc_state);
3972

3973
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3974
			       buf | DP_TEST_SINK_START) < 0) {
3975
		hsw_enable_ips(crtc_state);
3976
		return -EIO;
3977 3978
	}

3979
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3980 3981 3982
	return 0;
}

3983
int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
3984 3985
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3986
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3987
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3988
	u8 buf;
3989
	int count, ret;
3990 3991
	int attempts = 6;

3992
	ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
3993 3994 3995
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3996
	do {
3997
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3998

3999
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4000 4001
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
4002
			goto stop;
4003
		}
4004
		count = buf & DP_TEST_COUNT_MASK;
4005

4006
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4007 4008

	if (attempts == 0) {
4009 4010 4011 4012 4013 4014 4015 4016
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4017
	}
4018

4019
stop:
4020
	intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
4021
	return ret;
4022 4023
}

4024 4025 4026
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4027 4028
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4029 4030
}

4031 4032 4033
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4034 4035 4036
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4037 4038
}

4039 4040
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4041
	int status = 0;
4042
	int test_link_rate;
4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4064 4065 4066 4067

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4068 4069 4070 4071 4072 4073
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4074 4075 4076 4077
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4078
	uint8_t test_pattern;
4079
	uint8_t test_misc;
4080 4081 4082 4083
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4084 4085
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4107 4108
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4135 4136 4137
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4138
{
4139
	uint8_t test_result = DP_TEST_ACK;
4140 4141 4142 4143
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4144
	    connector->edid_corrupt ||
4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4158
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4159
	} else {
4160 4161 4162 4163 4164 4165 4166
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4167 4168
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4169 4170 4171
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4172
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4173 4174 4175
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4176
	intel_dp->compliance.test_active = 1;
4177

4178 4179 4180 4181
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4182
{
4183 4184 4185 4186 4187 4188 4189
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4190 4191
	uint8_t request = 0;
	int status;
4192

4193
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4194 4195 4196 4197 4198
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4199
	switch (request) {
4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4217
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4218 4219 4220
		break;
	}

4221 4222 4223
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4224
update_status:
4225
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4226 4227
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4228 4229
}

4230 4231 4232 4233 4234 4235
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4236
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4237 4238 4239 4240 4241 4242 4243 4244
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4245
			if (intel_dp->active_mst_links &&
4246
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4247 4248 4249 4250 4251
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4252
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4268
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4304
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4305 4306 4307 4308 4309 4310 4311

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4312 4313 4314
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
4315
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4316
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4317 4318
	struct drm_connector_state *conn_state =
		intel_dp->attached_connector->base.state;
4319 4320
	u8 link_status[DP_LINK_STATUS_SIZE];

4321
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4322 4323 4324 4325 4326 4327

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

4328
	if (!conn_state->crtc)
4329 4330
		return;

4331 4332 4333
	WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));

	if (!conn_state->crtc->state->active)
4334 4335
		return;

4336 4337
	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
4338 4339
		return;

4340 4341 4342 4343
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4344 4345
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4346 4347
		return;

4348 4349
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4350 4351
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4352 4353

		intel_dp_retrain_link(intel_dp);
4354 4355 4356
	}
}

4357 4358 4359 4360 4361 4362 4363
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4364 4365 4366 4367 4368
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4369
 */
4370
static bool
4371
intel_dp_short_pulse(struct intel_dp *intel_dp)
4372
{
4373
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4374
	u8 sink_irq_vector = 0;
4375 4376
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4377

4378 4379 4380 4381
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4382
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4383

4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4395 4396
	}

4397 4398
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4399 4400
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4401
		/* Clear interrupt source */
4402 4403 4404
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4405 4406

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4407
			intel_dp_handle_test_request(intel_dp);
4408 4409 4410 4411
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4412
	intel_dp_check_link_status(intel_dp);
4413

4414 4415 4416
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
4417
		drm_kms_helper_hotplug_event(&dev_priv->drm);
4418
	}
4419 4420

	return true;
4421 4422
}

4423
/* XXX this is probably wrong for multiple downstream ports */
4424
static enum drm_connector_status
4425
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4426
{
4427
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4428 4429 4430
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4431 4432 4433
	if (lspcon->active)
		lspcon_resume(lspcon);

4434 4435 4436
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4437
	if (intel_dp_is_edp(intel_dp))
4438 4439
		return connector_status_connected;

4440
	/* if there's no downstream port, we're done */
4441
	if (!drm_dp_is_branch(dpcd))
4442
		return connector_status_connected;
4443 4444

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4445 4446
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4447

4448 4449
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4450 4451
	}

4452 4453 4454
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4455
	/* If no HPD, poke DDC gently */
4456
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4457
		return connector_status_connected;
4458 4459

	/* Well we tried, say unknown for unreliable port types */
4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4472 4473 4474

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4475
	return connector_status_disconnected;
4476 4477
}

4478 4479 4480
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4481
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4482 4483
	enum drm_connector_status status;

4484
	status = intel_panel_detect(dev_priv);
4485 4486 4487 4488 4489 4490
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4491
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
4492
{
4493
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4494
	u32 bit;
4495

4496 4497
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4498 4499
		bit = SDE_PORTB_HOTPLUG;
		break;
4500
	case HPD_PORT_C:
4501 4502
		bit = SDE_PORTC_HOTPLUG;
		break;
4503
	case HPD_PORT_D:
4504 4505 4506
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
4507
		MISSING_CASE(encoder->hpd_pin);
4508 4509 4510 4511 4512 4513
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4514
static bool cpt_digital_port_connected(struct intel_encoder *encoder)
4515
{
4516
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4517 4518
	u32 bit;

4519 4520
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4521 4522
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
4523
	case HPD_PORT_C:
4524 4525
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
4526
	case HPD_PORT_D:
4527 4528
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4529
	default:
4530
		MISSING_CASE(encoder->hpd_pin);
4531 4532 4533 4534 4535 4536
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4537
static bool spt_digital_port_connected(struct intel_encoder *encoder)
4538
{
4539
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4540 4541
	u32 bit;

4542 4543
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4544 4545
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4546
	case HPD_PORT_E:
4547 4548
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4549
	default:
4550
		return cpt_digital_port_connected(encoder);
4551
	}
4552

4553
	return I915_READ(SDEISR) & bit;
4554 4555
}

4556
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
4557
{
4558
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4559
	u32 bit;
4560

4561 4562
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4563 4564
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
4565
	case HPD_PORT_C:
4566 4567
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
4568
	case HPD_PORT_D:
4569 4570 4571
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
4572
		MISSING_CASE(encoder->hpd_pin);
4573 4574 4575 4576 4577 4578
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4579
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
4580
{
4581
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4582 4583
	u32 bit;

4584 4585
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4586
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4587
		break;
4588
	case HPD_PORT_C:
4589
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4590
		break;
4591
	case HPD_PORT_D:
4592
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4593 4594
		break;
	default:
4595
		MISSING_CASE(encoder->hpd_pin);
4596
		return false;
4597 4598
	}

4599
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4600 4601
}

4602
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
4603
{
4604 4605 4606
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4607 4608
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4609
		return ibx_digital_port_connected(encoder);
4610 4611
}

4612
static bool snb_digital_port_connected(struct intel_encoder *encoder)
4613
{
4614 4615 4616
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4617 4618
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4619
		return cpt_digital_port_connected(encoder);
4620 4621
}

4622
static bool ivb_digital_port_connected(struct intel_encoder *encoder)
4623
{
4624 4625 4626
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4627 4628
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
4629
		return cpt_digital_port_connected(encoder);
4630 4631
}

4632
static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4633
{
4634 4635 4636
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4637 4638
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
4639
		return cpt_digital_port_connected(encoder);
4640 4641
}

4642
static bool bxt_digital_port_connected(struct intel_encoder *encoder)
4643
{
4644
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4645 4646
	u32 bit;

4647 4648
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4649 4650
		bit = BXT_DE_PORT_HP_DDIA;
		break;
4651
	case HPD_PORT_B:
4652 4653
		bit = BXT_DE_PORT_HP_DDIB;
		break;
4654
	case HPD_PORT_C:
4655 4656 4657
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4658
		MISSING_CASE(encoder->hpd_pin);
4659 4660 4661 4662 4663 4664
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4665 4666
/*
 * intel_digital_port_connected - is the specified port connected?
4667
 * @encoder: intel_encoder
4668
 *
4669
 * Return %true if port is connected, %false otherwise.
4670
 */
4671
bool intel_digital_port_connected(struct intel_encoder *encoder)
4672
{
4673 4674
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

4675 4676
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
4677
			return gm45_digital_port_connected(encoder);
4678
		else
4679
			return g4x_digital_port_connected(encoder);
4680 4681 4682
	}

	if (IS_GEN5(dev_priv))
4683
		return ilk_digital_port_connected(encoder);
4684
	else if (IS_GEN6(dev_priv))
4685
		return snb_digital_port_connected(encoder);
4686
	else if (IS_GEN7(dev_priv))
4687
		return ivb_digital_port_connected(encoder);
4688
	else if (IS_GEN8(dev_priv))
4689
		return bdw_digital_port_connected(encoder);
4690
	else if (IS_GEN9_LP(dev_priv))
4691
		return bxt_digital_port_connected(encoder);
4692
	else
4693
		return spt_digital_port_connected(encoder);
4694 4695
}

4696
static struct edid *
4697
intel_dp_get_edid(struct intel_dp *intel_dp)
4698
{
4699
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4700

4701 4702 4703 4704
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4705 4706
			return NULL;

J
Jani Nikula 已提交
4707
		return drm_edid_duplicate(intel_connector->edid);
4708 4709 4710 4711
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4712

4713 4714 4715 4716 4717
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4718

4719
	intel_dp_unset_edid(intel_dp);
4720 4721 4722
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4723
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4724 4725
}

4726 4727
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4728
{
4729
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4730

4731 4732
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4733

4734 4735
	intel_dp->has_audio = false;
}
4736

4737
static int
4738
intel_dp_long_pulse(struct intel_connector *connector)
Z
Zhenyu Wang 已提交
4739
{
4740 4741
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Z
Zhenyu Wang 已提交
4742
	enum drm_connector_status status;
4743
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4744

4745
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4746

4747
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4748

4749
	/* Can't disconnect eDP, but you can close the lid... */
4750
	if (intel_dp_is_edp(intel_dp))
4751
		status = edp_detect(intel_dp);
4752
	else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
4753
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4754
	else
4755 4756
		status = connector_status_disconnected;

4757
	if (status == connector_status_disconnected) {
4758
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4759

4760 4761 4762 4763 4764 4765 4766 4767 4768
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4769
		goto out;
4770
	}
Z
Zhenyu Wang 已提交
4771

4772
	if (intel_dp->reset_link_params) {
4773 4774
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4775

4776 4777
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4778 4779 4780

		intel_dp->reset_link_params = false;
	}
4781

4782 4783
	intel_dp_print_rates(intel_dp);

4784 4785
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4786

4787 4788 4789
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4790 4791 4792 4793 4794
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4795 4796
		status = connector_status_disconnected;
		goto out;
4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4810
		intel_dp_check_link_status(intel_dp);
4811 4812
	}

4813 4814 4815 4816 4817 4818 4819 4820
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4821
	intel_dp_set_edid(intel_dp);
4822
	if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
4823
		status = connector_status_connected;
4824
	intel_dp->detect_done = true;
4825

4826 4827
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4828 4829
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4841
out:
4842
	if (status != connector_status_connected && !intel_dp->is_mst)
4843
		intel_dp_unset_edid(intel_dp);
4844

4845
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4846
	return status;
4847 4848
}

4849 4850 4851 4852
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4853 4854
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4855
	int status = connector->status;
4856 4857 4858 4859

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4860
	/* If full detect is not performed yet, do a full detect */
4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871
	if (!intel_dp->detect_done) {
		struct drm_crtc *crtc;
		int ret;

		crtc = connector->state->crtc;
		if (crtc) {
			ret = drm_modeset_lock(&crtc->mutex, ctx);
			if (ret)
				return ret;
		}

4872
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4873
	}
4874 4875

	intel_dp->detect_done = false;
4876

4877
	return status;
4878 4879
}

4880 4881
static void
intel_dp_force(struct drm_connector *connector)
4882
{
4883
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4884
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4885
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4886

4887 4888 4889
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4890

4891 4892
	if (connector->status != connector_status_connected)
		return;
4893

4894
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4895 4896 4897

	intel_dp_set_edid(intel_dp);

4898
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4912

4913
	/* if eDP has no EDID, fall back to fixed mode */
4914
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4915
	    intel_connector->panel.fixed_mode) {
4916
		struct drm_display_mode *mode;
4917 4918

		mode = drm_mode_duplicate(connector->dev,
4919
					  intel_connector->panel.fixed_mode);
4920
		if (mode) {
4921 4922 4923 4924
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4925

4926
	return 0;
4927 4928
}

4929 4930 4931 4932
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4933 4934 4935 4936 4937
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4938 4939 4940 4941 4942 4943 4944 4945 4946 4947

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4948 4949 4950 4951 4952 4953 4954
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4955
static void
4956
intel_dp_connector_destroy(struct drm_connector *connector)
4957
{
4958
	struct intel_connector *intel_connector = to_intel_connector(connector);
4959

4960
	kfree(intel_connector->detect_edid);
4961

4962 4963 4964
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4965 4966 4967 4968
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
4969
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4970
		intel_panel_fini(&intel_connector->panel);
4971

4972
	drm_connector_cleanup(connector);
4973
	kfree(connector);
4974 4975
}

P
Paulo Zanoni 已提交
4976
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4977
{
4978 4979
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4980

4981
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4982
	if (intel_dp_is_edp(intel_dp)) {
4983
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4984 4985 4986 4987
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4988
		pps_lock(intel_dp);
4989
		edp_panel_vdd_off_sync(intel_dp);
4990 4991
		pps_unlock(intel_dp);

4992 4993 4994 4995
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4996
	}
4997 4998 4999

	intel_dp_aux_fini(intel_dp);

5000
	drm_encoder_cleanup(encoder);
5001
	kfree(intel_dig_port);
5002 5003
}

5004
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5005 5006 5007
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

5008
	if (!intel_dp_is_edp(intel_dp))
5009 5010
		return;

5011 5012 5013 5014
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5015
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5016
	pps_lock(intel_dp);
5017
	edp_panel_vdd_off_sync(intel_dp);
5018
	pps_unlock(intel_dp);
5019 5020
}

5021 5022
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
5023
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5037
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5038 5039 5040 5041

	edp_panel_vdd_schedule_off(intel_dp);
}

5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5055
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5056
{
5057
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5058 5059
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5060 5061 5062

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5063

5064
	if (lspcon->active)
5065 5066
		lspcon_resume(lspcon);

5067 5068
	intel_dp->reset_link_params = true;

5069 5070
	pps_lock(intel_dp);

5071 5072 5073
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5074
	if (intel_dp_is_edp(intel_dp)) {
5075
		/* Reinit the power sequencer, in case BIOS did something with it. */
5076
		intel_dp_pps_init(intel_dp);
5077 5078
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5079 5080

	pps_unlock(intel_dp);
5081 5082
}

5083
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5084
	.force = intel_dp_force,
5085
	.fill_modes = drm_helper_probe_single_connector_modes,
5086 5087
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5088
	.late_register = intel_dp_connector_register,
5089
	.early_unregister = intel_dp_connector_unregister,
5090
	.destroy = intel_dp_connector_destroy,
5091
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5092
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5093 5094 5095
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5096
	.detect_ctx = intel_dp_detect,
5097 5098
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5099
	.atomic_check = intel_digital_connector_atomic_check,
5100 5101 5102
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5103
	.reset = intel_dp_encoder_reset,
5104
	.destroy = intel_dp_encoder_destroy,
5105 5106
};

5107
enum irqreturn
5108 5109 5110
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5111
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5112
	enum irqreturn ret = IRQ_NONE;
5113

5114 5115 5116 5117 5118 5119 5120 5121
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5122
			      port_name(intel_dig_port->base.port));
5123
		return IRQ_HANDLED;
5124 5125
	}

5126
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5127
		      port_name(intel_dig_port->base.port),
5128
		      long_hpd ? "long" : "short");
5129

5130
	if (long_hpd) {
5131
		intel_dp->reset_link_params = true;
5132 5133 5134 5135
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5136
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5137

5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5151
		}
5152
	}
5153

5154
	if (!intel_dp->is_mst) {
5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186
		struct drm_modeset_acquire_ctx ctx;
		struct drm_connector *connector = &intel_dp->attached_connector->base;
		struct drm_crtc *crtc;
		int iret;
		bool handled = false;

		drm_modeset_acquire_init(&ctx, 0);
retry:
		iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
		if (iret)
			goto err;

		crtc = connector->state->crtc;
		if (crtc) {
			iret = drm_modeset_lock(&crtc->mutex, &ctx);
			if (iret)
				goto err;
		}

		handled = intel_dp_short_pulse(intel_dp);

err:
		if (iret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			goto retry;
		}

		drm_modeset_drop_locks(&ctx);
		drm_modeset_acquire_fini(&ctx);
		WARN(iret, "Acquiring modeset locks failed with %i\n", iret);

		if (!handled) {
5187 5188
			intel_dp->detect_done = false;
			goto put_power;
5189
		}
5190
	}
5191 5192 5193

	ret = IRQ_HANDLED;

5194
put_power:
5195
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5196 5197

	return ret;
5198 5199
}

5200
/* check the VBT to see whether the eDP is on another port */
5201
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5202
{
5203 5204 5205 5206
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5207
	if (INTEL_GEN(dev_priv) < 5)
5208 5209
		return false;

5210
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5211 5212
		return true;

5213
	return intel_bios_is_port_edp(dev_priv, port);
5214 5215
}

5216
static void
5217 5218
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5219
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5220 5221 5222 5223
	enum port port = dp_to_dig_port(intel_dp)->base.port;

	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5224

5225
	intel_attach_broadcast_rgb_property(connector);
5226

5227
	if (intel_dp_is_edp(intel_dp)) {
5228 5229 5230 5231 5232 5233 5234 5235
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5236
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5237

5238
	}
5239 5240
}

5241 5242
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5243
	intel_dp->panel_power_off_time = ktime_get_boottime();
5244 5245 5246 5247
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5248
static void
5249
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
5250
{
5251
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5252
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5253
	struct pps_registers regs;
5254

5255
	intel_pps_get_registers(intel_dp, &regs);
5256 5257 5258

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5259
	pp_ctl = ironlake_get_pp_control(intel_dp);
5260

5261 5262
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5263 5264
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv)) {
5265 5266
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5267
	}
5268 5269

	/* Pull timing values out of registers */
5270 5271
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5272

5273 5274
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5275

5276 5277
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5278

5279 5280
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5281

5282 5283
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5284 5285
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5286
	} else {
5287
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5288
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5289
	}
5290 5291
}

I
Imre Deak 已提交
5292 5293 5294 5295 5296 5297 5298 5299 5300
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
5301
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
5302 5303 5304 5305
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

5306
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
5307 5308 5309 5310 5311 5312 5313 5314 5315

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5316
static void
5317
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
5318
{
5319
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5320 5321 5322 5323 5324 5325 5326 5327 5328
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5329
	intel_pps_readout_hw_state(intel_dp, &cur);
5330

I
Imre Deak 已提交
5331
	intel_pps_dump_state("cur", &cur);
5332

5333
	vbt = dev_priv->vbt.edp.pps;
5334 5335 5336 5337 5338 5339
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5340
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5341 5342 5343
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5344 5345 5346 5347 5348
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5362
	intel_pps_dump_state("vbt", &vbt);
5363 5364 5365

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5366
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5367 5368 5369 5370 5371 5372 5373 5374 5375
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5376
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5377 5378 5379 5380 5381 5382 5383
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5384 5385 5386 5387 5388 5389
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5390 5391 5392 5393 5394 5395 5396 5397 5398 5399

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5400 5401 5402 5403 5404 5405

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
5406 5407 5408
}

static void
5409
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
5410
					      bool force_disable_vdd)
5411
{
5412
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5413
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5414
	int div = dev_priv->rawclk_freq / 1000;
5415
	struct pps_registers regs;
5416
	enum port port = dp_to_dig_port(intel_dp)->base.port;
5417
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5418

V
Ville Syrjälä 已提交
5419
	lockdep_assert_held(&dev_priv->pps_mutex);
5420

5421
	intel_pps_get_registers(intel_dp, &regs);
5422

5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5448
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5449 5450
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5451
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5452 5453
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5454 5455
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5456
		pp_div = I915_READ(regs.pp_ctrl);
5457
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5458
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5459 5460 5461 5462 5463 5464
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5465 5466 5467

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5468
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5469
		port_sel = PANEL_PORT_SELECT_VLV(port);
5470
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5471
		if (port == PORT_A)
5472
			port_sel = PANEL_PORT_SELECT_DPA;
5473
		else
5474
			port_sel = PANEL_PORT_SELECT_DPD;
5475 5476
	}

5477 5478
	pp_on |= port_sel;

5479 5480
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5481 5482
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv))
5483
		I915_WRITE(regs.pp_ctrl, pp_div);
5484
	else
5485
		I915_WRITE(regs.pp_div, pp_div);
5486 5487

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5488 5489
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5490 5491
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)  ||
		       HAS_PCH_ICP(dev_priv)) ?
5492 5493
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5494 5495
}

5496
static void intel_dp_pps_init(struct intel_dp *intel_dp)
5497
{
5498
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5499 5500

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5501 5502
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
5503 5504
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
5505 5506 5507
	}
}

5508 5509
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5510
 * @dev_priv: i915 device
5511
 * @crtc_state: a pointer to the active intel_crtc_state
5512 5513 5514 5515 5516 5517 5518 5519 5520
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5521
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5522
				    const struct intel_crtc_state *crtc_state,
5523
				    int refresh_rate)
5524 5525
{
	struct intel_encoder *encoder;
5526 5527
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5528
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5529
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5530 5531 5532 5533 5534 5535

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5536 5537
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5538 5539 5540
		return;
	}

5541 5542
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5543 5544 5545 5546 5547 5548

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5549
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5550 5551 5552 5553
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5554 5555
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5556 5557
		index = DRRS_LOW_RR;

5558
	if (index == dev_priv->drrs.refresh_rate_type) {
5559 5560 5561 5562 5563
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5564
	if (!crtc_state->base.active) {
5565 5566 5567 5568
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5569
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5581 5582
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5583
		u32 val;
5584

5585
		val = I915_READ(reg);
5586
		if (index > DRRS_HIGH_RR) {
5587
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5588 5589 5590
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5591
		} else {
5592
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5593 5594 5595
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5596 5597 5598 5599
		}
		I915_WRITE(reg, val);
	}

5600 5601 5602 5603 5604
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5605 5606 5607
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5608
 * @crtc_state: A pointer to the active crtc state.
5609 5610 5611
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5612
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5613
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5614
{
5615
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5616

5617
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5618 5619 5620 5621
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5622 5623 5624 5625 5626
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5641 5642 5643
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5644
 * @old_crtc_state: Pointer to old crtc_state.
5645 5646
 *
 */
5647
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5648
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5649
{
5650
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5651

5652
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5653 5654 5655 5656 5657 5658 5659 5660 5661
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5662 5663
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5664 5665 5666 5667 5668 5669 5670

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5684
	/*
5685 5686
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5687 5688
	 */

5689 5690
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5691

5692 5693 5694 5695 5696 5697
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5698

5699 5700
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5701 5702
}

5703
/**
5704
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5705
 * @dev_priv: i915 device
5706 5707
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5708 5709
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5710 5711 5712
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5713 5714
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5715 5716 5717 5718
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5719
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5720 5721
		return;

5722
	cancel_delayed_work(&dev_priv->drrs.work);
5723

5724
	mutex_lock(&dev_priv->drrs.mutex);
5725 5726 5727 5728 5729
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5730 5731 5732
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5733 5734 5735
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5736
	/* invalidate means busy screen hence upclock */
5737
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5738 5739
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5740 5741 5742 5743

	mutex_unlock(&dev_priv->drrs.mutex);
}

5744
/**
5745
 * intel_edp_drrs_flush - Restart Idleness DRRS
5746
 * @dev_priv: i915 device
5747 5748
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5749 5750 5751 5752
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5753 5754 5755
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5756 5757
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5758 5759 5760 5761
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5762
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5763 5764
		return;

5765
	cancel_delayed_work(&dev_priv->drrs.work);
5766

5767
	mutex_lock(&dev_priv->drrs.mutex);
5768 5769 5770 5771 5772
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5773 5774
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5775 5776

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5777 5778
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5779
	/* flush means busy screen hence upclock */
5780
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5781 5782
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5783 5784 5785 5786 5787 5788

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5789 5790 5791 5792 5793
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5817 5818 5819 5820 5821 5822 5823 5824
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5825 5826 5827 5828 5829 5830 5831 5832
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5833
 * @connector: eDP connector
5834 5835 5836 5837 5838 5839 5840 5841 5842 5843
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5844
static struct drm_display_mode *
5845 5846
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
5847
{
5848
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
5849 5850
	struct drm_display_mode *downclock_mode = NULL;

5851 5852 5853
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5854
	if (INTEL_GEN(dev_priv) <= 6) {
5855 5856 5857 5858 5859
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5860
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5861 5862 5863
		return NULL;
	}

5864 5865
	downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
						    &connector->base);
5866 5867

	if (!downclock_mode) {
5868
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5869 5870 5871
		return NULL;
	}

5872
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5873

5874
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5875
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5876 5877 5878
	return downclock_mode;
}

5879
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5880
				     struct intel_connector *intel_connector)
5881
{
5882
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5883
	struct drm_i915_private *dev_priv = to_i915(dev);
5884
	struct drm_connector *connector = &intel_connector->base;
5885
	struct drm_display_mode *fixed_mode = NULL;
5886
	struct drm_display_mode *alt_fixed_mode = NULL;
5887
	struct drm_display_mode *downclock_mode = NULL;
5888 5889 5890
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5891
	enum pipe pipe = INVALID_PIPE;
5892

5893
	if (!intel_dp_is_edp(intel_dp))
5894 5895
		return true;

5896 5897 5898 5899 5900 5901
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
5902
	if (intel_get_lvds_encoder(&dev_priv->drm)) {
5903 5904 5905 5906 5907 5908
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5909
	pps_lock(intel_dp);
5910 5911

	intel_dp_init_panel_power_timestamps(intel_dp);
5912
	intel_dp_pps_init(intel_dp);
5913
	intel_edp_panel_vdd_sanitize(intel_dp);
5914

5915
	pps_unlock(intel_dp);
5916

5917
	/* Cache DPCD and EDID for edp. */
5918
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5919

5920
	if (!has_dpcd) {
5921 5922
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5923
		goto out_vdd_off;
5924 5925
	}

5926
	mutex_lock(&dev->mode_config.mutex);
5927
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5941
	/* prefer fixed mode from EDID if available, save an alt mode also */
5942 5943 5944
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5945 5946
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5947 5948
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
5949 5950 5951 5952 5953 5954 5955
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5956
		if (fixed_mode) {
5957
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5958 5959 5960
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5961
	}
5962
	mutex_unlock(&dev->mode_config.mutex);
5963

5964
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5965 5966
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5967 5968 5969 5970 5971 5972

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5973
		pipe = vlv_active_pipe(intel_dp);
5974 5975 5976 5977 5978 5979 5980 5981 5982

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5983 5984
	}

5985 5986
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
5987
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5988
	intel_panel_setup_backlight(connector, pipe);
5989 5990

	return true;
5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
6003 6004
}

6005
/* Set up the hotplug pin and aux power domain. */
6006 6007 6008 6009
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
6010
	struct intel_dp *intel_dp = &intel_dig_port->dp;
6011 6012
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
6013

6014
	encoder->hpd_pin = intel_hpd_pin_default(dev_priv, encoder->port);
6015

6016
	switch (encoder->port) {
6017
	case PORT_A:
6018
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
6019 6020
		break;
	case PORT_B:
6021
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
6022 6023
		break;
	case PORT_C:
6024
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
6025 6026
		break;
	case PORT_D:
6027
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
6028 6029
		break;
	case PORT_E:
6030 6031
		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
6032
		break;
R
Rodrigo Vivi 已提交
6033 6034 6035
	case PORT_F:
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_F;
		break;
6036
	default:
6037
		MISSING_CASE(encoder->port);
6038 6039 6040
	}
}

6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6064
bool
6065 6066
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6067
{
6068 6069 6070 6071
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6072
	struct drm_i915_private *dev_priv = to_i915(dev);
6073
	enum port port = intel_encoder->port;
6074
	int type;
6075

6076 6077 6078 6079
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6080 6081 6082 6083 6084
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6085 6086
	intel_dp_set_source_rates(intel_dp);

6087
	intel_dp->reset_link_params = true;
6088
	intel_dp->pps_pipe = INVALID_PIPE;
6089
	intel_dp->active_pipe = INVALID_PIPE;
6090

6091
	/* intel_dp vfuncs */
6092
	if (INTEL_GEN(dev_priv) >= 9)
6093
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6094
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6095
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6096
	else if (HAS_PCH_SPLIT(dev_priv))
6097 6098
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
6099
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
6100

6101
	if (INTEL_GEN(dev_priv) >= 9)
6102 6103
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
6104
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6105

6106
	if (HAS_DDI(dev_priv))
6107 6108
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6109 6110
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6111
	intel_dp->attached_connector = intel_connector;
6112

6113
	if (intel_dp_is_port_edp(dev_priv, port))
6114
		type = DRM_MODE_CONNECTOR_eDP;
6115 6116
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6117

6118 6119 6120
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6121 6122 6123 6124 6125 6126 6127 6128
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6129
	/* eDP only on port B and/or C on vlv/chv */
6130
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6131 6132
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6133 6134
		return false;

6135 6136 6137 6138
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6139
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6140 6141
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

6142 6143
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
		connector->interlace_allowed = true;
6144 6145
	connector->doublescan_allowed = 0;

6146 6147
	intel_dp_init_connector_port_info(intel_dig_port);

6148
	intel_dp_aux_init(intel_dp);
6149

6150
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6151
			  edp_panel_vdd_work);
6152

6153
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6154

6155
	if (HAS_DDI(dev_priv))
6156 6157 6158 6159
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6160
	/* init MST on ports that can support it */
6161
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6162 6163
	    (port == PORT_B || port == PORT_C ||
	     port == PORT_D || port == PORT_F))
6164 6165
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6166

6167
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6168 6169 6170
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6171
	}
6172

6173 6174
	intel_dp_add_properties(intel_dp, connector);

6175 6176 6177 6178
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6179
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6180 6181 6182
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6183 6184

	return true;
6185 6186 6187 6188 6189

fail:
	drm_connector_cleanup(connector);

	return false;
6190
}
6191

6192
bool intel_dp_init(struct drm_i915_private *dev_priv,
6193 6194
		   i915_reg_t output_reg,
		   enum port port)
6195 6196 6197 6198 6199 6200
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6201
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6202
	if (!intel_dig_port)
6203
		return false;
6204

6205
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6206 6207
	if (!intel_connector)
		goto err_connector_alloc;
6208 6209 6210 6211

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6212 6213 6214
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6215
		goto err_encoder_init;
6216

6217
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6218
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6219
	intel_encoder->get_config = intel_dp_get_config;
6220
	intel_encoder->suspend = intel_dp_encoder_suspend;
6221
	if (IS_CHERRYVIEW(dev_priv)) {
6222
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6223 6224
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6225
		intel_encoder->disable = vlv_disable_dp;
6226
		intel_encoder->post_disable = chv_post_disable_dp;
6227
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6228
	} else if (IS_VALLEYVIEW(dev_priv)) {
6229
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6230 6231
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6232
		intel_encoder->disable = vlv_disable_dp;
6233
		intel_encoder->post_disable = vlv_post_disable_dp;
6234 6235 6236 6237 6238
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6239
	} else {
6240 6241
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6242
		intel_encoder->disable = g4x_disable_dp;
6243
	}
6244 6245

	intel_dig_port->dp.output_reg = output_reg;
6246
	intel_dig_port->max_lanes = 4;
6247

6248
	intel_encoder->type = INTEL_OUTPUT_DP;
6249
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6250
	if (IS_CHERRYVIEW(dev_priv)) {
6251 6252 6253 6254 6255 6256 6257
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6258
	intel_encoder->cloneable = 0;
6259
	intel_encoder->port = port;
6260

6261
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6262
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6263

6264 6265 6266
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6267 6268 6269
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6270
	return true;
S
Sudip Mukherjee 已提交
6271 6272 6273

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6274
err_encoder_init:
S
Sudip Mukherjee 已提交
6275 6276 6277
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6278
	return false;
6279
}
6280 6281 6282

void intel_dp_mst_suspend(struct drm_device *dev)
{
6283
	struct drm_i915_private *dev_priv = to_i915(dev);
6284 6285 6286 6287
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6288
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6289 6290

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6291 6292
			continue;

6293 6294
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6295 6296 6297 6298 6299
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6300
	struct drm_i915_private *dev_priv = to_i915(dev);
6301 6302 6303
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6304
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6305
		int ret;
6306

6307 6308
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6309

6310 6311 6312
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6313 6314
	}
}