intel_dp.c 168.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69 70
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72 73 74 75
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97
				  324000, 432000, 540000 };
98 99 100
static const int chv_rates[] = { 162000, 202500, 210000, 216000,
				 243000, 270000, 324000, 405000,
				 420000, 432000, 540000 };
101
static const int default_rates[] = { 162000, 270000, 540000 };
102

103 104 105 106 107 108 109 110 111
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
112 113 114
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
115 116
}

117
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
118
{
119 120 121
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
122 123
}

124 125
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
126
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
127 128
}

C
Chris Wilson 已提交
129
static void intel_dp_link_down(struct intel_dp *intel_dp);
130
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
131
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
132
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
133 134
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
135

136 137
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
138
{
139
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
140 141 142 143

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
144
	case DP_LINK_BW_5_4:
145
		break;
146
	default:
147 148
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
149 150 151 152 153 154
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

188
static int
189
intel_dp_link_required(int pixel_clock, int bpp)
190
{
191
	return (pixel_clock * bpp + 9) / 10;
192 193
}

194 195 196 197 198 199
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

200
static enum drm_mode_status
201 202 203
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
204
	struct intel_dp *intel_dp = intel_attached_dp(connector);
205 206
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
207 208
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
209

210 211
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
212 213
			return MODE_PANEL;

214
		if (mode->vdisplay > fixed_mode->vdisplay)
215
			return MODE_PANEL;
216 217

		target_clock = fixed_mode->clock;
218 219
	}

220
	max_link_clock = intel_dp_max_link_rate(intel_dp);
221
	max_lanes = intel_dp_max_lane_count(intel_dp);
222 223 224 225 226

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
227
		return MODE_CLOCK_HIGH;
228 229 230 231

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

232 233 234
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

235 236 237
	return MODE_OK;
}

238
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
239 240 241 242 243 244 245 246 247 248 249
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

250
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251 252 253 254 255 256 257 258
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

259 260 261 262 263 264 265
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

266 267 268 269
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

293 294
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
295
				    struct intel_dp *intel_dp);
296 297
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
298
					      struct intel_dp *intel_dp);
299

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

332 333 334 335 336 337 338
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
339
	bool pll_enabled;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

363 364 365 366 367 368 369 370 371 372
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

373 374 375 376 377 378 379 380 381 382 383 384 385 386
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
387 388 389

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
390 391
}

392 393 394 395 396 397
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
398 399
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
400
	enum pipe pipe;
401

V
Ville Syrjälä 已提交
402
	lockdep_assert_held(&dev_priv->pps_mutex);
403

404 405 406
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
432 433 434
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
435

436 437
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
438 439 440 441 442 443

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
444 445
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
446

447 448 449 450 451
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
452 453 454 455

	return intel_dp->pps_pipe;
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
476

477
static enum pipe
478 479 480
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
481 482
{
	enum pipe pipe;
483 484 485 486

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
487 488 489 490

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

491 492 493
		if (!pipe_check(dev_priv, pipe))
			continue;

494
		return pipe;
495 496
	}

497 498 499 500 501 502 503 504 505 506 507 508 509 510
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
511 512 513 514 515 516 517 518 519 520 521
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
522 523 524 525 526 527

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
528 529
	}

530 531 532
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

533 534
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
535 536
}

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

601
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
602

603
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
604 605
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

606 607 608 609 610 611 612 613 614 615 616
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

617
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
618

619 620 621
	return 0;
}

622
static bool edp_have_panel_power(struct intel_dp *intel_dp)
623
{
624
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
625 626
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
627 628
	lockdep_assert_held(&dev_priv->pps_mutex);

629 630 631 632
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

633
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
634 635
}

636
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
637
{
638
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
639 640
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
641 642
	lockdep_assert_held(&dev_priv->pps_mutex);

643 644 645 646
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

647
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
648 649
}

650 651 652
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
653
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
654
	struct drm_i915_private *dev_priv = dev->dev_private;
655

656 657
	if (!is_edp(intel_dp))
		return;
658

659
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
660 661
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
662 663
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
664 665 666
	}
}

667 668 669 670 671 672
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
673
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
674 675 676
	uint32_t status;
	bool done;

677
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
678
	if (has_aux_irq)
679
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
680
					  msecs_to_jiffies_timeout(10));
681 682 683 684 685 686 687 688 689 690
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

691
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
692
{
693 694
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
695

696 697 698
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
699
	 */
700 701 702 703 704 705 706
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
707
	struct drm_i915_private *dev_priv = dev->dev_private;
708 709 710 711 712

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
713 714
		return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);

715 716 717 718 719 720 721 722 723 724 725 726 727 728
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
729
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
730 731
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
732 733 734 735 736
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
737
	} else  {
738
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
739
	}
740 741
}

742 743 744 745 746
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

747 748 749 750 751 752 753 754 755 756
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
777
	       DP_AUX_CH_CTL_DONE |
778
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
779
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
780
	       timeout |
781
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
782 783
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
784
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
785 786
}

787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

802 803
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
804
		const uint8_t *send, int send_bytes,
805 806 807 808 809 810 811
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
812
	uint32_t aux_clock_divider;
813 814
	int i, ret, recv_bytes;
	uint32_t status;
815
	int try, clock = 0;
816
	bool has_aux_irq = HAS_AUX_IRQ(dev);
817 818
	bool vdd;

819
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
820

821 822 823 824 825 826
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
827
	vdd = edp_panel_vdd_on(intel_dp);
828 829 830 831 832 833 834 835

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
836

837 838
	intel_aux_display_runtime_get(dev_priv);

839 840
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
841
		status = I915_READ_NOTRACE(ch_ctl);
842 843 844 845 846 847 848 849
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
850 851
		ret = -EBUSY;
		goto out;
852 853
	}

854 855 856 857 858 859
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

860
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
861 862 863 864
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
865

866 867 868 869 870
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
871 872
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
873 874

			/* Send the command and wait for it to complete */
875
			I915_WRITE(ch_ctl, send_ctl);
876 877 878 879 880 881 882 883 884 885

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

886
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
887
				continue;
888 889 890 891 892 893 894 895

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
896
				continue;
897
			}
898 899 900
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
901
		if (status & DP_AUX_CH_CTL_DONE)
902 903 904 905
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
906
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
907 908
		ret = -EBUSY;
		goto out;
909 910 911 912 913
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
914
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
915
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
916 917
		ret = -EIO;
		goto out;
918
	}
919 920 921

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
922
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
923
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
924 925
		ret = -ETIMEDOUT;
		goto out;
926 927 928 929 930 931 932
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
933

934
	for (i = 0; i < recv_bytes; i += 4)
935 936
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
937

938 939 940
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
941
	intel_aux_display_runtime_put(dev_priv);
942

943 944 945
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

946
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
947

948
	return ret;
949 950
}

951 952
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
953 954
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
955
{
956 957 958
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
959 960
	int ret;

961 962 963
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
964 965
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
966

967 968 969
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
970
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
971
		rxsize = 2; /* 0 or 1 data bytes */
972

973 974
		if (WARN_ON(txsize > 20))
			return -E2BIG;
975

976
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
977

978 979 980
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
981

982 983 984 985 986 987 988
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
989 990
		}
		break;
991

992 993
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
994
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
995
		rxsize = msg->size + 1;
996

997 998
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
999

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1011
		}
1012 1013 1014 1015 1016
		break;

	default:
		ret = -EINVAL;
		break;
1017
	}
1018

1019
	return ret;
1020 1021
}

1022 1023 1024 1025
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1026 1027
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1028
	const char *name = NULL;
1029 1030
	int ret;

1031 1032 1033
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1034
		name = "DPDDC-A";
1035
		break;
1036 1037
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1038
		name = "DPDDC-B";
1039
		break;
1040 1041
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1042
		name = "DPDDC-C";
1043
		break;
1044 1045
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1046
		name = "DPDDC-D";
1047 1048 1049
		break;
	default:
		BUG();
1050 1051
	}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1062
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1063

1064
	intel_dp->aux.name = name;
1065 1066
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1067

1068 1069
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1070

1071
	ret = drm_dp_aux_register(&intel_dp->aux);
1072
	if (ret < 0) {
1073
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1074 1075
			  name, ret);
		return;
1076
	}
1077

1078 1079 1080 1081 1082
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1083
		drm_dp_aux_unregister(&intel_dp->aux);
1084
	}
1085 1086
}

1087 1088 1089 1090 1091
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1092 1093 1094
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1095 1096 1097
	intel_connector_unregister(intel_connector);
}

1098
static void
1099
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1100 1101 1102
{
	u32 ctrl1;

1103 1104 1105
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1106 1107 1108 1109 1110
	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1111 1112
	switch (link_clock / 2) {
	case 81000:
1113
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1114 1115
					      SKL_DPLL0);
		break;
1116
	case 135000:
1117
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1118 1119
					      SKL_DPLL0);
		break;
1120
	case 270000:
1121
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1122 1123
					      SKL_DPLL0);
		break;
1124
	case 162000:
1125
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1126 1127 1128 1129 1130 1131
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1132
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1133 1134 1135
					      SKL_DPLL0);
		break;
	case 216000:
1136
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1137 1138 1139
					      SKL_DPLL0);
		break;

1140 1141 1142 1143
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1144
static void
1145
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1160
static int
1161
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1162
{
1163 1164 1165
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1166
	}
1167 1168 1169 1170

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1171 1172
}

1173
static int
1174
intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
1175
{
1176 1177 1178 1179
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
		return ARRAY_SIZE(bxt_rates);
	} else if (IS_SKYLAKE(dev)) {
1180 1181
		*source_rates = skl_rates;
		return ARRAY_SIZE(skl_rates);
1182 1183 1184
	} else if (IS_CHERRYVIEW(dev)) {
		*source_rates = chv_rates;
		return ARRAY_SIZE(chv_rates);
1185
	}
1186 1187 1188

	*source_rates = default_rates;

1189 1190 1191 1192 1193 1194 1195 1196
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
		/* WaDisableHBR2:skl */
		return (DP_LINK_BW_2_7 >> 3) + 1;
	else if (INTEL_INFO(dev)->gen >= 8 ||
	    (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
		return (DP_LINK_BW_5_4 >> 3) + 1;
	else
		return (DP_LINK_BW_2_7 >> 3) + 1;
1197 1198
}

1199 1200
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1201
		   struct intel_crtc_state *pipe_config, int link_bw)
1202 1203
{
	struct drm_device *dev = encoder->base.dev;
1204 1205
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1206 1207

	if (IS_G4X(dev)) {
1208 1209
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1210
	} else if (HAS_PCH_SPLIT(dev)) {
1211 1212
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1213 1214 1215
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1216
	} else if (IS_VALLEYVIEW(dev)) {
1217 1218
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1219
	}
1220 1221 1222 1223 1224 1225 1226 1227 1228

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1229 1230 1231
	}
}

1232 1233
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1234
			   int *common_rates)
1235 1236 1237 1238 1239
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1240 1241
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1242
			common_rates[k] = source_rates[i];
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1255 1256
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(dev, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1267
			       common_rates);
1268 1269
}

1270 1271 1272 1273 1274 1275 1276 1277
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1278
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
1290 1291
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	source_len = intel_dp_source_rates(dev, &source_rates);
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1305 1306 1307
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1308 1309
}

1310
static int rate_to_index(int find, const int *rates)
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1321 1322 1323 1324 1325 1326
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1327
	len = intel_dp_common_rates(intel_dp, rates);
1328 1329 1330 1331 1332 1333
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1334 1335
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1336
	return rate_to_index(rate, intel_dp->sink_rates);
1337 1338
}

P
Paulo Zanoni 已提交
1339
bool
1340
intel_dp_compute_config(struct intel_encoder *encoder,
1341
			struct intel_crtc_state *pipe_config)
1342
{
1343
	struct drm_device *dev = encoder->base.dev;
1344
	struct drm_i915_private *dev_priv = dev->dev_private;
1345
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1346
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1347
	enum port port = dp_to_dig_port(intel_dp)->port;
1348
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1349
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1350
	int lane_count, clock;
1351
	int min_lane_count = 1;
1352
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1353
	/* Conveniently, the link BW constants become indices with a shift...*/
1354
	int min_clock = 0;
1355
	int max_clock;
1356
	int bpp, mode_rate;
1357
	int link_avail, link_clock;
1358 1359
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1360

1361
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1362 1363

	/* No common link rates between source and sink */
1364
	WARN_ON(common_len <= 0);
1365

1366
	max_clock = common_len - 1;
1367

1368
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1369 1370
		pipe_config->has_pch_encoder = true;

1371
	pipe_config->has_dp_encoder = true;
1372
	pipe_config->has_drrs = false;
1373
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1374

1375 1376 1377
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1378 1379 1380 1381 1382 1383 1384 1385

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
			ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
			if (ret)
				return ret;
		}

1386 1387 1388 1389
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1390 1391
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1392 1393
	}

1394
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1395 1396
		return false;

1397
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1398
		      "max bw %d pixel clock %iKHz\n",
1399
		      max_lane_count, common_rates[max_clock],
1400
		      adjusted_mode->crtc_clock);
1401

1402 1403
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1404
	bpp = pipe_config->pipe_bpp;
1405 1406 1407 1408 1409 1410 1411
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1412 1413 1414 1415 1416 1417 1418 1419 1420
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1421
	}
1422

1423
	for (; bpp >= 6*3; bpp -= 2*3) {
1424 1425
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1426

1427
		for (clock = min_clock; clock <= max_clock; clock++) {
1428 1429 1430 1431
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1432
				link_clock = common_rates[clock];
1433 1434 1435 1436 1437 1438 1439 1440 1441
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1442

1443
	return false;
1444

1445
found:
1446 1447 1448 1449 1450 1451
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1452
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1453 1454 1455 1456 1457
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1458
	if (intel_dp->color_range)
1459
		pipe_config->limited_color_range = true;
1460

1461
	intel_dp->lane_count = lane_count;
1462

1463
	if (intel_dp->num_sink_rates) {
1464
		intel_dp->link_bw = 0;
1465
		intel_dp->rate_select =
1466
			intel_dp_rate_select(intel_dp, common_rates[clock]);
1467 1468
	} else {
		intel_dp->link_bw =
1469
			drm_dp_link_rate_to_bw_code(common_rates[clock]);
1470
		intel_dp->rate_select = 0;
1471 1472
	}

1473
	pipe_config->pipe_bpp = bpp;
1474
	pipe_config->port_clock = common_rates[clock];
1475

1476 1477
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1478
		      pipe_config->port_clock, bpp);
1479 1480
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1481

1482
	intel_link_compute_m_n(bpp, lane_count,
1483 1484
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1485
			       &pipe_config->dp_m_n);
1486

1487
	if (intel_connector->panel.downclock_mode != NULL &&
1488
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1489
			pipe_config->has_drrs = true;
1490 1491 1492 1493 1494 1495
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1496
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1497
		skl_edp_set_pll_config(pipe_config, common_rates[clock]);
1498 1499
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1500
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1501 1502 1503
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1504

1505
	return true;
1506 1507
}

1508
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1509
{
1510 1511 1512
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1513 1514 1515
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1516 1517
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1518 1519 1520
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1521
	if (crtc->config->port_clock == 162000) {
1522 1523 1524 1525
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1526
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1527
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1528 1529
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1530
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1531
	}
1532

1533 1534 1535 1536 1537 1538
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1539
static void intel_dp_prepare(struct intel_encoder *encoder)
1540
{
1541
	struct drm_device *dev = encoder->base.dev;
1542
	struct drm_i915_private *dev_priv = dev->dev_private;
1543
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1544
	enum port port = dp_to_dig_port(intel_dp)->port;
1545
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1546
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1547

1548
	/*
K
Keith Packard 已提交
1549
	 * There are four kinds of DP registers:
1550 1551
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1552 1553
	 * 	SNB CPU
	 *	IVB CPU
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1564

1565 1566 1567 1568
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1569

1570 1571
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1572
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1573

1574
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1575
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1576

1577
	/* Split out the IBX/CPU vs CPT settings */
1578

1579
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1580 1581 1582 1583 1584 1585
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1586
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1587 1588
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1589
		intel_dp->DP |= crtc->pipe << 29;
1590
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1591 1592
		u32 trans_dp;

1593
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1594 1595 1596 1597 1598 1599 1600

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1601
	} else {
1602
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1603
			intel_dp->DP |= intel_dp->color_range;
1604 1605 1606 1607 1608 1609 1610

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1611
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1612 1613
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1614
		if (IS_CHERRYVIEW(dev))
1615
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1616 1617
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1618
	}
1619 1620
}

1621 1622
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1623

1624 1625
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1626

1627 1628
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1629

1630
static void wait_panel_status(struct intel_dp *intel_dp,
1631 1632
				       u32 mask,
				       u32 value)
1633
{
1634
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1635
	struct drm_i915_private *dev_priv = dev->dev_private;
1636 1637
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1638 1639
	lockdep_assert_held(&dev_priv->pps_mutex);

1640 1641
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1642

1643
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1644 1645 1646
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1647

1648
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1649
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1650 1651
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1652
	}
1653 1654

	DRM_DEBUG_KMS("Wait complete\n");
1655
}
1656

1657
static void wait_panel_on(struct intel_dp *intel_dp)
1658 1659
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1660
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1661 1662
}

1663
static void wait_panel_off(struct intel_dp *intel_dp)
1664 1665
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1666
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1667 1668
}

1669
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1670 1671
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1672 1673 1674 1675 1676 1677

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1678
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1679 1680
}

1681
static void wait_backlight_on(struct intel_dp *intel_dp)
1682 1683 1684 1685 1686
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1687
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1688 1689 1690 1691
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1692

1693 1694 1695 1696
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1697
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1698
{
1699 1700 1701
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1702

V
Ville Syrjälä 已提交
1703 1704
	lockdep_assert_held(&dev_priv->pps_mutex);

1705
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1706 1707 1708
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1709 1710
}

1711 1712 1713 1714 1715
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1716
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1717
{
1718
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1719 1720
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1721
	struct drm_i915_private *dev_priv = dev->dev_private;
1722
	enum intel_display_power_domain power_domain;
1723
	u32 pp;
1724
	u32 pp_stat_reg, pp_ctrl_reg;
1725
	bool need_to_disable = !intel_dp->want_panel_vdd;
1726

V
Ville Syrjälä 已提交
1727 1728
	lockdep_assert_held(&dev_priv->pps_mutex);

1729
	if (!is_edp(intel_dp))
1730
		return false;
1731

1732
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1733
	intel_dp->want_panel_vdd = true;
1734

1735
	if (edp_have_panel_vdd(intel_dp))
1736
		return need_to_disable;
1737

1738 1739
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1740

V
Ville Syrjälä 已提交
1741 1742
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1743

1744 1745
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1746

1747
	pp = ironlake_get_pp_control(intel_dp);
1748
	pp |= EDP_FORCE_VDD;
1749

1750 1751
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1752 1753 1754 1755 1756

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1757 1758 1759
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1760
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1761 1762
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1763 1764
		msleep(intel_dp->panel_power_up_delay);
	}
1765 1766 1767 1768

	return need_to_disable;
}

1769 1770 1771 1772 1773 1774 1775
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1776
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1777
{
1778
	bool vdd;
1779

1780 1781 1782
	if (!is_edp(intel_dp))
		return;

1783
	pps_lock(intel_dp);
1784
	vdd = edp_panel_vdd_on(intel_dp);
1785
	pps_unlock(intel_dp);
1786

R
Rob Clark 已提交
1787
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1788
	     port_name(dp_to_dig_port(intel_dp)->port));
1789 1790
}

1791
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1792
{
1793
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1794
	struct drm_i915_private *dev_priv = dev->dev_private;
1795 1796 1797 1798
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1799
	u32 pp;
1800
	u32 pp_stat_reg, pp_ctrl_reg;
1801

V
Ville Syrjälä 已提交
1802
	lockdep_assert_held(&dev_priv->pps_mutex);
1803

1804
	WARN_ON(intel_dp->want_panel_vdd);
1805

1806
	if (!edp_have_panel_vdd(intel_dp))
1807
		return;
1808

V
Ville Syrjälä 已提交
1809 1810
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1811

1812 1813
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1814

1815 1816
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1817

1818 1819
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1820

1821 1822 1823
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1824

1825 1826
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1827

1828 1829
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1830
}
1831

1832
static void edp_panel_vdd_work(struct work_struct *__work)
1833 1834 1835 1836
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1837
	pps_lock(intel_dp);
1838 1839
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1840
	pps_unlock(intel_dp);
1841 1842
}

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1856 1857 1858 1859 1860
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1861
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1862
{
V
Ville Syrjälä 已提交
1863 1864 1865 1866 1867
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1868 1869
	if (!is_edp(intel_dp))
		return;
1870

R
Rob Clark 已提交
1871
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1872
	     port_name(dp_to_dig_port(intel_dp)->port));
1873

1874 1875
	intel_dp->want_panel_vdd = false;

1876
	if (sync)
1877
		edp_panel_vdd_off_sync(intel_dp);
1878 1879
	else
		edp_panel_vdd_schedule_off(intel_dp);
1880 1881
}

1882
static void edp_panel_on(struct intel_dp *intel_dp)
1883
{
1884
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1885
	struct drm_i915_private *dev_priv = dev->dev_private;
1886
	u32 pp;
1887
	u32 pp_ctrl_reg;
1888

1889 1890
	lockdep_assert_held(&dev_priv->pps_mutex);

1891
	if (!is_edp(intel_dp))
1892
		return;
1893

V
Ville Syrjälä 已提交
1894 1895
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1896

1897 1898 1899
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1900
		return;
1901

1902
	wait_panel_power_cycle(intel_dp);
1903

1904
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1905
	pp = ironlake_get_pp_control(intel_dp);
1906 1907 1908
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1909 1910
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1911
	}
1912

1913
	pp |= POWER_TARGET_ON;
1914 1915 1916
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1917 1918
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1919

1920
	wait_panel_on(intel_dp);
1921
	intel_dp->last_power_on = jiffies;
1922

1923 1924
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1925 1926
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1927
	}
1928
}
V
Ville Syrjälä 已提交
1929

1930 1931 1932 1933 1934 1935 1936
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1937
	pps_unlock(intel_dp);
1938 1939
}

1940 1941

static void edp_panel_off(struct intel_dp *intel_dp)
1942
{
1943 1944
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1945
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1946
	struct drm_i915_private *dev_priv = dev->dev_private;
1947
	enum intel_display_power_domain power_domain;
1948
	u32 pp;
1949
	u32 pp_ctrl_reg;
1950

1951 1952
	lockdep_assert_held(&dev_priv->pps_mutex);

1953 1954
	if (!is_edp(intel_dp))
		return;
1955

V
Ville Syrjälä 已提交
1956 1957
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1958

V
Ville Syrjälä 已提交
1959 1960
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1961

1962
	pp = ironlake_get_pp_control(intel_dp);
1963 1964
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1965 1966
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1967

1968
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1969

1970 1971
	intel_dp->want_panel_vdd = false;

1972 1973
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1974

1975
	intel_dp->last_power_cycle = jiffies;
1976
	wait_panel_off(intel_dp);
1977 1978

	/* We got a reference when we enabled the VDD. */
1979 1980
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1981
}
V
Ville Syrjälä 已提交
1982

1983 1984 1985 1986
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1987

1988 1989
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1990
	pps_unlock(intel_dp);
1991 1992
}

1993 1994
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1995
{
1996 1997
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1998 1999
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2000
	u32 pp_ctrl_reg;
2001

2002 2003 2004 2005 2006 2007
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2008
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2009

2010
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2011

2012
	pp = ironlake_get_pp_control(intel_dp);
2013
	pp |= EDP_BLC_ENABLE;
2014

2015
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2016 2017 2018

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2019

2020
	pps_unlock(intel_dp);
2021 2022
}

2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2037
{
2038
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2039 2040
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2041
	u32 pp_ctrl_reg;
2042

2043 2044 2045
	if (!is_edp(intel_dp))
		return;

2046
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2047

2048
	pp = ironlake_get_pp_control(intel_dp);
2049
	pp &= ~EDP_BLC_ENABLE;
2050

2051
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2052 2053 2054

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2055

2056
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2057 2058

	intel_dp->last_backlight_off = jiffies;
2059
	edp_wait_backlight_off(intel_dp);
2060
}
2061

2062 2063 2064 2065 2066 2067 2068
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2069

2070
	_intel_edp_backlight_off(intel_dp);
2071
	intel_panel_disable_backlight(intel_dp->attached_connector);
2072
}
2073

2074 2075 2076 2077 2078 2079 2080 2081
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2082 2083
	bool is_enabled;

2084
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2085
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2086
	pps_unlock(intel_dp);
2087 2088 2089 2090

	if (is_enabled == enable)
		return;

2091 2092
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2093 2094 2095 2096 2097 2098 2099

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2100
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2101
{
2102 2103 2104
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2105 2106 2107
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2108 2109 2110
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2111 2112
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2113 2114 2115 2116 2117 2118 2119 2120 2121
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2122 2123
	POSTING_READ(DP_A);
	udelay(200);
2124 2125
}

2126
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2127
{
2128 2129 2130
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2131 2132 2133
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2134 2135 2136
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2137
	dpa_ctl = I915_READ(DP_A);
2138 2139 2140 2141 2142 2143 2144
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2145
	dpa_ctl &= ~DP_PLL_ENABLE;
2146
	I915_WRITE(DP_A, dpa_ctl);
2147
	POSTING_READ(DP_A);
2148 2149 2150
	udelay(200);
}

2151
/* If the sink supports it, try to set the power state appropriately */
2152
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2153 2154 2155 2156 2157 2158 2159 2160
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2161 2162
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2163 2164 2165 2166 2167 2168
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2169 2170
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2171 2172 2173 2174 2175
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2176 2177 2178 2179

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2180 2181
}

2182 2183
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2184
{
2185
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2186
	enum port port = dp_to_dig_port(intel_dp)->port;
2187 2188
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2189 2190 2191 2192
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2193
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2194 2195 2196
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2197 2198 2199 2200

	if (!(tmp & DP_PORT_EN))
		return false;

2201
	if (IS_GEN7(dev) && port == PORT_A) {
2202
		*pipe = PORT_TO_PIPE_CPT(tmp);
2203
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2204
		enum pipe p;
2205

2206 2207 2208 2209
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2210 2211 2212 2213
				return true;
			}
		}

2214 2215
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
2216 2217 2218 2219
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2220
	}
2221

2222 2223
	return true;
}
2224

2225
static void intel_dp_get_config(struct intel_encoder *encoder,
2226
				struct intel_crtc_state *pipe_config)
2227 2228 2229
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2230 2231 2232 2233
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2234
	int dotclock;
2235

2236
	tmp = I915_READ(intel_dp->output_reg);
2237 2238

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2239

2240 2241 2242
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2243 2244 2245
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2246

2247
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2248 2249 2250 2251
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2252
		if (tmp & DP_SYNC_HS_HIGH)
2253 2254 2255
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2256

2257
		if (tmp & DP_SYNC_VS_HIGH)
2258 2259 2260 2261
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2262

2263
	pipe_config->base.adjusted_mode.flags |= flags;
2264

2265 2266 2267 2268
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2269 2270 2271 2272
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2273
	if (port == PORT_A) {
2274 2275 2276 2277 2278
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2279 2280 2281 2282 2283 2284 2285

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2286
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2287

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2307 2308
}

2309
static void intel_disable_dp(struct intel_encoder *encoder)
2310
{
2311
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2312
	struct drm_device *dev = encoder->base.dev;
2313 2314
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2315
	if (crtc->config->has_audio)
2316
		intel_audio_codec_disable(encoder);
2317

2318 2319 2320
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2321 2322
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2323
	intel_edp_panel_vdd_on(intel_dp);
2324
	intel_edp_backlight_off(intel_dp);
2325
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2326
	intel_edp_panel_off(intel_dp);
2327

2328 2329
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2330
		intel_dp_link_down(intel_dp);
2331 2332
}

2333
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2334
{
2335
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2336
	enum port port = dp_to_dig_port(intel_dp)->port;
2337

2338
	intel_dp_link_down(intel_dp);
2339 2340
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2341 2342 2343 2344 2345 2346 2347
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2348 2349
}

2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

V
Ville Syrjälä 已提交
2364
	mutex_lock(&dev_priv->sb_lock);
2365 2366

	/* Propagate soft reset to data lane reset */
2367
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2368
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2369
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2370

2371 2372 2373 2374 2375 2376 2377 2378 2379
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2380
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2381
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2382

V
Ville Syrjälä 已提交
2383
	mutex_unlock(&dev_priv->sb_lock);
2384 2385
}

2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2422 2423
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2492 2493
}

2494
static void intel_enable_dp(struct intel_encoder *encoder)
2495
{
2496 2497 2498
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2499
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2500
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2501
	unsigned int lane_mask = 0x0;
2502

2503 2504
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2505

2506 2507 2508 2509 2510
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2511
	intel_dp_enable_port(intel_dp);
2512 2513 2514 2515 2516 2517 2518

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2519
	if (IS_VALLEYVIEW(dev))
2520 2521
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2522

2523
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2524 2525
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2526
	intel_dp_stop_link_train(intel_dp);
2527

2528
	if (crtc->config->has_audio) {
2529 2530 2531 2532
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2533
}
2534

2535 2536
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2537 2538
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2539
	intel_enable_dp(encoder);
2540
	intel_edp_backlight_on(intel_dp);
2541
}
2542

2543 2544
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2545 2546
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2547
	intel_edp_backlight_on(intel_dp);
2548
	intel_psr_enable(intel_dp);
2549 2550
}

2551
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2552 2553 2554 2555
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2556 2557
	intel_dp_prepare(encoder);

2558 2559 2560
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2561
		ironlake_edp_pll_on(intel_dp);
2562
	}
2563 2564
}

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2591 2592 2593 2594 2595 2596 2597 2598
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2599 2600 2601
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2602 2603 2604
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2605
		enum port port;
2606 2607 2608 2609 2610

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2611
		port = dp_to_dig_port(intel_dp)->port;
2612 2613 2614 2615 2616

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2617
			      pipe_name(pipe), port_name(port));
2618

2619 2620 2621
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2622 2623

		/* make sure vdd is off before we steal it */
2624
		vlv_detach_power_sequencer(intel_dp);
2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2638 2639 2640
	if (!is_edp(intel_dp))
		return;

2641 2642 2643 2644 2645 2646 2647 2648 2649
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2650
		vlv_detach_power_sequencer(intel_dp);
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2665 2666
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2667 2668
}

2669
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2670
{
2671
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2672
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2673
	struct drm_device *dev = encoder->base.dev;
2674
	struct drm_i915_private *dev_priv = dev->dev_private;
2675
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2676
	enum dpio_channel port = vlv_dport_to_channel(dport);
2677 2678
	int pipe = intel_crtc->pipe;
	u32 val;
2679

V
Ville Syrjälä 已提交
2680
	mutex_lock(&dev_priv->sb_lock);
2681

2682
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2683 2684 2685 2686 2687 2688
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2689 2690 2691
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2692

V
Ville Syrjälä 已提交
2693
	mutex_unlock(&dev_priv->sb_lock);
2694 2695

	intel_enable_dp(encoder);
2696 2697
}

2698
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2699 2700 2701 2702
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2703 2704
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2705
	enum dpio_channel port = vlv_dport_to_channel(dport);
2706
	int pipe = intel_crtc->pipe;
2707

2708 2709
	intel_dp_prepare(encoder);

2710
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2711
	mutex_lock(&dev_priv->sb_lock);
2712
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2713 2714
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2715
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2716 2717 2718 2719 2720 2721
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2722 2723 2724
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2725
	mutex_unlock(&dev_priv->sb_lock);
2726 2727
}

2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2738
	int data, i, stagger;
2739
	u32 val;
2740

V
Ville Syrjälä 已提交
2741
	mutex_lock(&dev_priv->sb_lock);
2742

2743 2744 2745 2746 2747 2748 2749 2750 2751
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2752
	/* Deassert soft data lane reset*/
2753
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2754
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2755 2756 2757 2758 2759 2760 2761 2762 2763
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2764

2765
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2766
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2767
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2768 2769

	/* Program Tx lane latency optimal setting*/
2770 2771 2772 2773 2774 2775 2776 2777
	for (i = 0; i < 4; i++) {
		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(7) |
		       DPIO_TX2_STAGGER_MULT(5));
2810

V
Ville Syrjälä 已提交
2811
	mutex_unlock(&dev_priv->sb_lock);
2812 2813 2814 2815

	intel_enable_dp(encoder);
}

2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2827 2828
	intel_dp_prepare(encoder);

V
Ville Syrjälä 已提交
2829
	mutex_lock(&dev_priv->sb_lock);
2830

2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
2879
	mutex_unlock(&dev_priv->sb_lock);
2880 2881
}

2882
/*
2883 2884
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2885 2886 2887
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2888
 */
2889 2890 2891
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2892
{
2893 2894
	ssize_t ret;
	int i;
2895

2896 2897 2898 2899 2900 2901 2902
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2903
	for (i = 0; i < 3; i++) {
2904 2905 2906
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2907 2908
		msleep(1);
	}
2909

2910
	return ret;
2911 2912 2913 2914 2915 2916 2917
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2918
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2919
{
2920 2921 2922 2923
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2924 2925
}

2926
/* These are source-specific values. */
2927
static uint8_t
K
Keith Packard 已提交
2928
intel_dp_voltage_max(struct intel_dp *intel_dp)
2929
{
2930
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2931
	struct drm_i915_private *dev_priv = dev->dev_private;
2932
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2933

2934 2935 2936
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2937
		if (dev_priv->edp_low_vswing && port == PORT_A)
2938
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2939
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2940
	} else if (IS_VALLEYVIEW(dev))
2941
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2942
	else if (IS_GEN7(dev) && port == PORT_A)
2943
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2944
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2945
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2946
	else
2947
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2948 2949 2950 2951 2952
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2953
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2954
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2955

2956 2957 2958 2959 2960 2961 2962 2963
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2964 2965
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2966 2967 2968 2969
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2970
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2971 2972 2973 2974 2975 2976 2977
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2978
		default:
2979
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2980
		}
2981 2982
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2983 2984 2985 2986 2987 2988 2989
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2990
		default:
2991
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2992
		}
2993
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2994
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2995 2996 2997 2998 2999
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3000
		default:
3001
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3002 3003 3004
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3005 3006 3007 3008 3009 3010 3011
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3012
		default:
3013
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3014
		}
3015 3016 3017
	}
}

3018
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3019 3020 3021 3022
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3023 3024
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3025 3026 3027
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3028
	enum dpio_channel port = vlv_dport_to_channel(dport);
3029
	int pipe = intel_crtc->pipe;
3030 3031

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3032
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3033 3034
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3035
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3036 3037 3038
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3039
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3040 3041 3042
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3043
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3044 3045 3046
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3047
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3048 3049 3050 3051 3052 3053 3054
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3055
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3056 3057
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3058
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3059 3060 3061
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3062
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3063 3064 3065
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3066
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3067 3068 3069 3070 3071 3072 3073
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3074
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3075 3076
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3077
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3078 3079 3080
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3081
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3082 3083 3084 3085 3086 3087 3088
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3089
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3090 3091
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3092
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3104
	mutex_lock(&dev_priv->sb_lock);
3105 3106 3107
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3108
			 uniqtranscale_reg_value);
3109 3110 3111 3112
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3113
	mutex_unlock(&dev_priv->sb_lock);
3114 3115 3116 3117

	return 0;
}

3118
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3119 3120 3121 3122 3123
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3124
	u32 deemph_reg_value, margin_reg_value, val;
3125 3126
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3127 3128
	enum pipe pipe = intel_crtc->pipe;
	int i;
3129 3130

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3131
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3132
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3133
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3134 3135 3136
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3137
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3138 3139 3140
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3141
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3142 3143 3144
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3145
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3146 3147 3148 3149 3150 3151 3152 3153
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3154
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3155
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3156
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3157 3158 3159
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3160
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3161 3162 3163
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3164
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3165 3166 3167 3168 3169 3170 3171
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3172
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3173
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3174
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3175 3176 3177
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3178
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3179 3180 3181 3182 3183 3184 3185
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3186
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3187
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3188
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3200
	mutex_lock(&dev_priv->sb_lock);
3201 3202

	/* Clear calc init */
3203 3204
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3205 3206
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3207 3208 3209 3210
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3211 3212
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3213
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3214

3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3225
	/* Program swing deemph */
3226 3227 3228 3229 3230 3231
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3232 3233

	/* Program swing margin */
3234 3235
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3236 3237
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3238 3239
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3240 3241

	/* Disable unique transition scale */
3242 3243 3244 3245 3246
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3247 3248

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3249
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3250
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3251
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3252 3253 3254 3255 3256 3257 3258

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3259 3260 3261 3262 3263
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3264

3265 3266 3267 3268 3269 3270
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3271 3272 3273
	}

	/* Start swing calculation */
3274 3275 3276 3277 3278 3279 3280
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3281 3282 3283 3284 3285 3286

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

V
Ville Syrjälä 已提交
3287
	mutex_unlock(&dev_priv->sb_lock);
3288 3289 3290 3291

	return 0;
}

3292
static void
J
Jani Nikula 已提交
3293 3294
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3295 3296 3297 3298
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3299 3300
	uint8_t voltage_max;
	uint8_t preemph_max;
3301

3302
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3303 3304
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3305 3306 3307 3308 3309 3310 3311

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3312
	voltage_max = intel_dp_voltage_max(intel_dp);
3313 3314
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3315

K
Keith Packard 已提交
3316 3317 3318
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3319 3320

	for (lane = 0; lane < 4; lane++)
3321
		intel_dp->train_set[lane] = v | p;
3322 3323 3324
}

static uint32_t
3325
gen4_signal_levels(uint8_t train_set)
3326
{
3327
	uint32_t	signal_levels = 0;
3328

3329
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3330
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3331 3332 3333
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3334
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3335 3336
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3337
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3338 3339
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3340
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3341 3342 3343
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3344
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3345
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3346 3347 3348
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3349
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3350 3351
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3352
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3353 3354
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3355
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3356 3357 3358 3359 3360 3361
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3362 3363
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3364
gen6_edp_signal_levels(uint8_t train_set)
3365
{
3366 3367 3368
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3369 3370
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3371
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3372
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3373
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3374 3375
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3376
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3377 3378
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3379
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3380 3381
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3382
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3383
	default:
3384 3385 3386
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3387 3388 3389
	}
}

K
Keith Packard 已提交
3390 3391
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3392
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3393 3394 3395 3396
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3397
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3398
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3399
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3400
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3401
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3402 3403
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3404
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3405
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3406
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3407 3408
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3409
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3410
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3411
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3412 3413 3414 3415 3416 3417 3418 3419 3420
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3421 3422
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3423
hsw_signal_levels(uint8_t train_set)
3424
{
3425 3426 3427
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3428
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3429
		return DDI_BUF_TRANS_SELECT(0);
3430
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3431
		return DDI_BUF_TRANS_SELECT(1);
3432
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3433
		return DDI_BUF_TRANS_SELECT(2);
3434
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3435
		return DDI_BUF_TRANS_SELECT(3);
3436

3437
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3438
		return DDI_BUF_TRANS_SELECT(4);
3439
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3440
		return DDI_BUF_TRANS_SELECT(5);
3441
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3442
		return DDI_BUF_TRANS_SELECT(6);
3443

3444
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3445
		return DDI_BUF_TRANS_SELECT(7);
3446
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3447
		return DDI_BUF_TRANS_SELECT(8);
3448 3449 3450

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DDI_BUF_TRANS_SELECT(9);
3451 3452 3453
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3454
		return DDI_BUF_TRANS_SELECT(0);
3455 3456 3457
	}
}

3458
static void bxt_signal_levels(struct intel_dp *intel_dp)
3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	enum port port = dport->port;
	struct drm_device *dev = dport->base.base.dev;
	struct intel_encoder *encoder = &dport->base;
	uint8_t train_set = intel_dp->train_set[0];
	uint32_t level = 0;

	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 0;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 1;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 2;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
		level = 3;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 5;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 7;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 9;
		break;
	}

	bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
}

3507 3508 3509 3510 3511
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3512
	enum port port = intel_dig_port->port;
3513 3514 3515 3516
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3517 3518
	if (IS_BROXTON(dev)) {
		signal_levels = 0;
3519
		bxt_signal_levels(intel_dp);
3520 3521
		mask = 0;
	} else if (HAS_DDI(dev)) {
3522
		signal_levels = hsw_signal_levels(train_set);
3523
		mask = DDI_BUF_EMP_MASK;
3524
	} else if (IS_CHERRYVIEW(dev)) {
3525
		signal_levels = chv_signal_levels(intel_dp);
3526
		mask = 0;
3527
	} else if (IS_VALLEYVIEW(dev)) {
3528
		signal_levels = vlv_signal_levels(intel_dp);
3529
		mask = 0;
3530
	} else if (IS_GEN7(dev) && port == PORT_A) {
3531
		signal_levels = gen7_edp_signal_levels(train_set);
3532
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3533
	} else if (IS_GEN6(dev) && port == PORT_A) {
3534
		signal_levels = gen6_edp_signal_levels(train_set);
3535 3536
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3537
		signal_levels = gen4_signal_levels(train_set);
3538 3539 3540
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3541 3542 3543 3544 3545 3546 3547 3548
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3549 3550 3551 3552

	*DP = (*DP & ~mask) | signal_levels;
}

3553
static bool
C
Chris Wilson 已提交
3554
intel_dp_set_link_train(struct intel_dp *intel_dp,
3555
			uint32_t *DP,
3556
			uint8_t dp_train_pat)
3557
{
3558 3559
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3560
	struct drm_i915_private *dev_priv = dev->dev_private;
3561 3562
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3563

3564
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3565

3566
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3567
	POSTING_READ(intel_dp->output_reg);
3568

3569 3570
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3571
	    DP_TRAINING_PATTERN_DISABLE) {
3572 3573 3574 3575 3576 3577
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3578
	}
3579

3580 3581
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3582 3583

	return ret == len;
3584 3585
}

3586 3587 3588 3589
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3590 3591
	if (!intel_dp->train_set_valid)
		memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3592 3593 3594 3595 3596 3597
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3598
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3611 3612
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3613 3614 3615 3616

	return ret == intel_dp->lane_count;
}

3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3648
/* Enable corresponding port and start training pattern 1 */
3649
void
3650
intel_dp_start_link_train(struct intel_dp *intel_dp)
3651
{
3652
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3653
	struct drm_device *dev = encoder->dev;
3654 3655
	int i;
	uint8_t voltage;
3656
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3657
	uint32_t DP = intel_dp->DP;
3658
	uint8_t link_config[2];
3659

P
Paulo Zanoni 已提交
3660
	if (HAS_DDI(dev))
3661 3662
		intel_ddi_prepare_link_retrain(encoder);

3663
	/* Write the link configuration data */
3664 3665 3666 3667
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3668
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3669
	if (intel_dp->num_sink_rates)
3670 3671
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3672 3673 3674

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3675
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3676 3677

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3678

3679 3680 3681 3682 3683 3684 3685 3686
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3687
	voltage = 0xff;
3688 3689
	voltage_tries = 0;
	loop_tries = 0;
3690
	for (;;) {
3691
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3692

3693
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3694 3695
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3696
			break;
3697
		}
3698

3699
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3700
			DRM_DEBUG_KMS("clock recovery OK\n");
3701 3702 3703
			break;
		}

3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
		/*
		 * if we used previously trained voltage and pre-emphasis values
		 * and we don't get clock recovery, reset link training values
		 */
		if (intel_dp->train_set_valid) {
			DRM_DEBUG_KMS("clock recovery not ok, reset");
			/* clear the flag as we are not reusing train set */
			intel_dp->train_set_valid = false;
			if (!intel_dp_reset_link_train(intel_dp, &DP,
						       DP_TRAINING_PATTERN_1 |
						       DP_LINK_SCRAMBLING_DISABLE)) {
				DRM_ERROR("failed to enable link training\n");
				return;
			}
			continue;
		}

3721 3722 3723
		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3724
				break;
3725
		if (i == intel_dp->lane_count) {
3726 3727
			++loop_tries;
			if (loop_tries == 5) {
3728
				DRM_ERROR("too many full retries, give up\n");
3729 3730
				break;
			}
3731 3732 3733
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3734 3735 3736
			voltage_tries = 0;
			continue;
		}
3737

3738
		/* Check to see if we've tried the same voltage 5 times */
3739
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3740
			++voltage_tries;
3741
			if (voltage_tries == 5) {
3742
				DRM_ERROR("too many voltage retries, give up\n");
3743 3744 3745 3746 3747
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3748

3749 3750 3751 3752 3753
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3754 3755
	}

3756 3757 3758
	intel_dp->DP = DP;
}

3759
void
3760 3761 3762
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3763
	int tries, cr_tries;
3764
	uint32_t DP = intel_dp->DP;
3765 3766 3767 3768 3769
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3770

3771
	/* channel equalization */
3772
	if (!intel_dp_set_link_train(intel_dp, &DP,
3773
				     training_pattern |
3774 3775 3776 3777 3778
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3779
	tries = 0;
3780
	cr_tries = 0;
3781 3782
	channel_eq = false;
	for (;;) {
3783
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3784

3785 3786 3787 3788 3789
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3790
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3791 3792
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3793
			break;
3794
		}
3795

3796
		/* Make sure clock is still ok */
3797
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3798
			intel_dp->train_set_valid = false;
3799
			intel_dp_start_link_train(intel_dp);
3800
			intel_dp_set_link_train(intel_dp, &DP,
3801
						training_pattern |
3802
						DP_LINK_SCRAMBLING_DISABLE);
3803 3804 3805 3806
			cr_tries++;
			continue;
		}

3807
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3808 3809 3810
			channel_eq = true;
			break;
		}
3811

3812 3813
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
3814
			intel_dp->train_set_valid = false;
3815
			intel_dp_start_link_train(intel_dp);
3816
			intel_dp_set_link_train(intel_dp, &DP,
3817
						training_pattern |
3818
						DP_LINK_SCRAMBLING_DISABLE);
3819 3820 3821 3822
			tries = 0;
			cr_tries++;
			continue;
		}
3823

3824 3825 3826 3827 3828
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3829
		++tries;
3830
	}
3831

3832 3833 3834 3835
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3836
	if (channel_eq) {
3837
		intel_dp->train_set_valid = true;
M
Masanari Iida 已提交
3838
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3839
	}
3840 3841 3842 3843
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3844
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3845
				DP_TRAINING_PATTERN_DISABLE);
3846 3847 3848
}

static void
C
Chris Wilson 已提交
3849
intel_dp_link_down(struct intel_dp *intel_dp)
3850
{
3851
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3852
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3853
	enum port port = intel_dig_port->port;
3854
	struct drm_device *dev = intel_dig_port->base.base.dev;
3855
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3856
	uint32_t DP = intel_dp->DP;
3857

3858
	if (WARN_ON(HAS_DDI(dev)))
3859 3860
		return;

3861
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3862 3863
		return;

3864
	DRM_DEBUG_KMS("\n");
3865

3866 3867
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3868
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3869
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3870
	} else {
3871 3872 3873 3874
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3875
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3876
	}
3877
	I915_WRITE(intel_dp->output_reg, DP);
3878
	POSTING_READ(intel_dp->output_reg);
3879

3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3897
		I915_WRITE(intel_dp->output_reg, DP);
3898
		POSTING_READ(intel_dp->output_reg);
3899 3900
	}

3901
	msleep(intel_dp->panel_power_down_delay);
3902 3903
}

3904 3905
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3906
{
R
Rodrigo Vivi 已提交
3907 3908 3909
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3910
	uint8_t rev;
R
Rodrigo Vivi 已提交
3911

3912 3913
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3914
		return false; /* aux transfer failed */
3915

3916
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3917

3918 3919 3920
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3921 3922
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3923
	if (is_edp(intel_dp)) {
3924 3925 3926
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3927 3928
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3929
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3930
		}
3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3946 3947
	}

3948
	/* Training Pattern 3 support, both source and sink */
3949
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3950 3951
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3952
		intel_dp->use_tps3 = true;
3953
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3954 3955 3956
	} else
		intel_dp->use_tps3 = false;

3957 3958 3959 3960 3961
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3962
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3963 3964
		int i;

3965 3966
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3967 3968
				sink_rates,
				sizeof(sink_rates));
3969

3970 3971
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3972 3973 3974 3975

			if (val == 0)
				break;

3976 3977
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3978
		}
3979
		intel_dp->num_sink_rates = i;
3980
	}
3981 3982 3983

	intel_dp_print_rates(intel_dp);

3984 3985 3986 3987 3988 3989 3990
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3991 3992 3993
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3994 3995 3996
		return false; /* downstream port status fetch failed */

	return true;
3997 3998
}

3999 4000 4001 4002 4003 4004 4005 4006
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

4007
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
4008 4009 4010
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

4011
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
4012 4013 4014 4015
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

4041 4042 4043 4044 4045 4046
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
4047 4048 4049
	u8 buf;
	int test_crc_count;
	int attempts = 6;
4050
	int ret = 0;
4051

4052
	hsw_disable_ips(intel_crtc);
4053

4054 4055 4056 4057 4058 4059 4060 4061 4062
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
		ret = -EIO;
		goto out;
	}

	if (!(buf & DP_TEST_CRC_SUPPORTED)) {
		ret = -ENOTTY;
		goto out;
	}
4063

4064 4065 4066 4067
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4068

4069
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4070 4071 4072 4073 4074 4075 4076 4077 4078
				buf | DP_TEST_SINK_START) < 0) {
		ret = -EIO;
		goto out;
	}

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4079

R
Rodrigo Vivi 已提交
4080
	test_crc_count = buf & DP_TEST_COUNT_MASK;
4081

R
Rodrigo Vivi 已提交
4082
	do {
4083
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4084 4085 4086 4087
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
R
Rodrigo Vivi 已提交
4088 4089 4090 4091
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
4092
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4093 4094
		ret = -ETIMEDOUT;
		goto out;
R
Rodrigo Vivi 已提交
4095
	}
4096

4097 4098 4099 4100
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto out;
	}
4101

4102 4103 4104 4105
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4106
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4107 4108 4109 4110 4111 4112 4113
			       buf & ~DP_TEST_SINK_START) < 0) {
		ret = -EIO;
		goto out;
	}
out:
	hsw_enable_ips(intel_crtc);
	return ret;
4114 4115
}

4116 4117 4118
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4119 4120 4121
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4122 4123
}

4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4151
{
4152
	uint8_t test_result = DP_TEST_NAK;
4153 4154 4155 4156
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4157
	    connector->edid_corrupt ||
4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
					&intel_connector->detect_edid->checksum,
D
Dan Carpenter 已提交
4176
					1))
4177 4178 4179 4180 4181 4182 4183 4184 4185
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4186 4187 4188 4189
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4190
{
4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

4201
	intel_dp->compliance_test_active = 0;
4202
	intel_dp->compliance_test_type = 0;
4203 4204
	intel_dp->compliance_test_data = 0;

4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4246 4247
}

4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4270
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4286
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4305 4306 4307 4308 4309 4310 4311 4312
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4313
static void
C
Chris Wilson 已提交
4314
intel_dp_check_link_status(struct intel_dp *intel_dp)
4315
{
4316
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4317
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4318
	u8 sink_irq_vector;
4319
	u8 link_status[DP_LINK_STATUS_SIZE];
4320

4321 4322
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4323
	if (!intel_encoder->connectors_active)
4324
		return;
4325

4326
	if (WARN_ON(!intel_encoder->base.crtc))
4327 4328
		return;

4329 4330 4331
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4332
	/* Try to read receiver status if the link appears to be up */
4333
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4334 4335 4336
		return;
	}

4337
	/* Now read the DPCD to see if it's actually running */
4338
	if (!intel_dp_get_dpcd(intel_dp)) {
4339 4340 4341
		return;
	}

4342 4343 4344 4345
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4346 4347 4348
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4349 4350

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4351
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4352 4353 4354 4355
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4356
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4357
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4358
			      intel_encoder->base.name);
4359 4360
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4361
		intel_dp_stop_link_train(intel_dp);
4362
	}
4363 4364
}

4365
/* XXX this is probably wrong for multiple downstream ports */
4366
static enum drm_connector_status
4367
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4368
{
4369 4370 4371 4372 4373 4374 4375 4376
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4377
		return connector_status_connected;
4378 4379

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4380 4381
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4382
		uint8_t reg;
4383 4384 4385

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4386
			return connector_status_unknown;
4387

4388 4389
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4390 4391 4392
	}

	/* If no HPD, poke DDC gently */
4393
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4394
		return connector_status_connected;
4395 4396

	/* Well we tried, say unknown for unreliable port types */
4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4409 4410 4411

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4412
	return connector_status_disconnected;
4413 4414
}

4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4428
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4429
ironlake_dp_detect(struct intel_dp *intel_dp)
4430
{
4431
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4432 4433
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4434

4435 4436 4437
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4438
	return intel_dp_detect_dpcd(intel_dp);
4439 4440
}

4441 4442
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4443 4444
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4445
	uint32_t bit;
4446

4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4459
			return -EINVAL;
4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4473
			return -EINVAL;
4474
		}
4475 4476
	}

4477
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4503 4504
		return connector_status_disconnected;

4505
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4506 4507
}

4508
static struct edid *
4509
intel_dp_get_edid(struct intel_dp *intel_dp)
4510
{
4511
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4512

4513 4514 4515 4516
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4517 4518
			return NULL;

J
Jani Nikula 已提交
4519
		return drm_edid_duplicate(intel_connector->edid);
4520 4521 4522 4523
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4524

4525 4526 4527 4528 4529
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4530

4531 4532 4533 4534 4535 4536 4537
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4538 4539
}

4540 4541
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4542
{
4543
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4544

4545 4546
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4547

4548 4549
	intel_dp->has_audio = false;
}
4550

4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4562

4563 4564 4565 4566 4567 4568
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4569 4570
}

Z
Zhenyu Wang 已提交
4571 4572 4573 4574
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4575 4576
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4577
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4578
	enum drm_connector_status status;
4579
	enum intel_display_power_domain power_domain;
4580
	bool ret;
4581
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4582

4583
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4584
		      connector->base.id, connector->name);
4585
	intel_dp_unset_edid(intel_dp);
4586

4587 4588 4589 4590
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4591
		return connector_status_disconnected;
4592 4593
	}

4594
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4595

4596 4597 4598 4599
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4600 4601 4602 4603
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4604
		goto out;
Z
Zhenyu Wang 已提交
4605

4606 4607
	intel_dp_probe_oui(intel_dp);

4608 4609 4610 4611 4612 4613 4614 4615 4616 4617
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4618
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4619

4620 4621
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4622 4623
	status = connector_status_connected;

4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4638
out:
4639
	intel_dp_power_put(intel_dp, power_domain);
4640
	return status;
4641 4642
}

4643 4644
static void
intel_dp_force(struct drm_connector *connector)
4645
{
4646
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4647
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4648
	enum intel_display_power_domain power_domain;
4649

4650 4651 4652
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4653

4654 4655
	if (connector->status != connector_status_connected)
		return;
4656

4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4678

4679
	/* if eDP has no EDID, fall back to fixed mode */
4680 4681
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4682
		struct drm_display_mode *mode;
4683 4684

		mode = drm_mode_duplicate(connector->dev,
4685
					  intel_connector->panel.fixed_mode);
4686
		if (mode) {
4687 4688 4689 4690
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4691

4692
	return 0;
4693 4694
}

4695 4696 4697 4698
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4699
	struct edid *edid;
4700

4701 4702
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4703
		has_audio = drm_detect_monitor_audio(edid);
4704

4705 4706 4707
	return has_audio;
}

4708 4709 4710 4711 4712
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4713
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4714
	struct intel_connector *intel_connector = to_intel_connector(connector);
4715 4716
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4717 4718
	int ret;

4719
	ret = drm_object_property_set_value(&connector->base, property, val);
4720 4721 4722
	if (ret)
		return ret;

4723
	if (property == dev_priv->force_audio_property) {
4724 4725 4726 4727
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4728 4729
			return 0;

4730
		intel_dp->force_audio = i;
4731

4732
		if (i == HDMI_AUDIO_AUTO)
4733 4734
			has_audio = intel_dp_detect_audio(connector);
		else
4735
			has_audio = (i == HDMI_AUDIO_ON);
4736 4737

		if (has_audio == intel_dp->has_audio)
4738 4739
			return 0;

4740
		intel_dp->has_audio = has_audio;
4741 4742 4743
		goto done;
	}

4744
	if (property == dev_priv->broadcast_rgb_property) {
4745 4746 4747
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4763 4764 4765 4766 4767

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4768 4769 4770
		goto done;
	}

4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4787 4788 4789
	return -EINVAL;

done:
4790 4791
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4792 4793 4794 4795

	return 0;
}

4796
static void
4797
intel_dp_connector_destroy(struct drm_connector *connector)
4798
{
4799
	struct intel_connector *intel_connector = to_intel_connector(connector);
4800

4801
	kfree(intel_connector->detect_edid);
4802

4803 4804 4805
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4806 4807 4808
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4809
		intel_panel_fini(&intel_connector->panel);
4810

4811
	drm_connector_cleanup(connector);
4812
	kfree(connector);
4813 4814
}

P
Paulo Zanoni 已提交
4815
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4816
{
4817 4818
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4819

4820
	drm_dp_aux_unregister(&intel_dp->aux);
4821
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4822 4823
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4824 4825 4826 4827
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4828
		pps_lock(intel_dp);
4829
		edp_panel_vdd_off_sync(intel_dp);
4830 4831
		pps_unlock(intel_dp);

4832 4833 4834 4835
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4836
	}
4837
	drm_encoder_cleanup(encoder);
4838
	kfree(intel_dig_port);
4839 4840
}

4841 4842 4843 4844 4845 4846 4847
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4848 4849 4850 4851
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4852
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4853
	pps_lock(intel_dp);
4854
	edp_panel_vdd_off_sync(intel_dp);
4855
	pps_unlock(intel_dp);
4856 4857
}

4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4883 4884
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4904 4905
}

4906
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4907
	.dpms = intel_connector_dpms,
4908
	.detect = intel_dp_detect,
4909
	.force = intel_dp_force,
4910
	.fill_modes = drm_helper_probe_single_connector_modes,
4911
	.set_property = intel_dp_set_property,
4912
	.atomic_get_property = intel_connector_atomic_get_property,
4913
	.destroy = intel_dp_connector_destroy,
4914
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4915
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4916 4917 4918 4919 4920
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4921
	.best_encoder = intel_best_encoder,
4922 4923 4924
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4925
	.reset = intel_dp_encoder_reset,
4926
	.destroy = intel_dp_encoder_destroy,
4927 4928
};

4929
enum irqreturn
4930 4931 4932
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4933
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4934 4935
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4936
	enum intel_display_power_domain power_domain;
4937
	enum irqreturn ret = IRQ_NONE;
4938

4939 4940
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4941

4942 4943 4944 4945 4946 4947 4948 4949 4950
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4951
		return IRQ_HANDLED;
4952 4953
	}

4954 4955
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4956
		      long_hpd ? "long" : "short");
4957

4958 4959 4960
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4961
	if (long_hpd) {
4962 4963
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
4964 4965 4966 4967 4968 4969 4970 4971

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4984
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4985 4986 4987 4988 4989 4990 4991 4992
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4993
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4994
			intel_dp_check_link_status(intel_dp);
4995
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4996 4997
		}
	}
4998 4999 5000

	ret = IRQ_HANDLED;

5001
	goto put_power;
5002 5003 5004 5005 5006 5007 5008
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
5009 5010 5011 5012
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5013 5014
}

5015 5016
/* Return which DP Port should be selected for Transcoder DP control */
int
5017
intel_trans_dp_port_sel(struct drm_crtc *crtc)
5018 5019
{
	struct drm_device *dev = crtc->dev;
5020 5021
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
5022

5023 5024
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
5025

5026 5027
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
5028
			return intel_dp->output_reg;
5029
	}
C
Chris Wilson 已提交
5030

5031 5032 5033
	return -1;
}

5034
/* check the VBT to see whether the eDP is on DP-D port */
5035
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
5036 5037
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5038
	union child_device_config *p_child;
5039
	int i;
5040 5041 5042 5043 5044
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
5045

5046 5047 5048
	if (port == PORT_A)
		return true;

5049
	if (!dev_priv->vbt.child_dev_num)
5050 5051
		return false;

5052 5053
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
5054

5055
		if (p_child->common.dvo_port == port_mapping[port] &&
5056 5057
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
5058 5059 5060 5061 5062
			return true;
	}
	return false;
}

5063
void
5064 5065
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5066 5067
	struct intel_connector *intel_connector = to_intel_connector(connector);

5068
	intel_attach_force_audio_property(connector);
5069
	intel_attach_broadcast_rgb_property(connector);
5070
	intel_dp->color_range_auto = true;
5071 5072 5073

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5074 5075
		drm_object_attach_property(
			&connector->base,
5076
			connector->dev->mode_config.scaling_mode_property,
5077 5078
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5079
	}
5080 5081
}

5082 5083 5084 5085 5086 5087 5088
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5089 5090
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5091
				    struct intel_dp *intel_dp)
5092 5093
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5094 5095
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5096
	u32 pp_on, pp_off, pp_div, pp;
5097
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5098

V
Ville Syrjälä 已提交
5099 5100
	lockdep_assert_held(&dev_priv->pps_mutex);

5101 5102 5103 5104
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5105
	if (HAS_PCH_SPLIT(dev)) {
5106
		pp_ctrl_reg = PCH_PP_CONTROL;
5107 5108 5109 5110
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5111 5112 5113 5114 5115 5116
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5117
	}
5118 5119 5120

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5121
	pp = ironlake_get_pp_control(intel_dp);
5122
	I915_WRITE(pp_ctrl_reg, pp);
5123

5124 5125 5126
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5147
	vbt = dev_priv->vbt.edp_pps;
5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5166
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5167 5168 5169 5170 5171 5172 5173 5174 5175
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5176
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5177 5178 5179 5180 5181 5182 5183
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5184 5185 5186 5187 5188 5189 5190 5191 5192 5193
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5194
					      struct intel_dp *intel_dp)
5195 5196
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5197 5198 5199
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
5200
	enum port port = dp_to_dig_port(intel_dp)->port;
5201
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5202

V
Ville Syrjälä 已提交
5203
	lockdep_assert_held(&dev_priv->pps_mutex);
5204 5205 5206 5207 5208 5209

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5210 5211 5212 5213 5214
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5215 5216
	}

5217 5218 5219 5220 5221 5222 5223 5224
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5225
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5226 5227
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5228
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5229 5230
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5231
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5232
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5233 5234 5235 5236
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5237
	if (IS_VALLEYVIEW(dev)) {
5238
		port_sel = PANEL_PORT_SELECT_VLV(port);
5239
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5240
		if (port == PORT_A)
5241
			port_sel = PANEL_PORT_SELECT_DPA;
5242
		else
5243
			port_sel = PANEL_PORT_SELECT_DPD;
5244 5245
	}

5246 5247 5248 5249 5250
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
5251 5252

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5253 5254 5255
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
5256 5257
}

5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5270
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5271 5272 5273
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5274 5275
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5276
	struct intel_crtc_state *config = NULL;
5277 5278
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
5279
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5280 5281 5282 5283 5284 5285

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5286 5287
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5288 5289 5290
		return;
	}

5291
	/*
5292 5293
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5294
	 */
5295

5296 5297
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5298
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5299 5300 5301 5302 5303 5304

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5305
	config = intel_crtc->config;
5306

5307
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5308 5309 5310 5311
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5312 5313
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5314 5315
		index = DRRS_LOW_RR;

5316
	if (index == dev_priv->drrs.refresh_rate_type) {
5317 5318 5319 5320 5321 5322 5323 5324 5325 5326
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5327
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5340
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5341
		val = I915_READ(reg);
5342

5343
		if (index > DRRS_HIGH_RR) {
5344 5345 5346 5347
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5348
		} else {
5349 5350 5351 5352
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5353 5354 5355 5356
		}
		I915_WRITE(reg, val);
	}

5357 5358 5359 5360 5361
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5362 5363 5364 5365 5366 5367
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5395 5396 5397 5398 5399
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5441
	/*
5442 5443
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5444 5445
	 */

5446 5447
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5448

5449 5450 5451 5452
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5453

5454 5455
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5456 5457
}

5458
/**
5459
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5460 5461 5462
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5463 5464
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5465 5466 5467
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5468 5469 5470 5471 5472 5473 5474
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5475
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5476 5477
		return;

5478
	cancel_delayed_work(&dev_priv->drrs.work);
5479

5480
	mutex_lock(&dev_priv->drrs.mutex);
5481 5482 5483 5484 5485
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5486 5487 5488
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5489
	/* invalidate means busy screen hence upclock */
5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501
	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

5502
/**
5503
 * intel_edp_drrs_flush - Restart Idleness DRRS
5504 5505 5506
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5507 5508 5509 5510
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5511 5512 5513
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5514 5515 5516 5517 5518 5519 5520
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5521
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5522 5523
		return;

5524
	cancel_delayed_work(&dev_priv->drrs.work);
5525

5526
	mutex_lock(&dev_priv->drrs.mutex);
5527 5528 5529 5530 5531
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5532 5533 5534 5535
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546
	/* flush means busy screen hence upclock */
	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5547 5548 5549 5550 5551
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5602
static struct drm_display_mode *
5603 5604
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5605 5606
{
	struct drm_connector *connector = &intel_connector->base;
5607
	struct drm_device *dev = connector->dev;
5608 5609 5610
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5611 5612 5613
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5614 5615 5616 5617 5618 5619
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5620
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5621 5622 5623 5624 5625 5626 5627
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5628
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5629 5630 5631
		return NULL;
	}

5632
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5633

5634
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5635
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5636 5637 5638
	return downclock_mode;
}

5639
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5640
				     struct intel_connector *intel_connector)
5641 5642 5643
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5644 5645
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5646 5647
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5648
	struct drm_display_mode *downclock_mode = NULL;
5649 5650 5651
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5652
	enum pipe pipe = INVALID_PIPE;
5653 5654 5655 5656

	if (!is_edp(intel_dp))
		return true;

5657 5658 5659
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5660

5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5676
	pps_lock(intel_dp);
5677
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5678
	pps_unlock(intel_dp);
5679

5680
	mutex_lock(&dev->mode_config.mutex);
5681
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5700 5701
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5713
	mutex_unlock(&dev->mode_config.mutex);
5714

5715 5716 5717
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5737 5738
	}

5739
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5740
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5741
	intel_panel_setup_backlight(connector, pipe);
5742 5743 5744 5745

	return true;
}

5746
bool
5747 5748
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5749
{
5750 5751 5752 5753
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5754
	struct drm_i915_private *dev_priv = dev->dev_private;
5755
	enum port port = intel_dig_port->port;
5756
	int type;
5757

5758 5759
	intel_dp->pps_pipe = INVALID_PIPE;

5760
	/* intel_dp vfuncs */
5761 5762 5763
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5764 5765 5766 5767 5768 5769 5770 5771
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5772 5773 5774 5775
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5776

5777 5778
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5779
	intel_dp->attached_connector = intel_connector;
5780

5781
	if (intel_dp_is_edp(dev, port))
5782
		type = DRM_MODE_CONNECTOR_eDP;
5783 5784
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5785

5786 5787 5788 5789 5790 5791 5792 5793
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5794 5795 5796 5797 5798
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5799 5800 5801 5802
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5803
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5804 5805 5806 5807 5808
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5809
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5810
			  edp_panel_vdd_work);
5811

5812
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5813
	drm_connector_register(connector);
5814

P
Paulo Zanoni 已提交
5815
	if (HAS_DDI(dev))
5816 5817 5818
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5819
	intel_connector->unregister = intel_dp_connector_unregister;
5820

5821
	/* Set up the hotplug pin. */
5822 5823
	switch (port) {
	case PORT_A:
5824
		intel_encoder->hpd_pin = HPD_PORT_A;
5825 5826
		break;
	case PORT_B:
5827
		intel_encoder->hpd_pin = HPD_PORT_B;
5828 5829
		break;
	case PORT_C:
5830
		intel_encoder->hpd_pin = HPD_PORT_C;
5831 5832
		break;
	case PORT_D:
5833
		intel_encoder->hpd_pin = HPD_PORT_D;
5834 5835
		break;
	default:
5836
		BUG();
5837 5838
	}

5839
	if (is_edp(intel_dp)) {
5840
		pps_lock(intel_dp);
5841 5842
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5843
			vlv_initial_power_sequencer_setup(intel_dp);
5844
		else
5845
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5846
		pps_unlock(intel_dp);
5847
	}
5848

5849
	intel_dp_aux_init(intel_dp, intel_connector);
5850

5851
	/* init MST on ports that can support it */
5852 5853 5854 5855
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5856

5857
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5858
		drm_dp_aux_unregister(&intel_dp->aux);
5859 5860
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5861 5862 5863 5864
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5865
			pps_lock(intel_dp);
5866
			edp_panel_vdd_off_sync(intel_dp);
5867
			pps_unlock(intel_dp);
5868
		}
5869
		drm_connector_unregister(connector);
5870
		drm_connector_cleanup(connector);
5871
		return false;
5872
	}
5873

5874 5875
	intel_dp_add_properties(intel_dp, connector);

5876 5877 5878 5879 5880 5881 5882 5883
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5884

5885 5886
	i915_debugfs_connector_add(connector);

5887
	return true;
5888
}
5889 5890 5891 5892

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5893
	struct drm_i915_private *dev_priv = dev->dev_private;
5894 5895 5896 5897 5898
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5899
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5900 5901 5902
	if (!intel_dig_port)
		return;

5903
	intel_connector = intel_connector_alloc();
5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5915
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5916 5917
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5918
	intel_encoder->get_config = intel_dp_get_config;
5919
	intel_encoder->suspend = intel_dp_encoder_suspend;
5920
	if (IS_CHERRYVIEW(dev)) {
5921
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5922 5923
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5924
		intel_encoder->post_disable = chv_post_disable_dp;
5925
	} else if (IS_VALLEYVIEW(dev)) {
5926
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5927 5928
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5929
		intel_encoder->post_disable = vlv_post_disable_dp;
5930
	} else {
5931 5932
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5933 5934
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5935
	}
5936

5937
	intel_dig_port->port = port;
5938 5939
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5940
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5941 5942 5943 5944 5945 5946 5947 5948
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5949
	intel_encoder->cloneable = 0;
5950

5951
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5952
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5953

5954 5955 5956
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5957
		kfree(intel_connector);
5958
	}
5959
}
5960 5961 5962 5963 5964 5965 5966 5967

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5968
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5987
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}