intel_dp.c 170.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99 100
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
101

102 103 104 105 106 107 108 109 110
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
111 112 113
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
114 115
}

116
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
117
{
118 119 120
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
121 122
}

123 124
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
125
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
126 127
}

C
Chris Wilson 已提交
128
static void intel_dp_link_down(struct intel_dp *intel_dp);
129
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
130
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
131
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
132 133
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
134
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static int intel_dp_num_rates(u8 link_bw_code)
{
	switch (link_bw_code) {
	default:
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     link_bw_code);
	case DP_LINK_BW_1_62:
		return 1;
	case DP_LINK_BW_2_7:
		return 2;
	case DP_LINK_BW_5_4:
		return 3;
	}
}

/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
	int i, num_rates;

	num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);

	for (i = 0; i < num_rates; i++)
		intel_dp->sink_rates[i] = default_rates[i];

	intel_dp->num_sink_rates = num_rates;
}

164 165
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
166
{
167
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
168 169
}

170 171
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
172 173
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
174 175
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
176 177 178 179

	return min(source_max, sink_max);
}

180
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
181 182 183 184
{
	return intel_dp->max_link_lane_count;
}

185
int
186
intel_dp_link_required(int pixel_clock, int bpp)
187
{
188 189
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
190 191
}

192
int
193 194
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
195 196 197 198 199 200 201
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
202 203
}

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

227 228
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
229 230 231
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
232
	const int *source_rates;
233 234
	int size;

235 236 237
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

238
	if (IS_GEN9_LP(dev_priv)) {
239
		source_rates = bxt_rates;
240
		size = ARRAY_SIZE(bxt_rates);
241
	} else if (IS_GEN9_BC(dev_priv)) {
242
		source_rates = skl_rates;
243 244
		size = ARRAY_SIZE(skl_rates);
	} else {
245
		source_rates = default_rates;
246 247 248 249 250 251 252
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

253 254
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

280 281 282 283 284 285 286 287 288 289 290 291
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

292
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
293
{
294
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
295

296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

/* get length of common rates potentially limited by max_rate */
static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
					  int max_rate)
{
	const int *common_rates = intel_dp->common_rates;
	int i, common_len = intel_dp->num_common_rates;
315 316 317 318 319 320

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
321

322
	return 0;
323 324
}

325 326 327
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
328
	int index;
329

330 331 332 333
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
334 335
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
336
	} else if (lane_count > 1) {
337
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
338
		intel_dp->max_link_lane_count = lane_count >> 1;
339 340 341 342 343 344 345 346
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

347
static enum drm_mode_status
348 349 350
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
351
	struct intel_dp *intel_dp = intel_attached_dp(connector);
352 353
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
354 355
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
356 357 358
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
359

360 361
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
362 363
			return MODE_PANEL;

364
		if (mode->vdisplay > fixed_mode->vdisplay)
365
			return MODE_PANEL;
366 367

		target_clock = fixed_mode->clock;
368 369
	}

370
	max_link_clock = intel_dp_max_link_rate(intel_dp);
371
	max_lanes = intel_dp_max_lane_count(intel_dp);
372 373 374 375

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

376
	if (mode_rate > max_rate || target_clock > max_dotclk)
377
		return MODE_CLOCK_HIGH;
378 379 380 381

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

382 383 384
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

385 386 387
	return MODE_OK;
}

388
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
389 390 391 392 393 394 395 396 397 398 399
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

400
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
401 402 403 404 405 406 407 408
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

409 410
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
411
				    struct intel_dp *intel_dp);
412 413
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
414 415
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
416 417
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
418

419 420 421 422 423
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
424
	struct drm_i915_private *dev_priv = to_i915(dev);
425 426 427 428 429

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
430
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
431 432 433 434 435 436 437 438 439

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
440
	struct drm_i915_private *dev_priv = to_i915(dev);
441 442 443

	mutex_unlock(&dev_priv->pps_mutex);

444
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
445 446
}

447 448 449 450
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
451
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
452
	enum pipe pipe = intel_dp->pps_pipe;
453 454 455
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

474
	if (IS_CHERRYVIEW(dev_priv))
475 476 477 478
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

479 480 481 482 483 484
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
485
	if (!pll_enabled) {
486
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
487 488
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

489
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
490 491 492 493 494
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
495
	}
496

497 498 499 500 501 502 503 504 505 506 507 508 509 510
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
511

512
	if (!pll_enabled) {
513
		vlv_force_pll_off(dev_priv, pipe);
514 515 516 517

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
518 519
}

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

558 559 560 561 562
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
563
	struct drm_i915_private *dev_priv = to_i915(dev);
564
	enum pipe pipe;
565

V
Ville Syrjälä 已提交
566
	lockdep_assert_held(&dev_priv->pps_mutex);
567

568 569 570
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

571 572 573
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

574 575 576
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

577
	pipe = vlv_find_free_pps(dev_priv);
578 579 580 581 582

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
583
	if (WARN_ON(pipe == INVALID_PIPE))
584
		pipe = PIPE_A;
585

586 587
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
588 589 590 591 592 593

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
594
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
595
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
596

597 598 599 600 601
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
602 603 604 605

	return intel_dp->pps_pipe;
}

606 607 608 609 610
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
611
	struct drm_i915_private *dev_priv = to_i915(dev);
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
632
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
633 634 635 636

	return 0;
}

637 638 639 640 641 642
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
643
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
644 645 646 647 648
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
649
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
650 651 652 653 654 655 656
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
657

658
static enum pipe
659 660 661
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
662 663
{
	enum pipe pipe;
664 665

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
666
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
667
			PANEL_PORT_SELECT_MASK;
668 669 670 671

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

672 673 674
		if (!pipe_check(dev_priv, pipe))
			continue;

675
		return pipe;
676 677
	}

678 679 680 681 682 683 684 685
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
686
	struct drm_i915_private *dev_priv = to_i915(dev);
687 688 689 690 691
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
692 693 694 695 696 697 698 699 700 701 702
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
703 704 705 706 707 708

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
709 710
	}

711 712 713
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

714
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
715
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
716 717
}

718
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
719
{
720
	struct drm_device *dev = &dev_priv->drm;
721 722
	struct intel_encoder *encoder;

723
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
724
		    !IS_GEN9_LP(dev_priv)))
725 726 727 728 729 730 731 732 733 734 735 736
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

737
	for_each_intel_encoder(dev, encoder) {
738 739
		struct intel_dp *intel_dp;

740 741
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
742 743 744
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
745 746 747 748 749 750

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

751
		if (IS_GEN9_LP(dev_priv))
752 753 754
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
755
	}
756 757
}

758 759 760 761 762 763 764 765 766 767 768 769
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
770 771
	int pps_idx = 0;

772 773
	memset(regs, 0, sizeof(*regs));

774
	if (IS_GEN9_LP(dev_priv))
775 776 777
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
778

779 780 781 782
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
783
	if (!IS_GEN9_LP(dev_priv))
784
		regs->pp_div = PP_DIVISOR(pps_idx);
785 786
}

787 788
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
789
{
790
	struct pps_registers regs;
791

792 793 794 795
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
796 797
}

798 799
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
800
{
801
	struct pps_registers regs;
802

803 804 805 806
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
807 808
}

809 810 811 812 813 814 815 816
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
817
	struct drm_i915_private *dev_priv = to_i915(dev);
818 819 820 821

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

822
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
823

824
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
825
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
826
		i915_reg_t pp_ctrl_reg, pp_div_reg;
827
		u32 pp_div;
V
Ville Syrjälä 已提交
828

829 830
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
831 832 833 834 835 836 837 838 839
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

840
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
841

842 843 844
	return 0;
}

845
static bool edp_have_panel_power(struct intel_dp *intel_dp)
846
{
847
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
848
	struct drm_i915_private *dev_priv = to_i915(dev);
849

V
Ville Syrjälä 已提交
850 851
	lockdep_assert_held(&dev_priv->pps_mutex);

852
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
853 854 855
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

856
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
857 858
}

859
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
860
{
861
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
862
	struct drm_i915_private *dev_priv = to_i915(dev);
863

V
Ville Syrjälä 已提交
864 865
	lockdep_assert_held(&dev_priv->pps_mutex);

866
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
867 868 869
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

870
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
871 872
}

873 874 875
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
876
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
877
	struct drm_i915_private *dev_priv = to_i915(dev);
878

879 880
	if (!is_edp(intel_dp))
		return;
881

882
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
883 884
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
885 886
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
887 888 889
	}
}

890 891 892 893 894
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
895
	struct drm_i915_private *dev_priv = to_i915(dev);
896
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
897 898 899
	uint32_t status;
	bool done;

900
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
901
	if (has_aux_irq)
902
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
903
					  msecs_to_jiffies_timeout(10));
904
	else
905
		done = wait_for(C, 10) == 0;
906 907 908 909 910 911 912 913
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

914
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
915
{
916
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
917
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
918

919 920 921
	if (index)
		return 0;

922 923
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
924
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
925
	 */
926
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
927 928 929 930 931
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
932
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
933 934 935 936

	if (index)
		return 0;

937 938 939 940 941
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
942
	if (intel_dig_port->port == PORT_A)
943
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
944 945
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
946 947 948 949 950
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
951
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
952

953
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
954
		/* Workaround for non-ULT HSW */
955 956 957 958 959
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
960
	}
961 962

	return ilk_get_aux_clock_divider(intel_dp, index);
963 964
}

965 966 967 968 969 970 971 972 973 974
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

975 976 977 978
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
979 980
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
981 982
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
983 984
	uint32_t precharge, timeout;

985
	if (IS_GEN6(dev_priv))
986 987 988 989
		precharge = 3;
	else
		precharge = 5;

990
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
991 992 993 994 995
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
996
	       DP_AUX_CH_CTL_DONE |
997
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
998
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
999
	       timeout |
1000
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1001 1002
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1003
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1004 1005
}

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1018
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1019 1020 1021
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1022 1023
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1024
		const uint8_t *send, int send_bytes,
1025 1026 1027
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1028 1029
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1030
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1031
	uint32_t aux_clock_divider;
1032 1033
	int i, ret, recv_bytes;
	uint32_t status;
1034
	int try, clock = 0;
1035
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1036 1037
	bool vdd;

1038
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1039

1040 1041 1042 1043 1044 1045
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1046
	vdd = edp_panel_vdd_on(intel_dp);
1047 1048 1049 1050 1051 1052 1053 1054

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1055

1056 1057
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1058
		status = I915_READ_NOTRACE(ch_ctl);
1059 1060 1061 1062 1063 1064
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1065 1066 1067 1068 1069 1070 1071 1072 1073
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1074 1075
		ret = -EBUSY;
		goto out;
1076 1077
	}

1078 1079 1080 1081 1082 1083
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1084
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1085 1086 1087 1088
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1089

1090 1091 1092 1093
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1094
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1095 1096
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1097 1098

			/* Send the command and wait for it to complete */
1099
			I915_WRITE(ch_ctl, send_ctl);
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1110
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1111
				continue;
1112 1113 1114 1115 1116 1117 1118 1119

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1120
				continue;
1121
			}
1122
			if (status & DP_AUX_CH_CTL_DONE)
1123
				goto done;
1124
		}
1125 1126 1127
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1128
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1129 1130
		ret = -EBUSY;
		goto out;
1131 1132
	}

1133
done:
1134 1135 1136
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1137
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1138
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1139 1140
		ret = -EIO;
		goto out;
1141
	}
1142 1143 1144

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1145
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1146
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1147 1148
		ret = -ETIMEDOUT;
		goto out;
1149 1150 1151 1152 1153
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1175 1176
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1177

1178
	for (i = 0; i < recv_bytes; i += 4)
1179
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1180
				    recv + i, recv_bytes - i);
1181

1182 1183 1184 1185
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1186 1187 1188
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1189
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1190

1191
	return ret;
1192 1193
}

1194 1195
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1196 1197
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1198
{
1199 1200 1201
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1202 1203
	int ret;

1204 1205 1206
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1207 1208
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1209

1210 1211 1212
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1213
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1214
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1215
		rxsize = 2; /* 0 or 1 data bytes */
1216

1217 1218
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1219

1220 1221
		WARN_ON(!msg->buffer != !msg->size);

1222 1223
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1224

1225 1226 1227
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1228

1229 1230 1231 1232 1233 1234 1235
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1236 1237
		}
		break;
1238

1239 1240
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1241
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1242
		rxsize = msg->size + 1;
1243

1244 1245
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1246

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1258
		}
1259 1260 1261 1262 1263
		break;

	default:
		ret = -EINVAL;
		break;
1264
	}
1265

1266
	return ret;
1267 1268
}

1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1307
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1308
				  enum port port)
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1321
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1322
				   enum port port, int index)
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1335
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1336
				  enum port port)
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1351
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1352
				   enum port port, int index)
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1367
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1368
				  enum port port)
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1382
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1383
				   enum port port, int index)
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1397
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1398
				    enum port port)
1399 1400 1401 1402 1403 1404 1405 1406 1407
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1408
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1409
				     enum port port, int index)
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1422 1423
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1424 1425 1426 1427 1428 1429 1430
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1431
static void
1432 1433 1434 1435 1436
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1437
static void
1438
intel_dp_aux_init(struct intel_dp *intel_dp)
1439
{
1440 1441
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1442

1443
	intel_aux_reg_init(intel_dp);
1444
	drm_dp_aux_init(&intel_dp->aux);
1445

1446
	/* Failure to allocate our preferred name is not critical */
1447
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1448
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1449 1450
}

1451
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1452
{
1453
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1454
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1455

1456 1457
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1458 1459 1460 1461 1462
		return true;
	else
		return false;
}

1463 1464
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1465
		   struct intel_crtc_state *pipe_config)
1466 1467
{
	struct drm_device *dev = encoder->base.dev;
1468
	struct drm_i915_private *dev_priv = to_i915(dev);
1469 1470
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1471

1472
	if (IS_G4X(dev_priv)) {
1473 1474
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1475
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1476 1477
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1478
	} else if (IS_CHERRYVIEW(dev_priv)) {
1479 1480
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1481
	} else if (IS_VALLEYVIEW(dev_priv)) {
1482 1483
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1484
	}
1485 1486 1487

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1488
			if (pipe_config->port_clock == divisor[i].clock) {
1489 1490 1491 1492 1493
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1494 1495 1496
	}
}

1497 1498 1499 1500 1501 1502 1503 1504
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1505
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1520 1521
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1522 1523
	DRM_DEBUG_KMS("source rates: %s\n", str);

1524 1525
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1526 1527
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1528 1529
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1530
	DRM_DEBUG_KMS("common rates: %s\n", str);
1531 1532
}

1533
bool
1534
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1535
{
1536 1537
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1538

1539 1540
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1541 1542
}

1543
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1544
{
1545 1546 1547 1548
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1549

1550 1551
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1552

1553 1554 1555 1556 1557 1558 1559
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1560

1561
	return true;
1562 1563
}

1564 1565 1566 1567 1568
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1569
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1570 1571 1572
	if (WARN_ON(len <= 0))
		return 162000;

1573
	return intel_dp->common_rates[len - 1];
1574 1575
}

1576 1577
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1578 1579
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1580 1581 1582 1583 1584

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1585 1586
}

1587 1588
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1589
{
1590 1591
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1592 1593 1594 1595 1596 1597 1598 1599 1600
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1601 1602
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1603 1604 1605 1606 1607 1608 1609 1610 1611
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1612 1613 1614 1615 1616 1617 1618
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1619 1620 1621
	return bpp;
}

P
Paulo Zanoni 已提交
1622
bool
1623
intel_dp_compute_config(struct intel_encoder *encoder,
1624 1625
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1626
{
1627
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1628
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1629
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1630
	enum port port = dp_to_dig_port(intel_dp)->port;
1631
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1632
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1633
	int lane_count, clock;
1634
	int min_lane_count = 1;
1635
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1636
	/* Conveniently, the link BW constants become indices with a shift...*/
1637
	int min_clock = 0;
1638
	int max_clock;
1639
	int bpp, mode_rate;
1640
	int link_avail, link_clock;
1641
	int common_len;
1642
	uint8_t link_bw, rate_select;
1643

1644
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1645
						    intel_dp->max_link_rate);
1646 1647

	/* No common link rates between source and sink */
1648
	WARN_ON(common_len <= 0);
1649

1650
	max_clock = common_len - 1;
1651

1652
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1653 1654
		pipe_config->has_pch_encoder = true;

1655
	pipe_config->has_drrs = false;
1656
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1657

1658 1659 1660
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1661

1662
		if (INTEL_GEN(dev_priv) >= 9) {
1663
			int ret;
1664
			ret = skl_update_scaler_crtc(pipe_config);
1665 1666 1667 1668
			if (ret)
				return ret;
		}

1669
		if (HAS_GMCH_DISPLAY(dev_priv))
1670 1671 1672
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1673 1674
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1675 1676
	}

1677
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1678 1679
		return false;

1680 1681
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1682 1683 1684 1685 1686 1687 1688
		int index;

		index = intel_dp_rate_index(intel_dp->common_rates,
					    intel_dp->num_common_rates,
					    intel_dp->compliance.test_link_rate);
		if (index >= 0)
			min_clock = max_clock = index;
1689 1690
		min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
	}
1691
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1692
		      "max bw %d pixel clock %iKHz\n",
1693
		      max_lane_count, intel_dp->common_rates[max_clock],
1694
		      adjusted_mode->crtc_clock);
1695

1696 1697
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1698
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1699
	if (is_edp(intel_dp)) {
1700 1701 1702

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1703
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1704
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1705 1706
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1707 1708
		}

1709 1710 1711 1712 1713 1714 1715 1716 1717
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1718
	}
1719

1720
	for (; bpp >= 6*3; bpp -= 2*3) {
1721 1722
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1723

1724
		for (clock = min_clock; clock <= max_clock; clock++) {
1725 1726 1727 1728
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1729
				link_clock = intel_dp->common_rates[clock];
1730 1731 1732 1733 1734 1735 1736 1737 1738
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1739

1740
	return false;
1741

1742
found:
1743 1744 1745 1746 1747 1748
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1749
		pipe_config->limited_color_range =
1750 1751 1752
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1753 1754 1755
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1756 1757
	}

1758
	pipe_config->lane_count = lane_count;
1759

1760
	pipe_config->pipe_bpp = bpp;
1761
	pipe_config->port_clock = intel_dp->common_rates[clock];
1762

1763 1764 1765 1766 1767
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1768
		      pipe_config->port_clock, bpp);
1769 1770
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1771

1772
	intel_link_compute_m_n(bpp, lane_count,
1773 1774
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1775
			       &pipe_config->dp_m_n);
1776

1777
	if (intel_connector->panel.downclock_mode != NULL &&
1778
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1779
			pipe_config->has_drrs = true;
1780 1781 1782 1783 1784 1785
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1786 1787 1788 1789
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1790
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1791 1792 1793 1794 1795
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1796
			vco = 8640000;
1797 1798
			break;
		default:
1799
			vco = 8100000;
1800 1801 1802
			break;
		}

1803
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1804 1805
	}

1806
	if (!HAS_DDI(dev_priv))
1807
		intel_dp_set_clock(encoder, pipe_config);
1808

1809
	return true;
1810 1811
}

1812
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1813 1814
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1815
{
1816 1817 1818
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1819 1820
}

1821 1822
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1823
{
1824
	struct drm_device *dev = encoder->base.dev;
1825
	struct drm_i915_private *dev_priv = to_i915(dev);
1826
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1827
	enum port port = dp_to_dig_port(intel_dp)->port;
1828
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1829
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1830

1831 1832 1833 1834
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1835

1836
	/*
K
Keith Packard 已提交
1837
	 * There are four kinds of DP registers:
1838 1839
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1840 1841
	 * 	SNB CPU
	 *	IVB CPU
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1852

1853 1854 1855 1856
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1857

1858 1859
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1860
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1861

1862
	/* Split out the IBX/CPU vs CPT settings */
1863

1864
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1865 1866 1867 1868 1869 1870
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1871
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1872 1873
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1874
		intel_dp->DP |= crtc->pipe << 29;
1875
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1876 1877
		u32 trans_dp;

1878
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1879 1880 1881 1882 1883 1884 1885

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1886
	} else {
1887
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1888
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1889 1890 1891 1892 1893 1894 1895

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1896
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1897 1898
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1899
		if (IS_CHERRYVIEW(dev_priv))
1900
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1901 1902
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1903
	}
1904 1905
}

1906 1907
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1908

1909 1910
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1911

1912 1913
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1914

I
Imre Deak 已提交
1915 1916 1917
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1918
static void wait_panel_status(struct intel_dp *intel_dp,
1919 1920
				       u32 mask,
				       u32 value)
1921
{
1922
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1923
	struct drm_i915_private *dev_priv = to_i915(dev);
1924
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1925

V
Ville Syrjälä 已提交
1926 1927
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1928 1929
	intel_pps_verify_state(dev_priv, intel_dp);

1930 1931
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1932

1933
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1934 1935 1936
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1937

1938 1939 1940
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1941
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1942 1943
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1944 1945

	DRM_DEBUG_KMS("Wait complete\n");
1946
}
1947

1948
static void wait_panel_on(struct intel_dp *intel_dp)
1949 1950
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1951
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1952 1953
}

1954
static void wait_panel_off(struct intel_dp *intel_dp)
1955 1956
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1957
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1958 1959
}

1960
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1961
{
1962 1963 1964
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1965
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1966

1967 1968 1969 1970 1971
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1972 1973
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1974 1975 1976
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1977

1978
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1979 1980
}

1981
static void wait_backlight_on(struct intel_dp *intel_dp)
1982 1983 1984 1985 1986
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1987
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1988 1989 1990 1991
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1992

1993 1994 1995 1996
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1997
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1998
{
1999
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2000
	struct drm_i915_private *dev_priv = to_i915(dev);
2001
	u32 control;
2002

V
Ville Syrjälä 已提交
2003 2004
	lockdep_assert_held(&dev_priv->pps_mutex);

2005
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2006 2007
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2008 2009 2010
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2011
	return control;
2012 2013
}

2014 2015 2016 2017 2018
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2019
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2020
{
2021
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2022
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2023
	struct drm_i915_private *dev_priv = to_i915(dev);
2024
	u32 pp;
2025
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2026
	bool need_to_disable = !intel_dp->want_panel_vdd;
2027

V
Ville Syrjälä 已提交
2028 2029
	lockdep_assert_held(&dev_priv->pps_mutex);

2030
	if (!is_edp(intel_dp))
2031
		return false;
2032

2033
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2034
	intel_dp->want_panel_vdd = true;
2035

2036
	if (edp_have_panel_vdd(intel_dp))
2037
		return need_to_disable;
2038

2039
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2040

V
Ville Syrjälä 已提交
2041 2042
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2043

2044 2045
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2046

2047
	pp = ironlake_get_pp_control(intel_dp);
2048
	pp |= EDP_FORCE_VDD;
2049

2050 2051
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2052 2053 2054 2055 2056

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2057 2058 2059
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2060
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2061 2062
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2063 2064
		msleep(intel_dp->panel_power_up_delay);
	}
2065 2066 2067 2068

	return need_to_disable;
}

2069 2070 2071 2072 2073 2074 2075
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2076
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2077
{
2078
	bool vdd;
2079

2080 2081 2082
	if (!is_edp(intel_dp))
		return;

2083
	pps_lock(intel_dp);
2084
	vdd = edp_panel_vdd_on(intel_dp);
2085
	pps_unlock(intel_dp);
2086

R
Rob Clark 已提交
2087
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2088
	     port_name(dp_to_dig_port(intel_dp)->port));
2089 2090
}

2091
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2092
{
2093
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2094
	struct drm_i915_private *dev_priv = to_i915(dev);
2095 2096
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2097
	u32 pp;
2098
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2099

V
Ville Syrjälä 已提交
2100
	lockdep_assert_held(&dev_priv->pps_mutex);
2101

2102
	WARN_ON(intel_dp->want_panel_vdd);
2103

2104
	if (!edp_have_panel_vdd(intel_dp))
2105
		return;
2106

V
Ville Syrjälä 已提交
2107 2108
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2109

2110 2111
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2112

2113 2114
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2115

2116 2117
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2118

2119 2120 2121
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2122

2123
	if ((pp & PANEL_POWER_ON) == 0)
2124
		intel_dp->panel_power_off_time = ktime_get_boottime();
2125

2126
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2127
}
2128

2129
static void edp_panel_vdd_work(struct work_struct *__work)
2130 2131 2132 2133
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2134
	pps_lock(intel_dp);
2135 2136
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2137
	pps_unlock(intel_dp);
2138 2139
}

2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2153 2154 2155 2156 2157
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2158
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2159
{
2160
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2161 2162 2163

	lockdep_assert_held(&dev_priv->pps_mutex);

2164 2165
	if (!is_edp(intel_dp))
		return;
2166

R
Rob Clark 已提交
2167
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2168
	     port_name(dp_to_dig_port(intel_dp)->port));
2169

2170 2171
	intel_dp->want_panel_vdd = false;

2172
	if (sync)
2173
		edp_panel_vdd_off_sync(intel_dp);
2174 2175
	else
		edp_panel_vdd_schedule_off(intel_dp);
2176 2177
}

2178
static void edp_panel_on(struct intel_dp *intel_dp)
2179
{
2180
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2181
	struct drm_i915_private *dev_priv = to_i915(dev);
2182
	u32 pp;
2183
	i915_reg_t pp_ctrl_reg;
2184

2185 2186
	lockdep_assert_held(&dev_priv->pps_mutex);

2187
	if (!is_edp(intel_dp))
2188
		return;
2189

V
Ville Syrjälä 已提交
2190 2191
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2192

2193 2194 2195
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2196
		return;
2197

2198
	wait_panel_power_cycle(intel_dp);
2199

2200
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2201
	pp = ironlake_get_pp_control(intel_dp);
2202
	if (IS_GEN5(dev_priv)) {
2203 2204
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2205 2206
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2207
	}
2208

2209
	pp |= PANEL_POWER_ON;
2210
	if (!IS_GEN5(dev_priv))
2211 2212
		pp |= PANEL_POWER_RESET;

2213 2214
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2215

2216
	wait_panel_on(intel_dp);
2217
	intel_dp->last_power_on = jiffies;
2218

2219
	if (IS_GEN5(dev_priv)) {
2220
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2221 2222
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2223
	}
2224
}
V
Ville Syrjälä 已提交
2225

2226 2227 2228 2229 2230 2231 2232
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2233
	pps_unlock(intel_dp);
2234 2235
}

2236 2237

static void edp_panel_off(struct intel_dp *intel_dp)
2238
{
2239
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2240
	struct drm_i915_private *dev_priv = to_i915(dev);
2241
	u32 pp;
2242
	i915_reg_t pp_ctrl_reg;
2243

2244 2245
	lockdep_assert_held(&dev_priv->pps_mutex);

2246 2247
	if (!is_edp(intel_dp))
		return;
2248

V
Ville Syrjälä 已提交
2249 2250
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2251

V
Ville Syrjälä 已提交
2252 2253
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2254

2255
	pp = ironlake_get_pp_control(intel_dp);
2256 2257
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2258
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2259
		EDP_BLC_ENABLE);
2260

2261
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2262

2263 2264
	intel_dp->want_panel_vdd = false;

2265 2266
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2267

2268
	intel_dp->panel_power_off_time = ktime_get_boottime();
2269
	wait_panel_off(intel_dp);
2270 2271

	/* We got a reference when we enabled the VDD. */
2272
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2273
}
V
Ville Syrjälä 已提交
2274

2275 2276 2277 2278
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2279

2280 2281
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2282
	pps_unlock(intel_dp);
2283 2284
}

2285 2286
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2287
{
2288 2289
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2290
	struct drm_i915_private *dev_priv = to_i915(dev);
2291
	u32 pp;
2292
	i915_reg_t pp_ctrl_reg;
2293

2294 2295 2296 2297 2298 2299
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2300
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2301

2302
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2303

2304
	pp = ironlake_get_pp_control(intel_dp);
2305
	pp |= EDP_BLC_ENABLE;
2306

2307
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2308 2309 2310

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2311

2312
	pps_unlock(intel_dp);
2313 2314
}

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2329
{
2330
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2331
	struct drm_i915_private *dev_priv = to_i915(dev);
2332
	u32 pp;
2333
	i915_reg_t pp_ctrl_reg;
2334

2335 2336 2337
	if (!is_edp(intel_dp))
		return;

2338
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2339

2340
	pp = ironlake_get_pp_control(intel_dp);
2341
	pp &= ~EDP_BLC_ENABLE;
2342

2343
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2344 2345 2346

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2347

2348
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2349 2350

	intel_dp->last_backlight_off = jiffies;
2351
	edp_wait_backlight_off(intel_dp);
2352
}
2353

2354 2355 2356 2357 2358 2359 2360
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2361

2362
	_intel_edp_backlight_off(intel_dp);
2363
	intel_panel_disable_backlight(intel_dp->attached_connector);
2364
}
2365

2366 2367 2368 2369 2370 2371 2372 2373
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2374 2375
	bool is_enabled;

2376
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2377
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2378
	pps_unlock(intel_dp);
2379 2380 2381 2382

	if (is_enabled == enable)
		return;

2383 2384
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2385 2386 2387 2388 2389 2390 2391

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2392 2393 2394 2395 2396 2397 2398 2399 2400
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2401
			onoff(state), onoff(cur_state));
2402 2403 2404 2405 2406 2407 2408 2409 2410
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2411
			onoff(state), onoff(cur_state));
2412 2413 2414 2415
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2416 2417
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2418
{
2419
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2420
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2421

2422 2423 2424
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2425

2426
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2427
		      pipe_config->port_clock);
2428 2429 2430

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2431
	if (pipe_config->port_clock == 162000)
2432 2433 2434 2435 2436 2437 2438 2439
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2440 2441 2442 2443 2444 2445 2446
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2447
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2448

2449
	intel_dp->DP |= DP_PLL_ENABLE;
2450

2451
	I915_WRITE(DP_A, intel_dp->DP);
2452 2453
	POSTING_READ(DP_A);
	udelay(200);
2454 2455
}

2456
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2457
{
2458
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2459 2460
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2461

2462 2463 2464
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2465

2466 2467
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2468
	intel_dp->DP &= ~DP_PLL_ENABLE;
2469

2470
	I915_WRITE(DP_A, intel_dp->DP);
2471
	POSTING_READ(DP_A);
2472 2473 2474
	udelay(200);
}

2475
/* If the sink supports it, try to set the power state appropriately */
2476
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2477 2478 2479 2480 2481 2482 2483 2484
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2485 2486
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2487
	} else {
2488 2489
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2490 2491 2492 2493 2494
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2495 2496
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2497 2498 2499 2500
			if (ret == 1)
				break;
			msleep(1);
		}
2501 2502 2503

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2504
	}
2505 2506 2507 2508

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2509 2510
}

2511 2512
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2513
{
2514
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2515
	enum port port = dp_to_dig_port(intel_dp)->port;
2516
	struct drm_device *dev = encoder->base.dev;
2517
	struct drm_i915_private *dev_priv = to_i915(dev);
2518
	u32 tmp;
2519
	bool ret;
2520

2521 2522
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2523 2524
		return false;

2525 2526
	ret = false;

2527
	tmp = I915_READ(intel_dp->output_reg);
2528 2529

	if (!(tmp & DP_PORT_EN))
2530
		goto out;
2531

2532
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2533
		*pipe = PORT_TO_PIPE_CPT(tmp);
2534
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2535
		enum pipe p;
2536

2537 2538 2539 2540
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2541 2542 2543
				ret = true;

				goto out;
2544 2545 2546
			}
		}

2547
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2548
			      i915_mmio_reg_offset(intel_dp->output_reg));
2549
	} else if (IS_CHERRYVIEW(dev_priv)) {
2550 2551 2552
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2553
	}
2554

2555 2556 2557
	ret = true;

out:
2558
	intel_display_power_put(dev_priv, encoder->power_domain);
2559 2560

	return ret;
2561
}
2562

2563
static void intel_dp_get_config(struct intel_encoder *encoder,
2564
				struct intel_crtc_state *pipe_config)
2565 2566 2567
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2568
	struct drm_device *dev = encoder->base.dev;
2569
	struct drm_i915_private *dev_priv = to_i915(dev);
2570 2571
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2572

2573
	tmp = I915_READ(intel_dp->output_reg);
2574 2575

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2576

2577
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2578 2579 2580
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2581 2582 2583
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2584

2585
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2586 2587 2588 2589
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2590
		if (tmp & DP_SYNC_HS_HIGH)
2591 2592 2593
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2594

2595
		if (tmp & DP_SYNC_VS_HIGH)
2596 2597 2598 2599
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2600

2601
	pipe_config->base.adjusted_mode.flags |= flags;
2602

2603
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2604 2605
		pipe_config->limited_color_range = true;

2606 2607 2608
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2609 2610
	intel_dp_get_m_n(crtc, pipe_config);

2611
	if (port == PORT_A) {
2612
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2613 2614 2615 2616
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2617

2618 2619 2620
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2621

2622 2623
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2638 2639
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2640
	}
2641 2642
}

2643 2644 2645
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2646
{
2647
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2648
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2649

2650
	if (old_crtc_state->has_audio)
2651
		intel_audio_codec_disable(encoder);
2652

2653
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2654 2655
		intel_psr_disable(intel_dp);

2656 2657
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2658
	intel_edp_panel_vdd_on(intel_dp);
2659
	intel_edp_backlight_off(intel_dp);
2660
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2661
	intel_edp_panel_off(intel_dp);
2662

2663
	/* disable the port before the pipe on g4x */
2664
	if (INTEL_GEN(dev_priv) < 5)
2665
		intel_dp_link_down(intel_dp);
2666 2667
}

2668 2669 2670
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2671
{
2672
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2673
	enum port port = dp_to_dig_port(intel_dp)->port;
2674

2675
	intel_dp_link_down(intel_dp);
2676 2677

	/* Only ilk+ has port A */
2678 2679
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2680 2681
}

2682 2683 2684
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2685 2686 2687 2688
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2689 2690
}

2691 2692 2693
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2694 2695 2696
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2697
	struct drm_i915_private *dev_priv = to_i915(dev);
2698

2699 2700 2701 2702 2703 2704
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2705

V
Ville Syrjälä 已提交
2706
	mutex_unlock(&dev_priv->sb_lock);
2707 2708
}

2709 2710 2711 2712 2713 2714 2715
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2716
	struct drm_i915_private *dev_priv = to_i915(dev);
2717 2718
	enum port port = intel_dig_port->port;

2719 2720 2721 2722
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2723
	if (HAS_DDI(dev_priv)) {
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2749
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2750
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2764
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2765 2766 2767 2768 2769
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2770
		if (IS_CHERRYVIEW(dev_priv))
2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2786
			if (IS_CHERRYVIEW(dev_priv)) {
2787 2788
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2789
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2790 2791 2792 2793 2794 2795 2796
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2797 2798
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2799 2800
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2801
	struct drm_i915_private *dev_priv = to_i915(dev);
2802 2803 2804

	/* enable with pattern 1 (as per spec) */

2805
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2806 2807 2808 2809 2810 2811 2812 2813

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2814
	if (old_crtc_state->has_audio)
2815
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2816 2817 2818

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2819 2820
}

2821
static void intel_enable_dp(struct intel_encoder *encoder,
2822 2823
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2824
{
2825 2826
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2827
	struct drm_i915_private *dev_priv = to_i915(dev);
2828
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2829
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2830
	enum pipe pipe = crtc->pipe;
2831

2832 2833
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2834

2835 2836
	pps_lock(intel_dp);

2837
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2838 2839
		vlv_init_panel_power_sequencer(intel_dp);

2840
	intel_dp_enable_port(intel_dp, pipe_config);
2841 2842 2843 2844 2845 2846 2847

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2848
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2849 2850
		unsigned int lane_mask = 0x0;

2851
		if (IS_CHERRYVIEW(dev_priv))
2852
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2853

2854 2855
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2856
	}
2857

2858
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2859
	intel_dp_start_link_train(intel_dp);
2860
	intel_dp_stop_link_train(intel_dp);
2861

2862
	if (pipe_config->has_audio) {
2863
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2864
				 pipe_name(pipe));
2865
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2866
	}
2867
}
2868

2869 2870 2871
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2872
{
2873 2874
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2875
	intel_enable_dp(encoder, pipe_config, conn_state);
2876
	intel_edp_backlight_on(intel_dp);
2877
}
2878

2879 2880 2881
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2882
{
2883 2884
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2885
	intel_edp_backlight_on(intel_dp);
2886
	intel_psr_enable(intel_dp);
2887 2888
}

2889 2890 2891
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2892 2893
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2894
	enum port port = dp_to_dig_port(intel_dp)->port;
2895

2896
	intel_dp_prepare(encoder, pipe_config);
2897

2898
	/* Only ilk+ has port A */
2899
	if (port == PORT_A)
2900
		ironlake_edp_pll_on(intel_dp, pipe_config);
2901 2902
}

2903 2904 2905
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2906
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2907
	enum pipe pipe = intel_dp->pps_pipe;
2908
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2909

2910 2911
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2912 2913 2914
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2934 2935 2936
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2937
	struct drm_i915_private *dev_priv = to_i915(dev);
2938 2939 2940 2941
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2942
	for_each_intel_encoder(dev, encoder) {
2943
		struct intel_dp *intel_dp;
2944
		enum port port;
2945

2946 2947
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2948 2949 2950
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2951
		port = dp_to_dig_port(intel_dp)->port;
2952

2953 2954 2955 2956
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2957 2958 2959 2960
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2961
			      pipe_name(pipe), port_name(port));
2962 2963

		/* make sure vdd is off before we steal it */
2964
		vlv_detach_power_sequencer(intel_dp);
2965 2966 2967 2968 2969 2970 2971 2972
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2973
	struct drm_i915_private *dev_priv = to_i915(dev);
2974 2975 2976 2977
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2978
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2979

2980 2981 2982 2983 2984 2985 2986
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
2987
		vlv_detach_power_sequencer(intel_dp);
2988
	}
2989 2990 2991 2992 2993 2994 2995

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

2996 2997 2998 2999 3000
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

3001 3002 3003 3004 3005 3006 3007
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3008
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3009
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3010 3011
}

3012 3013 3014
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3015
{
3016
	vlv_phy_pre_encoder_enable(encoder);
3017

3018
	intel_enable_dp(encoder, pipe_config, conn_state);
3019 3020
}

3021 3022 3023
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3024
{
3025
	intel_dp_prepare(encoder, pipe_config);
3026

3027
	vlv_phy_pre_pll_enable(encoder);
3028 3029
}

3030 3031 3032
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3033
{
3034
	chv_phy_pre_encoder_enable(encoder);
3035

3036
	intel_enable_dp(encoder, pipe_config, conn_state);
3037 3038

	/* Second common lane will stay alive on its own now */
3039
	chv_phy_release_cl2_override(encoder);
3040 3041
}

3042 3043 3044
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3045
{
3046
	intel_dp_prepare(encoder, pipe_config);
3047

3048
	chv_phy_pre_pll_enable(encoder);
3049 3050
}

3051 3052 3053
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3054
{
3055
	chv_phy_post_pll_disable(encoder);
3056 3057
}

3058 3059 3060 3061
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3062
bool
3063
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3064
{
3065 3066
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3067 3068
}

3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps);
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	drm_dp_dpcd_readb(&intel_dp->aux,
			DP_DPRX_FEATURE_ENUMERATION_LIST,
			&dprx);
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3087
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3088 3089 3090 3091 3092 3093 3094
{
	uint8_t alpm_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP, &alpm_caps);
	return alpm_caps & DP_ALPM_CAP;
}

3095
/* These are source-specific values. */
3096
uint8_t
K
Keith Packard 已提交
3097
intel_dp_voltage_max(struct intel_dp *intel_dp)
3098
{
3099
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3100
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3101

3102
	if (IS_GEN9_LP(dev_priv))
3103
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3104
	else if (INTEL_GEN(dev_priv) >= 9) {
3105 3106
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3107
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3108
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3109
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3110
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3111
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3112
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3113
	else
3114
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3115 3116
}

3117
uint8_t
K
Keith Packard 已提交
3118 3119
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3120
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3121
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3122

3123
	if (INTEL_GEN(dev_priv) >= 9) {
3124 3125 3126 3127 3128 3129 3130
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3131 3132
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3133 3134 3135
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3136
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3137
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3138 3139 3140 3141 3142 3143 3144
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3145
		default:
3146
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3147
		}
3148
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3149
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3150 3151 3152 3153 3154 3155 3156
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3157
		default:
3158
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3159
		}
3160
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3161
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3162 3163 3164 3165 3166
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3167
		default:
3168
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3169 3170 3171
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3172 3173 3174 3175 3176 3177 3178
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3179
		default:
3180
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3181
		}
3182 3183 3184
	}
}

3185
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3186
{
3187
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3188 3189 3190 3191 3192
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3193
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3194 3195
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3196
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3197 3198 3199
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3200
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3201 3202 3203
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3204
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3205 3206 3207
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3208
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3209 3210 3211 3212 3213 3214 3215
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3216
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3217 3218
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3219
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3220 3221 3222
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3223
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3224 3225 3226
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3227
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3228 3229 3230 3231 3232 3233 3234
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3235
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3236 3237
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3238
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3239 3240 3241
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3242
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3243 3244 3245 3246 3247 3248 3249
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3250
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3251 3252
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3253
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3265 3266
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3267 3268 3269 3270

	return 0;
}

3271
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3272
{
3273 3274 3275
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3276 3277 3278
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3279
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3280
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3281
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3282 3283 3284
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3285
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3286 3287 3288
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3289
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3290 3291 3292
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3293
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3294 3295
			deemph_reg_value = 128;
			margin_reg_value = 154;
3296
			uniq_trans_scale = true;
3297 3298 3299 3300 3301
			break;
		default:
			return 0;
		}
		break;
3302
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3303
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3304
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3305 3306 3307
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3308
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3309 3310 3311
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3312
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3313 3314 3315 3316 3317 3318 3319
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3320
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3321
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3322
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3323 3324 3325
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3326
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3327 3328 3329 3330 3331 3332 3333
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3334
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3335
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3336
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3348 3349
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3350 3351 3352 3353

	return 0;
}

3354
static uint32_t
3355
gen4_signal_levels(uint8_t train_set)
3356
{
3357
	uint32_t	signal_levels = 0;
3358

3359
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3360
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3361 3362 3363
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3364
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3365 3366
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3367
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3368 3369
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3370
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3371 3372 3373
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3374
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3375
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3376 3377 3378
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3379
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3380 3381
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3382
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3383 3384
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3385
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3386 3387 3388 3389 3390 3391
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3392 3393
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3394
gen6_edp_signal_levels(uint8_t train_set)
3395
{
3396 3397 3398
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3399 3400
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3401
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3402
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3403
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3404 3405
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3406
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3407 3408
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3409
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3410 3411
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3412
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3413
	default:
3414 3415 3416
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3417 3418 3419
	}
}

K
Keith Packard 已提交
3420 3421
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3422
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3423 3424 3425 3426
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3427
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3428
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3429
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3430
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3431
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3432 3433
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3434
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3435
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3436
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3437 3438
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3439
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3440
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3441
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3442 3443 3444 3445 3446 3447 3448 3449 3450
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3451
void
3452
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3453 3454
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3455
	enum port port = intel_dig_port->port;
3456
	struct drm_device *dev = intel_dig_port->base.base.dev;
3457
	struct drm_i915_private *dev_priv = to_i915(dev);
3458
	uint32_t signal_levels, mask = 0;
3459 3460
	uint8_t train_set = intel_dp->train_set[0];

3461
	if (HAS_DDI(dev_priv)) {
3462 3463
		signal_levels = ddi_signal_levels(intel_dp);

3464
		if (IS_GEN9_LP(dev_priv))
3465 3466 3467
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3468
	} else if (IS_CHERRYVIEW(dev_priv)) {
3469
		signal_levels = chv_signal_levels(intel_dp);
3470
	} else if (IS_VALLEYVIEW(dev_priv)) {
3471
		signal_levels = vlv_signal_levels(intel_dp);
3472
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3473
		signal_levels = gen7_edp_signal_levels(train_set);
3474
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3475
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3476
		signal_levels = gen6_edp_signal_levels(train_set);
3477 3478
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3479
		signal_levels = gen4_signal_levels(train_set);
3480 3481 3482
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3483 3484 3485 3486 3487 3488 3489 3490
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3491

3492
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3493 3494 3495

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3496 3497
}

3498
void
3499 3500
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3501
{
3502
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3503 3504
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3505

3506
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3507

3508
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3509
	POSTING_READ(intel_dp->output_reg);
3510 3511
}

3512
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3513 3514 3515
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3516
	struct drm_i915_private *dev_priv = to_i915(dev);
3517 3518 3519
	enum port port = intel_dig_port->port;
	uint32_t val;

3520
	if (!HAS_DDI(dev_priv))
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3538 3539 3540 3541
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3542 3543 3544
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3545
static void
C
Chris Wilson 已提交
3546
intel_dp_link_down(struct intel_dp *intel_dp)
3547
{
3548
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3549
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3550
	enum port port = intel_dig_port->port;
3551
	struct drm_device *dev = intel_dig_port->base.base.dev;
3552
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3553
	uint32_t DP = intel_dp->DP;
3554

3555
	if (WARN_ON(HAS_DDI(dev_priv)))
3556 3557
		return;

3558
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3559 3560
		return;

3561
	DRM_DEBUG_KMS("\n");
3562

3563
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3564
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3565
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3566
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3567
	} else {
3568
		if (IS_CHERRYVIEW(dev_priv))
3569 3570 3571
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3572
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3573
	}
3574
	I915_WRITE(intel_dp->output_reg, DP);
3575
	POSTING_READ(intel_dp->output_reg);
3576

3577 3578 3579 3580 3581 3582 3583 3584 3585
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3586
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3587 3588 3589 3590 3591 3592 3593
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3594 3595 3596 3597 3598 3599 3600
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3601
		I915_WRITE(intel_dp->output_reg, DP);
3602
		POSTING_READ(intel_dp->output_reg);
3603

3604
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3605 3606
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3607 3608
	}

3609
	msleep(intel_dp->panel_power_down_delay);
3610 3611

	intel_dp->DP = DP;
3612 3613 3614 3615 3616 3617

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3618 3619
}

3620
bool
3621
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3622
{
3623 3624
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3625
		return false; /* aux transfer failed */
3626

3627
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3628

3629 3630
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3631

3632 3633 3634 3635 3636
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3637

3638 3639
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3640

3641
	if (!intel_dp_read_dpcd(intel_dp))
3642 3643
		return false;

3644 3645
	intel_dp_read_desc(intel_dp);

3646 3647 3648
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3649

3650 3651 3652 3653 3654 3655 3656 3657
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3658

3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3672 3673 3674 3675 3676 3677

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3678 3679
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3680 3681
		}

3682 3683
	}

3684 3685 3686
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3687 3688
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3689 3690
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3691

3692
	/* Intermediate frequency support */
3693
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3694
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3695 3696
		int i;

3697 3698
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3699

3700 3701
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3702 3703 3704 3705

			if (val == 0)
				break;

3706 3707 3708 3709 3710 3711
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3712
			intel_dp->sink_rates[i] = (val * 200) / 10;
3713
		}
3714
		intel_dp->num_sink_rates = i;
3715
	}
3716

3717 3718 3719 3720 3721
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3722 3723
	intel_dp_set_common_rates(intel_dp);

3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3734
	/* Don't clobber cached eDP rates. */
3735
	if (!is_edp(intel_dp)) {
3736
		intel_dp_set_sink_rates(intel_dp);
3737 3738
		intel_dp_set_common_rates(intel_dp);
	}
3739

3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3760

3761
	if (!drm_dp_is_branch(intel_dp->dpcd))
3762 3763 3764 3765 3766
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3767 3768 3769
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3770 3771 3772
		return false; /* downstream port status fetch failed */

	return true;
3773 3774
}

3775
static bool
3776
intel_dp_can_mst(struct intel_dp *intel_dp)
3777 3778 3779
{
	u8 buf[1];

3780 3781 3782
	if (!i915.enable_dp_mst)
		return false;

3783 3784 3785 3786 3787 3788
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3789 3790
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3791

3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3813 3814
}

3815
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3816
{
3817
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3818
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3819
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3820
	u8 buf;
3821
	int ret = 0;
3822 3823
	int count = 0;
	int attempts = 10;
3824

3825 3826
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3827 3828
		ret = -EIO;
		goto out;
3829 3830
	}

3831
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3832
			       buf & ~DP_TEST_SINK_START) < 0) {
3833
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3834 3835 3836
		ret = -EIO;
		goto out;
	}
3837

3838
	do {
3839
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3850
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3851 3852 3853
		ret = -ETIMEDOUT;
	}

3854
 out:
3855
	hsw_enable_ips(intel_crtc);
3856
	return ret;
3857 3858 3859 3860 3861
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3862
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3863 3864
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3865 3866
	int ret;

3867 3868 3869 3870 3871 3872 3873 3874 3875
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3876 3877 3878 3879 3880 3881
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3882
	hsw_disable_ips(intel_crtc);
3883

3884
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3885 3886 3887
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3888 3889
	}

3890
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3891 3892 3893 3894 3895 3896
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3897
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3898 3899
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3900
	int count, ret;
3901 3902 3903 3904 3905 3906
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3907
	do {
3908
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3909

3910
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3911 3912
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3913
			goto stop;
3914
		}
3915
		count = buf & DP_TEST_COUNT_MASK;
3916

3917
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3918 3919

	if (attempts == 0) {
3920 3921 3922 3923 3924 3925 3926 3927
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3928
	}
3929

3930
stop:
3931
	intel_dp_sink_crc_stop(intel_dp);
3932
	return ret;
3933 3934
}

3935 3936 3937
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3938
	return drm_dp_dpcd_read(&intel_dp->aux,
3939 3940
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3941 3942
}

3943 3944 3945 3946 3947
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3948
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3949 3950 3951 3952 3953 3954 3955 3956
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3957 3958
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976
	int status = 0;
	int min_lane_count = 1;
	int link_rate_index, test_link_rate;
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
	/* Validate the requested lane count */
	if (test_lane_count < min_lane_count ||
3977
	    test_lane_count > intel_dp->max_link_lane_count)
3978 3979 3980 3981 3982 3983 3984 3985 3986 3987
		return DP_TEST_NAK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	/* Validate the requested link rate */
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
3988 3989 3990
	link_rate_index = intel_dp_rate_index(intel_dp->common_rates,
					      intel_dp->num_common_rates,
					      test_link_rate);
3991 3992 3993 3994 3995 3996 3997
	if (link_rate_index < 0)
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
3998 3999 4000 4001
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
	uint8_t test_pattern;
	uint16_t test_misc;
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_PATTERN,
				  &test_pattern, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_MISC0,
				  &test_misc, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4059 4060 4061
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4062
{
4063
	uint8_t test_result = DP_TEST_ACK;
4064 4065 4066 4067
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4068
	    connector->edid_corrupt ||
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4082
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4083
	} else {
4084 4085 4086 4087 4088 4089 4090
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4091 4092
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4093
					&block->checksum,
D
Dan Carpenter 已提交
4094
					1))
4095 4096 4097
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4098
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4099 4100 4101
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4102
	intel_dp->compliance.test_active = 1;
4103

4104 4105 4106 4107
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4108
{
4109 4110 4111 4112 4113 4114 4115
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4116 4117
	uint8_t request = 0;
	int status;
4118

4119
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4120 4121 4122 4123 4124
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4125
	switch (request) {
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4143
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4144 4145 4146
		break;
	}

4147 4148 4149
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4150
update_status:
4151
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4152 4153
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4154 4155
}

4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4171
			if (intel_dp->active_mst_links &&
4172
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4173 4174 4175 4176 4177
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4178
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4194
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4230
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4231 4232 4233 4234 4235 4236 4237

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4258
	/* FIXME: we need to synchronize this sort of stuff with hardware
4259 4260
	 * readout. Currently fast link training doesn't work on boot-up. */
	if (!intel_dp->lane_count)
4261 4262
		return;

4263 4264
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4265 4266
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4267 4268

		intel_dp_retrain_link(intel_dp);
4269 4270 4271
	}
}

4272 4273 4274 4275 4276 4277 4278
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4279 4280 4281 4282 4283
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4284
 */
4285
static bool
4286
intel_dp_short_pulse(struct intel_dp *intel_dp)
4287
{
4288
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4289
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4290
	u8 sink_irq_vector = 0;
4291 4292
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4293

4294 4295 4296 4297
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4298
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4299

4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4311 4312
	}

4313 4314
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4315 4316
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4317
		/* Clear interrupt source */
4318 4319 4320
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4321 4322

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4323
			intel_dp_handle_test_request(intel_dp);
4324 4325 4326 4327
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4328 4329 4330
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4331 4332 4333 4334 4335
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4336 4337

	return true;
4338 4339
}

4340
/* XXX this is probably wrong for multiple downstream ports */
4341
static enum drm_connector_status
4342
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4343
{
4344
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4345 4346 4347
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4348 4349 4350
	if (lspcon->active)
		lspcon_resume(lspcon);

4351 4352 4353
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4354 4355 4356
	if (is_edp(intel_dp))
		return connector_status_connected;

4357
	/* if there's no downstream port, we're done */
4358
	if (!drm_dp_is_branch(dpcd))
4359
		return connector_status_connected;
4360 4361

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4362 4363
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4364

4365 4366
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4367 4368
	}

4369 4370 4371
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4372
	/* If no HPD, poke DDC gently */
4373
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4374
		return connector_status_connected;
4375 4376

	/* Well we tried, say unknown for unreliable port types */
4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4389 4390 4391

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4392
	return connector_status_disconnected;
4393 4394
}

4395 4396 4397 4398
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4399
	struct drm_i915_private *dev_priv = to_i915(dev);
4400 4401
	enum drm_connector_status status;

4402
	status = intel_panel_detect(dev_priv);
4403 4404 4405 4406 4407 4408
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4409 4410
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4411
{
4412
	u32 bit;
4413

4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4451 4452 4453
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4454 4455 4456
	default:
		MISSING_CASE(port->port);
		return false;
4457
	}
4458

4459
	return I915_READ(SDEISR) & bit;
4460 4461
}

4462
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4463
				       struct intel_digital_port *port)
4464
{
4465
	u32 bit;
4466

4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4485 4486
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4487 4488 4489 4490 4491
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4492
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4493 4494
		break;
	case PORT_C:
4495
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4496 4497
		break;
	case PORT_D:
4498
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4499 4500 4501 4502
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4503 4504
	}

4505
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4506 4507
}

4508
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4509
				       struct intel_digital_port *intel_dig_port)
4510
{
4511 4512
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4513 4514
	u32 bit;

4515 4516
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4527
		MISSING_CASE(port);
4528 4529 4530 4531 4532 4533
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4534 4535 4536 4537 4538 4539 4540
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4541 4542
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4543
{
4544
	if (HAS_PCH_IBX(dev_priv))
4545
		return ibx_digital_port_connected(dev_priv, port);
4546
	else if (HAS_PCH_SPLIT(dev_priv))
4547
		return cpt_digital_port_connected(dev_priv, port);
4548
	else if (IS_GEN9_LP(dev_priv))
4549
		return bxt_digital_port_connected(dev_priv, port);
4550 4551
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4552 4553 4554 4555
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4556
static struct edid *
4557
intel_dp_get_edid(struct intel_dp *intel_dp)
4558
{
4559
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4560

4561 4562 4563 4564
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4565 4566
			return NULL;

J
Jani Nikula 已提交
4567
		return drm_edid_duplicate(intel_connector->edid);
4568 4569 4570 4571
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4572

4573 4574 4575 4576 4577
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4578

4579
	intel_dp_unset_edid(intel_dp);
4580 4581 4582 4583 4584 4585 4586
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4587 4588
}

4589 4590
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4591
{
4592
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4593

4594 4595
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4596

4597 4598
	intel_dp->has_audio = false;
}
4599

4600
static enum drm_connector_status
4601
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4602
{
4603
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4604
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4605 4606
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4607
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4608
	enum drm_connector_status status;
4609
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4610

4611
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4612

4613 4614 4615
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4616 4617 4618
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4619
	else
4620 4621
		status = connector_status_disconnected;

4622
	if (status == connector_status_disconnected) {
4623
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4624

4625 4626 4627 4628 4629 4630 4631 4632 4633
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4634
		goto out;
4635
	}
Z
Zhenyu Wang 已提交
4636

4637
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4638
		intel_encoder->type = INTEL_OUTPUT_DP;
4639

4640 4641 4642 4643
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4644
	if (intel_dp->reset_link_params) {
4645 4646
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4647

4648 4649
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4650 4651 4652

		intel_dp->reset_link_params = false;
	}
4653

4654 4655
	intel_dp_print_rates(intel_dp);

4656
	intel_dp_read_desc(intel_dp);
4657

4658 4659 4660
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4661 4662 4663 4664 4665
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4666 4667
		status = connector_status_disconnected;
		goto out;
4668 4669 4670 4671 4672 4673 4674 4675 4676 4677
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4678 4679
	}

4680 4681 4682 4683 4684 4685 4686 4687
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4688
	intel_dp_set_edid(intel_dp);
4689 4690
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4691
	intel_dp->detect_done = true;
4692

4693 4694
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4695 4696
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4708
out:
4709
	if (status != connector_status_connected && !intel_dp->is_mst)
4710
		intel_dp_unset_edid(intel_dp);
4711

4712
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4713
	return status;
4714 4715 4716 4717 4718 4719
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4720
	enum drm_connector_status status = connector->status;
4721 4722 4723 4724

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4725 4726
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4727
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4728 4729

	intel_dp->detect_done = false;
4730

4731
	return status;
4732 4733
}

4734 4735
static void
intel_dp_force(struct drm_connector *connector)
4736
{
4737
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4738
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4739
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4740

4741 4742 4743
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4744

4745 4746
	if (connector->status != connector_status_connected)
		return;
4747

4748
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4749 4750 4751

	intel_dp_set_edid(intel_dp);

4752
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4753 4754

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4755
		intel_encoder->type = INTEL_OUTPUT_DP;
4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4769

4770
	/* if eDP has no EDID, fall back to fixed mode */
4771 4772
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4773
		struct drm_display_mode *mode;
4774 4775

		mode = drm_mode_duplicate(connector->dev,
4776
					  intel_connector->panel.fixed_mode);
4777
		if (mode) {
4778 4779 4780 4781
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4782

4783
	return 0;
4784 4785
}

4786 4787 4788 4789
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4790
	struct edid *edid;
4791

4792 4793
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4794
		has_audio = drm_detect_monitor_audio(edid);
4795

4796 4797 4798
	return has_audio;
}

4799 4800 4801 4802 4803
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4804
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4805
	struct intel_connector *intel_connector = to_intel_connector(connector);
4806 4807
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4808 4809
	int ret;

4810
	ret = drm_object_property_set_value(&connector->base, property, val);
4811 4812 4813
	if (ret)
		return ret;

4814
	if (property == dev_priv->force_audio_property) {
4815 4816 4817 4818
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4819 4820
			return 0;

4821
		intel_dp->force_audio = i;
4822

4823
		if (i == HDMI_AUDIO_AUTO)
4824 4825
			has_audio = intel_dp_detect_audio(connector);
		else
4826
			has_audio = (i == HDMI_AUDIO_ON);
4827 4828

		if (has_audio == intel_dp->has_audio)
4829 4830
			return 0;

4831
		intel_dp->has_audio = has_audio;
4832 4833 4834
		goto done;
	}

4835
	if (property == dev_priv->broadcast_rgb_property) {
4836
		bool old_auto = intel_dp->color_range_auto;
4837
		bool old_range = intel_dp->limited_color_range;
4838

4839 4840 4841 4842 4843 4844
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4845
			intel_dp->limited_color_range = false;
4846 4847 4848
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4849
			intel_dp->limited_color_range = true;
4850 4851 4852 4853
			break;
		default:
			return -EINVAL;
		}
4854 4855

		if (old_auto == intel_dp->color_range_auto &&
4856
		    old_range == intel_dp->limited_color_range)
4857 4858
			return 0;

4859 4860 4861
		goto done;
	}

4862 4863 4864 4865 4866 4867
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4868 4869 4870 4871 4872
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4873 4874 4875 4876 4877 4878 4879 4880 4881 4882

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4883 4884 4885
	return -EINVAL;

done:
4886 4887
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4888 4889 4890 4891

	return 0;
}

4892 4893 4894 4895
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4896 4897 4898 4899 4900
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4901 4902 4903 4904 4905 4906 4907 4908 4909 4910

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4911 4912 4913 4914 4915 4916 4917
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4918
static void
4919
intel_dp_connector_destroy(struct drm_connector *connector)
4920
{
4921
	struct intel_connector *intel_connector = to_intel_connector(connector);
4922

4923
	kfree(intel_connector->detect_edid);
4924

4925 4926 4927
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4928 4929 4930
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4931
		intel_panel_fini(&intel_connector->panel);
4932

4933
	drm_connector_cleanup(connector);
4934
	kfree(connector);
4935 4936
}

P
Paulo Zanoni 已提交
4937
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4938
{
4939 4940
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4941

4942
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4943 4944
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4945 4946 4947 4948
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4949
		pps_lock(intel_dp);
4950
		edp_panel_vdd_off_sync(intel_dp);
4951 4952
		pps_unlock(intel_dp);

4953 4954 4955 4956
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4957
	}
4958 4959 4960

	intel_dp_aux_fini(intel_dp);

4961
	drm_encoder_cleanup(encoder);
4962
	kfree(intel_dig_port);
4963 4964
}

4965
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4966 4967 4968 4969 4970 4971
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4972 4973 4974 4975
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4976
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4977
	pps_lock(intel_dp);
4978
	edp_panel_vdd_off_sync(intel_dp);
4979
	pps_unlock(intel_dp);
4980 4981
}

4982 4983 4984 4985
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4986
	struct drm_i915_private *dev_priv = to_i915(dev);
4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5000
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5001 5002 5003 5004

	edp_panel_vdd_schedule_off(intel_dp);
}

5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5018
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5019
{
5020
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5021 5022
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5023 5024 5025

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5026

5027
	if (lspcon->active)
5028 5029
		lspcon_resume(lspcon);

5030 5031
	intel_dp->reset_link_params = true;

5032 5033
	pps_lock(intel_dp);

5034 5035 5036 5037 5038 5039 5040 5041
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5042 5043

	pps_unlock(intel_dp);
5044 5045
}

5046
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5047
	.dpms = drm_atomic_helper_connector_dpms,
5048
	.detect = intel_dp_detect,
5049
	.force = intel_dp_force,
5050
	.fill_modes = drm_helper_probe_single_connector_modes,
5051
	.set_property = intel_dp_set_property,
5052
	.atomic_get_property = intel_connector_atomic_get_property,
5053
	.late_register = intel_dp_connector_register,
5054
	.early_unregister = intel_dp_connector_unregister,
5055
	.destroy = intel_dp_connector_destroy,
5056
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5057
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
5058 5059 5060 5061 5062 5063 5064 5065
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5066
	.reset = intel_dp_encoder_reset,
5067
	.destroy = intel_dp_encoder_destroy,
5068 5069
};

5070
enum irqreturn
5071 5072 5073
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5074
	struct drm_device *dev = intel_dig_port->base.base.dev;
5075
	struct drm_i915_private *dev_priv = to_i915(dev);
5076
	enum irqreturn ret = IRQ_NONE;
5077

5078 5079
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5080
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5081

5082 5083 5084 5085 5086 5087 5088 5089 5090
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5091
		return IRQ_HANDLED;
5092 5093
	}

5094 5095
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5096
		      long_hpd ? "long" : "short");
5097

5098
	if (long_hpd) {
5099
		intel_dp->reset_link_params = true;
5100 5101 5102 5103
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5104
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5105

5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5119
		}
5120
	}
5121

5122 5123 5124 5125
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5126
		}
5127
	}
5128 5129 5130

	ret = IRQ_HANDLED;

5131
put_power:
5132
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5133 5134

	return ret;
5135 5136
}

5137
/* check the VBT to see whether the eDP is on another port */
5138
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5139
{
5140 5141 5142 5143
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5144
	if (INTEL_GEN(dev_priv) < 5)
5145 5146
		return false;

5147
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5148 5149
		return true;

5150
	return intel_bios_is_port_edp(dev_priv, port);
5151 5152
}

5153
void
5154 5155
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5156 5157
	struct intel_connector *intel_connector = to_intel_connector(connector);

5158
	intel_attach_force_audio_property(connector);
5159
	intel_attach_broadcast_rgb_property(connector);
5160
	intel_dp->color_range_auto = true;
5161 5162 5163

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5164 5165
		drm_object_attach_property(
			&connector->base,
5166
			connector->dev->mode_config.scaling_mode_property,
5167 5168
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5169
	}
5170 5171
}

5172 5173
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5174
	intel_dp->panel_power_off_time = ktime_get_boottime();
5175 5176 5177 5178
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5179
static void
5180 5181
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5182
{
5183
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5184
	struct pps_registers regs;
5185

5186
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5187 5188 5189

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5190
	pp_ctl = ironlake_get_pp_control(intel_dp);
5191

5192 5193
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5194
	if (!IS_GEN9_LP(dev_priv)) {
5195 5196
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5197
	}
5198 5199

	/* Pull timing values out of registers */
5200 5201
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5202

5203 5204
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5205

5206 5207
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5208

5209 5210
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5211

5212
	if (IS_GEN9_LP(dev_priv)) {
5213 5214 5215
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
5216
			seq->t11_t12 = (tmp - 1) * 1000;
5217
		else
5218
			seq->t11_t12 = 0;
5219
	} else {
5220
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5221
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5222
	}
5223 5224
}

I
Imre Deak 已提交
5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5250 5251 5252 5253
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5254
	struct drm_i915_private *dev_priv = to_i915(dev);
5255 5256 5257 5258 5259 5260 5261 5262 5263 5264
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5265

I
Imre Deak 已提交
5266
	intel_pps_dump_state("cur", &cur);
5267

5268
	vbt = dev_priv->vbt.edp.pps;
5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5282
	intel_pps_dump_state("vbt", &vbt);
5283 5284 5285

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5286
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5287 5288 5289 5290 5291 5292 5293 5294 5295
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5296
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5297 5298 5299 5300 5301 5302 5303
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5304 5305 5306 5307 5308 5309
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5310 5311 5312 5313 5314 5315 5316 5317 5318 5319

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5320 5321 5322 5323
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5324 5325
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5326
{
5327
	struct drm_i915_private *dev_priv = to_i915(dev);
5328
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5329
	int div = dev_priv->rawclk_freq / 1000;
5330
	struct pps_registers regs;
5331
	enum port port = dp_to_dig_port(intel_dp)->port;
5332
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5333

V
Ville Syrjälä 已提交
5334
	lockdep_assert_held(&dev_priv->pps_mutex);
5335

5336
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5337

5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5363
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5364 5365
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5366
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5367 5368
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5369
	if (IS_GEN9_LP(dev_priv)) {
5370
		pp_div = I915_READ(regs.pp_ctrl);
5371 5372 5373 5374 5375 5376 5377 5378
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5379 5380 5381

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5382
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5383
		port_sel = PANEL_PORT_SELECT_VLV(port);
5384
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5385
		if (port == PORT_A)
5386
			port_sel = PANEL_PORT_SELECT_DPA;
5387
		else
5388
			port_sel = PANEL_PORT_SELECT_DPD;
5389 5390
	}

5391 5392
	pp_on |= port_sel;

5393 5394
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5395
	if (IS_GEN9_LP(dev_priv))
5396
		I915_WRITE(regs.pp_ctrl, pp_div);
5397
	else
5398
		I915_WRITE(regs.pp_div, pp_div);
5399 5400

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5401 5402
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5403
		      IS_GEN9_LP(dev_priv) ?
5404 5405
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5406 5407
}

5408 5409 5410
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5411 5412 5413
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5414 5415 5416
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5417
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5418 5419 5420
	}
}

5421 5422
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5423
 * @dev_priv: i915 device
5424
 * @crtc_state: a pointer to the active intel_crtc_state
5425 5426 5427 5428 5429 5430 5431 5432 5433
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5434 5435 5436
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5437 5438
{
	struct intel_encoder *encoder;
5439 5440
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5441
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5442
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5443 5444 5445 5446 5447 5448

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5449 5450
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5451 5452 5453
		return;
	}

5454
	/*
5455 5456
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5457
	 */
5458

5459 5460
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5461
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5462 5463 5464 5465 5466 5467

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5468
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5469 5470 5471 5472
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5473 5474
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5475 5476
		index = DRRS_LOW_RR;

5477
	if (index == dev_priv->drrs.refresh_rate_type) {
5478 5479 5480 5481 5482
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5483
	if (!crtc_state->base.active) {
5484 5485 5486 5487
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5488
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5500 5501
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5502
		u32 val;
5503

5504
		val = I915_READ(reg);
5505
		if (index > DRRS_HIGH_RR) {
5506
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5507 5508 5509
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5510
		} else {
5511
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5512 5513 5514
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5515 5516 5517 5518
		}
		I915_WRITE(reg, val);
	}

5519 5520 5521 5522 5523
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5524 5525 5526
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5527
 * @crtc_state: A pointer to the active crtc state.
5528 5529 5530
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5531 5532
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5533 5534
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5535
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5536

5537
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5556 5557 5558
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5559
 * @old_crtc_state: Pointer to old crtc_state.
5560 5561
 *
 */
5562 5563
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5564 5565
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5566
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5567

5568
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5569 5570 5571 5572 5573 5574 5575 5576 5577
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5578 5579
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5580 5581 5582 5583 5584 5585 5586

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5600
	/*
5601 5602
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5603 5604
	 */

5605 5606
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5607

5608 5609 5610 5611 5612 5613
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5614

5615 5616
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5617 5618
}

5619
/**
5620
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5621
 * @dev_priv: i915 device
5622 5623
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5624 5625
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5626 5627 5628
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5629 5630
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5631 5632 5633 5634
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5635
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5636 5637
		return;

5638
	cancel_delayed_work(&dev_priv->drrs.work);
5639

5640
	mutex_lock(&dev_priv->drrs.mutex);
5641 5642 5643 5644 5645
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5646 5647 5648
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5649 5650 5651
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5652
	/* invalidate means busy screen hence upclock */
5653
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5654 5655
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5656 5657 5658 5659

	mutex_unlock(&dev_priv->drrs.mutex);
}

5660
/**
5661
 * intel_edp_drrs_flush - Restart Idleness DRRS
5662
 * @dev_priv: i915 device
5663 5664
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5665 5666 5667 5668
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5669 5670 5671
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5672 5673
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5674 5675 5676 5677
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5678
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5679 5680
		return;

5681
	cancel_delayed_work(&dev_priv->drrs.work);
5682

5683
	mutex_lock(&dev_priv->drrs.mutex);
5684 5685 5686 5687 5688
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5689 5690
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5691 5692

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5693 5694
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5695
	/* flush means busy screen hence upclock */
5696
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5697 5698
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5699 5700 5701 5702 5703 5704

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5705 5706 5707 5708 5709
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5733 5734 5735 5736 5737 5738 5739 5740
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5760
static struct drm_display_mode *
5761 5762
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5763 5764
{
	struct drm_connector *connector = &intel_connector->base;
5765
	struct drm_device *dev = connector->dev;
5766
	struct drm_i915_private *dev_priv = to_i915(dev);
5767 5768
	struct drm_display_mode *downclock_mode = NULL;

5769 5770 5771
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5772
	if (INTEL_GEN(dev_priv) <= 6) {
5773 5774 5775 5776 5777
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5778
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5779 5780 5781 5782
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5783
					(dev_priv, fixed_mode, connector);
5784 5785

	if (!downclock_mode) {
5786
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5787 5788 5789
		return NULL;
	}

5790
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5791

5792
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5793
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5794 5795 5796
	return downclock_mode;
}

5797
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5798
				     struct intel_connector *intel_connector)
5799 5800 5801
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5802 5803
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5804
	struct drm_i915_private *dev_priv = to_i915(dev);
5805
	struct drm_display_mode *fixed_mode = NULL;
5806
	struct drm_display_mode *downclock_mode = NULL;
5807 5808 5809
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5810
	enum pipe pipe = INVALID_PIPE;
5811 5812 5813 5814

	if (!is_edp(intel_dp))
		return true;

5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5828
	pps_lock(intel_dp);
5829 5830

	intel_dp_init_panel_power_timestamps(intel_dp);
5831
	intel_dp_pps_init(dev, intel_dp);
5832
	intel_edp_panel_vdd_sanitize(intel_dp);
5833

5834
	pps_unlock(intel_dp);
5835

5836
	/* Cache DPCD and EDID for edp. */
5837
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5838

5839
	if (!has_dpcd) {
5840 5841
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5842
		goto out_vdd_off;
5843 5844
	}

5845
	mutex_lock(&dev->mode_config.mutex);
5846
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5865 5866
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5867 5868 5869 5870 5871 5872 5873 5874
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5875
		if (fixed_mode) {
5876
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5877 5878 5879
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5880
	}
5881
	mutex_unlock(&dev->mode_config.mutex);
5882

5883
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5884 5885
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5886 5887 5888 5889 5890 5891

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5892
		pipe = vlv_active_pipe(intel_dp);
5893 5894 5895 5896 5897 5898 5899 5900 5901

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5902 5903
	}

5904
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5905
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5906
	intel_panel_setup_backlight(connector, pipe);
5907 5908

	return true;
5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5921 5922
}

5923
/* Set up the hotplug pin and aux power domain. */
5924 5925 5926 5927
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5928
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5929 5930 5931 5932

	switch (intel_dig_port->port) {
	case PORT_A:
		encoder->hpd_pin = HPD_PORT_A;
5933
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5934 5935 5936
		break;
	case PORT_B:
		encoder->hpd_pin = HPD_PORT_B;
5937
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5938 5939 5940
		break;
	case PORT_C:
		encoder->hpd_pin = HPD_PORT_C;
5941
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5942 5943 5944
		break;
	case PORT_D:
		encoder->hpd_pin = HPD_PORT_D;
5945
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5946 5947 5948
		break;
	case PORT_E:
		encoder->hpd_pin = HPD_PORT_E;
5949 5950 5951

		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5952 5953 5954 5955 5956 5957
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5958
bool
5959 5960
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5961
{
5962 5963 5964 5965
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5966
	struct drm_i915_private *dev_priv = to_i915(dev);
5967
	enum port port = intel_dig_port->port;
5968
	int type;
5969

5970 5971 5972 5973 5974
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5975 5976
	intel_dp_set_source_rates(intel_dp);

5977
	intel_dp->reset_link_params = true;
5978
	intel_dp->pps_pipe = INVALID_PIPE;
5979
	intel_dp->active_pipe = INVALID_PIPE;
5980

5981
	/* intel_dp vfuncs */
5982
	if (INTEL_GEN(dev_priv) >= 9)
5983
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5984
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5985
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5986
	else if (HAS_PCH_SPLIT(dev_priv))
5987 5988
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5989
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5990

5991
	if (INTEL_GEN(dev_priv) >= 9)
5992 5993
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5994
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5995

5996
	if (HAS_DDI(dev_priv))
5997 5998
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5999 6000
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6001
	intel_dp->attached_connector = intel_connector;
6002

6003
	if (intel_dp_is_edp(dev_priv, port))
6004
		type = DRM_MODE_CONNECTOR_eDP;
6005 6006
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6007

6008 6009 6010
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6011 6012 6013 6014 6015 6016 6017 6018
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6019
	/* eDP only on port B and/or C on vlv/chv */
6020
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6021
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
6022 6023
		return false;

6024 6025 6026 6027
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6028
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6029 6030 6031 6032 6033
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6034 6035
	intel_dp_init_connector_port_info(intel_dig_port);

6036
	intel_dp_aux_init(intel_dp);
6037

6038
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6039
			  edp_panel_vdd_work);
6040

6041
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6042

6043
	if (HAS_DDI(dev_priv))
6044 6045 6046 6047
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6048
	/* init MST on ports that can support it */
6049
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
6050 6051 6052
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6053

6054
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6055 6056 6057
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6058
	}
6059

6060 6061
	intel_dp_add_properties(intel_dp, connector);

6062 6063 6064 6065
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6066
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6067 6068 6069
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6070 6071

	return true;
6072 6073 6074 6075 6076

fail:
	drm_connector_cleanup(connector);

	return false;
6077
}
6078

6079
bool intel_dp_init(struct drm_i915_private *dev_priv,
6080 6081
		   i915_reg_t output_reg,
		   enum port port)
6082 6083 6084 6085 6086 6087
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6088
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6089
	if (!intel_dig_port)
6090
		return false;
6091

6092
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6093 6094
	if (!intel_connector)
		goto err_connector_alloc;
6095 6096 6097 6098

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6099 6100 6101
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6102
		goto err_encoder_init;
6103

6104
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6105 6106
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6107
	intel_encoder->get_config = intel_dp_get_config;
6108
	intel_encoder->suspend = intel_dp_encoder_suspend;
6109
	if (IS_CHERRYVIEW(dev_priv)) {
6110
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6111 6112
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6113
		intel_encoder->post_disable = chv_post_disable_dp;
6114
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6115
	} else if (IS_VALLEYVIEW(dev_priv)) {
6116
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6117 6118
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6119
		intel_encoder->post_disable = vlv_post_disable_dp;
6120
	} else {
6121 6122
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6123
		if (INTEL_GEN(dev_priv) >= 5)
6124
			intel_encoder->post_disable = ilk_post_disable_dp;
6125
	}
6126

6127
	intel_dig_port->port = port;
6128
	intel_dig_port->dp.output_reg = output_reg;
6129
	intel_dig_port->max_lanes = 4;
6130

6131
	intel_encoder->type = INTEL_OUTPUT_DP;
6132
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6133
	if (IS_CHERRYVIEW(dev_priv)) {
6134 6135 6136 6137 6138 6139 6140
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6141
	intel_encoder->cloneable = 0;
6142
	intel_encoder->port = port;
6143

6144
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6145
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6146

S
Sudip Mukherjee 已提交
6147 6148 6149
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6150
	return true;
S
Sudip Mukherjee 已提交
6151 6152 6153

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6154
err_encoder_init:
S
Sudip Mukherjee 已提交
6155 6156 6157
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6158
	return false;
6159
}
6160 6161 6162

void intel_dp_mst_suspend(struct drm_device *dev)
{
6163
	struct drm_i915_private *dev_priv = to_i915(dev);
6164 6165 6166 6167
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6168
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6169 6170

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6171 6172
			continue;

6173 6174
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6175 6176 6177 6178 6179
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6180
	struct drm_i915_private *dev_priv = to_i915(dev);
6181 6182 6183
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6184
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6185
		int ret;
6186

6187 6188
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6189

6190 6191 6192
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6193 6194
	}
}