intel_dp.c 167.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69 70
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72 73 74 75
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93 94

static const int skl_rates[] = { 162000, 216000, 270000,
95 96
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
97

98 99 100 101 102 103 104 105 106
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
107 108 109
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
110 111
}

112
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
113
{
114 115 116
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
117 118
}

119 120
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
121
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
122 123
}

C
Chris Wilson 已提交
124
static void intel_dp_link_down(struct intel_dp *intel_dp);
125
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
126
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
127
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
128 129
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
130

131 132
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
133
{
134
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
135 136 137 138

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
139
	case DP_LINK_BW_5_4:
140
		break;
141
	default:
142 143
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
144 145 146 147 148 149
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

183
static int
184
intel_dp_link_required(int pixel_clock, int bpp)
185
{
186
	return (pixel_clock * bpp + 9) / 10;
187 188
}

189 190 191 192 193 194
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

195
static enum drm_mode_status
196 197 198
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
199
	struct intel_dp *intel_dp = intel_attached_dp(connector);
200 201
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
202 203
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
204

205 206
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
207 208
			return MODE_PANEL;

209
		if (mode->vdisplay > fixed_mode->vdisplay)
210
			return MODE_PANEL;
211 212

		target_clock = fixed_mode->clock;
213 214
	}

215
	max_link_clock = intel_dp_max_link_rate(intel_dp);
216
	max_lanes = intel_dp_max_lane_count(intel_dp);
217 218 219 220 221

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
222
		return MODE_CLOCK_HIGH;
223 224 225 226

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

227 228 229
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

230 231 232
	return MODE_OK;
}

233
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
234 235 236 237 238 239 240 241 242 243 244
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

245
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
246 247 248 249 250 251 252 253
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

254 255 256 257 258 259 260
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

261 262 263 264
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

288 289
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
290
				    struct intel_dp *intel_dp);
291 292
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
293
					      struct intel_dp *intel_dp);
294

295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

327 328 329 330 331 332 333
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
334
	bool pll_enabled;
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

358 359 360 361 362 363 364 365 366 367
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

368 369 370 371 372 373 374 375 376 377 378 379 380 381
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
382 383 384

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
385 386
}

387 388 389 390 391 392
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
393 394
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
395
	enum pipe pipe;
396

V
Ville Syrjälä 已提交
397
	lockdep_assert_held(&dev_priv->pps_mutex);
398

399 400 401
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
427 428 429
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
430

431 432
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
433 434 435 436 437 438

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
439 440
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
441

442 443 444 445 446
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
447 448 449 450

	return intel_dp->pps_pipe;
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
471

472
static enum pipe
473 474 475
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
476 477
{
	enum pipe pipe;
478 479 480 481

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
482 483 484 485

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

486 487 488
		if (!pipe_check(dev_priv, pipe))
			continue;

489
		return pipe;
490 491
	}

492 493 494 495 496 497 498 499 500 501 502 503 504 505
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
506 507 508 509 510 511 512 513 514 515 516
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
517 518 519 520 521 522

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
523 524
	}

525 526 527
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

528 529
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
530 531
}

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

596
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
597

598
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
599 600
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

601 602 603 604 605 606 607 608 609 610 611
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

612
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
613

614 615 616
	return 0;
}

617
static bool edp_have_panel_power(struct intel_dp *intel_dp)
618
{
619
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
620 621
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
622 623
	lockdep_assert_held(&dev_priv->pps_mutex);

624 625 626 627
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

628
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
629 630
}

631
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
632
{
633
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
634 635
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
636 637
	lockdep_assert_held(&dev_priv->pps_mutex);

638 639 640 641
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

642
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
643 644
}

645 646 647
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
648
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
649
	struct drm_i915_private *dev_priv = dev->dev_private;
650

651 652
	if (!is_edp(intel_dp))
		return;
653

654
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
655 656
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
657 658
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
659 660 661
	}
}

662 663 664 665 666 667
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
668
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
669 670 671
	uint32_t status;
	bool done;

672
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
673
	if (has_aux_irq)
674
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
675
					  msecs_to_jiffies_timeout(10));
676 677 678 679 680 681 682 683 684 685
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

686
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
687
{
688 689
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
690

691 692 693
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
694
	 */
695 696 697 698 699 700 701
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
702
	struct drm_i915_private *dev_priv = dev->dev_private;
703 704 705 706 707

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
708
		return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
709 710 711 712 713 714 715 716 717 718 719 720 721 722
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
723
		return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
724 725
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
726 727 728 729 730
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
731
	} else  {
732
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
733
	}
734 735
}

736 737 738 739 740
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

741 742 743 744 745 746 747 748 749 750
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
771
	       DP_AUX_CH_CTL_DONE |
772
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
773
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
774
	       timeout |
775
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
776 777
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
778
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
779 780
}

781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

796 797
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
798
		const uint8_t *send, int send_bytes,
799 800 801 802 803 804 805
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
806
	uint32_t aux_clock_divider;
807 808
	int i, ret, recv_bytes;
	uint32_t status;
809
	int try, clock = 0;
810
	bool has_aux_irq = HAS_AUX_IRQ(dev);
811 812
	bool vdd;

813
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
814

815 816 817 818 819 820
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
821
	vdd = edp_panel_vdd_on(intel_dp);
822 823 824 825 826 827 828 829

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
830

831 832
	intel_aux_display_runtime_get(dev_priv);

833 834
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
835
		status = I915_READ_NOTRACE(ch_ctl);
836 837 838 839 840 841 842 843
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
844 845
		ret = -EBUSY;
		goto out;
846 847
	}

848 849 850 851 852 853
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

854
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
855 856 857 858
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
859

860 861 862 863 864
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
865 866
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
867 868

			/* Send the command and wait for it to complete */
869
			I915_WRITE(ch_ctl, send_ctl);
870 871 872 873 874 875 876 877 878 879

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

880
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
881
				continue;
882 883 884 885 886 887 888 889

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
890
				continue;
891
			}
892
			if (status & DP_AUX_CH_CTL_DONE)
893
				goto done;
894
		}
895 896 897
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
898
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
899 900
		ret = -EBUSY;
		goto out;
901 902
	}

903
done:
904 905 906
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
907
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
908
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
909 910
		ret = -EIO;
		goto out;
911
	}
912 913 914

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
915
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
916
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
917 918
		ret = -ETIMEDOUT;
		goto out;
919 920 921 922 923 924 925
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
926

927
	for (i = 0; i < recv_bytes; i += 4)
928 929
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
930

931 932 933
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
934
	intel_aux_display_runtime_put(dev_priv);
935

936 937 938
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

939
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
940

941
	return ret;
942 943
}

944 945
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
946 947
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
948
{
949 950 951
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
952 953
	int ret;

954 955 956
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
957 958
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
959

960 961 962
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
963
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
964
		rxsize = 2; /* 0 or 1 data bytes */
965

966 967
		if (WARN_ON(txsize > 20))
			return -E2BIG;
968

969
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
970

971 972 973
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
974

975 976 977 978 979 980 981
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
982 983
		}
		break;
984

985 986
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
987
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
988
		rxsize = msg->size + 1;
989

990 991
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
992

993 994 995 996 997 998 999 1000 1001 1002 1003
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1004
		}
1005 1006 1007 1008 1009
		break;

	default:
		ret = -EINVAL;
		break;
1010
	}
1011

1012
	return ret;
1013 1014
}

1015 1016 1017 1018
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1019 1020
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1021
	const char *name = NULL;
1022 1023
	int ret;

1024 1025 1026
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1027
		name = "DPDDC-A";
1028
		break;
1029 1030
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1031
		name = "DPDDC-B";
1032
		break;
1033 1034
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1035
		name = "DPDDC-C";
1036
		break;
1037 1038
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1039
		name = "DPDDC-D";
1040 1041 1042
		break;
	default:
		BUG();
1043 1044
	}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1055
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1056

1057
	intel_dp->aux.name = name;
1058 1059
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1060

1061 1062
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1063

1064
	ret = drm_dp_aux_register(&intel_dp->aux);
1065
	if (ret < 0) {
1066
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1067 1068
			  name, ret);
		return;
1069
	}
1070

1071 1072 1073 1074 1075
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1076
		drm_dp_aux_unregister(&intel_dp->aux);
1077
	}
1078 1079
}

1080 1081 1082 1083 1084
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1085 1086 1087
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1088 1089 1090
	intel_connector_unregister(intel_connector);
}

1091
static void
1092
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1093 1094 1095
{
	u32 ctrl1;

1096 1097 1098
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1099 1100 1101 1102 1103
	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1104 1105
	switch (link_clock / 2) {
	case 81000:
1106
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1107 1108
					      SKL_DPLL0);
		break;
1109
	case 135000:
1110
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1111 1112
					      SKL_DPLL0);
		break;
1113
	case 270000:
1114
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1115 1116
					      SKL_DPLL0);
		break;
1117
	case 162000:
1118
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1119 1120 1121 1122 1123 1124
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1125
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1126 1127 1128
					      SKL_DPLL0);
		break;
	case 216000:
1129
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1130 1131 1132
					      SKL_DPLL0);
		break;

1133 1134 1135 1136
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1137
static void
1138
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1139
{
1140 1141 1142
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1156
static int
1157
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1158
{
1159 1160 1161
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1162
	}
1163 1164 1165 1166

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1167 1168
}

1169
static int
1170
intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
1171
{
1172 1173 1174
	if (IS_SKYLAKE(dev)) {
		*source_rates = skl_rates;
		return ARRAY_SIZE(skl_rates);
1175
	}
1176 1177 1178

	*source_rates = default_rates;

1179
	/* WaDisableHBR2:skl */
1180 1181
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
		return (DP_LINK_BW_2_7 >> 3) + 1;
1182 1183 1184

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
1185 1186 1187
		return (DP_LINK_BW_5_4 >> 3) + 1;
	else
		return (DP_LINK_BW_2_7 >> 3) + 1;
1188 1189
}

1190 1191
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1192
		   struct intel_crtc_state *pipe_config, int link_bw)
1193 1194
{
	struct drm_device *dev = encoder->base.dev;
1195 1196
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1197 1198

	if (IS_G4X(dev)) {
1199 1200
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1201
	} else if (HAS_PCH_SPLIT(dev)) {
1202 1203
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1204 1205 1206
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1207
	} else if (IS_VALLEYVIEW(dev)) {
1208 1209
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1210
	}
1211 1212 1213 1214 1215 1216 1217 1218 1219

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1220 1221 1222
	}
}

1223 1224
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1225
			   int *common_rates)
1226 1227 1228 1229 1230
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1231 1232
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1233
			common_rates[k] = source_rates[i];
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1246 1247
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(dev, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1258
			       common_rates);
1259 1260
}

1261 1262 1263 1264 1265 1266 1267 1268
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1269
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
1281 1282
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	source_len = intel_dp_source_rates(dev, &source_rates);
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1296 1297 1298
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1299 1300
}

1301
static int rate_to_index(int find, const int *rates)
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1312 1313 1314 1315 1316 1317
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1318
	len = intel_dp_common_rates(intel_dp, rates);
1319 1320 1321 1322 1323 1324
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1325 1326
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1327
	return rate_to_index(rate, intel_dp->sink_rates);
1328 1329
}

P
Paulo Zanoni 已提交
1330
bool
1331
intel_dp_compute_config(struct intel_encoder *encoder,
1332
			struct intel_crtc_state *pipe_config)
1333
{
1334
	struct drm_device *dev = encoder->base.dev;
1335
	struct drm_i915_private *dev_priv = dev->dev_private;
1336
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1337
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1338
	enum port port = dp_to_dig_port(intel_dp)->port;
1339
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1340
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1341
	int lane_count, clock;
1342
	int min_lane_count = 1;
1343
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1344
	/* Conveniently, the link BW constants become indices with a shift...*/
1345
	int min_clock = 0;
1346
	int max_clock;
1347
	int bpp, mode_rate;
1348
	int link_avail, link_clock;
1349 1350
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1351

1352
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1353 1354

	/* No common link rates between source and sink */
1355
	WARN_ON(common_len <= 0);
1356

1357
	max_clock = common_len - 1;
1358

1359
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1360 1361
		pipe_config->has_pch_encoder = true;

1362
	pipe_config->has_dp_encoder = true;
1363
	pipe_config->has_drrs = false;
1364
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1365

1366 1367 1368
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1369 1370 1371 1372 1373 1374 1375 1376

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
			ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
			if (ret)
				return ret;
		}

1377 1378 1379 1380
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1381 1382
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1383 1384
	}

1385
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1386 1387
		return false;

1388
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1389
		      "max bw %d pixel clock %iKHz\n",
1390
		      max_lane_count, common_rates[max_clock],
1391
		      adjusted_mode->crtc_clock);
1392

1393 1394
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1395
	bpp = pipe_config->pipe_bpp;
1396 1397 1398 1399 1400 1401 1402
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1403 1404 1405 1406 1407 1408 1409 1410 1411
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1412
	}
1413

1414
	for (; bpp >= 6*3; bpp -= 2*3) {
1415 1416
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1417

1418
		for (clock = min_clock; clock <= max_clock; clock++) {
1419 1420 1421 1422
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1423
				link_clock = common_rates[clock];
1424 1425 1426 1427 1428 1429 1430 1431 1432
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1433

1434
	return false;
1435

1436
found:
1437 1438 1439 1440 1441 1442
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1443
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1444 1445 1446 1447 1448
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1449
	if (intel_dp->color_range)
1450
		pipe_config->limited_color_range = true;
1451

1452
	intel_dp->lane_count = lane_count;
1453

1454
	if (intel_dp->num_sink_rates) {
1455
		intel_dp->link_bw = 0;
1456
		intel_dp->rate_select =
1457
			intel_dp_rate_select(intel_dp, common_rates[clock]);
1458 1459
	} else {
		intel_dp->link_bw =
1460
			drm_dp_link_rate_to_bw_code(common_rates[clock]);
1461
		intel_dp->rate_select = 0;
1462 1463
	}

1464
	pipe_config->pipe_bpp = bpp;
1465
	pipe_config->port_clock = common_rates[clock];
1466

1467 1468
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1469
		      pipe_config->port_clock, bpp);
1470 1471
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1472

1473
	intel_link_compute_m_n(bpp, lane_count,
1474 1475
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1476
			       &pipe_config->dp_m_n);
1477

1478
	if (intel_connector->panel.downclock_mode != NULL &&
1479
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1480
			pipe_config->has_drrs = true;
1481 1482 1483 1484 1485 1486
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1487
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1488
		skl_edp_set_pll_config(pipe_config, common_rates[clock]);
1489 1490
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1491
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1492 1493 1494
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1495

1496
	return true;
1497 1498
}

1499
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1500
{
1501 1502 1503
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1504 1505 1506
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1507 1508
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1509 1510 1511
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1512
	if (crtc->config->port_clock == 162000) {
1513 1514 1515 1516
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1517
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1518
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1519 1520
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1521
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1522
	}
1523

1524 1525 1526 1527 1528 1529
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1530
static void intel_dp_prepare(struct intel_encoder *encoder)
1531
{
1532
	struct drm_device *dev = encoder->base.dev;
1533
	struct drm_i915_private *dev_priv = dev->dev_private;
1534
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1535
	enum port port = dp_to_dig_port(intel_dp)->port;
1536
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1537
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1538

1539
	/*
K
Keith Packard 已提交
1540
	 * There are four kinds of DP registers:
1541 1542
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1543 1544
	 * 	SNB CPU
	 *	IVB CPU
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1555

1556 1557 1558 1559
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1560

1561 1562
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1563
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1564

1565
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1566
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1567

1568
	/* Split out the IBX/CPU vs CPT settings */
1569

1570
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1571 1572 1573 1574 1575 1576
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1577
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1578 1579
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1580
		intel_dp->DP |= crtc->pipe << 29;
1581
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1582 1583
		u32 trans_dp;

1584
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1585 1586 1587 1588 1589 1590 1591

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1592
	} else {
1593
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1594
			intel_dp->DP |= intel_dp->color_range;
1595 1596 1597 1598 1599 1600 1601

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1602
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1603 1604
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1605
		if (IS_CHERRYVIEW(dev))
1606
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1607 1608
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1609
	}
1610 1611
}

1612 1613
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1614

1615 1616
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1617

1618 1619
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1620

1621
static void wait_panel_status(struct intel_dp *intel_dp,
1622 1623
				       u32 mask,
				       u32 value)
1624
{
1625
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1626
	struct drm_i915_private *dev_priv = dev->dev_private;
1627 1628
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1629 1630
	lockdep_assert_held(&dev_priv->pps_mutex);

1631 1632
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1633

1634
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1635 1636 1637
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1638

1639
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1640
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1641 1642
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1643
	}
1644 1645

	DRM_DEBUG_KMS("Wait complete\n");
1646
}
1647

1648
static void wait_panel_on(struct intel_dp *intel_dp)
1649 1650
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1651
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1652 1653
}

1654
static void wait_panel_off(struct intel_dp *intel_dp)
1655 1656
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1657
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1658 1659
}

1660
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1661 1662
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1663 1664 1665 1666 1667 1668

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1669
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1670 1671
}

1672
static void wait_backlight_on(struct intel_dp *intel_dp)
1673 1674 1675 1676 1677
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1678
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1679 1680 1681 1682
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1683

1684 1685 1686 1687
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1688
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1689
{
1690 1691 1692
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1693

V
Ville Syrjälä 已提交
1694 1695
	lockdep_assert_held(&dev_priv->pps_mutex);

1696
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1697 1698 1699
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1700 1701
}

1702 1703 1704 1705 1706
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1707
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1708
{
1709
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1710 1711
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1712
	struct drm_i915_private *dev_priv = dev->dev_private;
1713
	enum intel_display_power_domain power_domain;
1714
	u32 pp;
1715
	u32 pp_stat_reg, pp_ctrl_reg;
1716
	bool need_to_disable = !intel_dp->want_panel_vdd;
1717

V
Ville Syrjälä 已提交
1718 1719
	lockdep_assert_held(&dev_priv->pps_mutex);

1720
	if (!is_edp(intel_dp))
1721
		return false;
1722

1723
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1724
	intel_dp->want_panel_vdd = true;
1725

1726
	if (edp_have_panel_vdd(intel_dp))
1727
		return need_to_disable;
1728

1729 1730
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1731

V
Ville Syrjälä 已提交
1732 1733
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1734

1735 1736
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1737

1738
	pp = ironlake_get_pp_control(intel_dp);
1739
	pp |= EDP_FORCE_VDD;
1740

1741 1742
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1743 1744 1745 1746 1747

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1748 1749 1750
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1751
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1752 1753
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1754 1755
		msleep(intel_dp->panel_power_up_delay);
	}
1756 1757 1758 1759

	return need_to_disable;
}

1760 1761 1762 1763 1764 1765 1766
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1767
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1768
{
1769
	bool vdd;
1770

1771 1772 1773
	if (!is_edp(intel_dp))
		return;

1774
	pps_lock(intel_dp);
1775
	vdd = edp_panel_vdd_on(intel_dp);
1776
	pps_unlock(intel_dp);
1777

R
Rob Clark 已提交
1778
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1779
	     port_name(dp_to_dig_port(intel_dp)->port));
1780 1781
}

1782
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1783
{
1784
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1785
	struct drm_i915_private *dev_priv = dev->dev_private;
1786 1787 1788 1789
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1790
	u32 pp;
1791
	u32 pp_stat_reg, pp_ctrl_reg;
1792

V
Ville Syrjälä 已提交
1793
	lockdep_assert_held(&dev_priv->pps_mutex);
1794

1795
	WARN_ON(intel_dp->want_panel_vdd);
1796

1797
	if (!edp_have_panel_vdd(intel_dp))
1798
		return;
1799

V
Ville Syrjälä 已提交
1800 1801
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1802

1803 1804
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1805

1806 1807
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1808

1809 1810
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1811

1812 1813 1814
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1815

1816 1817
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1818

1819 1820
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1821
}
1822

1823
static void edp_panel_vdd_work(struct work_struct *__work)
1824 1825 1826 1827
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1828
	pps_lock(intel_dp);
1829 1830
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1831
	pps_unlock(intel_dp);
1832 1833
}

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1847 1848 1849 1850 1851
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1852
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1853
{
V
Ville Syrjälä 已提交
1854 1855 1856 1857 1858
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1859 1860
	if (!is_edp(intel_dp))
		return;
1861

R
Rob Clark 已提交
1862
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1863
	     port_name(dp_to_dig_port(intel_dp)->port));
1864

1865 1866
	intel_dp->want_panel_vdd = false;

1867
	if (sync)
1868
		edp_panel_vdd_off_sync(intel_dp);
1869 1870
	else
		edp_panel_vdd_schedule_off(intel_dp);
1871 1872
}

1873
static void edp_panel_on(struct intel_dp *intel_dp)
1874
{
1875
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1876
	struct drm_i915_private *dev_priv = dev->dev_private;
1877
	u32 pp;
1878
	u32 pp_ctrl_reg;
1879

1880 1881
	lockdep_assert_held(&dev_priv->pps_mutex);

1882
	if (!is_edp(intel_dp))
1883
		return;
1884

V
Ville Syrjälä 已提交
1885 1886
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1887

1888 1889 1890
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1891
		return;
1892

1893
	wait_panel_power_cycle(intel_dp);
1894

1895
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1896
	pp = ironlake_get_pp_control(intel_dp);
1897 1898 1899
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1900 1901
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1902
	}
1903

1904
	pp |= POWER_TARGET_ON;
1905 1906 1907
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1908 1909
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1910

1911
	wait_panel_on(intel_dp);
1912
	intel_dp->last_power_on = jiffies;
1913

1914 1915
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1916 1917
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1918
	}
1919
}
V
Ville Syrjälä 已提交
1920

1921 1922 1923 1924 1925 1926 1927
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1928
	pps_unlock(intel_dp);
1929 1930
}

1931 1932

static void edp_panel_off(struct intel_dp *intel_dp)
1933
{
1934 1935
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1936
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1937
	struct drm_i915_private *dev_priv = dev->dev_private;
1938
	enum intel_display_power_domain power_domain;
1939
	u32 pp;
1940
	u32 pp_ctrl_reg;
1941

1942 1943
	lockdep_assert_held(&dev_priv->pps_mutex);

1944 1945
	if (!is_edp(intel_dp))
		return;
1946

V
Ville Syrjälä 已提交
1947 1948
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1949

V
Ville Syrjälä 已提交
1950 1951
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1952

1953
	pp = ironlake_get_pp_control(intel_dp);
1954 1955
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1956 1957
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1958

1959
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1960

1961 1962
	intel_dp->want_panel_vdd = false;

1963 1964
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1965

1966
	intel_dp->last_power_cycle = jiffies;
1967
	wait_panel_off(intel_dp);
1968 1969

	/* We got a reference when we enabled the VDD. */
1970 1971
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1972
}
V
Ville Syrjälä 已提交
1973

1974 1975 1976 1977
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1978

1979 1980
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1981
	pps_unlock(intel_dp);
1982 1983
}

1984 1985
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1986
{
1987 1988
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1989 1990
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1991
	u32 pp_ctrl_reg;
1992

1993 1994 1995 1996 1997 1998
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1999
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2000

2001
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2002

2003
	pp = ironlake_get_pp_control(intel_dp);
2004
	pp |= EDP_BLC_ENABLE;
2005

2006
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2007 2008 2009

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2010

2011
	pps_unlock(intel_dp);
2012 2013
}

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2028
{
2029
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2030 2031
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2032
	u32 pp_ctrl_reg;
2033

2034 2035 2036
	if (!is_edp(intel_dp))
		return;

2037
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2038

2039
	pp = ironlake_get_pp_control(intel_dp);
2040
	pp &= ~EDP_BLC_ENABLE;
2041

2042
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2043 2044 2045

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2046

2047
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2048 2049

	intel_dp->last_backlight_off = jiffies;
2050
	edp_wait_backlight_off(intel_dp);
2051
}
2052

2053 2054 2055 2056 2057 2058 2059
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2060

2061
	_intel_edp_backlight_off(intel_dp);
2062
	intel_panel_disable_backlight(intel_dp->attached_connector);
2063
}
2064

2065 2066 2067 2068 2069 2070 2071 2072
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2073 2074
	bool is_enabled;

2075
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2076
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2077
	pps_unlock(intel_dp);
2078 2079 2080 2081

	if (is_enabled == enable)
		return;

2082 2083
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2084 2085 2086 2087 2088 2089 2090

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2091
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2092
{
2093 2094 2095
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2096 2097 2098
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2099 2100 2101
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2102 2103
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2104 2105 2106 2107 2108 2109 2110 2111 2112
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2113 2114
	POSTING_READ(DP_A);
	udelay(200);
2115 2116
}

2117
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2118
{
2119 2120 2121
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2122 2123 2124
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2125 2126 2127
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2128
	dpa_ctl = I915_READ(DP_A);
2129 2130 2131 2132 2133 2134 2135
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2136
	dpa_ctl &= ~DP_PLL_ENABLE;
2137
	I915_WRITE(DP_A, dpa_ctl);
2138
	POSTING_READ(DP_A);
2139 2140 2141
	udelay(200);
}

2142
/* If the sink supports it, try to set the power state appropriately */
2143
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2144 2145 2146 2147 2148 2149 2150 2151
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2152 2153
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2154 2155 2156 2157 2158 2159
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2160 2161
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2162 2163 2164 2165 2166
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2167 2168 2169 2170

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2171 2172
}

2173 2174
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2175
{
2176
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2177
	enum port port = dp_to_dig_port(intel_dp)->port;
2178 2179
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2180 2181 2182 2183
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2184
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2185 2186 2187
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2188 2189 2190 2191

	if (!(tmp & DP_PORT_EN))
		return false;

2192
	if (IS_GEN7(dev) && port == PORT_A) {
2193
		*pipe = PORT_TO_PIPE_CPT(tmp);
2194
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2195
		enum pipe p;
2196

2197 2198 2199 2200
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2201 2202 2203 2204
				return true;
			}
		}

2205 2206
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
2207 2208 2209 2210
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2211
	}
2212

2213 2214
	return true;
}
2215

2216
static void intel_dp_get_config(struct intel_encoder *encoder,
2217
				struct intel_crtc_state *pipe_config)
2218 2219 2220
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2221 2222 2223 2224
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2225
	int dotclock;
2226

2227
	tmp = I915_READ(intel_dp->output_reg);
2228 2229

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2230

2231 2232 2233
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2234 2235 2236
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2237

2238
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2239 2240 2241 2242
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2243
		if (tmp & DP_SYNC_HS_HIGH)
2244 2245 2246
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2247

2248
		if (tmp & DP_SYNC_VS_HIGH)
2249 2250 2251 2252
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2253

2254
	pipe_config->base.adjusted_mode.flags |= flags;
2255

2256 2257 2258 2259
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2260 2261 2262 2263
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2264
	if (port == PORT_A) {
2265 2266 2267 2268 2269
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2270 2271 2272 2273 2274 2275 2276

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2277
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2278

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2298 2299
}

2300
static void intel_disable_dp(struct intel_encoder *encoder)
2301
{
2302
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2303
	struct drm_device *dev = encoder->base.dev;
2304 2305
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2306
	if (crtc->config->has_audio)
2307
		intel_audio_codec_disable(encoder);
2308

2309 2310 2311
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2312 2313
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2314
	intel_edp_panel_vdd_on(intel_dp);
2315
	intel_edp_backlight_off(intel_dp);
2316
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2317
	intel_edp_panel_off(intel_dp);
2318

2319 2320
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2321
		intel_dp_link_down(intel_dp);
2322 2323
}

2324
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2325
{
2326
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2327
	enum port port = dp_to_dig_port(intel_dp)->port;
2328

2329
	intel_dp_link_down(intel_dp);
2330 2331
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2332 2333 2334 2335 2336 2337 2338
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2339 2340
}

2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

V
Ville Syrjälä 已提交
2355
	mutex_lock(&dev_priv->sb_lock);
2356 2357

	/* Propagate soft reset to data lane reset */
2358
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2359
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2360
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2361

2362 2363 2364 2365 2366 2367 2368 2369 2370
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2371
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2372
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2373

V
Ville Syrjälä 已提交
2374
	mutex_unlock(&dev_priv->sb_lock);
2375 2376
}

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2413 2414
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2483 2484
}

2485
static void intel_enable_dp(struct intel_encoder *encoder)
2486
{
2487 2488 2489
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2490
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2491
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2492
	unsigned int lane_mask = 0x0;
2493

2494 2495
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2496

2497 2498 2499 2500 2501
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2502
	intel_dp_enable_port(intel_dp);
2503 2504 2505 2506 2507 2508 2509

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2510
	if (IS_VALLEYVIEW(dev))
2511 2512
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2513

2514
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2515 2516
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2517
	intel_dp_stop_link_train(intel_dp);
2518

2519
	if (crtc->config->has_audio) {
2520 2521 2522 2523
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2524
}
2525

2526 2527
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2528 2529
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2530
	intel_enable_dp(encoder);
2531
	intel_edp_backlight_on(intel_dp);
2532
}
2533

2534 2535
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2536 2537
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2538
	intel_edp_backlight_on(intel_dp);
2539
	intel_psr_enable(intel_dp);
2540 2541
}

2542
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2543 2544 2545 2546
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2547 2548
	intel_dp_prepare(encoder);

2549 2550 2551
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2552
		ironlake_edp_pll_on(intel_dp);
2553
	}
2554 2555
}

2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2582 2583 2584 2585 2586 2587 2588 2589
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2590 2591 2592
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2593 2594 2595
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2596
		enum port port;
2597 2598 2599 2600 2601

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2602
		port = dp_to_dig_port(intel_dp)->port;
2603 2604 2605 2606 2607

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2608
			      pipe_name(pipe), port_name(port));
2609

2610 2611 2612
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2613 2614

		/* make sure vdd is off before we steal it */
2615
		vlv_detach_power_sequencer(intel_dp);
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2629 2630 2631
	if (!is_edp(intel_dp))
		return;

2632 2633 2634 2635 2636 2637 2638 2639 2640
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2641
		vlv_detach_power_sequencer(intel_dp);
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2656 2657
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2658 2659
}

2660
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2661
{
2662
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2663
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2664
	struct drm_device *dev = encoder->base.dev;
2665
	struct drm_i915_private *dev_priv = dev->dev_private;
2666
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2667
	enum dpio_channel port = vlv_dport_to_channel(dport);
2668 2669
	int pipe = intel_crtc->pipe;
	u32 val;
2670

V
Ville Syrjälä 已提交
2671
	mutex_lock(&dev_priv->sb_lock);
2672

2673
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2674 2675 2676 2677 2678 2679
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2680 2681 2682
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2683

V
Ville Syrjälä 已提交
2684
	mutex_unlock(&dev_priv->sb_lock);
2685 2686

	intel_enable_dp(encoder);
2687 2688
}

2689
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2690 2691 2692 2693
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2694 2695
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2696
	enum dpio_channel port = vlv_dport_to_channel(dport);
2697
	int pipe = intel_crtc->pipe;
2698

2699 2700
	intel_dp_prepare(encoder);

2701
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2702
	mutex_lock(&dev_priv->sb_lock);
2703
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2704 2705
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2706
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2707 2708 2709 2710 2711 2712
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2713 2714 2715
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2716
	mutex_unlock(&dev_priv->sb_lock);
2717 2718
}

2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2729
	int data, i, stagger;
2730
	u32 val;
2731

V
Ville Syrjälä 已提交
2732
	mutex_lock(&dev_priv->sb_lock);
2733

2734 2735 2736 2737 2738 2739 2740 2741 2742
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2743
	/* Deassert soft data lane reset*/
2744
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2745
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2746 2747 2748 2749 2750 2751 2752 2753 2754
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2755

2756
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2757
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2758
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2759 2760

	/* Program Tx lane latency optimal setting*/
2761 2762 2763 2764 2765 2766 2767 2768
	for (i = 0; i < 4; i++) {
		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2787

2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(7) |
		       DPIO_TX2_STAGGER_MULT(5));
2801

V
Ville Syrjälä 已提交
2802
	mutex_unlock(&dev_priv->sb_lock);
2803 2804 2805 2806

	intel_enable_dp(encoder);
}

2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2818 2819
	intel_dp_prepare(encoder);

V
Ville Syrjälä 已提交
2820
	mutex_lock(&dev_priv->sb_lock);
2821

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
2870
	mutex_unlock(&dev_priv->sb_lock);
2871 2872
}

2873
/*
2874 2875
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2876 2877 2878
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2879
 */
2880 2881 2882
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2883
{
2884 2885
	ssize_t ret;
	int i;
2886

2887 2888 2889 2890 2891 2892 2893
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2894
	for (i = 0; i < 3; i++) {
2895 2896 2897
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2898 2899
		msleep(1);
	}
2900

2901
	return ret;
2902 2903 2904 2905 2906 2907 2908
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2909
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2910
{
2911 2912 2913 2914
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2915 2916
}

2917
/* These are source-specific values. */
2918
static uint8_t
K
Keith Packard 已提交
2919
intel_dp_voltage_max(struct intel_dp *intel_dp)
2920
{
2921
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2922
	struct drm_i915_private *dev_priv = dev->dev_private;
2923
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2924

2925 2926 2927
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2928
		if (dev_priv->edp_low_vswing && port == PORT_A)
2929
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2930
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2931
	} else if (IS_VALLEYVIEW(dev))
2932
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2933
	else if (IS_GEN7(dev) && port == PORT_A)
2934
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2935
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2936
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2937
	else
2938
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2939 2940 2941 2942 2943
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2944
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2945
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2946

2947 2948 2949 2950 2951 2952 2953 2954
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2955 2956
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2957 2958 2959 2960
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2961
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2962 2963 2964 2965 2966 2967 2968
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2969
		default:
2970
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2971
		}
2972 2973
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2974 2975 2976 2977 2978 2979 2980
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2981
		default:
2982
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2983
		}
2984
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2985
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2986 2987 2988 2989 2990
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2991
		default:
2992
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2993 2994 2995
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2996 2997 2998 2999 3000 3001 3002
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3003
		default:
3004
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3005
		}
3006 3007 3008
	}
}

3009
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3010 3011 3012 3013
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3014 3015
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3016 3017 3018
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3019
	enum dpio_channel port = vlv_dport_to_channel(dport);
3020
	int pipe = intel_crtc->pipe;
3021 3022

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3023
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3024 3025
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3026
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3027 3028 3029
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3030
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3031 3032 3033
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3034
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3035 3036 3037
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3038
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3039 3040 3041 3042 3043 3044 3045
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3046
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3047 3048
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3049
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3050 3051 3052
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3053
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3054 3055 3056
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3057
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3058 3059 3060 3061 3062 3063 3064
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3065
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3066 3067
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3068
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3069 3070 3071
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3072
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3073 3074 3075 3076 3077 3078 3079
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3080
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3081 3082
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3083
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3095
	mutex_lock(&dev_priv->sb_lock);
3096 3097 3098
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3099
			 uniqtranscale_reg_value);
3100 3101 3102 3103
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3104
	mutex_unlock(&dev_priv->sb_lock);
3105 3106 3107 3108

	return 0;
}

3109
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3110 3111 3112 3113 3114
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3115
	u32 deemph_reg_value, margin_reg_value, val;
3116 3117
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3118 3119
	enum pipe pipe = intel_crtc->pipe;
	int i;
3120 3121

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3122
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3123
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3124
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3125 3126 3127
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3128
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3129 3130 3131
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3132
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3133 3134 3135
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3136
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3137 3138 3139 3140 3141 3142 3143 3144
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3145
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3146
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3147
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3148 3149 3150
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3151
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3152 3153 3154
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3155
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3156 3157 3158 3159 3160 3161 3162
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3163
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3164
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3165
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3166 3167 3168
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3169
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3170 3171 3172 3173 3174 3175 3176
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3177
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3178
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3179
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3191
	mutex_lock(&dev_priv->sb_lock);
3192 3193

	/* Clear calc init */
3194 3195
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3196 3197
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3198 3199 3200 3201
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3202 3203
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3204
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3205

3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3216
	/* Program swing deemph */
3217 3218 3219 3220 3221 3222
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3223 3224

	/* Program swing margin */
3225 3226
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3227 3228
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3229 3230
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3231 3232

	/* Disable unique transition scale */
3233 3234 3235 3236 3237
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3238 3239

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3240
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3241
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3242
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3243 3244 3245 3246 3247 3248 3249

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3250 3251 3252 3253 3254
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3255

3256 3257 3258 3259 3260 3261
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3262 3263 3264
	}

	/* Start swing calculation */
3265 3266 3267 3268 3269 3270 3271
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3272 3273 3274 3275 3276 3277

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

V
Ville Syrjälä 已提交
3278
	mutex_unlock(&dev_priv->sb_lock);
3279 3280 3281 3282

	return 0;
}

3283
static void
J
Jani Nikula 已提交
3284 3285
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3286 3287 3288 3289
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3290 3291
	uint8_t voltage_max;
	uint8_t preemph_max;
3292

3293
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3294 3295
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3296 3297 3298 3299 3300 3301 3302

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3303
	voltage_max = intel_dp_voltage_max(intel_dp);
3304 3305
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3306

K
Keith Packard 已提交
3307 3308 3309
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3310 3311

	for (lane = 0; lane < 4; lane++)
3312
		intel_dp->train_set[lane] = v | p;
3313 3314 3315
}

static uint32_t
3316
gen4_signal_levels(uint8_t train_set)
3317
{
3318
	uint32_t	signal_levels = 0;
3319

3320
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3321
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3322 3323 3324
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3325
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3326 3327
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3328
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3329 3330
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3331
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3332 3333 3334
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3335
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3336
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3337 3338 3339
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3340
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3341 3342
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3343
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3344 3345
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3346
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3347 3348 3349 3350 3351 3352
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3353 3354
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3355
gen6_edp_signal_levels(uint8_t train_set)
3356
{
3357 3358 3359
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3360 3361
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3362
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3363
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3364
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3365 3366
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3367
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3368 3369
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3370
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3371 3372
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3373
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3374
	default:
3375 3376 3377
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3378 3379 3380
	}
}

K
Keith Packard 已提交
3381 3382
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3383
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3384 3385 3386 3387
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3388
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3389
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3390
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3391
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3392
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3393 3394
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3395
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3396
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3397
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3398 3399
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3400
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3401
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3402
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3403 3404 3405 3406 3407 3408 3409 3410 3411
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3412 3413
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3414
hsw_signal_levels(uint8_t train_set)
3415
{
3416 3417 3418
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3419
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3420
		return DDI_BUF_TRANS_SELECT(0);
3421
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3422
		return DDI_BUF_TRANS_SELECT(1);
3423
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3424
		return DDI_BUF_TRANS_SELECT(2);
3425
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3426
		return DDI_BUF_TRANS_SELECT(3);
3427

3428
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3429
		return DDI_BUF_TRANS_SELECT(4);
3430
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3431
		return DDI_BUF_TRANS_SELECT(5);
3432
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3433
		return DDI_BUF_TRANS_SELECT(6);
3434

3435
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3436
		return DDI_BUF_TRANS_SELECT(7);
3437
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3438
		return DDI_BUF_TRANS_SELECT(8);
3439 3440 3441

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DDI_BUF_TRANS_SELECT(9);
3442 3443 3444
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3445
		return DDI_BUF_TRANS_SELECT(0);
3446 3447 3448
	}
}

3449
static void bxt_signal_levels(struct intel_dp *intel_dp)
3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	enum port port = dport->port;
	struct drm_device *dev = dport->base.base.dev;
	struct intel_encoder *encoder = &dport->base;
	uint8_t train_set = intel_dp->train_set[0];
	uint32_t level = 0;

	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 0;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 1;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 2;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
		level = 3;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 5;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 7;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 9;
		break;
	}

	bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
}

3498 3499 3500 3501 3502
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3503
	enum port port = intel_dig_port->port;
3504 3505 3506 3507
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3508 3509
	if (IS_BROXTON(dev)) {
		signal_levels = 0;
3510
		bxt_signal_levels(intel_dp);
3511 3512
		mask = 0;
	} else if (HAS_DDI(dev)) {
3513
		signal_levels = hsw_signal_levels(train_set);
3514
		mask = DDI_BUF_EMP_MASK;
3515
	} else if (IS_CHERRYVIEW(dev)) {
3516
		signal_levels = chv_signal_levels(intel_dp);
3517
		mask = 0;
3518
	} else if (IS_VALLEYVIEW(dev)) {
3519
		signal_levels = vlv_signal_levels(intel_dp);
3520
		mask = 0;
3521
	} else if (IS_GEN7(dev) && port == PORT_A) {
3522
		signal_levels = gen7_edp_signal_levels(train_set);
3523
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3524
	} else if (IS_GEN6(dev) && port == PORT_A) {
3525
		signal_levels = gen6_edp_signal_levels(train_set);
3526 3527
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3528
		signal_levels = gen4_signal_levels(train_set);
3529 3530 3531
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3532 3533 3534 3535 3536 3537 3538 3539
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3540 3541 3542 3543

	*DP = (*DP & ~mask) | signal_levels;
}

3544
static bool
C
Chris Wilson 已提交
3545
intel_dp_set_link_train(struct intel_dp *intel_dp,
3546
			uint32_t *DP,
3547
			uint8_t dp_train_pat)
3548
{
3549 3550
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3551
	struct drm_i915_private *dev_priv = dev->dev_private;
3552 3553
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3554

3555
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3556

3557
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3558
	POSTING_READ(intel_dp->output_reg);
3559

3560 3561
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3562
	    DP_TRAINING_PATTERN_DISABLE) {
3563 3564 3565 3566 3567 3568
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3569
	}
3570

3571 3572
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3573 3574

	return ret == len;
3575 3576
}

3577 3578 3579 3580
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3581 3582
	if (!intel_dp->train_set_valid)
		memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3583 3584 3585 3586 3587 3588
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3589
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3602 3603
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3604 3605 3606 3607

	return ret == intel_dp->lane_count;
}

3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3639
/* Enable corresponding port and start training pattern 1 */
3640
void
3641
intel_dp_start_link_train(struct intel_dp *intel_dp)
3642
{
3643
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3644
	struct drm_device *dev = encoder->dev;
3645 3646
	int i;
	uint8_t voltage;
3647
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3648
	uint32_t DP = intel_dp->DP;
3649
	uint8_t link_config[2];
3650

P
Paulo Zanoni 已提交
3651
	if (HAS_DDI(dev))
3652 3653
		intel_ddi_prepare_link_retrain(encoder);

3654
	/* Write the link configuration data */
3655 3656 3657 3658
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3659
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3660
	if (intel_dp->num_sink_rates)
3661 3662
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3663 3664 3665

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3666
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3667 3668

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3669

3670 3671 3672 3673 3674 3675 3676 3677
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3678
	voltage = 0xff;
3679 3680
	voltage_tries = 0;
	loop_tries = 0;
3681
	for (;;) {
3682
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3683

3684
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3685 3686
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3687
			break;
3688
		}
3689

3690
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3691
			DRM_DEBUG_KMS("clock recovery OK\n");
3692 3693 3694
			break;
		}

3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711
		/*
		 * if we used previously trained voltage and pre-emphasis values
		 * and we don't get clock recovery, reset link training values
		 */
		if (intel_dp->train_set_valid) {
			DRM_DEBUG_KMS("clock recovery not ok, reset");
			/* clear the flag as we are not reusing train set */
			intel_dp->train_set_valid = false;
			if (!intel_dp_reset_link_train(intel_dp, &DP,
						       DP_TRAINING_PATTERN_1 |
						       DP_LINK_SCRAMBLING_DISABLE)) {
				DRM_ERROR("failed to enable link training\n");
				return;
			}
			continue;
		}

3712 3713 3714
		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3715
				break;
3716
		if (i == intel_dp->lane_count) {
3717 3718
			++loop_tries;
			if (loop_tries == 5) {
3719
				DRM_ERROR("too many full retries, give up\n");
3720 3721
				break;
			}
3722 3723 3724
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3725 3726 3727
			voltage_tries = 0;
			continue;
		}
3728

3729
		/* Check to see if we've tried the same voltage 5 times */
3730
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3731
			++voltage_tries;
3732
			if (voltage_tries == 5) {
3733
				DRM_ERROR("too many voltage retries, give up\n");
3734 3735 3736 3737 3738
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3739

3740 3741 3742 3743 3744
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3745 3746
	}

3747 3748 3749
	intel_dp->DP = DP;
}

3750
void
3751 3752 3753
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3754
	int tries, cr_tries;
3755
	uint32_t DP = intel_dp->DP;
3756 3757 3758 3759 3760
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3761

3762
	/* channel equalization */
3763
	if (!intel_dp_set_link_train(intel_dp, &DP,
3764
				     training_pattern |
3765 3766 3767 3768 3769
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3770
	tries = 0;
3771
	cr_tries = 0;
3772 3773
	channel_eq = false;
	for (;;) {
3774
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3775

3776 3777 3778 3779 3780
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3781
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3782 3783
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3784
			break;
3785
		}
3786

3787
		/* Make sure clock is still ok */
3788
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3789
			intel_dp->train_set_valid = false;
3790
			intel_dp_start_link_train(intel_dp);
3791
			intel_dp_set_link_train(intel_dp, &DP,
3792
						training_pattern |
3793
						DP_LINK_SCRAMBLING_DISABLE);
3794 3795 3796 3797
			cr_tries++;
			continue;
		}

3798
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3799 3800 3801
			channel_eq = true;
			break;
		}
3802

3803 3804
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
3805
			intel_dp->train_set_valid = false;
3806
			intel_dp_start_link_train(intel_dp);
3807
			intel_dp_set_link_train(intel_dp, &DP,
3808
						training_pattern |
3809
						DP_LINK_SCRAMBLING_DISABLE);
3810 3811 3812 3813
			tries = 0;
			cr_tries++;
			continue;
		}
3814

3815 3816 3817 3818 3819
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3820
		++tries;
3821
	}
3822

3823 3824 3825 3826
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3827
	if (channel_eq) {
3828
		intel_dp->train_set_valid = true;
M
Masanari Iida 已提交
3829
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3830
	}
3831 3832 3833 3834
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3835
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3836
				DP_TRAINING_PATTERN_DISABLE);
3837 3838 3839
}

static void
C
Chris Wilson 已提交
3840
intel_dp_link_down(struct intel_dp *intel_dp)
3841
{
3842
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3843
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3844
	enum port port = intel_dig_port->port;
3845
	struct drm_device *dev = intel_dig_port->base.base.dev;
3846
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3847
	uint32_t DP = intel_dp->DP;
3848

3849
	if (WARN_ON(HAS_DDI(dev)))
3850 3851
		return;

3852
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3853 3854
		return;

3855
	DRM_DEBUG_KMS("\n");
3856

3857 3858
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3859
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3860
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3861
	} else {
3862 3863 3864 3865
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3866
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3867
	}
3868
	I915_WRITE(intel_dp->output_reg, DP);
3869
	POSTING_READ(intel_dp->output_reg);
3870

3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3888
		I915_WRITE(intel_dp->output_reg, DP);
3889
		POSTING_READ(intel_dp->output_reg);
3890 3891
	}

3892
	msleep(intel_dp->panel_power_down_delay);
3893 3894
}

3895 3896
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3897
{
R
Rodrigo Vivi 已提交
3898 3899 3900
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3901
	uint8_t rev;
R
Rodrigo Vivi 已提交
3902

3903 3904
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3905
		return false; /* aux transfer failed */
3906

3907
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3908

3909 3910 3911
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3912 3913
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3914
	if (is_edp(intel_dp)) {
3915 3916 3917
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3918 3919
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3920
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3921
		}
3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3937 3938
	}

3939
	/* Training Pattern 3 support, both source and sink */
3940
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3941 3942
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3943
		intel_dp->use_tps3 = true;
3944
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3945 3946 3947
	} else
		intel_dp->use_tps3 = false;

3948 3949 3950 3951 3952
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3953
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3954 3955
		int i;

3956 3957
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3958 3959
				sink_rates,
				sizeof(sink_rates));
3960

3961 3962
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3963 3964 3965 3966

			if (val == 0)
				break;

3967 3968
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3969
		}
3970
		intel_dp->num_sink_rates = i;
3971
	}
3972 3973 3974

	intel_dp_print_rates(intel_dp);

3975 3976 3977 3978 3979 3980 3981
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3982 3983 3984
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3985 3986 3987
		return false; /* downstream port status fetch failed */

	return true;
3988 3989
}

3990 3991 3992 3993 3994 3995 3996 3997
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3998
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3999 4000 4001
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

4002
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
4003 4004 4005 4006
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

4032 4033 4034 4035 4036 4037
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
4038 4039 4040
	u8 buf;
	int test_crc_count;
	int attempts = 6;
4041
	int ret = 0;
4042

4043
	hsw_disable_ips(intel_crtc);
4044

4045 4046 4047 4048 4049 4050 4051 4052 4053
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
		ret = -EIO;
		goto out;
	}

	if (!(buf & DP_TEST_CRC_SUPPORTED)) {
		ret = -ENOTTY;
		goto out;
	}
4054

4055 4056 4057 4058
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4059

4060
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4061 4062 4063 4064 4065 4066 4067 4068 4069
				buf | DP_TEST_SINK_START) < 0) {
		ret = -EIO;
		goto out;
	}

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4070

R
Rodrigo Vivi 已提交
4071
	test_crc_count = buf & DP_TEST_COUNT_MASK;
4072

R
Rodrigo Vivi 已提交
4073
	do {
4074
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4075 4076 4077 4078
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
R
Rodrigo Vivi 已提交
4079 4080 4081 4082
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
4083
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4084 4085
		ret = -ETIMEDOUT;
		goto out;
R
Rodrigo Vivi 已提交
4086
	}
4087

4088 4089 4090 4091
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto out;
	}
4092

4093 4094 4095 4096
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4097
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4098 4099 4100 4101 4102 4103 4104
			       buf & ~DP_TEST_SINK_START) < 0) {
		ret = -EIO;
		goto out;
	}
out:
	hsw_enable_ips(intel_crtc);
	return ret;
4105 4106
}

4107 4108 4109
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4110 4111 4112
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4113 4114
}

4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4142
{
4143
	uint8_t test_result = DP_TEST_NAK;
4144 4145 4146 4147
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4148
	    connector->edid_corrupt ||
4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
					&intel_connector->detect_edid->checksum,
D
Dan Carpenter 已提交
4167
					1))
4168 4169 4170 4171 4172 4173 4174 4175 4176
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4177 4178 4179 4180
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4181
{
4182 4183 4184 4185 4186
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4187
{
4188 4189 4190 4191
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

4192
	intel_dp->compliance_test_active = 0;
4193
	intel_dp->compliance_test_type = 0;
4194 4195
	intel_dp->compliance_test_data = 0;

4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4237 4238
}

4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4261
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4277
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4296 4297 4298 4299 4300 4301 4302 4303
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4304
static void
C
Chris Wilson 已提交
4305
intel_dp_check_link_status(struct intel_dp *intel_dp)
4306
{
4307
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4308
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4309
	u8 sink_irq_vector;
4310
	u8 link_status[DP_LINK_STATUS_SIZE];
4311

4312 4313
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4314
	if (!intel_encoder->connectors_active)
4315
		return;
4316

4317
	if (WARN_ON(!intel_encoder->base.crtc))
4318 4319
		return;

4320 4321 4322
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4323
	/* Try to read receiver status if the link appears to be up */
4324
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4325 4326 4327
		return;
	}

4328
	/* Now read the DPCD to see if it's actually running */
4329
	if (!intel_dp_get_dpcd(intel_dp)) {
4330 4331 4332
		return;
	}

4333 4334 4335 4336
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4337 4338 4339
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4340 4341

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4342
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4343 4344 4345 4346
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4347
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4348
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4349
			      intel_encoder->base.name);
4350 4351
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4352
		intel_dp_stop_link_train(intel_dp);
4353
	}
4354 4355
}

4356
/* XXX this is probably wrong for multiple downstream ports */
4357
static enum drm_connector_status
4358
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4359
{
4360 4361 4362 4363 4364 4365 4366 4367
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4368
		return connector_status_connected;
4369 4370

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4371 4372
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4373
		uint8_t reg;
4374 4375 4376

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4377
			return connector_status_unknown;
4378

4379 4380
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4381 4382 4383
	}

	/* If no HPD, poke DDC gently */
4384
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4385
		return connector_status_connected;
4386 4387

	/* Well we tried, say unknown for unreliable port types */
4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4400 4401 4402

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4403
	return connector_status_disconnected;
4404 4405
}

4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4419
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4420
ironlake_dp_detect(struct intel_dp *intel_dp)
4421
{
4422
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4423 4424
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4425

4426 4427 4428
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4429
	return intel_dp_detect_dpcd(intel_dp);
4430 4431
}

4432 4433
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4434 4435
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4436
	uint32_t bit;
4437

4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4450
			return -EINVAL;
4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4464
			return -EINVAL;
4465
		}
4466 4467
	}

4468
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4494 4495
		return connector_status_disconnected;

4496
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4497 4498
}

4499
static struct edid *
4500
intel_dp_get_edid(struct intel_dp *intel_dp)
4501
{
4502
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4503

4504 4505 4506 4507
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4508 4509
			return NULL;

J
Jani Nikula 已提交
4510
		return drm_edid_duplicate(intel_connector->edid);
4511 4512 4513 4514
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4515

4516 4517 4518 4519 4520
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4521

4522 4523 4524 4525 4526 4527 4528
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4529 4530
}

4531 4532
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4533
{
4534
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4535

4536 4537
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4538

4539 4540
	intel_dp->has_audio = false;
}
4541

4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4553

4554 4555 4556 4557 4558 4559
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4560 4561
}

Z
Zhenyu Wang 已提交
4562 4563 4564 4565
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4566 4567
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4568
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4569
	enum drm_connector_status status;
4570
	enum intel_display_power_domain power_domain;
4571
	bool ret;
4572
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4573

4574
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4575
		      connector->base.id, connector->name);
4576
	intel_dp_unset_edid(intel_dp);
4577

4578 4579 4580 4581
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4582
		return connector_status_disconnected;
4583 4584
	}

4585
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4586

4587 4588 4589 4590
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4591 4592 4593 4594
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4595
		goto out;
Z
Zhenyu Wang 已提交
4596

4597 4598
	intel_dp_probe_oui(intel_dp);

4599 4600 4601 4602 4603 4604 4605 4606 4607 4608
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4609
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4610

4611 4612
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4613 4614
	status = connector_status_connected;

4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4629
out:
4630
	intel_dp_power_put(intel_dp, power_domain);
4631
	return status;
4632 4633
}

4634 4635
static void
intel_dp_force(struct drm_connector *connector)
4636
{
4637
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4638
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4639
	enum intel_display_power_domain power_domain;
4640

4641 4642 4643
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4644

4645 4646
	if (connector->status != connector_status_connected)
		return;
4647

4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4669

4670
	/* if eDP has no EDID, fall back to fixed mode */
4671 4672
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4673
		struct drm_display_mode *mode;
4674 4675

		mode = drm_mode_duplicate(connector->dev,
4676
					  intel_connector->panel.fixed_mode);
4677
		if (mode) {
4678 4679 4680 4681
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4682

4683
	return 0;
4684 4685
}

4686 4687 4688 4689
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4690
	struct edid *edid;
4691

4692 4693
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4694
		has_audio = drm_detect_monitor_audio(edid);
4695

4696 4697 4698
	return has_audio;
}

4699 4700 4701 4702 4703
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4704
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4705
	struct intel_connector *intel_connector = to_intel_connector(connector);
4706 4707
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4708 4709
	int ret;

4710
	ret = drm_object_property_set_value(&connector->base, property, val);
4711 4712 4713
	if (ret)
		return ret;

4714
	if (property == dev_priv->force_audio_property) {
4715 4716 4717 4718
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4719 4720
			return 0;

4721
		intel_dp->force_audio = i;
4722

4723
		if (i == HDMI_AUDIO_AUTO)
4724 4725
			has_audio = intel_dp_detect_audio(connector);
		else
4726
			has_audio = (i == HDMI_AUDIO_ON);
4727 4728

		if (has_audio == intel_dp->has_audio)
4729 4730
			return 0;

4731
		intel_dp->has_audio = has_audio;
4732 4733 4734
		goto done;
	}

4735
	if (property == dev_priv->broadcast_rgb_property) {
4736 4737 4738
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4754 4755 4756 4757 4758

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4759 4760 4761
		goto done;
	}

4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4778 4779 4780
	return -EINVAL;

done:
4781 4782
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4783 4784 4785 4786

	return 0;
}

4787
static void
4788
intel_dp_connector_destroy(struct drm_connector *connector)
4789
{
4790
	struct intel_connector *intel_connector = to_intel_connector(connector);
4791

4792
	kfree(intel_connector->detect_edid);
4793

4794 4795 4796
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4797 4798 4799
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4800
		intel_panel_fini(&intel_connector->panel);
4801

4802
	drm_connector_cleanup(connector);
4803
	kfree(connector);
4804 4805
}

P
Paulo Zanoni 已提交
4806
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4807
{
4808 4809
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4810

4811
	drm_dp_aux_unregister(&intel_dp->aux);
4812
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4813 4814
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4815 4816 4817 4818
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4819
		pps_lock(intel_dp);
4820
		edp_panel_vdd_off_sync(intel_dp);
4821 4822
		pps_unlock(intel_dp);

4823 4824 4825 4826
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4827
	}
4828
	drm_encoder_cleanup(encoder);
4829
	kfree(intel_dig_port);
4830 4831
}

4832 4833 4834 4835 4836 4837 4838
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4839 4840 4841 4842
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4843
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4844
	pps_lock(intel_dp);
4845
	edp_panel_vdd_off_sync(intel_dp);
4846
	pps_unlock(intel_dp);
4847 4848
}

4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4874 4875
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4895 4896
}

4897
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4898
	.dpms = intel_connector_dpms,
4899
	.detect = intel_dp_detect,
4900
	.force = intel_dp_force,
4901
	.fill_modes = drm_helper_probe_single_connector_modes,
4902
	.set_property = intel_dp_set_property,
4903
	.atomic_get_property = intel_connector_atomic_get_property,
4904
	.destroy = intel_dp_connector_destroy,
4905
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4906
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4907 4908 4909 4910 4911
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4912
	.best_encoder = intel_best_encoder,
4913 4914 4915
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4916
	.reset = intel_dp_encoder_reset,
4917
	.destroy = intel_dp_encoder_destroy,
4918 4919
};

4920
void
4921
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4922
{
4923
	return;
4924
}
4925

4926
enum irqreturn
4927 4928 4929
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4930
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4931 4932
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4933
	enum intel_display_power_domain power_domain;
4934
	enum irqreturn ret = IRQ_NONE;
4935

4936 4937
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4938

4939 4940 4941 4942 4943 4944 4945 4946 4947
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4948
		return IRQ_HANDLED;
4949 4950
	}

4951 4952
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4953
		      long_hpd ? "long" : "short");
4954

4955 4956 4957
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4958
	if (long_hpd) {
4959 4960
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
4961 4962 4963 4964 4965 4966 4967 4968

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4981
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4982 4983 4984 4985 4986 4987 4988 4989
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4990
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4991
			intel_dp_check_link_status(intel_dp);
4992
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4993 4994
		}
	}
4995 4996 4997

	ret = IRQ_HANDLED;

4998
	goto put_power;
4999 5000 5001 5002 5003 5004 5005
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
5006 5007 5008 5009
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5010 5011
}

5012 5013
/* Return which DP Port should be selected for Transcoder DP control */
int
5014
intel_trans_dp_port_sel(struct drm_crtc *crtc)
5015 5016
{
	struct drm_device *dev = crtc->dev;
5017 5018
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
5019

5020 5021
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
5022

5023 5024
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
5025
			return intel_dp->output_reg;
5026
	}
C
Chris Wilson 已提交
5027

5028 5029 5030
	return -1;
}

5031
/* check the VBT to see whether the eDP is on DP-D port */
5032
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
5033 5034
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5035
	union child_device_config *p_child;
5036
	int i;
5037 5038 5039 5040 5041
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
5042

5043 5044 5045
	if (port == PORT_A)
		return true;

5046
	if (!dev_priv->vbt.child_dev_num)
5047 5048
		return false;

5049 5050
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
5051

5052
		if (p_child->common.dvo_port == port_mapping[port] &&
5053 5054
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
5055 5056 5057 5058 5059
			return true;
	}
	return false;
}

5060
void
5061 5062
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5063 5064
	struct intel_connector *intel_connector = to_intel_connector(connector);

5065
	intel_attach_force_audio_property(connector);
5066
	intel_attach_broadcast_rgb_property(connector);
5067
	intel_dp->color_range_auto = true;
5068 5069 5070

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5071 5072
		drm_object_attach_property(
			&connector->base,
5073
			connector->dev->mode_config.scaling_mode_property,
5074 5075
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5076
	}
5077 5078
}

5079 5080 5081 5082 5083 5084 5085
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5086 5087
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5088
				    struct intel_dp *intel_dp)
5089 5090
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5091 5092
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5093
	u32 pp_on, pp_off, pp_div, pp;
5094
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5095

V
Ville Syrjälä 已提交
5096 5097
	lockdep_assert_held(&dev_priv->pps_mutex);

5098 5099 5100 5101
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5102
	if (HAS_PCH_SPLIT(dev)) {
5103
		pp_ctrl_reg = PCH_PP_CONTROL;
5104 5105 5106 5107
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5108 5109 5110 5111 5112 5113
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5114
	}
5115 5116 5117

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5118
	pp = ironlake_get_pp_control(intel_dp);
5119
	I915_WRITE(pp_ctrl_reg, pp);
5120

5121 5122 5123
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5144
	vbt = dev_priv->vbt.edp_pps;
5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5163
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5164 5165 5166 5167 5168 5169 5170 5171 5172
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5173
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5174 5175 5176 5177 5178 5179 5180
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5181 5182 5183 5184 5185 5186 5187 5188 5189 5190
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5191
					      struct intel_dp *intel_dp)
5192 5193
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5194 5195 5196
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
5197
	enum port port = dp_to_dig_port(intel_dp)->port;
5198
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5199

V
Ville Syrjälä 已提交
5200
	lockdep_assert_held(&dev_priv->pps_mutex);
5201 5202 5203 5204 5205 5206

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5207 5208 5209 5210 5211
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5212 5213
	}

5214 5215 5216 5217 5218 5219 5220 5221
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5222
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5223 5224
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5225
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5226 5227
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5228
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5229
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5230 5231 5232 5233
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5234
	if (IS_VALLEYVIEW(dev)) {
5235
		port_sel = PANEL_PORT_SELECT_VLV(port);
5236
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5237
		if (port == PORT_A)
5238
			port_sel = PANEL_PORT_SELECT_DPA;
5239
		else
5240
			port_sel = PANEL_PORT_SELECT_DPD;
5241 5242
	}

5243 5244 5245 5246 5247
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
5248 5249

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5250 5251 5252
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
5253 5254
}

5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5267
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5268 5269 5270
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5271 5272
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5273
	struct intel_crtc_state *config = NULL;
5274 5275
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
5276
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5277 5278 5279 5280 5281 5282

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5283 5284
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5285 5286 5287
		return;
	}

5288
	/*
5289 5290
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5291
	 */
5292

5293 5294
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5295
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5296 5297 5298 5299 5300 5301

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5302
	config = intel_crtc->config;
5303

5304
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5305 5306 5307 5308
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5309 5310
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5311 5312
		index = DRRS_LOW_RR;

5313
	if (index == dev_priv->drrs.refresh_rate_type) {
5314 5315 5316 5317 5318 5319 5320 5321 5322 5323
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5324
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5337
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5338
		val = I915_READ(reg);
5339

5340
		if (index > DRRS_HIGH_RR) {
5341 5342 5343 5344
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5345
		} else {
5346 5347 5348 5349
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5350 5351 5352 5353
		}
		I915_WRITE(reg, val);
	}

5354 5355 5356 5357 5358
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5359 5360 5361 5362 5363 5364
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5392 5393 5394 5395 5396
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5438
	/*
5439 5440
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5441 5442
	 */

5443 5444
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5445

5446 5447 5448 5449
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5450

5451 5452
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5453 5454
}

5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465
/**
 * intel_edp_drrs_invalidate - Invalidate DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is a disturbance on screen (due to cursor movement/time
 * update etc), DRRS needs to be invalidated, i.e. need to switch to
 * high RR.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5466 5467 5468 5469 5470 5471 5472
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5473
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5474 5475
		return;

5476
	cancel_delayed_work(&dev_priv->drrs.work);
5477

5478
	mutex_lock(&dev_priv->drrs.mutex);
5479 5480 5481 5482 5483
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509
/**
 * intel_edp_drrs_flush - Flush DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is no movement on screen, DRRS work can be scheduled.
 * This DRRS work is responsible for setting relevant registers after a
 * timeout of 1 second.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5510 5511 5512 5513 5514 5515 5516
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5517
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5518 5519
		return;

5520
	cancel_delayed_work(&dev_priv->drrs.work);
5521

5522
	mutex_lock(&dev_priv->drrs.mutex);
5523 5524 5525 5526 5527
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
			!dev_priv->drrs.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5589
static struct drm_display_mode *
5590 5591
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5592 5593
{
	struct drm_connector *connector = &intel_connector->base;
5594
	struct drm_device *dev = connector->dev;
5595 5596 5597
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5598 5599 5600
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5601 5602 5603 5604 5605 5606
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5607
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5608 5609 5610 5611 5612 5613 5614
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5615
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5616 5617 5618
		return NULL;
	}

5619
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5620

5621
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5622
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5623 5624 5625
	return downclock_mode;
}

5626
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5627
				     struct intel_connector *intel_connector)
5628 5629 5630
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5631 5632
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5633 5634
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5635
	struct drm_display_mode *downclock_mode = NULL;
5636 5637 5638
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5639
	enum pipe pipe = INVALID_PIPE;
5640 5641 5642 5643

	if (!is_edp(intel_dp))
		return true;

5644 5645 5646
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5647

5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5663
	pps_lock(intel_dp);
5664
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5665
	pps_unlock(intel_dp);
5666

5667
	mutex_lock(&dev->mode_config.mutex);
5668
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5687 5688
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5700
	mutex_unlock(&dev->mode_config.mutex);
5701

5702 5703 5704
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5724 5725
	}

5726
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5727
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5728
	intel_panel_setup_backlight(connector, pipe);
5729 5730 5731 5732

	return true;
}

5733
bool
5734 5735
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5736
{
5737 5738 5739 5740
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5741
	struct drm_i915_private *dev_priv = dev->dev_private;
5742
	enum port port = intel_dig_port->port;
5743
	int type;
5744

5745 5746
	intel_dp->pps_pipe = INVALID_PIPE;

5747
	/* intel_dp vfuncs */
5748 5749 5750
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5751 5752 5753 5754 5755 5756 5757 5758
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5759 5760 5761 5762
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5763

5764 5765
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5766
	intel_dp->attached_connector = intel_connector;
5767

5768
	if (intel_dp_is_edp(dev, port))
5769
		type = DRM_MODE_CONNECTOR_eDP;
5770 5771
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5772

5773 5774 5775 5776 5777 5778 5779 5780
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5781 5782 5783 5784 5785
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5786 5787 5788 5789
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5790
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5791 5792 5793 5794 5795
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5796
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5797
			  edp_panel_vdd_work);
5798

5799
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5800
	drm_connector_register(connector);
5801

P
Paulo Zanoni 已提交
5802
	if (HAS_DDI(dev))
5803 5804 5805
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5806
	intel_connector->unregister = intel_dp_connector_unregister;
5807

5808
	/* Set up the hotplug pin. */
5809 5810
	switch (port) {
	case PORT_A:
5811
		intel_encoder->hpd_pin = HPD_PORT_A;
5812 5813
		break;
	case PORT_B:
5814
		intel_encoder->hpd_pin = HPD_PORT_B;
5815 5816
		break;
	case PORT_C:
5817
		intel_encoder->hpd_pin = HPD_PORT_C;
5818 5819
		break;
	case PORT_D:
5820
		intel_encoder->hpd_pin = HPD_PORT_D;
5821 5822
		break;
	default:
5823
		BUG();
5824 5825
	}

5826
	if (is_edp(intel_dp)) {
5827
		pps_lock(intel_dp);
5828 5829
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5830
			vlv_initial_power_sequencer_setup(intel_dp);
5831
		else
5832
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5833
		pps_unlock(intel_dp);
5834
	}
5835

5836
	intel_dp_aux_init(intel_dp, intel_connector);
5837

5838
	/* init MST on ports that can support it */
5839 5840 5841 5842
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5843

5844
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5845
		drm_dp_aux_unregister(&intel_dp->aux);
5846 5847
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5848 5849 5850 5851
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5852
			pps_lock(intel_dp);
5853
			edp_panel_vdd_off_sync(intel_dp);
5854
			pps_unlock(intel_dp);
5855
		}
5856
		drm_connector_unregister(connector);
5857
		drm_connector_cleanup(connector);
5858
		return false;
5859
	}
5860

5861 5862
	intel_dp_add_properties(intel_dp, connector);

5863 5864 5865 5866 5867 5868 5869 5870
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5871

5872 5873
	i915_debugfs_connector_add(connector);

5874
	return true;
5875
}
5876 5877 5878 5879

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5880
	struct drm_i915_private *dev_priv = dev->dev_private;
5881 5882 5883 5884 5885
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5886
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5887 5888 5889
	if (!intel_dig_port)
		return;

5890
	intel_connector = intel_connector_alloc();
5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5902
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5903 5904
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5905
	intel_encoder->get_config = intel_dp_get_config;
5906
	intel_encoder->suspend = intel_dp_encoder_suspend;
5907
	if (IS_CHERRYVIEW(dev)) {
5908
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5909 5910
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5911
		intel_encoder->post_disable = chv_post_disable_dp;
5912
	} else if (IS_VALLEYVIEW(dev)) {
5913
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5914 5915
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5916
		intel_encoder->post_disable = vlv_post_disable_dp;
5917
	} else {
5918 5919
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5920 5921
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5922
	}
5923

5924
	intel_dig_port->port = port;
5925 5926
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5927
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5928 5929 5930 5931 5932 5933 5934 5935
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5936
	intel_encoder->cloneable = 0;
5937 5938
	intel_encoder->hot_plug = intel_dp_hot_plug;

5939 5940 5941
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5942 5943 5944
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5945
		kfree(intel_connector);
5946
	}
5947
}
5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}