intel_dp.c 137.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33 34 35 36
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

62 63
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
64
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65 66 67 68
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

87 88 89 90 91 92 93 94 95
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
96 97 98
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
99 100
}

101
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
102
{
103 104 105
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
106 107
}

108 109
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
110
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
111 112
}

C
Chris Wilson 已提交
113
static void intel_dp_link_down(struct intel_dp *intel_dp);
114
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
115
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
116

117
int
C
Chris Wilson 已提交
118
intel_dp_max_link_bw(struct intel_dp *intel_dp)
119
{
120
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
121
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
122 123 124 125 126

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
127
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
128 129
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
130 131 132 133
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
134
		break;
135
	default:
136 137
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
138 139 140 141 142 143
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

177
static int
178
intel_dp_link_required(int pixel_clock, int bpp)
179
{
180
	return (pixel_clock * bpp + 9) / 10;
181 182
}

183 184 185 186 187 188
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

189
static enum drm_mode_status
190 191 192
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
193
	struct intel_dp *intel_dp = intel_attached_dp(connector);
194 195
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
196 197
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
198

199 200
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
201 202
			return MODE_PANEL;

203
		if (mode->vdisplay > fixed_mode->vdisplay)
204
			return MODE_PANEL;
205 206

		target_clock = fixed_mode->clock;
207 208
	}

209
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
210
	max_lanes = intel_dp_max_lane_count(intel_dp);
211 212 213 214 215

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
216
		return MODE_CLOCK_HIGH;
217 218 219 220

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

221 222 223
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

250 251 252 253 254 255 256
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

257 258 259 260
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;
	enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

	if (IS_VALLEYVIEW(dev)) {
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

	return 0;
}

372
static bool edp_have_panel_power(struct intel_dp *intel_dp)
373
{
374
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
375 376
	struct drm_i915_private *dev_priv = dev->dev_private;

377
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
378 379
}

380
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
381
{
382
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
383
	struct drm_i915_private *dev_priv = dev->dev_private;
384 385 386
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
387

388 389
	power_domain = intel_display_port_power_domain(intel_encoder);
	return intel_display_power_enabled(dev_priv, power_domain) &&
390
	       (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
391 392
}

393 394 395
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
396
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
397
	struct drm_i915_private *dev_priv = dev->dev_private;
398

399 400
	if (!is_edp(intel_dp))
		return;
401

402
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
403 404
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
405 406
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
407 408 409
	}
}

410 411 412 413 414 415
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
416
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
417 418 419
	uint32_t status;
	bool done;

420
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
421
	if (has_aux_irq)
422
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
423
					  msecs_to_jiffies_timeout(10));
424 425 426 427 428 429 430 431 432 433
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

434
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
435
{
436 437
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
438

439 440 441
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
442
	 */
443 444 445 446 447 448 449 450 451 452 453 454 455
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
456
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
457
		else
458
			return 225; /* eDP input clock at 450Mhz */
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
474 475
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
476 477 478 479 480
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
481
	} else  {
482
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
483
	}
484 485
}

486 487 488 489 490
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
511
	       DP_AUX_CH_CTL_DONE |
512
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
513
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
514
	       timeout |
515
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
516 517
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
518
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
519 520
}

521 522 523 524 525 526 527 528 529 530
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
531
	uint32_t aux_clock_divider;
532 533
	int i, ret, recv_bytes;
	uint32_t status;
534
	int try, clock = 0;
535
	bool has_aux_irq = HAS_AUX_IRQ(dev);
536 537 538
	bool vdd;

	vdd = _edp_panel_vdd_on(intel_dp);
539 540 541 542 543 544 545 546

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
547

548 549
	intel_aux_display_runtime_get(dev_priv);

550 551
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
552
		status = I915_READ_NOTRACE(ch_ctl);
553 554 555 556 557 558 559 560
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
561 562
		ret = -EBUSY;
		goto out;
563 564
	}

565 566 567 568 569 570
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

571
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
572 573 574 575
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
576

577 578 579 580 581 582 583 584
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
585
			I915_WRITE(ch_ctl, send_ctl);
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
602
		if (status & DP_AUX_CH_CTL_DONE)
603 604 605 606
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
607
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
608 609
		ret = -EBUSY;
		goto out;
610 611 612 613 614
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
615
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
616
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
617 618
		ret = -EIO;
		goto out;
619
	}
620 621 622

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
623
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
624
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
625 626
		ret = -ETIMEDOUT;
		goto out;
627 628 629 630 631 632 633
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
634

635 636 637
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
638

639 640 641
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
642
	intel_aux_display_runtime_put(dev_priv);
643

644 645 646
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

647
	return ret;
648 649
}

650 651
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
652 653
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
654
{
655 656 657
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
658 659
	int ret;

660 661 662 663
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
664

665 666 667
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
668
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
669
		rxsize = 1;
670

671 672
		if (WARN_ON(txsize > 20))
			return -E2BIG;
673

674
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
675

676 677 678
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
679

680 681 682 683
			/* Return payload size. */
			ret = msg->size;
		}
		break;
684

685 686
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
687
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
688
		rxsize = msg->size + 1;
689

690 691
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
692

693 694 695 696 697 698 699 700 701 702 703
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
704
		}
705 706 707 708 709
		break;

	default:
		ret = -EINVAL;
		break;
710
	}
711

712
	return ret;
713 714
}

715 716 717 718
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
719 720
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
721
	const char *name = NULL;
722 723
	int ret;

724 725 726
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
727
		name = "DPDDC-A";
728
		break;
729 730
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
731
		name = "DPDDC-B";
732
		break;
733 734
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
735
		name = "DPDDC-C";
736
		break;
737 738
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
739
		name = "DPDDC-D";
740 741 742
		break;
	default:
		BUG();
743 744
	}

745 746
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
747

748
	intel_dp->aux.name = name;
749 750
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
751

752 753
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
754

755
	ret = drm_dp_aux_register(&intel_dp->aux);
756
	if (ret < 0) {
757
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
758 759
			  name, ret);
		return;
760
	}
761

762 763 764 765 766
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
767
		drm_dp_aux_unregister(&intel_dp->aux);
768
	}
769 770
}

771 772 773 774 775
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

776 777 778
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
779 780 781
	intel_connector_unregister(intel_connector);
}

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
static void
hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

798 799 800 801 802
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
803 804
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
805 806

	if (IS_G4X(dev)) {
807 808
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
809
	} else if (HAS_PCH_SPLIT(dev)) {
810 811
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
812 813 814
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
815
	} else if (IS_VALLEYVIEW(dev)) {
816 817
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
818
	}
819 820 821 822 823 824 825 826 827

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
828 829 830
	}
}

P
Paulo Zanoni 已提交
831
bool
832 833
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
834
{
835
	struct drm_device *dev = encoder->base.dev;
836
	struct drm_i915_private *dev_priv = dev->dev_private;
837 838
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
839
	enum port port = dp_to_dig_port(intel_dp)->port;
840
	struct intel_crtc *intel_crtc = encoder->new_crtc;
841
	struct intel_connector *intel_connector = intel_dp->attached_connector;
842
	int lane_count, clock;
843
	int min_lane_count = 1;
844
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
845
	/* Conveniently, the link BW constants become indices with a shift...*/
846
	int min_clock = 0;
847
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
848
	int bpp, mode_rate;
849
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
850
	int link_avail, link_clock;
851

852
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
853 854
		pipe_config->has_pch_encoder = true;

855
	pipe_config->has_dp_encoder = true;
856
	pipe_config->has_drrs = false;
857
	pipe_config->has_audio = intel_dp->has_audio;
858

859 860 861
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
862 863 864 865
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
866 867
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
868 869
	}

870
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
871 872
		return false;

873 874
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
875 876
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
877

878 879
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
880
	bpp = pipe_config->pipe_bpp;
881 882 883 884 885 886 887
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

888 889 890 891 892 893
		if (IS_BROADWELL(dev)) {
			/* Yes, it's an ugly hack. */
			min_lane_count = max_lane_count;
			DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
				      min_lane_count);
		} else if (dev_priv->vbt.edp_lanes) {
894 895 896 897 898 899 900 901 902 903 904
			min_lane_count = min(dev_priv->vbt.edp_lanes,
					     max_lane_count);
			DRM_DEBUG_KMS("using min %u lanes per VBT\n",
				      min_lane_count);
		}

		if (dev_priv->vbt.edp_rate) {
			min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
			DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
				      bws[min_clock]);
		}
905
	}
906

907
	for (; bpp >= 6*3; bpp -= 2*3) {
908 909
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
910

911 912
		for (clock = min_clock; clock <= max_clock; clock++) {
			for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
913 914 915 916 917 918 919 920 921 922
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
923

924
	return false;
925

926
found:
927 928 929 930 931 932
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
933
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
934 935 936 937 938
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

939
	if (intel_dp->color_range)
940
		pipe_config->limited_color_range = true;
941

942 943
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
944
	pipe_config->pipe_bpp = bpp;
945
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
946

947 948
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
949
		      pipe_config->port_clock, bpp);
950 951
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
952

953
	intel_link_compute_m_n(bpp, lane_count,
954 955
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
956
			       &pipe_config->dp_m_n);
957

958 959
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
960
			pipe_config->has_drrs = true;
961 962 963 964 965 966
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

967
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
968 969 970
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
971

972
	return true;
973 974
}

975
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
976
{
977 978 979
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
980 981 982
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

983
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
984 985 986
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

987
	if (crtc->config.port_clock == 162000) {
988 989 990 991
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
992
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
993
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
994 995
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
996
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
997
	}
998

999 1000 1001 1002 1003 1004
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1005
static void intel_dp_prepare(struct intel_encoder *encoder)
1006
{
1007
	struct drm_device *dev = encoder->base.dev;
1008
	struct drm_i915_private *dev_priv = dev->dev_private;
1009
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1010
	enum port port = dp_to_dig_port(intel_dp)->port;
1011 1012
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1013

1014
	/*
K
Keith Packard 已提交
1015
	 * There are four kinds of DP registers:
1016 1017
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1018 1019
	 * 	SNB CPU
	 *	IVB CPU
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1030

1031 1032 1033 1034
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1035

1036 1037
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1038
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1039

1040
	if (crtc->config.has_audio) {
1041
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1042
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1043
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1044
		intel_write_eld(&encoder->base, adjusted_mode);
1045
	}
1046

1047
	/* Split out the IBX/CPU vs CPT settings */
1048

1049
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1050 1051 1052 1053 1054 1055
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1056
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1057 1058
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1059
		intel_dp->DP |= crtc->pipe << 29;
1060
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1061
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1062
			intel_dp->DP |= intel_dp->color_range;
1063 1064 1065 1066 1067 1068 1069

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1070
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1071 1072
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1073 1074 1075 1076 1077 1078
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1079 1080
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1081
	}
1082 1083
}

1084 1085
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1086

1087 1088
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1089

1090 1091
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1092

1093
static void wait_panel_status(struct intel_dp *intel_dp,
1094 1095
				       u32 mask,
				       u32 value)
1096
{
1097
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1098
	struct drm_i915_private *dev_priv = dev->dev_private;
1099 1100
	u32 pp_stat_reg, pp_ctrl_reg;

1101 1102
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1103

1104
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1105 1106 1107
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1108

1109
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1110
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1111 1112
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1113
	}
1114 1115

	DRM_DEBUG_KMS("Wait complete\n");
1116
}
1117

1118
static void wait_panel_on(struct intel_dp *intel_dp)
1119 1120
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1121
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1122 1123
}

1124
static void wait_panel_off(struct intel_dp *intel_dp)
1125 1126
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1127
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1128 1129
}

1130
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1131 1132
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1133 1134 1135 1136 1137 1138

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1139
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1140 1141
}

1142
static void wait_backlight_on(struct intel_dp *intel_dp)
1143 1144 1145 1146 1147
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1148
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1149 1150 1151 1152
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1153

1154 1155 1156 1157
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1158
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1159
{
1160 1161 1162
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1163

1164
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1165 1166 1167
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1168 1169
}

1170
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
1171
{
1172
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1173 1174
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1175
	struct drm_i915_private *dev_priv = dev->dev_private;
1176
	enum intel_display_power_domain power_domain;
1177
	u32 pp;
1178
	u32 pp_stat_reg, pp_ctrl_reg;
1179
	bool need_to_disable = !intel_dp->want_panel_vdd;
1180

1181
	if (!is_edp(intel_dp))
1182
		return false;
1183 1184

	intel_dp->want_panel_vdd = true;
1185

1186
	if (edp_have_panel_vdd(intel_dp))
1187
		return need_to_disable;
1188

1189 1190
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1191

1192
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1193

1194 1195
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1196

1197
	pp = ironlake_get_pp_control(intel_dp);
1198
	pp |= EDP_FORCE_VDD;
1199

1200 1201
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1202 1203 1204 1205 1206

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1207 1208 1209
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1210
	if (!edp_have_panel_power(intel_dp)) {
1211
		DRM_DEBUG_KMS("eDP was not running\n");
1212 1213
		msleep(intel_dp->panel_power_up_delay);
	}
1214 1215 1216 1217

	return need_to_disable;
}

1218
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1219 1220 1221 1222 1223 1224
{
	if (is_edp(intel_dp)) {
		bool vdd = _edp_panel_vdd_on(intel_dp);

		WARN(!vdd, "eDP VDD already requested on\n");
	}
1225 1226
}

1227
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1228
{
1229
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1230 1231
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1232
	u32 pp_stat_reg, pp_ctrl_reg;
1233

1234
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1235

1236
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1237 1238 1239 1240 1241
		struct intel_digital_port *intel_dig_port =
						dp_to_dig_port(intel_dp);
		struct intel_encoder *intel_encoder = &intel_dig_port->base;
		enum intel_display_power_domain power_domain;

1242 1243
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1244
		pp = ironlake_get_pp_control(intel_dp);
1245 1246
		pp &= ~EDP_FORCE_VDD;

1247 1248
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1249 1250 1251

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1252

1253 1254 1255
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1256 1257

		if ((pp & POWER_TARGET_ON) == 0)
1258
			intel_dp->last_power_cycle = jiffies;
1259

1260 1261
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_put(dev_priv, power_domain);
1262 1263
	}
}
1264

1265
static void edp_panel_vdd_work(struct work_struct *__work)
1266 1267 1268
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1269
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1270

1271
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
1272
	edp_panel_vdd_off_sync(intel_dp);
1273
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
1274 1275
}

1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1289
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1290
{
1291 1292
	if (!is_edp(intel_dp))
		return;
1293

1294
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1295

1296 1297
	intel_dp->want_panel_vdd = false;

1298
	if (sync)
1299
		edp_panel_vdd_off_sync(intel_dp);
1300 1301
	else
		edp_panel_vdd_schedule_off(intel_dp);
1302 1303
}

1304
void intel_edp_panel_on(struct intel_dp *intel_dp)
1305
{
1306
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1307
	struct drm_i915_private *dev_priv = dev->dev_private;
1308
	u32 pp;
1309
	u32 pp_ctrl_reg;
1310

1311
	if (!is_edp(intel_dp))
1312
		return;
1313 1314 1315

	DRM_DEBUG_KMS("Turn eDP power on\n");

1316
	if (edp_have_panel_power(intel_dp)) {
1317
		DRM_DEBUG_KMS("eDP power already on\n");
1318
		return;
1319
	}
1320

1321
	wait_panel_power_cycle(intel_dp);
1322

1323
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1324
	pp = ironlake_get_pp_control(intel_dp);
1325 1326 1327
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1328 1329
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1330
	}
1331

1332
	pp |= POWER_TARGET_ON;
1333 1334 1335
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1336 1337
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1338

1339
	wait_panel_on(intel_dp);
1340
	intel_dp->last_power_on = jiffies;
1341

1342 1343
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1344 1345
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1346
	}
1347 1348
}

1349
void intel_edp_panel_off(struct intel_dp *intel_dp)
1350
{
1351 1352
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1353
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1354
	struct drm_i915_private *dev_priv = dev->dev_private;
1355
	enum intel_display_power_domain power_domain;
1356
	u32 pp;
1357
	u32 pp_ctrl_reg;
1358

1359 1360
	if (!is_edp(intel_dp))
		return;
1361

1362
	DRM_DEBUG_KMS("Turn eDP power off\n");
1363

1364 1365
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1366
	pp = ironlake_get_pp_control(intel_dp);
1367 1368
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1369 1370
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1371

1372
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1373

1374 1375
	intel_dp->want_panel_vdd = false;

1376 1377
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1378

1379
	intel_dp->last_power_cycle = jiffies;
1380
	wait_panel_off(intel_dp);
1381 1382

	/* We got a reference when we enabled the VDD. */
1383 1384
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1385 1386
}

1387 1388
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1389
{
1390 1391
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1392 1393
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1394
	u32 pp_ctrl_reg;
1395

1396 1397 1398 1399 1400 1401
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1402
	wait_backlight_on(intel_dp);
1403
	pp = ironlake_get_pp_control(intel_dp);
1404
	pp |= EDP_BLC_ENABLE;
1405

1406
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1407 1408 1409

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1410 1411
}

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1426
{
1427
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1428 1429
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1430
	u32 pp_ctrl_reg;
1431

1432
	pp = ironlake_get_pp_control(intel_dp);
1433
	pp &= ~EDP_BLC_ENABLE;
1434

1435
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1436 1437 1438

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1439
	intel_dp->last_backlight_off = jiffies;
1440 1441

	edp_wait_backlight_off(intel_dp);
1442 1443 1444 1445 1446 1447 1448 1449 1450
}

/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1451

1452
	_intel_edp_backlight_off(intel_dp);
1453
	intel_panel_disable_backlight(intel_dp->attached_connector);
1454
}
1455

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
	bool is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;

	if (is_enabled == enable)
		return;

	DRM_DEBUG_KMS("\n");

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

1477
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1478
{
1479 1480 1481
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1482 1483 1484
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1485 1486 1487
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1488 1489
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1490 1491 1492 1493 1494 1495 1496 1497 1498
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1499 1500
	POSTING_READ(DP_A);
	udelay(200);
1501 1502
}

1503
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1504
{
1505 1506 1507
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1508 1509 1510
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1511 1512 1513
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1514
	dpa_ctl = I915_READ(DP_A);
1515 1516 1517 1518 1519 1520 1521
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1522
	dpa_ctl &= ~DP_PLL_ENABLE;
1523
	I915_WRITE(DP_A, dpa_ctl);
1524
	POSTING_READ(DP_A);
1525 1526 1527
	udelay(200);
}

1528
/* If the sink supports it, try to set the power state appropriately */
1529
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1530 1531 1532 1533 1534 1535 1536 1537
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1538 1539
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1540 1541 1542 1543 1544 1545 1546 1547
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1548 1549
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1550 1551 1552 1553 1554 1555 1556
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1557 1558
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1559
{
1560
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1561
	enum port port = dp_to_dig_port(intel_dp)->port;
1562 1563
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1564 1565 1566 1567 1568 1569 1570 1571
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1572 1573 1574 1575

	if (!(tmp & DP_PORT_EN))
		return false;

1576
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1577
		*pipe = PORT_TO_PIPE_CPT(tmp);
1578 1579
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1580
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

1601
		for_each_pipe(dev_priv, i) {
1602 1603 1604 1605 1606 1607 1608
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1609 1610 1611
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1612

1613 1614
	return true;
}
1615

1616 1617 1618 1619 1620
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1621 1622 1623 1624
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1625
	int dotclock;
1626

1627 1628 1629 1630
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1631 1632 1633 1634 1635
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1636

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1647

1648 1649 1650 1651 1652
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1653 1654

	pipe_config->adjusted_mode.flags |= flags;
1655

1656 1657 1658 1659
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1660
	if (port == PORT_A) {
1661 1662 1663 1664 1665
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1666 1667 1668 1669 1670 1671 1672

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1673
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1674

1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1694 1695
}

1696
static bool is_edp_psr(struct intel_dp *intel_dp)
1697
{
1698
	return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
1699 1700
}

R
Rodrigo Vivi 已提交
1701 1702 1703 1704
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1705
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1706 1707
		return false;

1708
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1755
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1756
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1757 1758 1759 1760
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
1761 1762
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
1763
	struct drm_i915_private *dev_priv = dev->dev_private;
1764
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1765 1766
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */
1767
	bool only_standby = false;
R
Rodrigo Vivi 已提交
1768

1769 1770
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

1771 1772 1773
	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;

R
Rodrigo Vivi 已提交
1774
	/* Enable PSR in sink */
1775
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
1776 1777
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1778
	else
1779 1780
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1781 1782

	/* Setup AUX registers */
1783 1784 1785
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1786 1787 1788 1789 1790 1791 1792 1793
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
1794 1795
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
1796 1797 1798 1799
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1800
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
1801 1802 1803 1804
	bool only_standby = false;

	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;
R
Rodrigo Vivi 已提交
1805

1806
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
R
Rodrigo Vivi 已提交
1807 1808 1809 1810
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
1811
		val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
R
Rodrigo Vivi 已提交
1812 1813 1814
	} else
		val |= EDP_PSR_LINK_DISABLE;

1815
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1816
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
1817 1818 1819 1820 1821
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1822 1823 1824 1825 1826 1827 1828 1829
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

1830 1831 1832 1833
	lockdep_assert_held(&dev_priv->psr.lock);
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));

R
Rodrigo Vivi 已提交
1834 1835
	dev_priv->psr.source_ok = false;

1836
	if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
1837 1838 1839 1840
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1841
	if (!i915.enable_psr) {
1842 1843 1844 1845
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1846 1847 1848 1849
	/* Below limitations aren't valid for Broadwell */
	if (IS_BROADWELL(dev))
		goto out;

1850 1851 1852 1853 1854 1855
	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1856
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1857 1858 1859 1860
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

1861
 out:
R
Rodrigo Vivi 已提交
1862
	dev_priv->psr.source_ok = true;
1863 1864 1865
	return true;
}

1866
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1867
{
1868 1869 1870
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1871

1872 1873
	WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	WARN_ON(dev_priv->psr.active);
1874
	lockdep_assert_held(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
1875 1876 1877 1878 1879 1880

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
1881 1882

	dev_priv->psr.active = true;
R
Rodrigo Vivi 已提交
1883 1884
}

1885 1886 1887
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1888
	struct drm_i915_private *dev_priv = dev->dev_private;
1889

1890 1891 1892 1893 1894
	if (!HAS_PSR(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return;
	}

1895 1896 1897 1898 1899
	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		return;
	}

1900
	mutex_lock(&dev_priv->psr.lock);
1901 1902
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
1903
		mutex_unlock(&dev_priv->psr.lock);
1904 1905 1906
		return;
	}

1907 1908
	dev_priv->psr.busy_frontbuffer_bits = 0;

1909 1910 1911
	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

1912
	if (intel_edp_psr_match_conditions(intel_dp))
1913
		dev_priv->psr.enabled = intel_dp;
1914
	mutex_unlock(&dev_priv->psr.lock);
1915 1916
}

R
Rodrigo Vivi 已提交
1917 1918 1919 1920 1921
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

1922 1923 1924 1925 1926 1927
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1928 1929 1930 1931 1932 1933 1934 1935
	if (dev_priv->psr.active) {
		I915_WRITE(EDP_PSR_CTL(dev),
			   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);

		/* Wait till PSR is idle */
		if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
			       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");
R
Rodrigo Vivi 已提交
1936

1937 1938 1939 1940
		dev_priv->psr.active = false;
	} else {
		WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	}
1941

1942
	dev_priv->psr.enabled = NULL;
1943
	mutex_unlock(&dev_priv->psr.lock);
1944 1945

	cancel_delayed_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1946 1947
}

1948
static void intel_edp_psr_work(struct work_struct *work)
1949 1950 1951
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
1952 1953
	struct intel_dp *intel_dp = dev_priv->psr.enabled;

1954 1955 1956
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

1957
	if (!intel_dp)
1958
		goto unlock;
1959

1960 1961 1962 1963 1964 1965 1966 1967 1968
	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

	intel_edp_psr_do_enable(intel_dp);
1969 1970
unlock:
	mutex_unlock(&dev_priv->psr.lock);
1971 1972
}

1973
static void intel_edp_psr_do_exit(struct drm_device *dev)
1974 1975 1976
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1977 1978 1979 1980 1981 1982 1983 1984 1985
	if (dev_priv->psr.active) {
		u32 val = I915_READ(EDP_PSR_CTL(dev));

		WARN_ON(!(val & EDP_PSR_ENABLE));

		I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);

		dev_priv->psr.active = false;
	}
1986

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
}

void intel_edp_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	intel_edp_psr_do_exit(dev);

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->psr.lock);
}

void intel_edp_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

	/*
	 * On Haswell sprite plane updates don't result in a psr invalidating
	 * signal in the hardware. Which means we need to manually fake this in
	 * software for all flushes, not just when we've seen a preceding
	 * invalidation through frontbuffer rendering.
	 */
	if (IS_HASWELL(dev) &&
	    (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
		intel_edp_psr_do_exit(dev);

	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(100));
2043
	mutex_unlock(&dev_priv->psr.lock);
2044 2045 2046 2047 2048 2049 2050
}

void intel_edp_psr_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
2051
	mutex_init(&dev_priv->psr.lock);
2052 2053
}

2054
static void intel_disable_dp(struct intel_encoder *encoder)
2055
{
2056
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2057 2058
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
2059 2060 2061

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2062
	intel_edp_panel_vdd_on(intel_dp);
2063
	intel_edp_backlight_off(intel_dp);
2064
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2065
	intel_edp_panel_off(intel_dp);
2066 2067

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
2068
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
2069
		intel_dp_link_down(intel_dp);
2070 2071
}

2072
static void g4x_post_disable_dp(struct intel_encoder *encoder)
2073
{
2074
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2075
	enum port port = dp_to_dig_port(intel_dp)->port;
2076

2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
	if (port != PORT_A)
		return;

	intel_dp_link_down(intel_dp);
	ironlake_edp_pll_off(intel_dp);
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2089 2090
}

2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2108
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2109
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2110
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2111

2112 2113 2114 2115 2116 2117 2118 2119 2120
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2121
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2122
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2123 2124 2125 2126

	mutex_unlock(&dev_priv->dpio_lock);
}

2127
static void intel_enable_dp(struct intel_encoder *encoder)
2128
{
2129 2130 2131 2132
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2133

2134 2135
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2136

2137
	intel_edp_panel_vdd_on(intel_dp);
2138
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2139
	intel_dp_start_link_train(intel_dp);
2140 2141
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
2142
	intel_dp_complete_link_train(intel_dp);
2143
	intel_dp_stop_link_train(intel_dp);
2144
}
2145

2146 2147
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2148 2149
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2150
	intel_enable_dp(encoder);
2151
	intel_edp_backlight_on(intel_dp);
2152
}
2153

2154 2155
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2156 2157
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2158
	intel_edp_backlight_on(intel_dp);
2159 2160
}

2161
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2162 2163 2164 2165
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2166 2167
	intel_dp_prepare(encoder);

2168 2169 2170
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2171
		ironlake_edp_pll_on(intel_dp);
2172
	}
2173 2174 2175
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2176
{
2177
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2178
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2179
	struct drm_device *dev = encoder->base.dev;
2180
	struct drm_i915_private *dev_priv = dev->dev_private;
2181
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2182
	enum dpio_channel port = vlv_dport_to_channel(dport);
2183
	int pipe = intel_crtc->pipe;
2184
	struct edp_power_seq power_seq;
2185
	u32 val;
2186

2187
	mutex_lock(&dev_priv->dpio_lock);
2188

2189
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2190 2191 2192 2193 2194 2195
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2196 2197 2198
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2199

2200 2201
	mutex_unlock(&dev_priv->dpio_lock);

2202 2203 2204 2205 2206 2207
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}
2208

2209 2210
	intel_enable_dp(encoder);

2211
	vlv_wait_port_ready(dev_priv, dport);
2212 2213
}

2214
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2215 2216 2217 2218
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2219 2220
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2221
	enum dpio_channel port = vlv_dport_to_channel(dport);
2222
	int pipe = intel_crtc->pipe;
2223

2224 2225
	intel_dp_prepare(encoder);

2226
	/* Program Tx lane resets to default */
2227
	mutex_lock(&dev_priv->dpio_lock);
2228
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2229 2230
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2231
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2232 2233 2234 2235 2236 2237
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2238 2239 2240
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2241
	mutex_unlock(&dev_priv->dpio_lock);
2242 2243
}

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq power_seq;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2256
	u32 val;
2257 2258

	mutex_lock(&dev_priv->dpio_lock);
2259 2260

	/* Deassert soft data lane reset*/
2261
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2262
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2263 2264 2265 2266 2267 2268 2269 2270 2271
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2272

2273
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2274
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2275
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2276 2277

	/* Program Tx lane latency optimal setting*/
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2318 2319
	intel_dp_prepare(encoder);

2320 2321
	mutex_lock(&dev_priv->dpio_lock);

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2373
/*
2374 2375
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2376 2377 2378
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2379
 */
2380 2381 2382
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2383
{
2384 2385
	ssize_t ret;
	int i;
2386 2387

	for (i = 0; i < 3; i++) {
2388 2389 2390
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2391 2392
		msleep(1);
	}
2393

2394
	return ret;
2395 2396 2397 2398 2399 2400 2401
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2402
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2403
{
2404 2405 2406 2407
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2408 2409
}

2410
/* These are source-specific values. */
2411
static uint8_t
K
Keith Packard 已提交
2412
intel_dp_voltage_max(struct intel_dp *intel_dp)
2413
{
2414
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2415
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2416

2417
	if (IS_VALLEYVIEW(dev))
2418
		return DP_TRAIN_VOLTAGE_SWING_1200;
2419
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
2420
		return DP_TRAIN_VOLTAGE_SWING_800;
2421
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
2422 2423 2424 2425 2426 2427 2428 2429
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2430
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2431
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2432

2433
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2457
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2479 2480 2481
	}
}

2482 2483 2484 2485 2486
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2487 2488
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2489 2490 2491
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2492
	enum dpio_channel port = vlv_dport_to_channel(dport);
2493
	int pipe = intel_crtc->pipe;
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2568
	mutex_lock(&dev_priv->dpio_lock);
2569 2570 2571
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2572
			 uniqtranscale_reg_value);
2573 2574 2575 2576
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2577
	mutex_unlock(&dev_priv->dpio_lock);
2578 2579 2580 2581

	return 0;
}

2582 2583 2584 2585 2586 2587
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2588
	u32 deemph_reg_value, margin_reg_value, val;
2589 2590
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2591 2592
	enum pipe pipe = intel_crtc->pipe;
	int i;
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
2667 2668 2669 2670 2671 2672 2673
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2674 2675

	/* Program swing deemph */
2676 2677 2678 2679 2680 2681
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
2682 2683

	/* Program swing margin */
2684 2685
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2686 2687
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
2688 2689
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
2690 2691

	/* Disable unique transition scale */
2692 2693 2694 2695 2696
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
			== DP_TRAIN_PRE_EMPHASIS_0) &&
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
			== DP_TRAIN_VOLTAGE_SWING_1200)) {

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
2709 2710 2711 2712 2713
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
2714

2715 2716 2717 2718 2719 2720
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
2721 2722 2723
	}

	/* Start swing calculation */
2724 2725 2726 2727 2728 2729 2730
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

2742
static void
J
Jani Nikula 已提交
2743 2744
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2745 2746 2747 2748
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2749 2750
	uint8_t voltage_max;
	uint8_t preemph_max;
2751

2752
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2753 2754
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2755 2756 2757 2758 2759 2760 2761

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2762
	voltage_max = intel_dp_voltage_max(intel_dp);
2763 2764
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2765

K
Keith Packard 已提交
2766 2767 2768
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2769 2770

	for (lane = 0; lane < 4; lane++)
2771
		intel_dp->train_set[lane] = v | p;
2772 2773 2774
}

static uint32_t
2775
intel_gen4_signal_levels(uint8_t train_set)
2776
{
2777
	uint32_t	signal_levels = 0;
2778

2779
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2794
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2812 2813 2814 2815
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2816 2817 2818
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2819
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2820 2821 2822 2823
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2824
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2825 2826
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2827
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2828 2829
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2830
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2831 2832
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2833
	default:
2834 2835 2836
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2837 2838 2839
	}
}

K
Keith Packard 已提交
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2871 2872
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2873
intel_hsw_signal_levels(uint8_t train_set)
2874
{
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2886

2887 2888 2889 2890 2891 2892
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2893

2894 2895 2896 2897 2898 2899 2900 2901
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2902 2903 2904
	}
}

2905 2906 2907 2908 2909
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2910
	enum port port = intel_dig_port->port;
2911 2912 2913 2914
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2915
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2916 2917
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2918 2919 2920
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
2921 2922 2923
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2924
	} else if (IS_GEN7(dev) && port == PORT_A) {
2925 2926
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2927
	} else if (IS_GEN6(dev) && port == PORT_A) {
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2940
static bool
C
Chris Wilson 已提交
2941
intel_dp_set_link_train(struct intel_dp *intel_dp,
2942
			uint32_t *DP,
2943
			uint8_t dp_train_pat)
2944
{
2945 2946
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2947
	struct drm_i915_private *dev_priv = dev->dev_private;
2948
	enum port port = intel_dig_port->port;
2949 2950
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2951

2952
	if (HAS_DDI(dev)) {
2953
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2976
		I915_WRITE(DP_TP_CTL(port), temp);
2977

2978
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2979
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2980 2981 2982

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2983
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2984 2985
			break;
		case DP_TRAINING_PATTERN_1:
2986
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2987 2988
			break;
		case DP_TRAINING_PATTERN_2:
2989
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2990 2991 2992
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2993
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2994 2995 2996 2997
			break;
		}

	} else {
2998 2999 3000 3001
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;
3002 3003 3004

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
3005
			*DP |= DP_LINK_TRAIN_OFF;
3006 3007
			break;
		case DP_TRAINING_PATTERN_1:
3008
			*DP |= DP_LINK_TRAIN_PAT_1;
3009 3010
			break;
		case DP_TRAINING_PATTERN_2:
3011
			*DP |= DP_LINK_TRAIN_PAT_2;
3012 3013
			break;
		case DP_TRAINING_PATTERN_3:
3014 3015 3016 3017 3018 3019
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
3020 3021 3022 3023
			break;
		}
	}

3024
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3025
	POSTING_READ(intel_dp->output_reg);
3026

3027 3028
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3029
	    DP_TRAINING_PATTERN_DISABLE) {
3030 3031 3032 3033 3034 3035
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3036
	}
3037

3038 3039
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3040 3041

	return ret == len;
3042 3043
}

3044 3045 3046 3047
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3048
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3049 3050 3051 3052 3053 3054
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3055
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3068 3069
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3070 3071 3072 3073

	return ret == intel_dp->lane_count;
}

3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3105
/* Enable corresponding port and start training pattern 1 */
3106
void
3107
intel_dp_start_link_train(struct intel_dp *intel_dp)
3108
{
3109
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3110
	struct drm_device *dev = encoder->dev;
3111 3112
	int i;
	uint8_t voltage;
3113
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3114
	uint32_t DP = intel_dp->DP;
3115
	uint8_t link_config[2];
3116

P
Paulo Zanoni 已提交
3117
	if (HAS_DDI(dev))
3118 3119
		intel_ddi_prepare_link_retrain(encoder);

3120
	/* Write the link configuration data */
3121 3122 3123 3124
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3125
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3126 3127 3128

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3129
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3130 3131

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3132

3133 3134 3135 3136 3137 3138 3139 3140
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3141
	voltage = 0xff;
3142 3143
	voltage_tries = 0;
	loop_tries = 0;
3144
	for (;;) {
3145
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3146

3147
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3148 3149
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3150
			break;
3151
		}
3152

3153
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3154
			DRM_DEBUG_KMS("clock recovery OK\n");
3155 3156 3157 3158 3159 3160
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3161
				break;
3162
		if (i == intel_dp->lane_count) {
3163 3164
			++loop_tries;
			if (loop_tries == 5) {
3165
				DRM_ERROR("too many full retries, give up\n");
3166 3167
				break;
			}
3168 3169 3170
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3171 3172 3173
			voltage_tries = 0;
			continue;
		}
3174

3175
		/* Check to see if we've tried the same voltage 5 times */
3176
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3177
			++voltage_tries;
3178
			if (voltage_tries == 5) {
3179
				DRM_ERROR("too many voltage retries, give up\n");
3180 3181 3182 3183 3184
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3185

3186 3187 3188 3189 3190
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3191 3192
	}

3193 3194 3195
	intel_dp->DP = DP;
}

3196
void
3197 3198 3199
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3200
	int tries, cr_tries;
3201
	uint32_t DP = intel_dp->DP;
3202 3203 3204 3205 3206
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3207

3208
	/* channel equalization */
3209
	if (!intel_dp_set_link_train(intel_dp, &DP,
3210
				     training_pattern |
3211 3212 3213 3214 3215
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3216
	tries = 0;
3217
	cr_tries = 0;
3218 3219
	channel_eq = false;
	for (;;) {
3220
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3221

3222 3223 3224 3225 3226
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3227
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3228 3229
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3230
			break;
3231
		}
3232

3233
		/* Make sure clock is still ok */
3234
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3235
			intel_dp_start_link_train(intel_dp);
3236
			intel_dp_set_link_train(intel_dp, &DP,
3237
						training_pattern |
3238
						DP_LINK_SCRAMBLING_DISABLE);
3239 3240 3241 3242
			cr_tries++;
			continue;
		}

3243
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3244 3245 3246
			channel_eq = true;
			break;
		}
3247

3248 3249 3250 3251
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
3252
			intel_dp_set_link_train(intel_dp, &DP,
3253
						training_pattern |
3254
						DP_LINK_SCRAMBLING_DISABLE);
3255 3256 3257 3258
			tries = 0;
			cr_tries++;
			continue;
		}
3259

3260 3261 3262 3263 3264
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3265
		++tries;
3266
	}
3267

3268 3269 3270 3271
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3272
	if (channel_eq)
M
Masanari Iida 已提交
3273
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3274

3275 3276 3277 3278
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3279
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3280
				DP_TRAINING_PATTERN_DISABLE);
3281 3282 3283
}

static void
C
Chris Wilson 已提交
3284
intel_dp_link_down(struct intel_dp *intel_dp)
3285
{
3286
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3287
	enum port port = intel_dig_port->port;
3288
	struct drm_device *dev = intel_dig_port->base.base.dev;
3289
	struct drm_i915_private *dev_priv = dev->dev_private;
3290 3291
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3292
	uint32_t DP = intel_dp->DP;
3293

3294
	if (WARN_ON(HAS_DDI(dev)))
3295 3296
		return;

3297
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3298 3299
		return;

3300
	DRM_DEBUG_KMS("\n");
3301

3302
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3303
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3304
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3305
	} else {
3306 3307 3308 3309
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3310
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3311
	}
3312
	POSTING_READ(intel_dp->output_reg);
3313

3314
	if (HAS_PCH_IBX(dev) &&
3315
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3316
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3317

3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3332 3333 3334 3335
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3336 3337 3338
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3339
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3340 3341
	}

3342
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3343 3344
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3345
	msleep(intel_dp->panel_power_down_delay);
3346 3347
}

3348 3349
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3350
{
R
Rodrigo Vivi 已提交
3351 3352 3353 3354
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3355 3356
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

3357 3358
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3359
		return false; /* aux transfer failed */
3360

3361 3362 3363 3364
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

3365 3366 3367
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3368 3369
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3370
	if (is_edp(intel_dp)) {
3371 3372 3373
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3374 3375
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3376
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3377
		}
3378 3379
	}

3380 3381 3382 3383 3384 3385 3386 3387
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

3388 3389 3390 3391 3392 3393 3394
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3395 3396 3397
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3398 3399 3400
		return false; /* downstream port status fetch failed */

	return true;
3401 3402
}

3403 3404 3405 3406 3407 3408 3409 3410
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3411
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
3412

3413
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3414 3415 3416
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3417
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3418 3419
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
3420

3421
	edp_panel_vdd_off(intel_dp, false);
3422 3423
}

3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	_edp_panel_vdd_on(intel_dp);
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}
	edp_panel_vdd_off(intel_dp, false);

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3451 3452 3453 3454 3455 3456 3457 3458
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

3459
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
3460 3461 3462 3463 3464
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

3465 3466
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
3467 3468 3469 3470 3471 3472
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

3473
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3474 3475
		return -EAGAIN;

3476
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3477 3478 3479
	return 0;
}

3480 3481 3482
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3483 3484 3485
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3486 3487
}

3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3502 3503 3504 3505
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3506
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3507 3508
}

3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

			DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
					DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3566 3567 3568 3569 3570 3571 3572 3573
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
P
Paulo Zanoni 已提交
3574
void
C
Chris Wilson 已提交
3575
intel_dp_check_link_status(struct intel_dp *intel_dp)
3576
{
3577
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3578
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3579
	u8 sink_irq_vector;
3580
	u8 link_status[DP_LINK_STATUS_SIZE];
3581

3582 3583
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

3584
	if (!intel_encoder->connectors_active)
3585
		return;
3586

3587
	if (WARN_ON(!intel_encoder->base.crtc))
3588 3589
		return;

3590 3591 3592
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

3593
	/* Try to read receiver status if the link appears to be up */
3594
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3595 3596 3597
		return;
	}

3598
	/* Now read the DPCD to see if it's actually running */
3599
	if (!intel_dp_get_dpcd(intel_dp)) {
3600 3601 3602
		return;
	}

3603 3604 3605 3606
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3607 3608 3609
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3610 3611 3612 3613 3614 3615 3616

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3617
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3618
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3619
			      intel_encoder->base.name);
3620 3621
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3622
		intel_dp_stop_link_train(intel_dp);
3623
	}
3624 3625
}

3626
/* XXX this is probably wrong for multiple downstream ports */
3627
static enum drm_connector_status
3628
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3629
{
3630 3631 3632 3633 3634 3635 3636 3637
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3638
		return connector_status_connected;
3639 3640

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3641 3642
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3643
		uint8_t reg;
3644 3645 3646

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3647
			return connector_status_unknown;
3648

3649 3650
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3651 3652 3653
	}

	/* If no HPD, poke DDC gently */
3654
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3655
		return connector_status_connected;
3656 3657

	/* Well we tried, say unknown for unreliable port types */
3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3670 3671 3672

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3673
	return connector_status_disconnected;
3674 3675
}

3676
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3677
ironlake_dp_detect(struct intel_dp *intel_dp)
3678
{
3679
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3680 3681
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3682 3683
	enum drm_connector_status status;

3684 3685
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3686
		status = intel_panel_detect(dev);
3687 3688 3689 3690
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3691

3692 3693 3694
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3695
	return intel_dp_detect_dpcd(intel_dp);
3696 3697
}

3698
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3699
g4x_dp_detect(struct intel_dp *intel_dp)
3700
{
3701
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3702
	struct drm_i915_private *dev_priv = dev->dev_private;
3703
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3704
	uint32_t bit;
3705

3706 3707 3708 3709 3710 3711 3712 3713 3714 3715
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3744 3745
	}

3746
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3747 3748
		return connector_status_disconnected;

3749
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3750 3751
}

3752 3753 3754
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3755
	struct intel_connector *intel_connector = to_intel_connector(connector);
3756

3757 3758 3759 3760
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3761 3762
			return NULL;

J
Jani Nikula 已提交
3763
		return drm_edid_duplicate(intel_connector->edid);
3764
	}
3765

3766
	return drm_get_edid(connector, adapter);
3767 3768 3769 3770 3771
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3772
	struct intel_connector *intel_connector = to_intel_connector(connector);
3773

3774 3775 3776 3777 3778 3779 3780 3781
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3782 3783
	}

3784
	return intel_ddc_get_modes(connector, adapter);
3785 3786
}

Z
Zhenyu Wang 已提交
3787 3788 3789 3790
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3791 3792
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3793
	struct drm_device *dev = connector->dev;
3794
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3795
	enum drm_connector_status status;
3796
	enum intel_display_power_domain power_domain;
Z
Zhenyu Wang 已提交
3797
	struct edid *edid = NULL;
3798
	bool ret;
Z
Zhenyu Wang 已提交
3799

3800 3801 3802
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3803
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3804
		      connector->base.id, connector->name);
3805

3806 3807 3808 3809 3810 3811 3812 3813
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

Z
Zhenyu Wang 已提交
3814 3815 3816 3817 3818 3819
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3820

Z
Zhenyu Wang 已提交
3821
	if (status != connector_status_connected)
3822
		goto out;
Z
Zhenyu Wang 已提交
3823

3824 3825
	intel_dp_probe_oui(intel_dp);

3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

3836 3837
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3838
	} else {
3839
		edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3840 3841 3842 3843
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3844 3845
	}

3846 3847
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3848 3849 3850
	status = connector_status_connected;

out:
3851
	intel_display_power_put(dev_priv, power_domain);
3852
	return status;
3853 3854 3855 3856
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3857
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3858 3859
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3860
	struct intel_connector *intel_connector = to_intel_connector(connector);
3861
	struct drm_device *dev = connector->dev;
3862 3863
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3864
	int ret;
3865 3866 3867 3868

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3869 3870 3871
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3872
	ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
3873
	intel_display_power_put(dev_priv, power_domain);
3874
	if (ret)
3875 3876
		return ret;

3877
	/* if eDP has no EDID, fall back to fixed mode */
3878
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3879
		struct drm_display_mode *mode;
3880 3881
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3882
		if (mode) {
3883 3884 3885 3886 3887
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3888 3889
}

3890 3891 3892 3893
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3894 3895 3896 3897 3898
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3899 3900 3901
	struct edid *edid;
	bool has_audio = false;

3902 3903 3904
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3905
	edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3906 3907 3908 3909 3910
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

3911 3912
	intel_display_power_put(dev_priv, power_domain);

3913 3914 3915
	return has_audio;
}

3916 3917 3918 3919 3920
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3921
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3922
	struct intel_connector *intel_connector = to_intel_connector(connector);
3923 3924
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3925 3926
	int ret;

3927
	ret = drm_object_property_set_value(&connector->base, property, val);
3928 3929 3930
	if (ret)
		return ret;

3931
	if (property == dev_priv->force_audio_property) {
3932 3933 3934 3935
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3936 3937
			return 0;

3938
		intel_dp->force_audio = i;
3939

3940
		if (i == HDMI_AUDIO_AUTO)
3941 3942
			has_audio = intel_dp_detect_audio(connector);
		else
3943
			has_audio = (i == HDMI_AUDIO_ON);
3944 3945

		if (has_audio == intel_dp->has_audio)
3946 3947
			return 0;

3948
		intel_dp->has_audio = has_audio;
3949 3950 3951
		goto done;
	}

3952
	if (property == dev_priv->broadcast_rgb_property) {
3953 3954 3955
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3971 3972 3973 3974 3975

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3976 3977 3978
		goto done;
	}

3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3995 3996 3997
	return -EINVAL;

done:
3998 3999
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4000 4001 4002 4003

	return 0;
}

4004
static void
4005
intel_dp_connector_destroy(struct drm_connector *connector)
4006
{
4007
	struct intel_connector *intel_connector = to_intel_connector(connector);
4008

4009 4010 4011
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4012 4013 4014
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4015
		intel_panel_fini(&intel_connector->panel);
4016

4017
	drm_connector_cleanup(connector);
4018
	kfree(connector);
4019 4020
}

P
Paulo Zanoni 已提交
4021
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4022
{
4023 4024
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4025
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4026

4027
	drm_dp_aux_unregister(&intel_dp->aux);
4028
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4029
	drm_encoder_cleanup(encoder);
4030 4031
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4032
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4033
		edp_panel_vdd_off_sync(intel_dp);
4034
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
4035 4036 4037 4038
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4039
	}
4040
	kfree(intel_dig_port);
4041 4042
}

4043 4044 4045 4046 4047 4048 4049 4050 4051 4052
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

	edp_panel_vdd_off_sync(intel_dp);
}

4053 4054 4055 4056 4057
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
	intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
}

4058
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4059
	.dpms = intel_connector_dpms,
4060 4061
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
4062
	.set_property = intel_dp_set_property,
4063
	.destroy = intel_dp_connector_destroy,
4064 4065 4066 4067 4068
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4069
	.best_encoder = intel_best_encoder,
4070 4071 4072
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4073
	.reset = intel_dp_encoder_reset,
4074
	.destroy = intel_dp_encoder_destroy,
4075 4076
};

4077
void
4078
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4079
{
4080
	return;
4081
}
4082

4083 4084 4085 4086
bool
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4087
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4088 4089
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4090 4091 4092
	enum intel_display_power_domain power_domain;
	bool ret = true;

4093 4094
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4095

4096 4097
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4098
		      long_hpd ? "long" : "short");
4099

4100 4101 4102
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
	if (long_hpd) {
		if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
			goto mst_fail;

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4118
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4119 4120 4121 4122 4123 4124 4125 4126
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4127
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4128
			intel_dp_check_link_status(intel_dp);
4129
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4130 4131
		}
	}
4132 4133
	ret = false;
	goto put_power;
4134 4135 4136 4137 4138 4139 4140
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4141 4142 4143 4144
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4145 4146
}

4147 4148
/* Return which DP Port should be selected for Transcoder DP control */
int
4149
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4150 4151
{
	struct drm_device *dev = crtc->dev;
4152 4153
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4154

4155 4156
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4157

4158 4159
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4160
			return intel_dp->output_reg;
4161
	}
C
Chris Wilson 已提交
4162

4163 4164 4165
	return -1;
}

4166
/* check the VBT to see whether the eDP is on DP-D port */
4167
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4168 4169
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4170
	union child_device_config *p_child;
4171
	int i;
4172 4173 4174 4175 4176
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4177

4178 4179 4180
	if (port == PORT_A)
		return true;

4181
	if (!dev_priv->vbt.child_dev_num)
4182 4183
		return false;

4184 4185
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4186

4187
		if (p_child->common.dvo_port == port_mapping[port] &&
4188 4189
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4190 4191 4192 4193 4194
			return true;
	}
	return false;
}

4195
void
4196 4197
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4198 4199
	struct intel_connector *intel_connector = to_intel_connector(connector);

4200
	intel_attach_force_audio_property(connector);
4201
	intel_attach_broadcast_rgb_property(connector);
4202
	intel_dp->color_range_auto = true;
4203 4204 4205

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4206 4207
		drm_object_attach_property(
			&connector->base,
4208
			connector->dev->mode_config.scaling_mode_property,
4209 4210
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4211
	}
4212 4213
}

4214 4215 4216 4217 4218 4219 4220
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4221 4222
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4223 4224
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
4225 4226 4227 4228
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
4229
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4230 4231

	if (HAS_PCH_SPLIT(dev)) {
4232
		pp_ctrl_reg = PCH_PP_CONTROL;
4233 4234 4235 4236
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4237 4238 4239 4240 4241 4242
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4243
	}
4244 4245 4246

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4247
	pp = ironlake_get_pp_control(intel_dp);
4248
	I915_WRITE(pp_ctrl_reg, pp);
4249

4250 4251 4252
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4273
	vbt = dev_priv->vbt.edp_pps;
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4327 4328 4329 4330 4331 4332 4333 4334 4335
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4336 4337 4338 4339 4340
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4341 4342
	}

4343 4344 4345 4346 4347 4348 4349 4350
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4351
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4352 4353
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4354
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4355 4356
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4357
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4358
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4359 4360 4361 4362
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4363
	if (IS_VALLEYVIEW(dev)) {
4364 4365 4366 4367
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
4368 4369
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
4370
			port_sel = PANEL_PORT_SELECT_DPA;
4371
		else
4372
			port_sel = PANEL_PORT_SELECT_DPD;
4373 4374
	}

4375 4376 4377 4378 4379
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4380 4381

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4382 4383 4384
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4385 4386
}

4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

4408 4409 4410 4411 4412
	/*
	 * FIXME: This needs proper synchronization with psr state. But really
	 * hard to tell without seeing the user of this function of this code.
	 * Check locking and ordering once that lands.
	 */
4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452
	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
4453
			intel_dp_set_m_n(intel_crtc);
4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4493
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4494 4495 4496 4497 4498 4499 4500
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
4501
		DRM_DEBUG_KMS("DRRS not supported\n");
4502 4503 4504
		return NULL;
	}

4505 4506 4507 4508
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

4509 4510 4511
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4512
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4513 4514 4515
	return downclock_mode;
}

4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541
void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_dp *intel_dp;
	enum intel_display_power_domain power_domain;

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(&intel_encoder->base);
	if (!edp_have_panel_vdd(intel_dp))
		return;
	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4542
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4543 4544
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
4545 4546 4547
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4548 4549
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4550 4551
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4552
	struct drm_display_mode *downclock_mode = NULL;
4553 4554 4555 4556
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

4557 4558
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4559 4560 4561
	if (!is_edp(intel_dp))
		return true;

4562
	intel_edp_panel_vdd_sanitize(intel_encoder);
4563

4564
	/* Cache DPCD and EDID for edp. */
4565
	intel_edp_panel_vdd_on(intel_dp);
4566
	has_dpcd = intel_dp_get_dpcd(intel_dp);
4567
	edp_panel_vdd_off(intel_dp, false);
4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
4581
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
4582

4583
	mutex_lock(&dev->mode_config.mutex);
4584
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
4603 4604 4605
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
4617
	mutex_unlock(&dev->mode_config.mutex);
4618

4619 4620 4621 4622 4623
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
	}

4624
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
4625
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
4626 4627 4628 4629 4630
	intel_panel_setup_backlight(connector);

	return true;
}

4631
bool
4632 4633
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
4634
{
4635 4636 4637 4638
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4639
	struct drm_i915_private *dev_priv = dev->dev_private;
4640
	enum port port = intel_dig_port->port;
4641
	struct edp_power_seq power_seq = { 0 };
4642
	int type;
4643

4644 4645 4646 4647 4648 4649 4650 4651 4652 4653
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

4654 4655
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

4656 4657
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
4658
	intel_dp->attached_connector = intel_connector;
4659

4660
	if (intel_dp_is_edp(dev, port))
4661
		type = DRM_MODE_CONNECTOR_eDP;
4662 4663
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
4664

4665 4666 4667 4668 4669 4670 4671 4672
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

4673 4674 4675 4676
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

4677
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
4678 4679 4680 4681 4682
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

4683
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4684
			  edp_panel_vdd_work);
4685

4686
	intel_connector_attach_encoder(intel_connector, intel_encoder);
4687
	drm_connector_register(connector);
4688

P
Paulo Zanoni 已提交
4689
	if (HAS_DDI(dev))
4690 4691 4692
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
4693
	intel_connector->unregister = intel_dp_connector_unregister;
4694

4695
	/* Set up the hotplug pin. */
4696 4697
	switch (port) {
	case PORT_A:
4698
		intel_encoder->hpd_pin = HPD_PORT_A;
4699 4700
		break;
	case PORT_B:
4701
		intel_encoder->hpd_pin = HPD_PORT_B;
4702 4703
		break;
	case PORT_C:
4704
		intel_encoder->hpd_pin = HPD_PORT_C;
4705 4706
		break;
	case PORT_D:
4707
		intel_encoder->hpd_pin = HPD_PORT_D;
4708 4709
		break;
	default:
4710
		BUG();
4711 4712
	}

4713 4714
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
4715
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
4716
	}
4717

4718
	intel_dp_aux_init(intel_dp, intel_connector);
4719

4720 4721 4722 4723 4724 4725 4726
	/* init MST on ports that can support it */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
			intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
		}
	}

4727
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
4728
		drm_dp_aux_unregister(&intel_dp->aux);
4729 4730
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4731
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4732
			edp_panel_vdd_off_sync(intel_dp);
4733
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4734
		}
4735
		drm_connector_unregister(connector);
4736
		drm_connector_cleanup(connector);
4737
		return false;
4738
	}
4739

4740 4741
	intel_dp_add_properties(intel_dp, connector);

4742 4743 4744 4745 4746 4747 4748 4749
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
4750 4751

	return true;
4752
}
4753 4754 4755 4756

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
4757
	struct drm_i915_private *dev_priv = dev->dev_private;
4758 4759 4760 4761 4762
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

4763
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
4764 4765 4766
	if (!intel_dig_port)
		return;

4767
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

4779
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
4780 4781
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
4782
	intel_encoder->get_config = intel_dp_get_config;
4783
	intel_encoder->suspend = intel_dp_encoder_suspend;
4784
	if (IS_CHERRYVIEW(dev)) {
4785
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
4786 4787
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4788
		intel_encoder->post_disable = chv_post_disable_dp;
4789
	} else if (IS_VALLEYVIEW(dev)) {
4790
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
4791 4792
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4793
		intel_encoder->post_disable = vlv_post_disable_dp;
4794
	} else {
4795 4796
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
4797
		intel_encoder->post_disable = g4x_post_disable_dp;
4798
	}
4799

4800
	intel_dig_port->port = port;
4801 4802
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
4803
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4804 4805 4806 4807 4808 4809 4810 4811
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
4812
	intel_encoder->cloneable = 0;
4813 4814
	intel_encoder->hot_plug = intel_dp_hot_plug;

4815 4816 4817
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

4818 4819 4820
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
4821
		kfree(intel_connector);
4822
	}
4823
}
4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}