intel_dp.c 111.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

60 61
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
62
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
63 64 65 66
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

67 68 69 70 71 72 73 74 75
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
76 77 78
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
79 80
}

81
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
82
{
83 84 85
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
86 87
}

88 89
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
90
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
91 92
}

C
Chris Wilson 已提交
93
static void intel_dp_link_down(struct intel_dp *intel_dp);
94
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
95 96
static void edp_panel_vdd_on(struct intel_dp *intel_dp);
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
97 98

static int
C
Chris Wilson 已提交
99
intel_dp_max_link_bw(struct intel_dp *intel_dp)
100
{
101
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
102
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
103 104 105 106 107

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
108
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
109 110 111 112 113
		if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
114
		break;
115
	default:
116 117
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
118 119 120 121 122 123
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

141
static int
142
intel_dp_link_required(int pixel_clock, int bpp)
143
{
144
	return (pixel_clock * bpp + 9) / 10;
145 146
}

147 148 149 150 151 152
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

153
static enum drm_mode_status
154 155 156
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
157
	struct intel_dp *intel_dp = intel_attached_dp(connector);
158 159
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
160 161
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
162

163 164
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
165 166
			return MODE_PANEL;

167
		if (mode->vdisplay > fixed_mode->vdisplay)
168
			return MODE_PANEL;
169 170

		target_clock = fixed_mode->clock;
171 172
	}

173 174 175 176 177 178 179
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
180
		return MODE_CLOCK_HIGH;
181 182 183 184

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

185 186 187
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

214 215 216 217 218 219 220
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

221 222 223 224
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

305
static bool edp_have_panel_power(struct intel_dp *intel_dp)
306
{
307
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
308 309
	struct drm_i915_private *dev_priv = dev->dev_private;

310
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
311 312
}

313
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
314
{
315
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
316 317
	struct drm_i915_private *dev_priv = dev->dev_private;

318
	return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
319 320
}

321 322 323
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
324
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
325
	struct drm_i915_private *dev_priv = dev->dev_private;
326

327 328
	if (!is_edp(intel_dp))
		return;
329

330
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
331 332
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
333 334
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
335 336 337
	}
}

338 339 340 341 342 343
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
344
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
345 346 347
	uint32_t status;
	bool done;

348
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
349
	if (has_aux_irq)
350
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
351
					  msecs_to_jiffies_timeout(10));
352 353 354 355 356 357 358 359 360 361
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

362
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
363
{
364 365
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
366

367 368 369
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
370
	 */
371 372 373 374 375 376 377 378 379 380 381 382 383
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
384
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
385
		else
386
			return 225; /* eDP input clock at 450Mhz */
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
402 403
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
404 405 406 407 408
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
409
	} else  {
410
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
411
	}
412 413
}

414 415 416 417 418
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
439
	       DP_AUX_CH_CTL_DONE |
440
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
441
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
442
	       timeout |
443
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
444 445
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
446
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
447 448
}

449 450 451 452 453 454 455 456 457 458
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
459
	uint32_t aux_clock_divider;
460 461
	int i, ret, recv_bytes;
	uint32_t status;
462
	int try, clock = 0;
463
	bool has_aux_irq = HAS_AUX_IRQ(dev);
464 465 466
	bool vdd;

	vdd = _edp_panel_vdd_on(intel_dp);
467 468 469 470 471 472 473 474

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
475

476 477
	intel_aux_display_runtime_get(dev_priv);

478 479
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
480
		status = I915_READ_NOTRACE(ch_ctl);
481 482 483 484 485 486 487 488
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
489 490
		ret = -EBUSY;
		goto out;
491 492
	}

493 494 495 496 497 498
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

499
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
500 501 502 503
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
504

505 506 507 508 509 510 511 512
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
513
			I915_WRITE(ch_ctl, send_ctl);
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
530
		if (status & DP_AUX_CH_CTL_DONE)
531 532 533 534
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
535
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
536 537
		ret = -EBUSY;
		goto out;
538 539 540 541 542
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
543
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
544
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
545 546
		ret = -EIO;
		goto out;
547
	}
548 549 550

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
551
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
552
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
553 554
		ret = -ETIMEDOUT;
		goto out;
555 556 557 558 559 560 561
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
562

563 564 565
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
566

567 568 569
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
570
	intel_aux_display_runtime_put(dev_priv);
571

572 573 574
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

575
	return ret;
576 577
}

578 579 580
#define HEADER_SIZE	4
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
581
{
582 583 584
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
585 586
	int ret;

587 588 589 590
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
591

592 593 594 595 596
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
		txsize = HEADER_SIZE + msg->size;
		rxsize = 1;
597

598 599
		if (WARN_ON(txsize > 20))
			return -E2BIG;
600

601
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
602

603 604 605
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
606

607 608 609 610
			/* Return payload size. */
			ret = msg->size;
		}
		break;
611

612 613 614 615
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
		txsize = HEADER_SIZE;
		rxsize = msg->size + 1;
616

617 618
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
619

620 621 622 623 624 625 626 627 628 629 630
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
631
		}
632 633 634 635 636
		break;

	default:
		ret = -EINVAL;
		break;
637
	}
638

639 640 641 642 643 644 645
	return ret;
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;

	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
		break;
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
		break;
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
		break;
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
		break;
	default:
		BUG();
	}

	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
668 669 670

	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
671 672 673
}

static int
674 675
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
676
{
677
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
678 679 680
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
681 682 683
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
684
	unsigned retry;
685 686 687 688 689 690
	int msg_bytes;
	int reply_bytes;
	int ret;

	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
691
		msg[0] = DP_AUX_I2C_READ << 4;
692
	else
693
		msg[0] = DP_AUX_I2C_WRITE << 4;
694 695

	if (!(mode & MODE_I2C_STOP))
696
		msg[0] |= DP_AUX_I2C_MOT << 4;
697

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

719 720 721 722 723 724
	/*
	 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
	 * required to retry at least seven times upon receiving AUX_DEFER
	 * before giving up the AUX transaction.
	 */
	for (retry = 0; retry < 7; retry++) {
725 726 727
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
728
		if (ret < 0) {
729
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
730
			goto out;
731
		}
732

733 734
		switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
		case DP_AUX_NATIVE_REPLY_ACK:
735 736 737 738
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
739
		case DP_AUX_NATIVE_REPLY_NACK:
740
			DRM_DEBUG_KMS("aux_ch native nack\n");
741 742
			ret = -EREMOTEIO;
			goto out;
743
		case DP_AUX_NATIVE_REPLY_DEFER:
744 745 746 747 748 749 750 751 752 753 754 755
			/*
			 * For now, just give more slack to branch devices. We
			 * could check the DPCD for I2C bit rate capabilities,
			 * and if available, adjust the interval. We could also
			 * be more careful with DP-to-Legacy adapters where a
			 * long legacy cable may force very low I2C bit rates.
			 */
			if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			    DP_DWN_STRM_PORT_PRESENT)
				usleep_range(500, 600);
			else
				usleep_range(300, 400);
756 757 758 759
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
760 761
			ret = -EREMOTEIO;
			goto out;
762 763
		}

764 765
		switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
		case DP_AUX_I2C_REPLY_ACK:
766 767 768
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
769 770
			ret = reply_bytes - 1;
			goto out;
771
		case DP_AUX_I2C_REPLY_NACK:
772
			DRM_DEBUG_KMS("aux_i2c nack\n");
773 774
			ret = -EREMOTEIO;
			goto out;
775
		case DP_AUX_I2C_REPLY_DEFER:
776
			DRM_DEBUG_KMS("aux_i2c defer\n");
777 778 779
			udelay(100);
			break;
		default:
780
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
781 782
			ret = -EREMOTEIO;
			goto out;
783 784
		}
	}
785 786

	DRM_ERROR("too many retries, giving up\n");
787 788 789 790
	ret = -EREMOTEIO;

out:
	return ret;
791 792
}

793 794 795 796 797 798 799 800 801 802
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

	sysfs_remove_link(&intel_connector->base.kdev->kobj,
			  intel_dp->adapter.dev.kobj.name);
	intel_connector_unregister(intel_connector);
}

803
static int
C
Chris Wilson 已提交
804
intel_dp_i2c_init(struct intel_dp *intel_dp,
805
		  struct intel_connector *intel_connector, const char *name)
806
{
807 808
	int	ret;

Z
Zhenyu Wang 已提交
809
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
810 811 812 813
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

814
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
815 816
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
817
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
818 819
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
820
	intel_dp->adapter.dev.parent = intel_connector->base.dev->dev;
C
Chris Wilson 已提交
821

822
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
823 824 825 826 827 828 829 830 831 832
	if (ret < 0)
		return ret;

	ret = sysfs_create_link(&intel_connector->base.kdev->kobj,
				&intel_dp->adapter.dev.kobj,
				intel_dp->adapter.dev.kobj.name);

	if (ret < 0)
		i2c_del_adapter(&intel_dp->adapter);

833
	return ret;
834 835
}

836 837 838 839 840
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
841 842
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
843 844

	if (IS_G4X(dev)) {
845 846
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
847 848 849
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
850 851
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
852
	} else if (IS_VALLEYVIEW(dev)) {
853 854
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
855
	}
856 857 858 859 860 861 862 863 864

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
865 866 867
	}
}

P
Paulo Zanoni 已提交
868
bool
869 870
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
871
{
872
	struct drm_device *dev = encoder->base.dev;
873
	struct drm_i915_private *dev_priv = dev->dev_private;
874 875
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
876
	enum port port = dp_to_dig_port(intel_dp)->port;
877
	struct intel_crtc *intel_crtc = encoder->new_crtc;
878
	struct intel_connector *intel_connector = intel_dp->attached_connector;
879
	int lane_count, clock;
880
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
881 882
	/* Conveniently, the link BW constants become indices with a shift...*/
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
883
	int bpp, mode_rate;
884
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
885
	int link_avail, link_clock;
886

887
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
888 889
		pipe_config->has_pch_encoder = true;

890
	pipe_config->has_dp_encoder = true;
891

892 893 894
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
895 896 897 898
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
899 900
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
901 902
	}

903
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
904 905
		return false;

906 907
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
908 909
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
910

911 912
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
913
	bpp = pipe_config->pipe_bpp;
914 915
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    dev_priv->vbt.edp_bpp < bpp) {
916 917
		DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
			      dev_priv->vbt.edp_bpp);
918
		bpp = dev_priv->vbt.edp_bpp;
919
	}
920

921
	for (; bpp >= 6*3; bpp -= 2*3) {
922 923
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
924

925 926
		for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
			for (clock = 0; clock <= max_clock; clock++) {
927 928 929 930 931 932 933 934 935 936
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
937

938
	return false;
939

940
found:
941 942 943 944 945 946
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
947
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
948 949 950 951 952
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

953
	if (intel_dp->color_range)
954
		pipe_config->limited_color_range = true;
955

956 957
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
958
	pipe_config->pipe_bpp = bpp;
959
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
960

961 962
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
963
		      pipe_config->port_clock, bpp);
964 965
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
966

967
	intel_link_compute_m_n(bpp, lane_count,
968 969
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
970
			       &pipe_config->dp_m_n);
971

972 973
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

974
	return true;
975 976
}

977
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
978
{
979 980 981
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
982 983 984
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

985
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
986 987 988
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

989
	if (crtc->config.port_clock == 162000) {
990 991 992 993
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
994
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
995
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
996 997
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
998
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
999
	}
1000

1001 1002 1003 1004 1005 1006
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1007
static void intel_dp_mode_set(struct intel_encoder *encoder)
1008
{
1009
	struct drm_device *dev = encoder->base.dev;
1010
	struct drm_i915_private *dev_priv = dev->dev_private;
1011
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1012
	enum port port = dp_to_dig_port(intel_dp)->port;
1013 1014
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1015

1016
	/*
K
Keith Packard 已提交
1017
	 * There are four kinds of DP registers:
1018 1019
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1020 1021
	 * 	SNB CPU
	 *	IVB CPU
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1032

1033 1034 1035 1036
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1037

1038 1039
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1040
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1041

1042 1043
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1044
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1045
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1046
		intel_write_eld(&encoder->base, adjusted_mode);
1047
	}
1048

1049
	/* Split out the IBX/CPU vs CPT settings */
1050

1051
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1052 1053 1054 1055 1056 1057
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1058
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1059 1060
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1061
		intel_dp->DP |= crtc->pipe << 29;
1062
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1063
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1064
			intel_dp->DP |= intel_dp->color_range;
1065 1066 1067 1068 1069 1070 1071

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1072
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1073 1074
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1075
		if (crtc->pipe == 1)
1076 1077 1078
			intel_dp->DP |= DP_PIPEB_SELECT;
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1079
	}
1080

1081
	if (port == PORT_A && !IS_VALLEYVIEW(dev))
1082
		ironlake_set_pll_cpu_edp(intel_dp);
1083 1084
}

1085 1086
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1087

1088 1089
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1090

1091 1092
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1093

1094
static void wait_panel_status(struct intel_dp *intel_dp,
1095 1096
				       u32 mask,
				       u32 value)
1097
{
1098
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1099
	struct drm_i915_private *dev_priv = dev->dev_private;
1100 1101
	u32 pp_stat_reg, pp_ctrl_reg;

1102 1103
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1104

1105
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1106 1107 1108
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1109

1110
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1111
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1112 1113
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1114
	}
1115 1116

	DRM_DEBUG_KMS("Wait complete\n");
1117
}
1118

1119
static void wait_panel_on(struct intel_dp *intel_dp)
1120 1121
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1122
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1123 1124
}

1125
static void wait_panel_off(struct intel_dp *intel_dp)
1126 1127
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1128
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1129 1130
}

1131
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1132 1133
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1134 1135 1136 1137 1138 1139

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1140
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1141 1142
}

1143
static void wait_backlight_on(struct intel_dp *intel_dp)
1144 1145 1146 1147 1148
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1149
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1150 1151 1152 1153
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1154

1155 1156 1157 1158
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1159
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1160
{
1161 1162 1163
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1164

1165
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1166 1167 1168
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1169 1170
}

1171
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
1172
{
1173
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1174 1175
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1176
	u32 pp_stat_reg, pp_ctrl_reg;
1177
	bool need_to_disable = !intel_dp->want_panel_vdd;
1178

1179
	if (!is_edp(intel_dp))
1180
		return false;
1181 1182

	intel_dp->want_panel_vdd = true;
1183

1184
	if (edp_have_panel_vdd(intel_dp))
1185
		return need_to_disable;
1186

1187 1188
	intel_runtime_pm_get(dev_priv);

1189
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1190

1191 1192
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1193

1194
	pp = ironlake_get_pp_control(intel_dp);
1195
	pp |= EDP_FORCE_VDD;
1196

1197 1198
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1199 1200 1201 1202 1203

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1204 1205 1206
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1207
	if (!edp_have_panel_power(intel_dp)) {
1208
		DRM_DEBUG_KMS("eDP was not running\n");
1209 1210
		msleep(intel_dp->panel_power_up_delay);
	}
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221

	return need_to_disable;
}

static void edp_panel_vdd_on(struct intel_dp *intel_dp)
{
	if (is_edp(intel_dp)) {
		bool vdd = _edp_panel_vdd_on(intel_dp);

		WARN(!vdd, "eDP VDD already requested on\n");
	}
1222 1223
}

1224
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1225
{
1226
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1227 1228
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1229
	u32 pp_stat_reg, pp_ctrl_reg;
1230

1231 1232
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1233
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1234 1235
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1236
		pp = ironlake_get_pp_control(intel_dp);
1237 1238
		pp &= ~EDP_FORCE_VDD;

1239 1240
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1241 1242 1243

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1244

1245 1246 1247
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1248 1249

		if ((pp & POWER_TARGET_ON) == 0)
1250
			intel_dp->last_power_cycle = jiffies;
1251 1252

		intel_runtime_pm_put(dev_priv);
1253 1254
	}
}
1255

1256
static void edp_panel_vdd_work(struct work_struct *__work)
1257 1258 1259
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1260
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1261

1262
	mutex_lock(&dev->mode_config.mutex);
1263
	edp_panel_vdd_off_sync(intel_dp);
1264
	mutex_unlock(&dev->mode_config.mutex);
1265 1266
}

1267
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1268
{
1269 1270
	if (!is_edp(intel_dp))
		return;
1271

1272
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1273

1274 1275 1276
	intel_dp->want_panel_vdd = false;

	if (sync) {
1277
		edp_panel_vdd_off_sync(intel_dp);
1278 1279 1280 1281 1282 1283 1284 1285 1286
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1287 1288
}

1289
void intel_edp_panel_on(struct intel_dp *intel_dp)
1290
{
1291
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1292
	struct drm_i915_private *dev_priv = dev->dev_private;
1293
	u32 pp;
1294
	u32 pp_ctrl_reg;
1295

1296
	if (!is_edp(intel_dp))
1297
		return;
1298 1299 1300

	DRM_DEBUG_KMS("Turn eDP power on\n");

1301
	if (edp_have_panel_power(intel_dp)) {
1302
		DRM_DEBUG_KMS("eDP power already on\n");
1303
		return;
1304
	}
1305

1306
	wait_panel_power_cycle(intel_dp);
1307

1308
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1309
	pp = ironlake_get_pp_control(intel_dp);
1310 1311 1312
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1313 1314
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1315
	}
1316

1317
	pp |= POWER_TARGET_ON;
1318 1319 1320
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1321 1322
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1323

1324
	wait_panel_on(intel_dp);
1325
	intel_dp->last_power_on = jiffies;
1326

1327 1328
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1329 1330
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1331
	}
1332 1333
}

1334
void intel_edp_panel_off(struct intel_dp *intel_dp)
1335
{
1336
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1337
	struct drm_i915_private *dev_priv = dev->dev_private;
1338
	u32 pp;
1339
	u32 pp_ctrl_reg;
1340

1341 1342
	if (!is_edp(intel_dp))
		return;
1343

1344
	DRM_DEBUG_KMS("Turn eDP power off\n");
1345

1346
	edp_wait_backlight_off(intel_dp);
1347

1348
	pp = ironlake_get_pp_control(intel_dp);
1349 1350
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1351 1352
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1353

1354
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1355 1356 1357

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1358

1359
	intel_dp->last_power_cycle = jiffies;
1360
	wait_panel_off(intel_dp);
1361 1362
}

1363
void intel_edp_backlight_on(struct intel_dp *intel_dp)
1364
{
1365 1366
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1367 1368
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1369
	u32 pp_ctrl_reg;
1370

1371 1372 1373
	if (!is_edp(intel_dp))
		return;

1374
	DRM_DEBUG_KMS("\n");
1375 1376 1377 1378 1379 1380
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1381
	wait_backlight_on(intel_dp);
1382
	pp = ironlake_get_pp_control(intel_dp);
1383
	pp |= EDP_BLC_ENABLE;
1384

1385
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1386 1387 1388

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1389

1390
	intel_panel_enable_backlight(intel_dp->attached_connector);
1391 1392
}

1393
void intel_edp_backlight_off(struct intel_dp *intel_dp)
1394
{
1395
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1396 1397
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1398
	u32 pp_ctrl_reg;
1399

1400 1401 1402
	if (!is_edp(intel_dp))
		return;

1403
	intel_panel_disable_backlight(intel_dp->attached_connector);
1404

1405
	DRM_DEBUG_KMS("\n");
1406
	pp = ironlake_get_pp_control(intel_dp);
1407
	pp &= ~EDP_BLC_ENABLE;
1408

1409
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1410 1411 1412

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1413
	intel_dp->last_backlight_off = jiffies;
1414
}
1415

1416
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1417
{
1418 1419 1420
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1421 1422 1423
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1424 1425 1426
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1427 1428
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1429 1430 1431 1432 1433 1434 1435 1436 1437
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1438 1439
	POSTING_READ(DP_A);
	udelay(200);
1440 1441
}

1442
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1443
{
1444 1445 1446
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1447 1448 1449
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1450 1451 1452
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1453
	dpa_ctl = I915_READ(DP_A);
1454 1455 1456 1457 1458 1459 1460
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1461
	dpa_ctl &= ~DP_PLL_ENABLE;
1462
	I915_WRITE(DP_A, dpa_ctl);
1463
	POSTING_READ(DP_A);
1464 1465 1466
	udelay(200);
}

1467
/* If the sink supports it, try to set the power state appropriately */
1468
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1469 1470 1471 1472 1473 1474 1475 1476
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1477 1478
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1479 1480 1481 1482 1483 1484 1485 1486
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1487 1488
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1489 1490 1491 1492 1493 1494 1495
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1496 1497
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1498
{
1499
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1500
	enum port port = dp_to_dig_port(intel_dp)->port;
1501 1502
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1503 1504 1505 1506 1507 1508 1509 1510
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1511 1512 1513 1514

	if (!(tmp & DP_PORT_EN))
		return false;

1515
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1516
		*pipe = PORT_TO_PIPE_CPT(tmp);
1517
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1546 1547 1548
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1549

1550 1551
	return true;
}
1552

1553 1554 1555 1556 1557
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1558 1559 1560 1561
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1562
	int dotclock;
1563

1564 1565 1566 1567 1568 1569
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		tmp = I915_READ(intel_dp->output_reg);
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1570

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1581

1582 1583 1584 1585 1586
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1587 1588

	pipe_config->adjusted_mode.flags |= flags;
1589

1590 1591 1592 1593
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1594
	if (port == PORT_A) {
1595 1596 1597 1598 1599
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1600 1601 1602 1603 1604 1605 1606

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1607
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1608

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1628 1629
}

R
Rodrigo Vivi 已提交
1630
static bool is_edp_psr(struct drm_device *dev)
1631
{
R
Rodrigo Vivi 已提交
1632 1633 1634
	struct drm_i915_private *dev_priv = dev->dev_private;

	return dev_priv->psr.sink_support;
1635 1636
}

R
Rodrigo Vivi 已提交
1637 1638 1639 1640
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1641
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1642 1643
		return false;

1644
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1694
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1695
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1696 1697 1698 1699 1700 1701 1702 1703

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1704
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1705 1706 1707
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

1708 1709
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

R
Rodrigo Vivi 已提交
1710 1711
	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1712 1713
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1714
	else
1715 1716
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1717 1718

	/* Setup AUX registers */
1719 1720 1721
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1735
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
1736 1737 1738 1739 1740 1741 1742 1743 1744

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

1745
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1746
		   IS_BROADWELL(dev) ? 0 : link_entry_time |
R
Rodrigo Vivi 已提交
1747 1748 1749 1750 1751
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

R
Rodrigo Vivi 已提交
1762 1763
	dev_priv->psr.source_ok = false;

1764
	if (!HAS_PSR(dev)) {
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1775
	if (!i915.enable_psr) {
1776 1777 1778 1779
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1780 1781 1782 1783 1784 1785 1786
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1787
	if (!intel_crtc_active(crtc)) {
1788 1789 1790 1791
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

1792
	obj = to_intel_framebuffer(crtc->fb)->obj;
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1810
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1811 1812 1813 1814
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

R
Rodrigo Vivi 已提交
1815
	dev_priv->psr.source_ok = true;
1816 1817 1818
	return true;
}

1819
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1820 1821 1822
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1823 1824
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1837 1838 1839 1840 1841 1842 1843 1844 1845
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1846 1847 1848 1849 1850 1851 1852 1853
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

1854 1855
	I915_WRITE(EDP_PSR_CTL(dev),
		   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
1856 1857

	/* Wait till PSR is idle */
1858
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
R
Rodrigo Vivi 已提交
1859 1860 1861 1862
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1863 1864 1865 1866 1867 1868 1869 1870 1871
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

R
Rodrigo Vivi 已提交
1872
			if (!is_edp_psr(dev))
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1883
static void intel_disable_dp(struct intel_encoder *encoder)
1884
{
1885
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1886 1887
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1888 1889 1890

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
1891
	edp_panel_vdd_on(intel_dp);
1892
	intel_edp_backlight_off(intel_dp);
1893
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1894
	intel_edp_panel_off(intel_dp);
1895
	edp_panel_vdd_off(intel_dp, true);
1896 1897

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1898
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1899
		intel_dp_link_down(intel_dp);
1900 1901
}

1902
static void intel_post_disable_dp(struct intel_encoder *encoder)
1903
{
1904
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1905
	enum port port = dp_to_dig_port(intel_dp)->port;
1906
	struct drm_device *dev = encoder->base.dev;
1907

1908
	if (port == PORT_A || IS_VALLEYVIEW(dev)) {
1909
		intel_dp_link_down(intel_dp);
1910 1911
		if (!IS_VALLEYVIEW(dev))
			ironlake_edp_pll_off(intel_dp);
1912
	}
1913 1914
}

1915
static void intel_enable_dp(struct intel_encoder *encoder)
1916
{
1917 1918 1919 1920
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1921

1922 1923
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1924

1925
	edp_panel_vdd_on(intel_dp);
1926
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1927
	intel_dp_start_link_train(intel_dp);
1928 1929
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
1930
	intel_dp_complete_link_train(intel_dp);
1931
	intel_dp_stop_link_train(intel_dp);
1932
}
1933

1934 1935
static void g4x_enable_dp(struct intel_encoder *encoder)
{
1936 1937
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1938
	intel_enable_dp(encoder);
1939
	intel_edp_backlight_on(intel_dp);
1940
}
1941

1942 1943
static void vlv_enable_dp(struct intel_encoder *encoder)
{
1944 1945
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1946
	intel_edp_backlight_on(intel_dp);
1947 1948
}

1949
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
1950 1951 1952 1953 1954 1955 1956 1957 1958
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

	if (dport->port == PORT_A)
		ironlake_edp_pll_on(intel_dp);
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1959
{
1960
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1961
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1962
	struct drm_device *dev = encoder->base.dev;
1963
	struct drm_i915_private *dev_priv = dev->dev_private;
1964
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1965
	enum dpio_channel port = vlv_dport_to_channel(dport);
1966
	int pipe = intel_crtc->pipe;
1967
	struct edp_power_seq power_seq;
1968
	u32 val;
1969

1970
	mutex_lock(&dev_priv->dpio_lock);
1971

1972
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1973 1974 1975 1976 1977 1978
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1979 1980 1981
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1982

1983 1984
	mutex_unlock(&dev_priv->dpio_lock);

1985 1986 1987 1988 1989 1990
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}
1991

1992 1993
	intel_enable_dp(encoder);

1994
	vlv_wait_port_ready(dev_priv, dport);
1995 1996
}

1997
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
1998 1999 2000 2001
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2002 2003
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2004
	enum dpio_channel port = vlv_dport_to_channel(dport);
2005
	int pipe = intel_crtc->pipe;
2006 2007

	/* Program Tx lane resets to default */
2008
	mutex_lock(&dev_priv->dpio_lock);
2009
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2010 2011
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2012
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2013 2014 2015 2016 2017 2018
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2019 2020 2021
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2022
	mutex_unlock(&dev_priv->dpio_lock);
2023 2024 2025
}

/*
2026 2027
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2028 2029 2030
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2031
 */
2032 2033 2034
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2035
{
2036 2037
	ssize_t ret;
	int i;
2038 2039

	for (i = 0; i < 3; i++) {
2040 2041 2042
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2043 2044
		msleep(1);
	}
2045

2046
	return ret;
2047 2048 2049 2050 2051 2052 2053
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2054
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2055
{
2056 2057 2058 2059
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2060 2061 2062 2063 2064 2065 2066 2067
}

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
2068
intel_dp_voltage_max(struct intel_dp *intel_dp)
2069
{
2070
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2071
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2072

2073
	if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
2074
		return DP_TRAIN_VOLTAGE_SWING_1200;
2075
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
2076
		return DP_TRAIN_VOLTAGE_SWING_800;
2077
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
2078 2079 2080 2081 2082 2083 2084 2085
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2086
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2087
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2088

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
	if (IS_BROADWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_HASWELL(dev)) {
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2124
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2146 2147 2148
	}
}

2149 2150 2151 2152 2153
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2154 2155
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2156 2157 2158
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2159
	enum dpio_channel port = vlv_dport_to_channel(dport);
2160
	int pipe = intel_crtc->pipe;
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2235
	mutex_lock(&dev_priv->dpio_lock);
2236 2237 2238
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2239
			 uniqtranscale_reg_value);
2240 2241 2242 2243
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2244
	mutex_unlock(&dev_priv->dpio_lock);
2245 2246 2247 2248

	return 0;
}

2249
static void
J
Jani Nikula 已提交
2250 2251
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2252 2253 2254 2255
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2256 2257
	uint8_t voltage_max;
	uint8_t preemph_max;
2258

2259
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2260 2261
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2262 2263 2264 2265 2266 2267 2268

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2269
	voltage_max = intel_dp_voltage_max(intel_dp);
2270 2271
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2272

K
Keith Packard 已提交
2273 2274 2275
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2276 2277

	for (lane = 0; lane < 4; lane++)
2278
		intel_dp->train_set[lane] = v | p;
2279 2280 2281
}

static uint32_t
2282
intel_gen4_signal_levels(uint8_t train_set)
2283
{
2284
	uint32_t	signal_levels = 0;
2285

2286
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2301
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2319 2320 2321 2322
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2323 2324 2325
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2326
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2327 2328 2329 2330
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2331
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2332 2333
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2334
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2335 2336
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2337
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2338 2339
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2340
	default:
2341 2342 2343
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2344 2345 2346
	}
}

K
Keith Packard 已提交
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2378 2379
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2380
intel_hsw_signal_levels(uint8_t train_set)
2381
{
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2393

2394 2395 2396 2397 2398 2399
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2400

2401 2402 2403 2404 2405 2406 2407 2408
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2409 2410 2411
	}
}

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
static uint32_t
intel_bdw_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_BDW;	/* Sel1 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_BDW;	/* Sel2 */

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_BDW;	/* Sel3 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_BDW;	/* Sel4 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_BDW;	/* Sel5 */

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_BDW;	/* Sel6 */
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_BDW;	/* Sel7 */

	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_1200MV_0DB_BDW;	/* Sel8 */

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	}
}

2447 2448 2449 2450 2451
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2452
	enum port port = intel_dig_port->port;
2453 2454 2455 2456
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2457 2458 2459 2460
	if (IS_BROADWELL(dev)) {
		signal_levels = intel_bdw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_HASWELL(dev)) {
2461 2462
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2463 2464 2465
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2466
	} else if (IS_GEN7(dev) && port == PORT_A) {
2467 2468
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2469
	} else if (IS_GEN6(dev) && port == PORT_A) {
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2482
static bool
C
Chris Wilson 已提交
2483
intel_dp_set_link_train(struct intel_dp *intel_dp,
2484
			uint32_t *DP,
2485
			uint8_t dp_train_pat)
2486
{
2487 2488
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2489
	struct drm_i915_private *dev_priv = dev->dev_private;
2490
	enum port port = intel_dig_port->port;
2491 2492
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2493

2494
	if (HAS_DDI(dev)) {
2495
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2518
		I915_WRITE(DP_TP_CTL(port), temp);
2519

2520
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2521
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2522 2523 2524

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2525
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2526 2527
			break;
		case DP_TRAINING_PATTERN_1:
2528
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2529 2530
			break;
		case DP_TRAINING_PATTERN_2:
2531
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2532 2533 2534
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2535
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2536 2537 2538 2539
			break;
		}

	} else {
2540
		*DP &= ~DP_LINK_TRAIN_MASK;
2541 2542 2543

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2544
			*DP |= DP_LINK_TRAIN_OFF;
2545 2546
			break;
		case DP_TRAINING_PATTERN_1:
2547
			*DP |= DP_LINK_TRAIN_PAT_1;
2548 2549
			break;
		case DP_TRAINING_PATTERN_2:
2550
			*DP |= DP_LINK_TRAIN_PAT_2;
2551 2552 2553
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2554
			*DP |= DP_LINK_TRAIN_PAT_2;
2555 2556 2557 2558
			break;
		}
	}

2559
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
2560
	POSTING_READ(intel_dp->output_reg);
2561

2562 2563
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
2564
	    DP_TRAINING_PATTERN_DISABLE) {
2565 2566 2567 2568 2569 2570
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
2571
	}
2572

2573 2574
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
2575 2576

	return ret == len;
2577 2578
}

2579 2580 2581 2582
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
2583
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2584 2585 2586 2587 2588 2589
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
2590
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

2603 2604
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
2605 2606 2607 2608

	return ret == intel_dp->lane_count;
}

2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2640
/* Enable corresponding port and start training pattern 1 */
2641
void
2642
intel_dp_start_link_train(struct intel_dp *intel_dp)
2643
{
2644
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2645
	struct drm_device *dev = encoder->dev;
2646 2647
	int i;
	uint8_t voltage;
2648
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2649
	uint32_t DP = intel_dp->DP;
2650
	uint8_t link_config[2];
2651

P
Paulo Zanoni 已提交
2652
	if (HAS_DDI(dev))
2653 2654
		intel_ddi_prepare_link_retrain(encoder);

2655
	/* Write the link configuration data */
2656 2657 2658 2659
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2660
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
2661 2662 2663

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
2664
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
2665 2666

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2667

2668 2669 2670 2671 2672 2673 2674 2675
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

2676
	voltage = 0xff;
2677 2678
	voltage_tries = 0;
	loop_tries = 0;
2679
	for (;;) {
2680
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2681

2682
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2683 2684
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2685
			break;
2686
		}
2687

2688
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2689
			DRM_DEBUG_KMS("clock recovery OK\n");
2690 2691 2692 2693 2694 2695
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2696
				break;
2697
		if (i == intel_dp->lane_count) {
2698 2699
			++loop_tries;
			if (loop_tries == 5) {
2700
				DRM_ERROR("too many full retries, give up\n");
2701 2702
				break;
			}
2703 2704 2705
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
2706 2707 2708
			voltage_tries = 0;
			continue;
		}
2709

2710
		/* Check to see if we've tried the same voltage 5 times */
2711
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2712
			++voltage_tries;
2713
			if (voltage_tries == 5) {
2714
				DRM_ERROR("too many voltage retries, give up\n");
2715 2716 2717 2718 2719
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2720

2721 2722 2723 2724 2725
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2726 2727
	}

2728 2729 2730
	intel_dp->DP = DP;
}

2731
void
2732 2733 2734
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2735
	int tries, cr_tries;
2736
	uint32_t DP = intel_dp->DP;
2737 2738 2739 2740 2741
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
2742

2743
	/* channel equalization */
2744
	if (!intel_dp_set_link_train(intel_dp, &DP,
2745
				     training_pattern |
2746 2747 2748 2749 2750
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

2751
	tries = 0;
2752
	cr_tries = 0;
2753 2754
	channel_eq = false;
	for (;;) {
2755
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2756

2757 2758 2759 2760 2761
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

2762
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2763 2764
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2765
			break;
2766
		}
2767

2768
		/* Make sure clock is still ok */
2769
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2770
			intel_dp_start_link_train(intel_dp);
2771
			intel_dp_set_link_train(intel_dp, &DP,
2772
						training_pattern |
2773
						DP_LINK_SCRAMBLING_DISABLE);
2774 2775 2776 2777
			cr_tries++;
			continue;
		}

2778
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2779 2780 2781
			channel_eq = true;
			break;
		}
2782

2783 2784 2785 2786
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
2787
			intel_dp_set_link_train(intel_dp, &DP,
2788
						training_pattern |
2789
						DP_LINK_SCRAMBLING_DISABLE);
2790 2791 2792 2793
			tries = 0;
			cr_tries++;
			continue;
		}
2794

2795 2796 2797 2798 2799
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2800
		++tries;
2801
	}
2802

2803 2804 2805 2806
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

2807
	if (channel_eq)
M
Masanari Iida 已提交
2808
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
2809

2810 2811 2812 2813
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
2814
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2815
				DP_TRAINING_PATTERN_DISABLE);
2816 2817 2818
}

static void
C
Chris Wilson 已提交
2819
intel_dp_link_down(struct intel_dp *intel_dp)
2820
{
2821
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2822
	enum port port = intel_dig_port->port;
2823
	struct drm_device *dev = intel_dig_port->base.base.dev;
2824
	struct drm_i915_private *dev_priv = dev->dev_private;
2825 2826
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2827
	uint32_t DP = intel_dp->DP;
2828

2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2844
	if (HAS_DDI(dev))
2845 2846
		return;

2847
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2848 2849
		return;

2850
	DRM_DEBUG_KMS("\n");
2851

2852
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2853
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2854
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2855 2856
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2857
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2858
	}
2859
	POSTING_READ(intel_dp->output_reg);
2860

2861 2862
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2863

2864
	if (HAS_PCH_IBX(dev) &&
2865
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2866
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2867

2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2882 2883 2884 2885
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2886 2887 2888
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2889
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2890 2891
	}

2892
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2893 2894
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2895
	msleep(intel_dp->panel_power_down_delay);
2896 2897
}

2898 2899
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2900
{
R
Rodrigo Vivi 已提交
2901 2902 2903 2904
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2905 2906
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2907 2908
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
2909
		return false; /* aux transfer failed */
2910

2911 2912 2913 2914
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2915 2916 2917
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

2918 2919
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
2920
	if (is_edp(intel_dp)) {
2921 2922 2923
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
2924 2925
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
2926
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
2927
		}
2928 2929
	}

2930 2931 2932 2933 2934 2935 2936 2937
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

2938 2939 2940 2941 2942 2943 2944
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

2945 2946 2947
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
2948 2949 2950
		return false; /* downstream port status fetch failed */

	return true;
2951 2952
}

2953 2954 2955 2956 2957 2958 2959 2960
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

2961
	edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
2962

2963
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
2964 2965 2966
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

2967
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
2968 2969
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2970

2971
	edp_panel_vdd_off(intel_dp, false);
2972 2973
}

2974 2975 2976 2977 2978 2979 2980 2981
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

2982
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
2983 2984 2985 2986 2987
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

2988 2989
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
2990 2991 2992 2993 2994 2995
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

2996
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
2997 2998
		return -EAGAIN;

2999
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3000 3001 3002
	return 0;
}

3003 3004 3005
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3006 3007 3008
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3009 3010 3011 3012 3013 3014
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3015
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3016 3017
}

3018 3019 3020 3021 3022 3023 3024 3025 3026
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
3027
void
C
Chris Wilson 已提交
3028
intel_dp_check_link_status(struct intel_dp *intel_dp)
3029
{
3030
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3031
	u8 sink_irq_vector;
3032
	u8 link_status[DP_LINK_STATUS_SIZE];
3033

3034
	if (!intel_encoder->connectors_active)
3035
		return;
3036

3037
	if (WARN_ON(!intel_encoder->base.crtc))
3038 3039
		return;

3040
	/* Try to read receiver status if the link appears to be up */
3041
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3042 3043 3044
		return;
	}

3045
	/* Now read the DPCD to see if it's actually running */
3046
	if (!intel_dp_get_dpcd(intel_dp)) {
3047 3048 3049
		return;
	}

3050 3051 3052 3053
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3054 3055 3056
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3057 3058 3059 3060 3061 3062 3063

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3064
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3065
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3066
			      drm_get_encoder_name(&intel_encoder->base));
3067 3068
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3069
		intel_dp_stop_link_train(intel_dp);
3070
	}
3071 3072
}

3073
/* XXX this is probably wrong for multiple downstream ports */
3074
static enum drm_connector_status
3075
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3076
{
3077 3078 3079 3080 3081 3082 3083 3084
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3085
		return connector_status_connected;
3086 3087

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3088 3089
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3090
		uint8_t reg;
3091 3092 3093

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3094
			return connector_status_unknown;
3095

3096 3097
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3098 3099 3100 3101
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
3102
		return connector_status_connected;
3103 3104

	/* Well we tried, say unknown for unreliable port types */
3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3117 3118 3119

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3120
	return connector_status_disconnected;
3121 3122
}

3123
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3124
ironlake_dp_detect(struct intel_dp *intel_dp)
3125
{
3126
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3127 3128
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3129 3130
	enum drm_connector_status status;

3131 3132
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3133
		status = intel_panel_detect(dev);
3134 3135 3136 3137
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3138

3139 3140 3141
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3142
	return intel_dp_detect_dpcd(intel_dp);
3143 3144
}

3145
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3146
g4x_dp_detect(struct intel_dp *intel_dp)
3147
{
3148
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3149
	struct drm_i915_private *dev_priv = dev->dev_private;
3150
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3151
	uint32_t bit;
3152

3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3191 3192
	}

3193
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3194 3195
		return connector_status_disconnected;

3196
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3197 3198
}

3199 3200 3201
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3202
	struct intel_connector *intel_connector = to_intel_connector(connector);
3203

3204 3205 3206 3207
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3208 3209
			return NULL;

J
Jani Nikula 已提交
3210
		return drm_edid_duplicate(intel_connector->edid);
3211
	}
3212

3213
	return drm_get_edid(connector, adapter);
3214 3215 3216 3217 3218
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3219
	struct intel_connector *intel_connector = to_intel_connector(connector);
3220

3221 3222 3223 3224 3225 3226 3227 3228
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3229 3230
	}

3231
	return intel_ddc_get_modes(connector, adapter);
3232 3233
}

Z
Zhenyu Wang 已提交
3234 3235 3236 3237
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3238 3239
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3240
	struct drm_device *dev = connector->dev;
3241
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3242
	enum drm_connector_status status;
3243
	enum intel_display_power_domain power_domain;
Z
Zhenyu Wang 已提交
3244 3245
	struct edid *edid = NULL;

3246 3247
	intel_runtime_pm_get(dev_priv);

3248 3249 3250
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3251 3252 3253
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

Z
Zhenyu Wang 已提交
3254 3255 3256 3257 3258 3259
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3260

Z
Zhenyu Wang 已提交
3261
	if (status != connector_status_connected)
3262
		goto out;
Z
Zhenyu Wang 已提交
3263

3264 3265
	intel_dp_probe_oui(intel_dp);

3266 3267
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3268
	} else {
3269
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
3270 3271 3272 3273
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3274 3275
	}

3276 3277
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3278 3279 3280
	status = connector_status_connected;

out:
3281 3282
	intel_display_power_put(dev_priv, power_domain);

3283
	intel_runtime_pm_put(dev_priv);
3284

3285
	return status;
3286 3287 3288 3289
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3290
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3291 3292
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3293
	struct intel_connector *intel_connector = to_intel_connector(connector);
3294
	struct drm_device *dev = connector->dev;
3295 3296
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3297
	int ret;
3298 3299 3300 3301

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3302 3303 3304
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3305
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
3306
	intel_display_power_put(dev_priv, power_domain);
3307
	if (ret)
3308 3309
		return ret;

3310
	/* if eDP has no EDID, fall back to fixed mode */
3311
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3312
		struct drm_display_mode *mode;
3313 3314
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3315
		if (mode) {
3316 3317 3318 3319 3320
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3321 3322
}

3323 3324 3325 3326
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3327 3328 3329 3330 3331
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3332 3333 3334
	struct edid *edid;
	bool has_audio = false;

3335 3336 3337
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3338
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
3339 3340 3341 3342 3343
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

3344 3345
	intel_display_power_put(dev_priv, power_domain);

3346 3347 3348
	return has_audio;
}

3349 3350 3351 3352 3353
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3354
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3355
	struct intel_connector *intel_connector = to_intel_connector(connector);
3356 3357
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3358 3359
	int ret;

3360
	ret = drm_object_property_set_value(&connector->base, property, val);
3361 3362 3363
	if (ret)
		return ret;

3364
	if (property == dev_priv->force_audio_property) {
3365 3366 3367 3368
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3369 3370
			return 0;

3371
		intel_dp->force_audio = i;
3372

3373
		if (i == HDMI_AUDIO_AUTO)
3374 3375
			has_audio = intel_dp_detect_audio(connector);
		else
3376
			has_audio = (i == HDMI_AUDIO_ON);
3377 3378

		if (has_audio == intel_dp->has_audio)
3379 3380
			return 0;

3381
		intel_dp->has_audio = has_audio;
3382 3383 3384
		goto done;
	}

3385
	if (property == dev_priv->broadcast_rgb_property) {
3386 3387 3388
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3404 3405 3406 3407 3408

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3409 3410 3411
		goto done;
	}

3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3428 3429 3430
	return -EINVAL;

done:
3431 3432
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3433 3434 3435 3436

	return 0;
}

3437
static void
3438
intel_dp_connector_destroy(struct drm_connector *connector)
3439
{
3440
	struct intel_connector *intel_connector = to_intel_connector(connector);
3441

3442 3443 3444
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3445 3446 3447
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3448
		intel_panel_fini(&intel_connector->panel);
3449

3450
	drm_connector_cleanup(connector);
3451
	kfree(connector);
3452 3453
}

P
Paulo Zanoni 已提交
3454
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3455
{
3456 3457
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3458
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3459 3460 3461

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
3462 3463
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3464
		mutex_lock(&dev->mode_config.mutex);
3465
		edp_panel_vdd_off_sync(intel_dp);
3466
		mutex_unlock(&dev->mode_config.mutex);
3467
	}
3468
	kfree(intel_dig_port);
3469 3470
}

3471
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3472
	.dpms = intel_connector_dpms,
3473 3474
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3475
	.set_property = intel_dp_set_property,
3476
	.destroy = intel_dp_connector_destroy,
3477 3478 3479 3480 3481
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3482
	.best_encoder = intel_best_encoder,
3483 3484 3485
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3486
	.destroy = intel_dp_encoder_destroy,
3487 3488
};

3489
static void
3490
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3491
{
3492
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3493

3494
	intel_dp_check_link_status(intel_dp);
3495
}
3496

3497 3498
/* Return which DP Port should be selected for Transcoder DP control */
int
3499
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3500 3501
{
	struct drm_device *dev = crtc->dev;
3502 3503
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3504

3505 3506
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3507

3508 3509
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3510
			return intel_dp->output_reg;
3511
	}
C
Chris Wilson 已提交
3512

3513 3514 3515
	return -1;
}

3516
/* check the VBT to see whether the eDP is on DP-D port */
3517
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
3518 3519
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3520
	union child_device_config *p_child;
3521
	int i;
3522 3523 3524 3525 3526
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
3527

3528 3529 3530
	if (port == PORT_A)
		return true;

3531
	if (!dev_priv->vbt.child_dev_num)
3532 3533
		return false;

3534 3535
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3536

3537
		if (p_child->common.dvo_port == port_mapping[port] &&
3538 3539
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
3540 3541 3542 3543 3544
			return true;
	}
	return false;
}

3545 3546 3547
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3548 3549
	struct intel_connector *intel_connector = to_intel_connector(connector);

3550
	intel_attach_force_audio_property(connector);
3551
	intel_attach_broadcast_rgb_property(connector);
3552
	intel_dp->color_range_auto = true;
3553 3554 3555

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3556 3557
		drm_object_attach_property(
			&connector->base,
3558
			connector->dev->mode_config.scaling_mode_property,
3559 3560
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3561
	}
3562 3563
}

3564 3565 3566 3567 3568 3569 3570
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

3571 3572
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3573 3574
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3575 3576 3577 3578
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3579
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
3580 3581

	if (HAS_PCH_SPLIT(dev)) {
3582
		pp_ctrl_reg = PCH_PP_CONTROL;
3583 3584 3585 3586
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3587 3588 3589 3590 3591 3592
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3593
	}
3594 3595 3596

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3597
	pp = ironlake_get_pp_control(intel_dp);
3598
	I915_WRITE(pp_ctrl_reg, pp);
3599

3600 3601 3602
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3623
	vbt = dev_priv->vbt.edp_pps;
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3677 3678 3679 3680 3681 3682 3683 3684 3685
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3686 3687 3688 3689 3690
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3691 3692
	}

3693 3694 3695 3696 3697 3698 3699 3700
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
3701
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3702 3703
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3704
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3705 3706
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3707
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3708
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3709 3710 3711 3712
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3713
	if (IS_VALLEYVIEW(dev)) {
3714 3715 3716 3717
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
3718 3719
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
3720
			port_sel = PANEL_PORT_SELECT_DPA;
3721
		else
3722
			port_sel = PANEL_PORT_SELECT_DPD;
3723 3724
	}

3725 3726 3727 3728 3729
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
3730 3731

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
3732 3733 3734
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
3735 3736
}

3737
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3738 3739
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

	if (!is_edp(intel_dp))
		return true;

	/* Cache DPCD and EDID for edp. */
3754
	edp_panel_vdd_on(intel_dp);
3755
	has_dpcd = intel_dp_get_dpcd(intel_dp);
3756
	edp_panel_vdd_off(intel_dp, false);
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
3770
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802

	edid = drm_get_edid(connector, &intel_dp->adapter);
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}

3803
	intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
3804 3805 3806 3807 3808
	intel_panel_setup_backlight(connector);

	return true;
}

3809
bool
3810 3811
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
3812
{
3813 3814 3815 3816
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
3817
	struct drm_i915_private *dev_priv = dev->dev_private;
3818
	enum port port = intel_dig_port->port;
3819
	struct edp_power_seq power_seq = { 0 };
3820
	const char *name = NULL;
3821
	int type, error;
3822

3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

3833 3834
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

3835 3836
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
3837
	intel_dp->attached_connector = intel_connector;
3838

3839
	if (intel_dp_is_edp(dev, port))
3840
		type = DRM_MODE_CONNECTOR_eDP;
3841 3842
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
3843

3844 3845 3846 3847 3848 3849 3850 3851
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

3852 3853 3854 3855
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

3856
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
3857 3858 3859 3860 3861
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

3862
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3863
			  edp_panel_vdd_work);
3864

3865
	intel_connector_attach_encoder(intel_connector, intel_encoder);
3866 3867
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
3868
	if (HAS_DDI(dev))
3869 3870 3871
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
3872
	intel_connector->unregister = intel_dp_connector_unregister;
3873

3874
	/* Set up the DDC bus. */
3875 3876
	switch (port) {
	case PORT_A:
3877
		intel_encoder->hpd_pin = HPD_PORT_A;
3878 3879 3880
		name = "DPDDC-A";
		break;
	case PORT_B:
3881
		intel_encoder->hpd_pin = HPD_PORT_B;
3882 3883 3884
		name = "DPDDC-B";
		break;
	case PORT_C:
3885
		intel_encoder->hpd_pin = HPD_PORT_C;
3886 3887 3888
		name = "DPDDC-C";
		break;
	case PORT_D:
3889
		intel_encoder->hpd_pin = HPD_PORT_D;
3890 3891 3892
		name = "DPDDC-D";
		break;
	default:
3893
		BUG();
3894 3895
	}

3896 3897
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
3898
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3899
	}
3900

3901 3902
	intel_dp_aux_init(intel_dp, intel_connector);

3903 3904 3905
	error = intel_dp_i2c_init(intel_dp, intel_connector, name);
	WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
	     error, port_name(port));
3906

R
Rodrigo Vivi 已提交
3907 3908
	intel_dp->psr_setup_done = false;

3909
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
3910 3911 3912 3913
		i2c_del_adapter(&intel_dp->adapter);
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
			mutex_lock(&dev->mode_config.mutex);
3914
			edp_panel_vdd_off_sync(intel_dp);
3915 3916
			mutex_unlock(&dev->mode_config.mutex);
		}
3917 3918
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
3919
		return false;
3920
	}
3921

3922 3923
	intel_dp_add_properties(intel_dp, connector);

3924 3925 3926 3927 3928 3929 3930 3931
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
3932 3933

	return true;
3934
}
3935 3936 3937 3938 3939 3940 3941 3942 3943

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

3944
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
3945 3946 3947
	if (!intel_dig_port)
		return;

3948
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

3960
	intel_encoder->compute_config = intel_dp_compute_config;
3961
	intel_encoder->mode_set = intel_dp_mode_set;
P
Paulo Zanoni 已提交
3962 3963 3964
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
3965
	intel_encoder->get_config = intel_dp_get_config;
3966
	if (IS_VALLEYVIEW(dev)) {
3967
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
3968 3969 3970
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
	} else {
3971 3972
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
3973
	}
3974

3975
	intel_dig_port->port = port;
3976 3977
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
3978
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3979 3980 3981 3982
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
	intel_encoder->hot_plug = intel_dp_hot_plug;

3983 3984 3985
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
3986
		kfree(intel_connector);
3987
	}
3988
}