intel_dp.c 167.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69 70
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72 73 74 75
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93 94

static const int skl_rates[] = { 162000, 216000, 270000,
95
				  324000, 432000, 540000 };
96 97 98
static const int chv_rates[] = { 162000, 202500, 210000, 216000,
				 243000, 270000, 324000, 405000,
				 420000, 432000, 540000 };
99
static const int default_rates[] = { 162000, 270000, 540000 };
100

101 102 103 104 105 106 107 108 109
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
110 111 112
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
113 114
}

115
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
116
{
117 118 119
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
120 121
}

122 123
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
124
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
125 126
}

C
Chris Wilson 已提交
127
static void intel_dp_link_down(struct intel_dp *intel_dp);
128
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
129
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
130
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
131 132
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

186
static int
187
intel_dp_link_required(int pixel_clock, int bpp)
188
{
189
	return (pixel_clock * bpp + 9) / 10;
190 191
}

192 193 194 195 196 197
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

198
static enum drm_mode_status
199 200 201
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
202
	struct intel_dp *intel_dp = intel_attached_dp(connector);
203 204
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
205 206
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
207

208 209
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
210 211
			return MODE_PANEL;

212
		if (mode->vdisplay > fixed_mode->vdisplay)
213
			return MODE_PANEL;
214 215

		target_clock = fixed_mode->clock;
216 217
	}

218
	max_link_clock = intel_dp_max_link_rate(intel_dp);
219
	max_lanes = intel_dp_max_lane_count(intel_dp);
220 221 222 223 224

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
225
		return MODE_CLOCK_HIGH;
226 227 228 229

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

230 231 232
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

233 234 235
	return MODE_OK;
}

236
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
237 238 239 240 241 242 243 244 245 246 247
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

248
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
249 250 251 252 253 254 255 256
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

257 258 259 260 261 262 263
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

264 265 266 267
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

291 292
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
293
				    struct intel_dp *intel_dp);
294 295
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
296
					      struct intel_dp *intel_dp);
297

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

330 331 332 333 334 335 336
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
337
	bool pll_enabled;
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

361 362 363 364 365 366 367 368 369 370
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

371 372 373 374 375 376 377 378 379 380 381 382 383 384
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
385 386 387

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
388 389
}

390 391 392 393 394 395
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
396 397
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
398
	enum pipe pipe;
399

V
Ville Syrjälä 已提交
400
	lockdep_assert_held(&dev_priv->pps_mutex);
401

402 403 404
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
430 431 432
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
433

434 435
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
436 437 438 439 440 441

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
442 443
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
444

445 446 447 448 449
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
450 451 452 453

	return intel_dp->pps_pipe;
}

454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
474

475
static enum pipe
476 477 478
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
479 480
{
	enum pipe pipe;
481 482 483 484

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
485 486 487 488

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

489 490 491
		if (!pipe_check(dev_priv, pipe))
			continue;

492
		return pipe;
493 494
	}

495 496 497 498 499 500 501 502 503 504 505 506 507 508
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
509 510 511 512 513 514 515 516 517 518 519
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
520 521 522 523 524 525

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
526 527
	}

528 529 530
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

531 532
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
533 534
}

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

599
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
600

601
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
602 603
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

604 605 606 607 608 609 610 611 612 613 614
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

615
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
616

617 618 619
	return 0;
}

620
static bool edp_have_panel_power(struct intel_dp *intel_dp)
621
{
622
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
623 624
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
625 626
	lockdep_assert_held(&dev_priv->pps_mutex);

627 628 629 630
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

631
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
632 633
}

634
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
635
{
636
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
637 638
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
639 640
	lockdep_assert_held(&dev_priv->pps_mutex);

641 642 643 644
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

645
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
646 647
}

648 649 650
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
651
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
652
	struct drm_i915_private *dev_priv = dev->dev_private;
653

654 655
	if (!is_edp(intel_dp))
		return;
656

657
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
658 659
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
660 661
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
662 663 664
	}
}

665 666 667 668 669 670
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
671
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
672 673 674
	uint32_t status;
	bool done;

675
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
676
	if (has_aux_irq)
677
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
678
					  msecs_to_jiffies_timeout(10));
679 680 681 682 683 684 685 686 687 688
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

689
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690
{
691 692
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
693

694 695 696
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
697
	 */
698 699 700 701 702 703 704
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
705
	struct drm_i915_private *dev_priv = dev->dev_private;
706 707 708 709 710

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
711
		return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
712 713 714 715 716 717 718 719 720 721 722 723 724 725
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
726
		return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
727 728
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
729 730 731 732 733
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
734
	} else  {
735
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
736
	}
737 738
}

739 740 741 742 743
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

744 745 746 747 748 749 750 751 752 753
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
774
	       DP_AUX_CH_CTL_DONE |
775
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
776
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
777
	       timeout |
778
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
779 780
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
781
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
782 783
}

784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

799 800
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
801
		const uint8_t *send, int send_bytes,
802 803 804 805 806 807 808
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
809
	uint32_t aux_clock_divider;
810 811
	int i, ret, recv_bytes;
	uint32_t status;
812
	int try, clock = 0;
813
	bool has_aux_irq = HAS_AUX_IRQ(dev);
814 815
	bool vdd;

816
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
817

818 819 820 821 822 823
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
824
	vdd = edp_panel_vdd_on(intel_dp);
825 826 827 828 829 830 831 832

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
833

834 835
	intel_aux_display_runtime_get(dev_priv);

836 837
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
838
		status = I915_READ_NOTRACE(ch_ctl);
839 840 841 842 843 844 845 846
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
847 848
		ret = -EBUSY;
		goto out;
849 850
	}

851 852 853 854 855 856
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

857
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
858 859 860 861
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
862

863 864 865 866 867
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
868 869
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
870 871

			/* Send the command and wait for it to complete */
872
			I915_WRITE(ch_ctl, send_ctl);
873 874 875 876 877 878 879 880 881 882

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

883
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
884
				continue;
885 886 887 888 889 890 891 892

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
893
				continue;
894
			}
895 896 897
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
898
		if (status & DP_AUX_CH_CTL_DONE)
899 900 901 902
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
903
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
904 905
		ret = -EBUSY;
		goto out;
906 907 908 909 910
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
911
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
912
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
913 914
		ret = -EIO;
		goto out;
915
	}
916 917 918

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
919
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
920
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
921 922
		ret = -ETIMEDOUT;
		goto out;
923 924 925 926 927 928 929
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
930

931
	for (i = 0; i < recv_bytes; i += 4)
932 933
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
934

935 936 937
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
938
	intel_aux_display_runtime_put(dev_priv);
939

940 941 942
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

943
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
944

945
	return ret;
946 947
}

948 949
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
950 951
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
952
{
953 954 955
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
956 957
	int ret;

958 959 960
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
961 962
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
963

964 965 966
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
967
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
968
		rxsize = 2; /* 0 or 1 data bytes */
969

970 971
		if (WARN_ON(txsize > 20))
			return -E2BIG;
972

973
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
974

975 976 977
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
978

979 980 981 982 983 984 985
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
986 987
		}
		break;
988

989 990
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
991
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
992
		rxsize = msg->size + 1;
993

994 995
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
996

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1008
		}
1009 1010 1011 1012 1013
		break;

	default:
		ret = -EINVAL;
		break;
1014
	}
1015

1016
	return ret;
1017 1018
}

1019 1020 1021 1022
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1023 1024
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1025
	const char *name = NULL;
1026 1027
	int ret;

1028 1029 1030
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1031
		name = "DPDDC-A";
1032
		break;
1033 1034
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1035
		name = "DPDDC-B";
1036
		break;
1037 1038
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1039
		name = "DPDDC-C";
1040
		break;
1041 1042
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1043
		name = "DPDDC-D";
1044 1045 1046
		break;
	default:
		BUG();
1047 1048
	}

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1059
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1060

1061
	intel_dp->aux.name = name;
1062 1063
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1064

1065 1066
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1067

1068
	ret = drm_dp_aux_register(&intel_dp->aux);
1069
	if (ret < 0) {
1070
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1071 1072
			  name, ret);
		return;
1073
	}
1074

1075 1076 1077 1078 1079
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1080
		drm_dp_aux_unregister(&intel_dp->aux);
1081
	}
1082 1083
}

1084 1085 1086 1087 1088
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1089 1090 1091
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1092 1093 1094
	intel_connector_unregister(intel_connector);
}

1095
static void
1096
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1097 1098 1099
{
	u32 ctrl1;

1100 1101 1102
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1103 1104 1105 1106 1107
	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1108 1109
	switch (link_clock / 2) {
	case 81000:
1110
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1111 1112
					      SKL_DPLL0);
		break;
1113
	case 135000:
1114
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1115 1116
					      SKL_DPLL0);
		break;
1117
	case 270000:
1118
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1119 1120
					      SKL_DPLL0);
		break;
1121
	case 162000:
1122
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1123 1124 1125 1126 1127 1128
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1129
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1130 1131 1132
					      SKL_DPLL0);
		break;
	case 216000:
1133
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1134 1135 1136
					      SKL_DPLL0);
		break;

1137 1138 1139 1140
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1141
static void
1142
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1157
static int
1158
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1159
{
1160 1161 1162
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1163
	}
1164 1165 1166 1167

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1168 1169
}

1170
static int
1171
intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
1172
{
1173 1174 1175
	if (IS_SKYLAKE(dev)) {
		*source_rates = skl_rates;
		return ARRAY_SIZE(skl_rates);
1176 1177 1178
	} else if (IS_CHERRYVIEW(dev)) {
		*source_rates = chv_rates;
		return ARRAY_SIZE(chv_rates);
1179
	}
1180 1181 1182

	*source_rates = default_rates;

1183 1184 1185 1186 1187 1188 1189 1190
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
		/* WaDisableHBR2:skl */
		return (DP_LINK_BW_2_7 >> 3) + 1;
	else if (INTEL_INFO(dev)->gen >= 8 ||
	    (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
		return (DP_LINK_BW_5_4 >> 3) + 1;
	else
		return (DP_LINK_BW_2_7 >> 3) + 1;
1191 1192
}

1193 1194
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1195
		   struct intel_crtc_state *pipe_config, int link_bw)
1196 1197
{
	struct drm_device *dev = encoder->base.dev;
1198 1199
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1200 1201

	if (IS_G4X(dev)) {
1202 1203
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1204
	} else if (HAS_PCH_SPLIT(dev)) {
1205 1206
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1207 1208 1209
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1210
	} else if (IS_VALLEYVIEW(dev)) {
1211 1212
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1213
	}
1214 1215 1216 1217 1218 1219 1220 1221 1222

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1223 1224 1225
	}
}

1226 1227
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1228
			   int *common_rates)
1229 1230 1231 1232 1233
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1234 1235
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1236
			common_rates[k] = source_rates[i];
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1249 1250
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(dev, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1261
			       common_rates);
1262 1263
}

1264 1265 1266 1267 1268 1269 1270 1271
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1272
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
1284 1285
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	source_len = intel_dp_source_rates(dev, &source_rates);
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1299 1300 1301
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1302 1303
}

1304
static int rate_to_index(int find, const int *rates)
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1315 1316 1317 1318 1319 1320
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1321
	len = intel_dp_common_rates(intel_dp, rates);
1322 1323 1324 1325 1326 1327
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1328 1329
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1330
	return rate_to_index(rate, intel_dp->sink_rates);
1331 1332
}

P
Paulo Zanoni 已提交
1333
bool
1334
intel_dp_compute_config(struct intel_encoder *encoder,
1335
			struct intel_crtc_state *pipe_config)
1336
{
1337
	struct drm_device *dev = encoder->base.dev;
1338
	struct drm_i915_private *dev_priv = dev->dev_private;
1339
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1340
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1341
	enum port port = dp_to_dig_port(intel_dp)->port;
1342
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1343
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1344
	int lane_count, clock;
1345
	int min_lane_count = 1;
1346
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1347
	/* Conveniently, the link BW constants become indices with a shift...*/
1348
	int min_clock = 0;
1349
	int max_clock;
1350
	int bpp, mode_rate;
1351
	int link_avail, link_clock;
1352 1353
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1354

1355
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1356 1357

	/* No common link rates between source and sink */
1358
	WARN_ON(common_len <= 0);
1359

1360
	max_clock = common_len - 1;
1361

1362
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1363 1364
		pipe_config->has_pch_encoder = true;

1365
	pipe_config->has_dp_encoder = true;
1366
	pipe_config->has_drrs = false;
1367
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1368

1369 1370 1371
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1372 1373 1374 1375 1376 1377 1378 1379

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
			ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
			if (ret)
				return ret;
		}

1380 1381 1382 1383
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1384 1385
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1386 1387
	}

1388
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1389 1390
		return false;

1391
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1392
		      "max bw %d pixel clock %iKHz\n",
1393
		      max_lane_count, common_rates[max_clock],
1394
		      adjusted_mode->crtc_clock);
1395

1396 1397
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1398
	bpp = pipe_config->pipe_bpp;
1399 1400 1401 1402 1403 1404 1405
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1406 1407 1408 1409 1410 1411 1412 1413 1414
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1415
	}
1416

1417
	for (; bpp >= 6*3; bpp -= 2*3) {
1418 1419
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1420

1421
		for (clock = min_clock; clock <= max_clock; clock++) {
1422 1423 1424 1425
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1426
				link_clock = common_rates[clock];
1427 1428 1429 1430 1431 1432 1433 1434 1435
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1436

1437
	return false;
1438

1439
found:
1440 1441 1442 1443 1444 1445
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1446
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1447 1448 1449 1450 1451
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1452
	if (intel_dp->color_range)
1453
		pipe_config->limited_color_range = true;
1454

1455
	intel_dp->lane_count = lane_count;
1456

1457
	if (intel_dp->num_sink_rates) {
1458
		intel_dp->link_bw = 0;
1459
		intel_dp->rate_select =
1460
			intel_dp_rate_select(intel_dp, common_rates[clock]);
1461 1462
	} else {
		intel_dp->link_bw =
1463
			drm_dp_link_rate_to_bw_code(common_rates[clock]);
1464
		intel_dp->rate_select = 0;
1465 1466
	}

1467
	pipe_config->pipe_bpp = bpp;
1468
	pipe_config->port_clock = common_rates[clock];
1469

1470 1471
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1472
		      pipe_config->port_clock, bpp);
1473 1474
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1475

1476
	intel_link_compute_m_n(bpp, lane_count,
1477 1478
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1479
			       &pipe_config->dp_m_n);
1480

1481
	if (intel_connector->panel.downclock_mode != NULL &&
1482
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1483
			pipe_config->has_drrs = true;
1484 1485 1486 1487 1488 1489
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1490
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1491
		skl_edp_set_pll_config(pipe_config, common_rates[clock]);
1492 1493
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1494
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1495 1496 1497
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1498

1499
	return true;
1500 1501
}

1502
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1503
{
1504 1505 1506
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1507 1508 1509
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1510 1511
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1512 1513 1514
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1515
	if (crtc->config->port_clock == 162000) {
1516 1517 1518 1519
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1520
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1521
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1522 1523
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1524
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1525
	}
1526

1527 1528 1529 1530 1531 1532
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1533
static void intel_dp_prepare(struct intel_encoder *encoder)
1534
{
1535
	struct drm_device *dev = encoder->base.dev;
1536
	struct drm_i915_private *dev_priv = dev->dev_private;
1537
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1538
	enum port port = dp_to_dig_port(intel_dp)->port;
1539
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1540
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1541

1542
	/*
K
Keith Packard 已提交
1543
	 * There are four kinds of DP registers:
1544 1545
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1546 1547
	 * 	SNB CPU
	 *	IVB CPU
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1558

1559 1560 1561 1562
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1563

1564 1565
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1566
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1567

1568
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1569
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1570

1571
	/* Split out the IBX/CPU vs CPT settings */
1572

1573
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1574 1575 1576 1577 1578 1579
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1580
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1581 1582
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1583
		intel_dp->DP |= crtc->pipe << 29;
1584 1585 1586
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
	} else {
1587
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1588
			intel_dp->DP |= intel_dp->color_range;
1589 1590 1591 1592 1593 1594 1595

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1596
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1597 1598
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1599
		if (IS_CHERRYVIEW(dev))
1600
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1601 1602
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1603
	}
1604 1605
}

1606 1607
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1608

1609 1610
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1611

1612 1613
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1614

1615
static void wait_panel_status(struct intel_dp *intel_dp,
1616 1617
				       u32 mask,
				       u32 value)
1618
{
1619
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1620
	struct drm_i915_private *dev_priv = dev->dev_private;
1621 1622
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1623 1624
	lockdep_assert_held(&dev_priv->pps_mutex);

1625 1626
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1627

1628
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1629 1630 1631
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1632

1633
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1634
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1635 1636
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1637
	}
1638 1639

	DRM_DEBUG_KMS("Wait complete\n");
1640
}
1641

1642
static void wait_panel_on(struct intel_dp *intel_dp)
1643 1644
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1645
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1646 1647
}

1648
static void wait_panel_off(struct intel_dp *intel_dp)
1649 1650
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1651
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1652 1653
}

1654
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1655 1656
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1657 1658 1659 1660 1661 1662

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1663
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1664 1665
}

1666
static void wait_backlight_on(struct intel_dp *intel_dp)
1667 1668 1669 1670 1671
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1672
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1673 1674 1675 1676
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1677

1678 1679 1680 1681
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1682
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1683
{
1684 1685 1686
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1687

V
Ville Syrjälä 已提交
1688 1689
	lockdep_assert_held(&dev_priv->pps_mutex);

1690
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1691 1692 1693
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1694 1695
}

1696 1697 1698 1699 1700
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1701
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1702
{
1703
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1704 1705
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1706
	struct drm_i915_private *dev_priv = dev->dev_private;
1707
	enum intel_display_power_domain power_domain;
1708
	u32 pp;
1709
	u32 pp_stat_reg, pp_ctrl_reg;
1710
	bool need_to_disable = !intel_dp->want_panel_vdd;
1711

V
Ville Syrjälä 已提交
1712 1713
	lockdep_assert_held(&dev_priv->pps_mutex);

1714
	if (!is_edp(intel_dp))
1715
		return false;
1716

1717
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1718
	intel_dp->want_panel_vdd = true;
1719

1720
	if (edp_have_panel_vdd(intel_dp))
1721
		return need_to_disable;
1722

1723 1724
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1725

V
Ville Syrjälä 已提交
1726 1727
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1728

1729 1730
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1731

1732
	pp = ironlake_get_pp_control(intel_dp);
1733
	pp |= EDP_FORCE_VDD;
1734

1735 1736
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1737 1738 1739 1740 1741

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1742 1743 1744
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1745
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1746 1747
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1748 1749
		msleep(intel_dp->panel_power_up_delay);
	}
1750 1751 1752 1753

	return need_to_disable;
}

1754 1755 1756 1757 1758 1759 1760
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1761
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1762
{
1763
	bool vdd;
1764

1765 1766 1767
	if (!is_edp(intel_dp))
		return;

1768
	pps_lock(intel_dp);
1769
	vdd = edp_panel_vdd_on(intel_dp);
1770
	pps_unlock(intel_dp);
1771

R
Rob Clark 已提交
1772
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1773
	     port_name(dp_to_dig_port(intel_dp)->port));
1774 1775
}

1776
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1777
{
1778
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1779
	struct drm_i915_private *dev_priv = dev->dev_private;
1780 1781 1782 1783
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1784
	u32 pp;
1785
	u32 pp_stat_reg, pp_ctrl_reg;
1786

V
Ville Syrjälä 已提交
1787
	lockdep_assert_held(&dev_priv->pps_mutex);
1788

1789
	WARN_ON(intel_dp->want_panel_vdd);
1790

1791
	if (!edp_have_panel_vdd(intel_dp))
1792
		return;
1793

V
Ville Syrjälä 已提交
1794 1795
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1796

1797 1798
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1799

1800 1801
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1802

1803 1804
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1805

1806 1807 1808
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1809

1810 1811
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1812

1813 1814
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1815
}
1816

1817
static void edp_panel_vdd_work(struct work_struct *__work)
1818 1819 1820 1821
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1822
	pps_lock(intel_dp);
1823 1824
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1825
	pps_unlock(intel_dp);
1826 1827
}

1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1841 1842 1843 1844 1845
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1846
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1847
{
V
Ville Syrjälä 已提交
1848 1849 1850 1851 1852
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1853 1854
	if (!is_edp(intel_dp))
		return;
1855

R
Rob Clark 已提交
1856
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1857
	     port_name(dp_to_dig_port(intel_dp)->port));
1858

1859 1860
	intel_dp->want_panel_vdd = false;

1861
	if (sync)
1862
		edp_panel_vdd_off_sync(intel_dp);
1863 1864
	else
		edp_panel_vdd_schedule_off(intel_dp);
1865 1866
}

1867
static void edp_panel_on(struct intel_dp *intel_dp)
1868
{
1869
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1870
	struct drm_i915_private *dev_priv = dev->dev_private;
1871
	u32 pp;
1872
	u32 pp_ctrl_reg;
1873

1874 1875
	lockdep_assert_held(&dev_priv->pps_mutex);

1876
	if (!is_edp(intel_dp))
1877
		return;
1878

V
Ville Syrjälä 已提交
1879 1880
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1881

1882 1883 1884
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1885
		return;
1886

1887
	wait_panel_power_cycle(intel_dp);
1888

1889
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1890
	pp = ironlake_get_pp_control(intel_dp);
1891 1892 1893
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1894 1895
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1896
	}
1897

1898
	pp |= POWER_TARGET_ON;
1899 1900 1901
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1902 1903
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1904

1905
	wait_panel_on(intel_dp);
1906
	intel_dp->last_power_on = jiffies;
1907

1908 1909
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1910 1911
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1912
	}
1913
}
V
Ville Syrjälä 已提交
1914

1915 1916 1917 1918 1919 1920 1921
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1922
	pps_unlock(intel_dp);
1923 1924
}

1925 1926

static void edp_panel_off(struct intel_dp *intel_dp)
1927
{
1928 1929
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1930
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1931
	struct drm_i915_private *dev_priv = dev->dev_private;
1932
	enum intel_display_power_domain power_domain;
1933
	u32 pp;
1934
	u32 pp_ctrl_reg;
1935

1936 1937
	lockdep_assert_held(&dev_priv->pps_mutex);

1938 1939
	if (!is_edp(intel_dp))
		return;
1940

V
Ville Syrjälä 已提交
1941 1942
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1943

V
Ville Syrjälä 已提交
1944 1945
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1946

1947
	pp = ironlake_get_pp_control(intel_dp);
1948 1949
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1950 1951
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1952

1953
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1954

1955 1956
	intel_dp->want_panel_vdd = false;

1957 1958
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1959

1960
	intel_dp->last_power_cycle = jiffies;
1961
	wait_panel_off(intel_dp);
1962 1963

	/* We got a reference when we enabled the VDD. */
1964 1965
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1966
}
V
Ville Syrjälä 已提交
1967

1968 1969 1970 1971
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1972

1973 1974
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1975
	pps_unlock(intel_dp);
1976 1977
}

1978 1979
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1980
{
1981 1982
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1983 1984
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1985
	u32 pp_ctrl_reg;
1986

1987 1988 1989 1990 1991 1992
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1993
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1994

1995
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1996

1997
	pp = ironlake_get_pp_control(intel_dp);
1998
	pp |= EDP_BLC_ENABLE;
1999

2000
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2001 2002 2003

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2004

2005
	pps_unlock(intel_dp);
2006 2007
}

2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2022
{
2023
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2024 2025
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2026
	u32 pp_ctrl_reg;
2027

2028 2029 2030
	if (!is_edp(intel_dp))
		return;

2031
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2032

2033
	pp = ironlake_get_pp_control(intel_dp);
2034
	pp &= ~EDP_BLC_ENABLE;
2035

2036
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2037 2038 2039

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2040

2041
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2042 2043

	intel_dp->last_backlight_off = jiffies;
2044
	edp_wait_backlight_off(intel_dp);
2045
}
2046

2047 2048 2049 2050 2051 2052 2053
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2054

2055
	_intel_edp_backlight_off(intel_dp);
2056
	intel_panel_disable_backlight(intel_dp->attached_connector);
2057
}
2058

2059 2060 2061 2062 2063 2064 2065 2066
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2067 2068
	bool is_enabled;

2069
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2070
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2071
	pps_unlock(intel_dp);
2072 2073 2074 2075

	if (is_enabled == enable)
		return;

2076 2077
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2078 2079 2080 2081 2082 2083 2084

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2085
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2086
{
2087 2088 2089
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2090 2091 2092
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2093 2094 2095
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2096 2097
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2098 2099 2100 2101 2102 2103 2104 2105 2106
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2107 2108
	POSTING_READ(DP_A);
	udelay(200);
2109 2110
}

2111
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2112
{
2113 2114 2115
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2116 2117 2118
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2119 2120 2121
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2122
	dpa_ctl = I915_READ(DP_A);
2123 2124 2125 2126 2127 2128 2129
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2130
	dpa_ctl &= ~DP_PLL_ENABLE;
2131
	I915_WRITE(DP_A, dpa_ctl);
2132
	POSTING_READ(DP_A);
2133 2134 2135
	udelay(200);
}

2136
/* If the sink supports it, try to set the power state appropriately */
2137
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2138 2139 2140 2141 2142 2143 2144 2145
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2146 2147
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2148 2149 2150 2151 2152 2153
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2154 2155
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2156 2157 2158 2159 2160
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2161 2162 2163 2164

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2165 2166
}

2167 2168
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2169
{
2170
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2171
	enum port port = dp_to_dig_port(intel_dp)->port;
2172 2173
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2174 2175 2176 2177
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2178
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2179 2180 2181
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2182 2183 2184 2185

	if (!(tmp & DP_PORT_EN))
		return false;

2186
	if (IS_GEN7(dev) && port == PORT_A) {
2187
		*pipe = PORT_TO_PIPE_CPT(tmp);
2188
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2189
		enum pipe p;
2190

2191 2192 2193 2194
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2195 2196 2197 2198
				return true;
			}
		}

2199 2200
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
2201 2202 2203 2204
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2205
	}
2206

2207 2208
	return true;
}
2209

2210
static void intel_dp_get_config(struct intel_encoder *encoder,
2211
				struct intel_crtc_state *pipe_config)
2212 2213 2214
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2215 2216 2217 2218
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2219
	int dotclock;
2220

2221
	tmp = I915_READ(intel_dp->output_reg);
2222 2223

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2224

2225 2226 2227
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2228 2229 2230
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2231

2232
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2233 2234 2235 2236
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2237
		if (tmp & DP_SYNC_HS_HIGH)
2238 2239 2240
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2241

2242
		if (tmp & DP_SYNC_VS_HIGH)
2243 2244 2245 2246
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2247

2248
	pipe_config->base.adjusted_mode.flags |= flags;
2249

2250 2251 2252 2253
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2254 2255 2256 2257
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2258
	if (port == PORT_A) {
2259 2260 2261 2262 2263
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2264 2265 2266 2267 2268 2269 2270

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2271
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2272

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2292 2293
}

2294
static void intel_disable_dp(struct intel_encoder *encoder)
2295
{
2296
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2297
	struct drm_device *dev = encoder->base.dev;
2298 2299
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2300
	if (crtc->config->has_audio)
2301
		intel_audio_codec_disable(encoder);
2302

2303 2304 2305
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2306 2307
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2308
	intel_edp_panel_vdd_on(intel_dp);
2309
	intel_edp_backlight_off(intel_dp);
2310
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2311
	intel_edp_panel_off(intel_dp);
2312

2313 2314
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2315
		intel_dp_link_down(intel_dp);
2316 2317
}

2318
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2319
{
2320
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2321
	enum port port = dp_to_dig_port(intel_dp)->port;
2322

2323
	intel_dp_link_down(intel_dp);
2324 2325
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2326 2327 2328 2329 2330 2331 2332
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2333 2334
}

2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2352
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2353
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2354
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2355

2356 2357 2358 2359 2360 2361 2362 2363 2364
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2365
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2366
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2367 2368 2369 2370

	mutex_unlock(&dev_priv->dpio_lock);
}

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2407 2408
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2477 2478
}

2479
static void intel_enable_dp(struct intel_encoder *encoder)
2480
{
2481 2482 2483
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2484
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2485
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2486
	unsigned int lane_mask = 0x0;
2487

2488 2489
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2490

2491 2492 2493 2494 2495
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2496
	intel_dp_enable_port(intel_dp);
2497 2498 2499 2500 2501 2502 2503

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2504
	if (IS_VALLEYVIEW(dev))
2505 2506
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2507

2508
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2509 2510
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2511
	intel_dp_stop_link_train(intel_dp);
2512

2513
	if (crtc->config->has_audio) {
2514 2515 2516 2517
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2518
}
2519

2520 2521
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2522 2523
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2524
	intel_enable_dp(encoder);
2525
	intel_edp_backlight_on(intel_dp);
2526
}
2527

2528 2529
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2530 2531
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2532
	intel_edp_backlight_on(intel_dp);
2533
	intel_psr_enable(intel_dp);
2534 2535
}

2536
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2537 2538 2539 2540
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2541 2542
	intel_dp_prepare(encoder);

2543 2544 2545
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2546
		ironlake_edp_pll_on(intel_dp);
2547
	}
2548 2549
}

2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2576 2577 2578 2579 2580 2581 2582 2583
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2584 2585 2586
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2587 2588 2589
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2590
		enum port port;
2591 2592 2593 2594 2595

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2596
		port = dp_to_dig_port(intel_dp)->port;
2597 2598 2599 2600 2601

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2602
			      pipe_name(pipe), port_name(port));
2603

2604 2605 2606
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2607 2608

		/* make sure vdd is off before we steal it */
2609
		vlv_detach_power_sequencer(intel_dp);
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2623 2624 2625
	if (!is_edp(intel_dp))
		return;

2626 2627 2628 2629 2630 2631 2632 2633 2634
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2635
		vlv_detach_power_sequencer(intel_dp);
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2650 2651
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2652 2653
}

2654
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2655
{
2656
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2657
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2658
	struct drm_device *dev = encoder->base.dev;
2659
	struct drm_i915_private *dev_priv = dev->dev_private;
2660
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2661
	enum dpio_channel port = vlv_dport_to_channel(dport);
2662 2663
	int pipe = intel_crtc->pipe;
	u32 val;
2664

2665
	mutex_lock(&dev_priv->dpio_lock);
2666

2667
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2668 2669 2670 2671 2672 2673
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2674 2675 2676
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2677

2678 2679 2680
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2681 2682
}

2683
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2684 2685 2686 2687
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2688 2689
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2690
	enum dpio_channel port = vlv_dport_to_channel(dport);
2691
	int pipe = intel_crtc->pipe;
2692

2693 2694
	intel_dp_prepare(encoder);

2695
	/* Program Tx lane resets to default */
2696
	mutex_lock(&dev_priv->dpio_lock);
2697
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2698 2699
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2700
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2701 2702 2703 2704 2705 2706
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2707 2708 2709
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2710
	mutex_unlock(&dev_priv->dpio_lock);
2711 2712
}

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2723
	int data, i, stagger;
2724
	u32 val;
2725 2726

	mutex_lock(&dev_priv->dpio_lock);
2727

2728 2729 2730 2731 2732 2733 2734 2735 2736
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2737
	/* Deassert soft data lane reset*/
2738
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2739
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2740 2741 2742 2743 2744 2745 2746 2747 2748
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2749

2750
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2751
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2752
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2753 2754

	/* Program Tx lane latency optimal setting*/
2755 2756 2757 2758 2759 2760 2761 2762
	for (i = 0; i < 4; i++) {
		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(7) |
		       DPIO_TX2_STAGGER_MULT(5));
2795 2796 2797 2798 2799 2800

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2812 2813
	intel_dp_prepare(encoder);

2814 2815
	mutex_lock(&dev_priv->dpio_lock);

2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2867
/*
2868 2869
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2870 2871 2872
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2873
 */
2874 2875 2876
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2877
{
2878 2879
	ssize_t ret;
	int i;
2880

2881 2882 2883 2884 2885 2886 2887
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2888
	for (i = 0; i < 3; i++) {
2889 2890 2891
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2892 2893
		msleep(1);
	}
2894

2895
	return ret;
2896 2897 2898 2899 2900 2901 2902
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2903
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2904
{
2905 2906 2907 2908
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2909 2910
}

2911
/* These are source-specific values. */
2912
static uint8_t
K
Keith Packard 已提交
2913
intel_dp_voltage_max(struct intel_dp *intel_dp)
2914
{
2915
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2916
	struct drm_i915_private *dev_priv = dev->dev_private;
2917
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2918

2919 2920 2921
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2922
		if (dev_priv->edp_low_vswing && port == PORT_A)
2923
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2924
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2925
	} else if (IS_VALLEYVIEW(dev))
2926
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2927
	else if (IS_GEN7(dev) && port == PORT_A)
2928
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2929
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2930
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2931
	else
2932
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2933 2934 2935 2936 2937
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2938
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2939
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2940

2941 2942 2943 2944 2945 2946 2947 2948
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2949 2950
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2951 2952 2953 2954
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2955
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2956 2957 2958 2959 2960 2961 2962
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2963
		default:
2964
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2965
		}
2966 2967
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2968 2969 2970 2971 2972 2973 2974
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2975
		default:
2976
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2977
		}
2978
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2979
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2980 2981 2982 2983 2984
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2985
		default:
2986
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2987 2988 2989
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2990 2991 2992 2993 2994 2995 2996
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2997
		default:
2998
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2999
		}
3000 3001 3002
	}
}

3003
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3004 3005 3006 3007
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3008 3009
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3010 3011 3012
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3013
	enum dpio_channel port = vlv_dport_to_channel(dport);
3014
	int pipe = intel_crtc->pipe;
3015 3016

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3017
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3018 3019
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3020
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3021 3022 3023
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3024
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3025 3026 3027
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3028
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3029 3030 3031
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3032
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3033 3034 3035 3036 3037 3038 3039
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3040
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3041 3042
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3043
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3044 3045 3046
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3047
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3048 3049 3050
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3051
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3052 3053 3054 3055 3056 3057 3058
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3059
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3060 3061
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3062
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3063 3064 3065
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3066
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3067 3068 3069 3070 3071 3072 3073
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3074
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3075 3076
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3077
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3089
	mutex_lock(&dev_priv->dpio_lock);
3090 3091 3092
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3093
			 uniqtranscale_reg_value);
3094 3095 3096 3097
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
3098
	mutex_unlock(&dev_priv->dpio_lock);
3099 3100 3101 3102

	return 0;
}

3103
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3104 3105 3106 3107 3108
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3109
	u32 deemph_reg_value, margin_reg_value, val;
3110 3111
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3112 3113
	enum pipe pipe = intel_crtc->pipe;
	int i;
3114 3115

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3116
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3117
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3118
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3119 3120 3121
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3122
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3123 3124 3125
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3126
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3127 3128 3129
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3130
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3131 3132 3133 3134 3135 3136 3137 3138
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3139
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3140
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3141
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3142 3143 3144
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3145
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3146 3147 3148
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3149
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3150 3151 3152 3153 3154 3155 3156
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3157
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3158
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3159
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3160 3161 3162
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3163
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3164 3165 3166 3167 3168 3169 3170
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3171
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3172
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3173
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
3188 3189
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3190 3191
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3192 3193 3194 3195
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3196 3197
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3198
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3199

3200 3201 3202 3203 3204 3205 3206 3207 3208 3209
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3210
	/* Program swing deemph */
3211 3212 3213 3214 3215 3216
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3217 3218

	/* Program swing margin */
3219 3220
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3221 3222
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3223 3224
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3225 3226

	/* Disable unique transition scale */
3227 3228 3229 3230 3231
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3232 3233

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3234
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3235
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3236
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3237 3238 3239 3240 3241 3242 3243

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3244 3245 3246 3247 3248
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3249

3250 3251 3252 3253 3254 3255
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3256 3257 3258
	}

	/* Start swing calculation */
3259 3260 3261 3262 3263 3264 3265
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3277
static void
J
Jani Nikula 已提交
3278 3279
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3280 3281 3282 3283
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3284 3285
	uint8_t voltage_max;
	uint8_t preemph_max;
3286

3287
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3288 3289
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3290 3291 3292 3293 3294 3295 3296

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3297
	voltage_max = intel_dp_voltage_max(intel_dp);
3298 3299
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3300

K
Keith Packard 已提交
3301 3302 3303
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3304 3305

	for (lane = 0; lane < 4; lane++)
3306
		intel_dp->train_set[lane] = v | p;
3307 3308 3309
}

static uint32_t
3310
gen4_signal_levels(uint8_t train_set)
3311
{
3312
	uint32_t	signal_levels = 0;
3313

3314
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3315
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3316 3317 3318
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3319
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3320 3321
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3322
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3323 3324
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3325
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3326 3327 3328
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3329
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3330
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3331 3332 3333
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3334
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3335 3336
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3337
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3338 3339
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3340
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3341 3342 3343 3344 3345 3346
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3347 3348
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3349
gen6_edp_signal_levels(uint8_t train_set)
3350
{
3351 3352 3353
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3354 3355
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3356
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3357
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3358
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3359 3360
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3361
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3362 3363
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3364
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3365 3366
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3367
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3368
	default:
3369 3370 3371
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3372 3373 3374
	}
}

K
Keith Packard 已提交
3375 3376
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3377
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3378 3379 3380 3381
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3382
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3383
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3384
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3385
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3386
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3387 3388
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3389
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3390
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3391
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3392 3393
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3394
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3395
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3396
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3397 3398 3399 3400 3401 3402 3403 3404 3405
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3406 3407
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3408
hsw_signal_levels(uint8_t train_set)
3409
{
3410 3411 3412
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3413
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3414
		return DDI_BUF_TRANS_SELECT(0);
3415
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3416
		return DDI_BUF_TRANS_SELECT(1);
3417
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3418
		return DDI_BUF_TRANS_SELECT(2);
3419
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3420
		return DDI_BUF_TRANS_SELECT(3);
3421

3422
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3423
		return DDI_BUF_TRANS_SELECT(4);
3424
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3425
		return DDI_BUF_TRANS_SELECT(5);
3426
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3427
		return DDI_BUF_TRANS_SELECT(6);
3428

3429
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3430
		return DDI_BUF_TRANS_SELECT(7);
3431
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3432
		return DDI_BUF_TRANS_SELECT(8);
3433 3434 3435

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DDI_BUF_TRANS_SELECT(9);
3436 3437 3438
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3439
		return DDI_BUF_TRANS_SELECT(0);
3440 3441 3442
	}
}

3443
static void bxt_signal_levels(struct intel_dp *intel_dp)
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	enum port port = dport->port;
	struct drm_device *dev = dport->base.base.dev;
	struct intel_encoder *encoder = &dport->base;
	uint8_t train_set = intel_dp->train_set[0];
	uint32_t level = 0;

	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 0;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 1;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 2;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
		level = 3;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 5;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 7;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 9;
		break;
	}

	bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
}

3492 3493 3494 3495 3496
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3497
	enum port port = intel_dig_port->port;
3498 3499 3500 3501
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3502 3503
	if (IS_BROXTON(dev)) {
		signal_levels = 0;
3504
		bxt_signal_levels(intel_dp);
3505 3506
		mask = 0;
	} else if (HAS_DDI(dev)) {
3507
		signal_levels = hsw_signal_levels(train_set);
3508
		mask = DDI_BUF_EMP_MASK;
3509
	} else if (IS_CHERRYVIEW(dev)) {
3510
		signal_levels = chv_signal_levels(intel_dp);
3511
		mask = 0;
3512
	} else if (IS_VALLEYVIEW(dev)) {
3513
		signal_levels = vlv_signal_levels(intel_dp);
3514
		mask = 0;
3515
	} else if (IS_GEN7(dev) && port == PORT_A) {
3516
		signal_levels = gen7_edp_signal_levels(train_set);
3517
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3518
	} else if (IS_GEN6(dev) && port == PORT_A) {
3519
		signal_levels = gen6_edp_signal_levels(train_set);
3520 3521
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3522
		signal_levels = gen4_signal_levels(train_set);
3523 3524 3525
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3526 3527 3528 3529 3530 3531 3532 3533
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3534 3535 3536 3537

	*DP = (*DP & ~mask) | signal_levels;
}

3538
static bool
C
Chris Wilson 已提交
3539
intel_dp_set_link_train(struct intel_dp *intel_dp,
3540
			uint32_t *DP,
3541
			uint8_t dp_train_pat)
3542
{
3543 3544
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3545
	struct drm_i915_private *dev_priv = dev->dev_private;
3546 3547
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3548

3549
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3550

3551
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3552
	POSTING_READ(intel_dp->output_reg);
3553

3554 3555
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3556
	    DP_TRAINING_PATTERN_DISABLE) {
3557 3558 3559 3560 3561 3562
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3563
	}
3564

3565 3566
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3567 3568

	return ret == len;
3569 3570
}

3571 3572 3573 3574
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3575 3576
	if (!intel_dp->train_set_valid)
		memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3577 3578 3579 3580 3581 3582
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3583
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3596 3597
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3598 3599 3600 3601

	return ret == intel_dp->lane_count;
}

3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3633
/* Enable corresponding port and start training pattern 1 */
3634
void
3635
intel_dp_start_link_train(struct intel_dp *intel_dp)
3636
{
3637
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3638
	struct drm_device *dev = encoder->dev;
3639 3640
	int i;
	uint8_t voltage;
3641
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3642
	uint32_t DP = intel_dp->DP;
3643
	uint8_t link_config[2];
3644

P
Paulo Zanoni 已提交
3645
	if (HAS_DDI(dev))
3646 3647
		intel_ddi_prepare_link_retrain(encoder);

3648
	/* Write the link configuration data */
3649 3650 3651 3652
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3653
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3654
	if (intel_dp->num_sink_rates)
3655 3656
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3657 3658 3659

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3660
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3661 3662

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3663

3664 3665 3666 3667 3668 3669 3670 3671
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3672
	voltage = 0xff;
3673 3674
	voltage_tries = 0;
	loop_tries = 0;
3675
	for (;;) {
3676
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3677

3678
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3679 3680
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3681
			break;
3682
		}
3683

3684
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3685
			DRM_DEBUG_KMS("clock recovery OK\n");
3686 3687 3688
			break;
		}

3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
		/*
		 * if we used previously trained voltage and pre-emphasis values
		 * and we don't get clock recovery, reset link training values
		 */
		if (intel_dp->train_set_valid) {
			DRM_DEBUG_KMS("clock recovery not ok, reset");
			/* clear the flag as we are not reusing train set */
			intel_dp->train_set_valid = false;
			if (!intel_dp_reset_link_train(intel_dp, &DP,
						       DP_TRAINING_PATTERN_1 |
						       DP_LINK_SCRAMBLING_DISABLE)) {
				DRM_ERROR("failed to enable link training\n");
				return;
			}
			continue;
		}

3706 3707 3708
		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3709
				break;
3710
		if (i == intel_dp->lane_count) {
3711 3712
			++loop_tries;
			if (loop_tries == 5) {
3713
				DRM_ERROR("too many full retries, give up\n");
3714 3715
				break;
			}
3716 3717 3718
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3719 3720 3721
			voltage_tries = 0;
			continue;
		}
3722

3723
		/* Check to see if we've tried the same voltage 5 times */
3724
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3725
			++voltage_tries;
3726
			if (voltage_tries == 5) {
3727
				DRM_ERROR("too many voltage retries, give up\n");
3728 3729 3730 3731 3732
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3733

3734 3735 3736 3737 3738
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3739 3740
	}

3741 3742 3743
	intel_dp->DP = DP;
}

3744
void
3745 3746 3747
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3748
	int tries, cr_tries;
3749
	uint32_t DP = intel_dp->DP;
3750 3751 3752 3753 3754
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3755

3756
	/* channel equalization */
3757
	if (!intel_dp_set_link_train(intel_dp, &DP,
3758
				     training_pattern |
3759 3760 3761 3762 3763
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3764
	tries = 0;
3765
	cr_tries = 0;
3766 3767
	channel_eq = false;
	for (;;) {
3768
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3769

3770 3771 3772 3773 3774
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3775
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3776 3777
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3778
			break;
3779
		}
3780

3781
		/* Make sure clock is still ok */
3782
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3783
			intel_dp->train_set_valid = false;
3784
			intel_dp_start_link_train(intel_dp);
3785
			intel_dp_set_link_train(intel_dp, &DP,
3786
						training_pattern |
3787
						DP_LINK_SCRAMBLING_DISABLE);
3788 3789 3790 3791
			cr_tries++;
			continue;
		}

3792
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3793 3794 3795
			channel_eq = true;
			break;
		}
3796

3797 3798
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
3799
			intel_dp->train_set_valid = false;
3800
			intel_dp_start_link_train(intel_dp);
3801
			intel_dp_set_link_train(intel_dp, &DP,
3802
						training_pattern |
3803
						DP_LINK_SCRAMBLING_DISABLE);
3804 3805 3806 3807
			tries = 0;
			cr_tries++;
			continue;
		}
3808

3809 3810 3811 3812 3813
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3814
		++tries;
3815
	}
3816

3817 3818 3819 3820
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3821
	if (channel_eq) {
3822
		intel_dp->train_set_valid = true;
M
Masanari Iida 已提交
3823
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3824
	}
3825 3826 3827 3828
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3829
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3830
				DP_TRAINING_PATTERN_DISABLE);
3831 3832 3833
}

static void
C
Chris Wilson 已提交
3834
intel_dp_link_down(struct intel_dp *intel_dp)
3835
{
3836
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3837
	enum port port = intel_dig_port->port;
3838
	struct drm_device *dev = intel_dig_port->base.base.dev;
3839
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3840
	uint32_t DP = intel_dp->DP;
3841

3842
	if (WARN_ON(HAS_DDI(dev)))
3843 3844
		return;

3845
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3846 3847
		return;

3848
	DRM_DEBUG_KMS("\n");
3849

3850 3851
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3852
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3853
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3854
	} else {
3855 3856 3857 3858
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3859
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3860
	}
3861
	POSTING_READ(intel_dp->output_reg);
3862

3863
	if (HAS_PCH_IBX(dev) &&
3864
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);
3875
		POSTING_READ(intel_dp->output_reg);
3876 3877
	}

3878
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3879 3880
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3881
	msleep(intel_dp->panel_power_down_delay);
3882 3883
}

3884 3885
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3886
{
R
Rodrigo Vivi 已提交
3887 3888 3889
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3890
	uint8_t rev;
R
Rodrigo Vivi 已提交
3891

3892 3893
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3894
		return false; /* aux transfer failed */
3895

3896
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3897

3898 3899 3900
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3901 3902
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3903
	if (is_edp(intel_dp)) {
3904 3905 3906
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3907 3908
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3909
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3910
		}
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3926 3927
	}

3928
	/* Training Pattern 3 support, both source and sink */
3929
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3930 3931
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3932
		intel_dp->use_tps3 = true;
3933
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3934 3935 3936
	} else
		intel_dp->use_tps3 = false;

3937 3938 3939 3940 3941
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3942
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3943 3944
		int i;

3945 3946
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3947 3948
				sink_rates,
				sizeof(sink_rates));
3949

3950 3951
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3952 3953 3954 3955

			if (val == 0)
				break;

3956 3957
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3958
		}
3959
		intel_dp->num_sink_rates = i;
3960
	}
3961 3962 3963

	intel_dp_print_rates(intel_dp);

3964 3965 3966 3967 3968 3969 3970
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3971 3972 3973
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3974 3975 3976
		return false; /* downstream port status fetch failed */

	return true;
3977 3978
}

3979 3980 3981 3982 3983 3984 3985 3986
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3987
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3988 3989 3990
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3991
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3992 3993 3994 3995
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

4021 4022 4023 4024 4025 4026
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
4027 4028 4029
	u8 buf;
	int test_crc_count;
	int attempts = 6;
4030

R
Rodrigo Vivi 已提交
4031
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4032
		return -EIO;
4033

R
Rodrigo Vivi 已提交
4034
	if (!(buf & DP_TEST_CRC_SUPPORTED))
4035 4036
		return -ENOTTY;

4037 4038 4039
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

4040
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4041
				buf | DP_TEST_SINK_START) < 0)
4042
		return -EIO;
4043

4044
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4045
		return -EIO;
R
Rodrigo Vivi 已提交
4046
	test_crc_count = buf & DP_TEST_COUNT_MASK;
4047

R
Rodrigo Vivi 已提交
4048
	do {
4049 4050 4051
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
4052 4053 4054 4055
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
4056 4057
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
		return -ETIMEDOUT;
R
Rodrigo Vivi 已提交
4058
	}
4059

4060
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
4061
		return -EIO;
4062

4063 4064 4065 4066 4067
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
4068

4069 4070 4071
	return 0;
}

4072 4073 4074
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4075 4076 4077
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4078 4079
}

4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4107
{
4108
	uint8_t test_result = DP_TEST_NAK;
4109 4110 4111 4112
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4113
	    connector->edid_corrupt ||
4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
					&intel_connector->detect_edid->checksum,
D
Dan Carpenter 已提交
4132
					1))
4133 4134 4135 4136 4137 4138 4139 4140 4141
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4142 4143 4144 4145
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4146
{
4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

4157
	intel_dp->compliance_test_active = 0;
4158
	intel_dp->compliance_test_type = 0;
4159 4160
	intel_dp->compliance_test_data = 0;

4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4202 4203
}

4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4226
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4242
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4261 4262 4263 4264 4265 4266 4267 4268
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4269
static void
C
Chris Wilson 已提交
4270
intel_dp_check_link_status(struct intel_dp *intel_dp)
4271
{
4272
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4273
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4274
	u8 sink_irq_vector;
4275
	u8 link_status[DP_LINK_STATUS_SIZE];
4276

4277 4278
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4279
	if (!intel_encoder->connectors_active)
4280
		return;
4281

4282
	if (WARN_ON(!intel_encoder->base.crtc))
4283 4284
		return;

4285 4286 4287
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4288
	/* Try to read receiver status if the link appears to be up */
4289
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4290 4291 4292
		return;
	}

4293
	/* Now read the DPCD to see if it's actually running */
4294
	if (!intel_dp_get_dpcd(intel_dp)) {
4295 4296 4297
		return;
	}

4298 4299 4300 4301
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4302 4303 4304
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4305 4306

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4307
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4308 4309 4310 4311
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4312
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4313
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4314
			      intel_encoder->base.name);
4315 4316
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4317
		intel_dp_stop_link_train(intel_dp);
4318
	}
4319 4320
}

4321
/* XXX this is probably wrong for multiple downstream ports */
4322
static enum drm_connector_status
4323
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4324
{
4325 4326 4327 4328 4329 4330 4331 4332
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4333
		return connector_status_connected;
4334 4335

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4336 4337
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4338
		uint8_t reg;
4339 4340 4341

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4342
			return connector_status_unknown;
4343

4344 4345
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4346 4347 4348
	}

	/* If no HPD, poke DDC gently */
4349
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4350
		return connector_status_connected;
4351 4352

	/* Well we tried, say unknown for unreliable port types */
4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4365 4366 4367

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4368
	return connector_status_disconnected;
4369 4370
}

4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4384
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4385
ironlake_dp_detect(struct intel_dp *intel_dp)
4386
{
4387
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4388 4389
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4390

4391 4392 4393
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4394
	return intel_dp_detect_dpcd(intel_dp);
4395 4396
}

4397 4398
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4399 4400
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4401
	uint32_t bit;
4402

4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4415
			return -EINVAL;
4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4429
			return -EINVAL;
4430
		}
4431 4432
	}

4433
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4459 4460
		return connector_status_disconnected;

4461
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4462 4463
}

4464
static struct edid *
4465
intel_dp_get_edid(struct intel_dp *intel_dp)
4466
{
4467
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4468

4469 4470 4471 4472
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4473 4474
			return NULL;

J
Jani Nikula 已提交
4475
		return drm_edid_duplicate(intel_connector->edid);
4476 4477 4478 4479
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4480

4481 4482 4483 4484 4485
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4486

4487 4488 4489 4490 4491 4492 4493
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4494 4495
}

4496 4497
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4498
{
4499
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4500

4501 4502
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4503

4504 4505
	intel_dp->has_audio = false;
}
4506

4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4518

4519 4520 4521 4522 4523 4524
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4525 4526
}

Z
Zhenyu Wang 已提交
4527 4528 4529 4530
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4531 4532
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4533
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4534
	enum drm_connector_status status;
4535
	enum intel_display_power_domain power_domain;
4536
	bool ret;
4537
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4538

4539
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4540
		      connector->base.id, connector->name);
4541
	intel_dp_unset_edid(intel_dp);
4542

4543 4544 4545 4546
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4547
		return connector_status_disconnected;
4548 4549
	}

4550
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4551

4552 4553 4554 4555
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4556 4557 4558 4559
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4560
		goto out;
Z
Zhenyu Wang 已提交
4561

4562 4563
	intel_dp_probe_oui(intel_dp);

4564 4565 4566 4567 4568 4569 4570 4571 4572 4573
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4574
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4575

4576 4577
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4578 4579
	status = connector_status_connected;

4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4594
out:
4595
	intel_dp_power_put(intel_dp, power_domain);
4596
	return status;
4597 4598
}

4599 4600
static void
intel_dp_force(struct drm_connector *connector)
4601
{
4602
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4603
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4604
	enum intel_display_power_domain power_domain;
4605

4606 4607 4608
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4609

4610 4611
	if (connector->status != connector_status_connected)
		return;
4612

4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4634

4635
	/* if eDP has no EDID, fall back to fixed mode */
4636 4637
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4638
		struct drm_display_mode *mode;
4639 4640

		mode = drm_mode_duplicate(connector->dev,
4641
					  intel_connector->panel.fixed_mode);
4642
		if (mode) {
4643 4644 4645 4646
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4647

4648
	return 0;
4649 4650
}

4651 4652 4653 4654
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4655
	struct edid *edid;
4656

4657 4658
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4659
		has_audio = drm_detect_monitor_audio(edid);
4660

4661 4662 4663
	return has_audio;
}

4664 4665 4666 4667 4668
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4669
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4670
	struct intel_connector *intel_connector = to_intel_connector(connector);
4671 4672
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4673 4674
	int ret;

4675
	ret = drm_object_property_set_value(&connector->base, property, val);
4676 4677 4678
	if (ret)
		return ret;

4679
	if (property == dev_priv->force_audio_property) {
4680 4681 4682 4683
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4684 4685
			return 0;

4686
		intel_dp->force_audio = i;
4687

4688
		if (i == HDMI_AUDIO_AUTO)
4689 4690
			has_audio = intel_dp_detect_audio(connector);
		else
4691
			has_audio = (i == HDMI_AUDIO_ON);
4692 4693

		if (has_audio == intel_dp->has_audio)
4694 4695
			return 0;

4696
		intel_dp->has_audio = has_audio;
4697 4698 4699
		goto done;
	}

4700
	if (property == dev_priv->broadcast_rgb_property) {
4701 4702 4703
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4719 4720 4721 4722 4723

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4724 4725 4726
		goto done;
	}

4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4743 4744 4745
	return -EINVAL;

done:
4746 4747
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4748 4749 4750 4751

	return 0;
}

4752
static void
4753
intel_dp_connector_destroy(struct drm_connector *connector)
4754
{
4755
	struct intel_connector *intel_connector = to_intel_connector(connector);
4756

4757
	kfree(intel_connector->detect_edid);
4758

4759 4760 4761
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4762 4763 4764
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4765
		intel_panel_fini(&intel_connector->panel);
4766

4767
	drm_connector_cleanup(connector);
4768
	kfree(connector);
4769 4770
}

P
Paulo Zanoni 已提交
4771
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4772
{
4773 4774
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4775

4776
	drm_dp_aux_unregister(&intel_dp->aux);
4777
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4778 4779
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4780 4781 4782 4783
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4784
		pps_lock(intel_dp);
4785
		edp_panel_vdd_off_sync(intel_dp);
4786 4787
		pps_unlock(intel_dp);

4788 4789 4790 4791
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4792
	}
4793
	drm_encoder_cleanup(encoder);
4794
	kfree(intel_dig_port);
4795 4796
}

4797 4798 4799 4800 4801 4802 4803
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4804 4805 4806 4807
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4808
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4809
	pps_lock(intel_dp);
4810
	edp_panel_vdd_off_sync(intel_dp);
4811
	pps_unlock(intel_dp);
4812 4813
}

4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4839 4840
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4860 4861
}

4862
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4863
	.dpms = intel_connector_dpms,
4864
	.detect = intel_dp_detect,
4865
	.force = intel_dp_force,
4866
	.fill_modes = drm_helper_probe_single_connector_modes,
4867
	.set_property = intel_dp_set_property,
4868
	.atomic_get_property = intel_connector_atomic_get_property,
4869
	.destroy = intel_dp_connector_destroy,
4870
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4871
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4872 4873 4874 4875 4876
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4877
	.best_encoder = intel_best_encoder,
4878 4879 4880
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4881
	.reset = intel_dp_encoder_reset,
4882
	.destroy = intel_dp_encoder_destroy,
4883 4884
};

4885
void
4886
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4887
{
4888
	return;
4889
}
4890

4891
enum irqreturn
4892 4893 4894
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4895
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4896 4897
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4898
	enum intel_display_power_domain power_domain;
4899
	enum irqreturn ret = IRQ_NONE;
4900

4901 4902
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4903

4904 4905 4906 4907 4908 4909 4910 4911 4912
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4913
		return IRQ_HANDLED;
4914 4915
	}

4916 4917
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4918
		      long_hpd ? "long" : "short");
4919

4920 4921 4922
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4923
	if (long_hpd) {
4924 4925
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
4926 4927 4928 4929 4930 4931 4932 4933

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4946
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4947 4948 4949 4950 4951 4952 4953 4954
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4955
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4956
			intel_dp_check_link_status(intel_dp);
4957
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4958 4959
		}
	}
4960 4961 4962

	ret = IRQ_HANDLED;

4963
	goto put_power;
4964 4965 4966 4967 4968 4969 4970
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4971 4972 4973 4974
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4975 4976
}

4977 4978
/* Return which DP Port should be selected for Transcoder DP control */
int
4979
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4980 4981
{
	struct drm_device *dev = crtc->dev;
4982 4983
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4984

4985 4986
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4987

4988 4989
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4990
			return intel_dp->output_reg;
4991
	}
C
Chris Wilson 已提交
4992

4993 4994 4995
	return -1;
}

4996
/* check the VBT to see whether the eDP is on DP-D port */
4997
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4998 4999
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5000
	union child_device_config *p_child;
5001
	int i;
5002 5003 5004 5005 5006
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
5007

5008 5009 5010
	if (port == PORT_A)
		return true;

5011
	if (!dev_priv->vbt.child_dev_num)
5012 5013
		return false;

5014 5015
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
5016

5017
		if (p_child->common.dvo_port == port_mapping[port] &&
5018 5019
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
5020 5021 5022 5023 5024
			return true;
	}
	return false;
}

5025
void
5026 5027
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5028 5029
	struct intel_connector *intel_connector = to_intel_connector(connector);

5030
	intel_attach_force_audio_property(connector);
5031
	intel_attach_broadcast_rgb_property(connector);
5032
	intel_dp->color_range_auto = true;
5033 5034 5035

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5036 5037
		drm_object_attach_property(
			&connector->base,
5038
			connector->dev->mode_config.scaling_mode_property,
5039 5040
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5041
	}
5042 5043
}

5044 5045 5046 5047 5048 5049 5050
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5051 5052
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5053
				    struct intel_dp *intel_dp)
5054 5055
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5056 5057
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5058
	u32 pp_on, pp_off, pp_div, pp;
5059
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5060

V
Ville Syrjälä 已提交
5061 5062
	lockdep_assert_held(&dev_priv->pps_mutex);

5063 5064 5065 5066
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5067
	if (HAS_PCH_SPLIT(dev)) {
5068
		pp_ctrl_reg = PCH_PP_CONTROL;
5069 5070 5071 5072
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5073 5074 5075 5076 5077 5078
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5079
	}
5080 5081 5082

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5083
	pp = ironlake_get_pp_control(intel_dp);
5084
	I915_WRITE(pp_ctrl_reg, pp);
5085

5086 5087 5088
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5109
	vbt = dev_priv->vbt.edp_pps;
5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5128
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5129 5130 5131 5132 5133 5134 5135 5136 5137
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5138
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5139 5140 5141 5142 5143 5144 5145
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5146 5147 5148 5149 5150 5151 5152 5153 5154 5155
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5156
					      struct intel_dp *intel_dp)
5157 5158
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5159 5160 5161
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
5162
	enum port port = dp_to_dig_port(intel_dp)->port;
5163
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5164

V
Ville Syrjälä 已提交
5165
	lockdep_assert_held(&dev_priv->pps_mutex);
5166 5167 5168 5169 5170 5171

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5172 5173 5174 5175 5176
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5177 5178
	}

5179 5180 5181 5182 5183 5184 5185 5186
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5187
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5188 5189
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5190
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5191 5192
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5193
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5194
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5195 5196 5197 5198
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5199
	if (IS_VALLEYVIEW(dev)) {
5200
		port_sel = PANEL_PORT_SELECT_VLV(port);
5201
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5202
		if (port == PORT_A)
5203
			port_sel = PANEL_PORT_SELECT_DPA;
5204
		else
5205
			port_sel = PANEL_PORT_SELECT_DPD;
5206 5207
	}

5208 5209 5210 5211 5212
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
5213 5214

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5215 5216 5217
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
5218 5219
}

5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5232
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5233 5234 5235
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5236 5237
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5238
	struct intel_crtc_state *config = NULL;
5239 5240
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
5241
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5242 5243 5244 5245 5246 5247

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5248 5249
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5250 5251 5252
		return;
	}

5253
	/*
5254 5255
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5256
	 */
5257

5258 5259
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5260
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5261 5262 5263 5264 5265 5266

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5267
	config = intel_crtc->config;
5268

5269
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5270 5271 5272 5273
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5274 5275
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5276 5277
		index = DRRS_LOW_RR;

5278
	if (index == dev_priv->drrs.refresh_rate_type) {
5279 5280 5281 5282 5283 5284 5285 5286 5287 5288
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5289
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5302
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5303
		val = I915_READ(reg);
5304

5305
		if (index > DRRS_HIGH_RR) {
5306 5307 5308 5309
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5310
		} else {
5311 5312 5313 5314
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5315 5316 5317 5318
		}
		I915_WRITE(reg, val);
	}

5319 5320 5321 5322 5323
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5324 5325 5326 5327 5328 5329
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5357 5358 5359 5360 5361
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5403
	/*
5404 5405
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5406 5407
	 */

5408 5409
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5410

5411 5412 5413 5414
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5415

5416 5417
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5418 5419
}

5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430
/**
 * intel_edp_drrs_invalidate - Invalidate DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is a disturbance on screen (due to cursor movement/time
 * update etc), DRRS needs to be invalidated, i.e. need to switch to
 * high RR.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5431 5432 5433 5434 5435 5436 5437
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5438
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5439 5440
		return;

5441
	cancel_delayed_work(&dev_priv->drrs.work);
5442

5443
	mutex_lock(&dev_priv->drrs.mutex);
5444 5445 5446 5447 5448
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474
/**
 * intel_edp_drrs_flush - Flush DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is no movement on screen, DRRS work can be scheduled.
 * This DRRS work is responsible for setting relevant registers after a
 * timeout of 1 second.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5475 5476 5477 5478 5479 5480 5481
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5482
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5483 5484
		return;

5485
	cancel_delayed_work(&dev_priv->drrs.work);
5486

5487
	mutex_lock(&dev_priv->drrs.mutex);
5488 5489 5490 5491 5492
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
			!dev_priv->drrs.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5554
static struct drm_display_mode *
5555 5556
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5557 5558
{
	struct drm_connector *connector = &intel_connector->base;
5559
	struct drm_device *dev = connector->dev;
5560 5561 5562
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5563 5564 5565
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5566 5567 5568 5569 5570 5571
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5572
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5573 5574 5575 5576 5577 5578 5579
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5580
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5581 5582 5583
		return NULL;
	}

5584
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5585

5586
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5587
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5588 5589 5590
	return downclock_mode;
}

5591
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5592
				     struct intel_connector *intel_connector)
5593 5594 5595
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5596 5597
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5598 5599
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5600
	struct drm_display_mode *downclock_mode = NULL;
5601 5602 5603
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5604
	enum pipe pipe = INVALID_PIPE;
5605 5606 5607 5608

	if (!is_edp(intel_dp))
		return true;

5609 5610 5611
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5612

5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5628
	pps_lock(intel_dp);
5629
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5630
	pps_unlock(intel_dp);
5631

5632
	mutex_lock(&dev->mode_config.mutex);
5633
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5652 5653
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5665
	mutex_unlock(&dev->mode_config.mutex);
5666

5667 5668 5669
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5689 5690
	}

5691
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5692
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5693
	intel_panel_setup_backlight(connector, pipe);
5694 5695 5696 5697

	return true;
}

5698
bool
5699 5700
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5701
{
5702 5703 5704 5705
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5706
	struct drm_i915_private *dev_priv = dev->dev_private;
5707
	enum port port = intel_dig_port->port;
5708
	int type;
5709

5710 5711
	intel_dp->pps_pipe = INVALID_PIPE;

5712
	/* intel_dp vfuncs */
5713 5714 5715
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5716 5717 5718 5719 5720 5721 5722 5723
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5724 5725 5726 5727
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5728

5729 5730
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5731
	intel_dp->attached_connector = intel_connector;
5732

5733
	if (intel_dp_is_edp(dev, port))
5734
		type = DRM_MODE_CONNECTOR_eDP;
5735 5736
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5737

5738 5739 5740 5741 5742 5743 5744 5745
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5746 5747 5748 5749 5750
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5751 5752 5753 5754
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5755
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5756 5757 5758 5759 5760
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5761
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5762
			  edp_panel_vdd_work);
5763

5764
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5765
	drm_connector_register(connector);
5766

P
Paulo Zanoni 已提交
5767
	if (HAS_DDI(dev))
5768 5769 5770
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5771
	intel_connector->unregister = intel_dp_connector_unregister;
5772

5773
	/* Set up the hotplug pin. */
5774 5775
	switch (port) {
	case PORT_A:
5776
		intel_encoder->hpd_pin = HPD_PORT_A;
5777 5778
		break;
	case PORT_B:
5779
		intel_encoder->hpd_pin = HPD_PORT_B;
5780 5781
		break;
	case PORT_C:
5782
		intel_encoder->hpd_pin = HPD_PORT_C;
5783 5784
		break;
	case PORT_D:
5785
		intel_encoder->hpd_pin = HPD_PORT_D;
5786 5787
		break;
	default:
5788
		BUG();
5789 5790
	}

5791
	if (is_edp(intel_dp)) {
5792
		pps_lock(intel_dp);
5793 5794
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5795
			vlv_initial_power_sequencer_setup(intel_dp);
5796
		else
5797
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5798
		pps_unlock(intel_dp);
5799
	}
5800

5801
	intel_dp_aux_init(intel_dp, intel_connector);
5802

5803
	/* init MST on ports that can support it */
5804 5805 5806 5807
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5808

5809
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5810
		drm_dp_aux_unregister(&intel_dp->aux);
5811 5812
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5813 5814 5815 5816
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5817
			pps_lock(intel_dp);
5818
			edp_panel_vdd_off_sync(intel_dp);
5819
			pps_unlock(intel_dp);
5820
		}
5821
		drm_connector_unregister(connector);
5822
		drm_connector_cleanup(connector);
5823
		return false;
5824
	}
5825

5826 5827
	intel_dp_add_properties(intel_dp, connector);

5828 5829 5830 5831 5832 5833 5834 5835
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5836

5837 5838
	i915_debugfs_connector_add(connector);

5839
	return true;
5840
}
5841 5842 5843 5844

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5845
	struct drm_i915_private *dev_priv = dev->dev_private;
5846 5847 5848 5849 5850
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5851
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5852 5853 5854
	if (!intel_dig_port)
		return;

5855
	intel_connector = intel_connector_alloc();
5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5867
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5868 5869
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5870
	intel_encoder->get_config = intel_dp_get_config;
5871
	intel_encoder->suspend = intel_dp_encoder_suspend;
5872
	if (IS_CHERRYVIEW(dev)) {
5873
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5874 5875
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5876
		intel_encoder->post_disable = chv_post_disable_dp;
5877
	} else if (IS_VALLEYVIEW(dev)) {
5878
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5879 5880
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5881
		intel_encoder->post_disable = vlv_post_disable_dp;
5882
	} else {
5883 5884
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5885 5886
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5887
	}
5888

5889
	intel_dig_port->port = port;
5890 5891
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5892
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5893 5894 5895 5896 5897 5898 5899 5900
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5901
	intel_encoder->cloneable = 0;
5902 5903
	intel_encoder->hot_plug = intel_dp_hot_plug;

5904 5905 5906
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5907 5908 5909
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5910
		kfree(intel_connector);
5911
	}
5912
}
5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}