intel_dp.c 139.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33 34 35 36
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

62 63
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
64
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65 66 67 68
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

87 88 89 90 91 92 93 94 95
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
96 97 98
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
99 100
}

101
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
102
{
103 104 105
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
106 107
}

108 109
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
110
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
111 112
}

C
Chris Wilson 已提交
113
static void intel_dp_link_down(struct intel_dp *intel_dp);
114
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
115
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
116

117
int
C
Chris Wilson 已提交
118
intel_dp_max_link_bw(struct intel_dp *intel_dp)
119
{
120
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
121
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
122 123 124 125 126

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
127
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
128 129
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
130 131 132 133
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
134
		break;
135
	default:
136 137
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
138 139 140 141 142 143
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

177
static int
178
intel_dp_link_required(int pixel_clock, int bpp)
179
{
180
	return (pixel_clock * bpp + 9) / 10;
181 182
}

183 184 185 186 187 188
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

189
static enum drm_mode_status
190 191 192
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
193
	struct intel_dp *intel_dp = intel_attached_dp(connector);
194 195
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
196 197
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
198

199 200
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
201 202
			return MODE_PANEL;

203
		if (mode->vdisplay > fixed_mode->vdisplay)
204
			return MODE_PANEL;
205 206

		target_clock = fixed_mode->clock;
207 208
	}

209
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
210
	max_lanes = intel_dp_max_lane_count(intel_dp);
211 212 213 214 215

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
216
		return MODE_CLOCK_HIGH;
217 218 219 220

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

221 222 223
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

250 251 252 253 254 255 256
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

257 258 259 260
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

V
Ville Syrjälä 已提交
303 304
	lockdep_assert_held(&dev_priv->pps_mutex);

305 306 307 308 309 310 311 312
	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
313
		if (port_sel == PANEL_PORT_SELECT_VLV(port))
314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

V
Ville Syrjälä 已提交
356 357
	mutex_lock(&dev_priv->pps_mutex);

358
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
359 360
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

361 362 363 364 365 366 367 368 369 370 371
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

V
Ville Syrjälä 已提交
372 373
	mutex_unlock(&dev_priv->pps_mutex);

374 375 376
	return 0;
}

377
static bool edp_have_panel_power(struct intel_dp *intel_dp)
378
{
379
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
380 381
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
382 383
	lockdep_assert_held(&dev_priv->pps_mutex);

384
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
385 386
}

387
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
388
{
389
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
390
	struct drm_i915_private *dev_priv = dev->dev_private;
391 392 393
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
394

V
Ville Syrjälä 已提交
395 396
	lockdep_assert_held(&dev_priv->pps_mutex);

397 398
	power_domain = intel_display_port_power_domain(intel_encoder);
	return intel_display_power_enabled(dev_priv, power_domain) &&
399
	       (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
400 401
}

402 403 404
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
405
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
406
	struct drm_i915_private *dev_priv = dev->dev_private;
407

408 409
	if (!is_edp(intel_dp))
		return;
410

411
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
412 413
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
414 415
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
416 417 418
	}
}

419 420 421 422 423 424
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
425
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
426 427 428
	uint32_t status;
	bool done;

429
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
430
	if (has_aux_irq)
431
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
432
					  msecs_to_jiffies_timeout(10));
433 434 435 436 437 438 439 440 441 442
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

443
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
444
{
445 446
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
447

448 449 450
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
451
	 */
452 453 454 455 456 457 458 459 460 461 462 463 464
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
465
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
466
		else
467
			return 225; /* eDP input clock at 450Mhz */
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
483 484
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
485 486 487 488 489
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
490
	} else  {
491
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
492
	}
493 494
}

495 496 497 498 499
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
520
	       DP_AUX_CH_CTL_DONE |
521
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
522
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
523
	       timeout |
524
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
525 526
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
527
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
528 529
}

530 531 532 533 534 535 536 537 538 539
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
540
	uint32_t aux_clock_divider;
541 542
	int i, ret, recv_bytes;
	uint32_t status;
543
	int try, clock = 0;
544
	bool has_aux_irq = HAS_AUX_IRQ(dev);
545 546
	bool vdd;

V
Ville Syrjälä 已提交
547 548
	mutex_lock(&dev_priv->pps_mutex);

549 550 551 552 553 554
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
555
	vdd = edp_panel_vdd_on(intel_dp);
556 557 558 559 560 561 562 563

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
564

565 566
	intel_aux_display_runtime_get(dev_priv);

567 568
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
569
		status = I915_READ_NOTRACE(ch_ctl);
570 571 572 573 574 575 576 577
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
578 579
		ret = -EBUSY;
		goto out;
580 581
	}

582 583 584 585 586 587
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

588
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
589 590 591 592
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
593

594 595 596 597 598 599 600 601
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
602
			I915_WRITE(ch_ctl, send_ctl);
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
619
		if (status & DP_AUX_CH_CTL_DONE)
620 621 622 623
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
624
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
625 626
		ret = -EBUSY;
		goto out;
627 628 629 630 631
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
632
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
633
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
634 635
		ret = -EIO;
		goto out;
636
	}
637 638 639

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
640
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
641
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
642 643
		ret = -ETIMEDOUT;
		goto out;
644 645 646 647 648 649 650
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
651

652 653 654
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
655

656 657 658
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
659
	intel_aux_display_runtime_put(dev_priv);
660

661 662 663
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

V
Ville Syrjälä 已提交
664 665
	mutex_unlock(&dev_priv->pps_mutex);

666
	return ret;
667 668
}

669 670
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
671 672
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
673
{
674 675 676
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
677 678
	int ret;

679 680 681 682
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
683

684 685 686
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
687
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
688
		rxsize = 1;
689

690 691
		if (WARN_ON(txsize > 20))
			return -E2BIG;
692

693
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
694

695 696 697
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
698

699 700 701 702
			/* Return payload size. */
			ret = msg->size;
		}
		break;
703

704 705
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
706
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
707
		rxsize = msg->size + 1;
708

709 710
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
711

712 713 714 715 716 717 718 719 720 721 722
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
723
		}
724 725 726 727 728
		break;

	default:
		ret = -EINVAL;
		break;
729
	}
730

731
	return ret;
732 733
}

734 735 736 737
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
738 739
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
740
	const char *name = NULL;
741 742
	int ret;

743 744 745
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
746
		name = "DPDDC-A";
747
		break;
748 749
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
750
		name = "DPDDC-B";
751
		break;
752 753
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
754
		name = "DPDDC-C";
755
		break;
756 757
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
758
		name = "DPDDC-D";
759 760 761
		break;
	default:
		BUG();
762 763
	}

764 765
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
766

767
	intel_dp->aux.name = name;
768 769
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
770

771 772
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
773

774
	ret = drm_dp_aux_register(&intel_dp->aux);
775
	if (ret < 0) {
776
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
777 778
			  name, ret);
		return;
779
	}
780

781 782 783 784 785
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
786
		drm_dp_aux_unregister(&intel_dp->aux);
787
	}
788 789
}

790 791 792 793 794
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

795 796 797
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
798 799 800
	intel_connector_unregister(intel_connector);
}

801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
static void
hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

817 818 819 820 821
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
822 823
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
824 825

	if (IS_G4X(dev)) {
826 827
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
828
	} else if (HAS_PCH_SPLIT(dev)) {
829 830
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
831 832 833
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
834
	} else if (IS_VALLEYVIEW(dev)) {
835 836
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
837
	}
838 839 840 841 842 843 844 845 846

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
847 848 849
	}
}

P
Paulo Zanoni 已提交
850
bool
851 852
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
853
{
854
	struct drm_device *dev = encoder->base.dev;
855
	struct drm_i915_private *dev_priv = dev->dev_private;
856 857
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
858
	enum port port = dp_to_dig_port(intel_dp)->port;
859
	struct intel_crtc *intel_crtc = encoder->new_crtc;
860
	struct intel_connector *intel_connector = intel_dp->attached_connector;
861
	int lane_count, clock;
862
	int min_lane_count = 1;
863
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
864
	/* Conveniently, the link BW constants become indices with a shift...*/
865
	int min_clock = 0;
866
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
867
	int bpp, mode_rate;
868
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
869
	int link_avail, link_clock;
870

871
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
872 873
		pipe_config->has_pch_encoder = true;

874
	pipe_config->has_dp_encoder = true;
875
	pipe_config->has_drrs = false;
876
	pipe_config->has_audio = intel_dp->has_audio;
877

878 879 880
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
881 882 883 884
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
885 886
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
887 888
	}

889
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
890 891
		return false;

892 893
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
894 895
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
896

897 898
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
899
	bpp = pipe_config->pipe_bpp;
900 901 902 903 904 905 906
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

907 908 909 910 911 912
		if (IS_BROADWELL(dev)) {
			/* Yes, it's an ugly hack. */
			min_lane_count = max_lane_count;
			DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
				      min_lane_count);
		} else if (dev_priv->vbt.edp_lanes) {
913 914 915 916 917 918 919 920 921 922 923
			min_lane_count = min(dev_priv->vbt.edp_lanes,
					     max_lane_count);
			DRM_DEBUG_KMS("using min %u lanes per VBT\n",
				      min_lane_count);
		}

		if (dev_priv->vbt.edp_rate) {
			min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
			DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
				      bws[min_clock]);
		}
924
	}
925

926
	for (; bpp >= 6*3; bpp -= 2*3) {
927 928
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
929

930 931
		for (clock = min_clock; clock <= max_clock; clock++) {
			for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
932 933 934 935 936 937 938 939 940 941
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
942

943
	return false;
944

945
found:
946 947 948 949 950 951
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
952
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
953 954 955 956 957
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

958
	if (intel_dp->color_range)
959
		pipe_config->limited_color_range = true;
960

961 962
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
963
	pipe_config->pipe_bpp = bpp;
964
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
965

966 967
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
968
		      pipe_config->port_clock, bpp);
969 970
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
971

972
	intel_link_compute_m_n(bpp, lane_count,
973 974
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
975
			       &pipe_config->dp_m_n);
976

977 978
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
979
			pipe_config->has_drrs = true;
980 981 982 983 984 985
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

986
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
987 988 989
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
990

991
	return true;
992 993
}

994
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
995
{
996 997 998
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
999 1000 1001
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1002
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
1003 1004 1005
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1006
	if (crtc->config.port_clock == 162000) {
1007 1008 1009 1010
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1011
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1012
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1013 1014
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1015
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1016
	}
1017

1018 1019 1020 1021 1022 1023
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1024
static void intel_dp_prepare(struct intel_encoder *encoder)
1025
{
1026
	struct drm_device *dev = encoder->base.dev;
1027
	struct drm_i915_private *dev_priv = dev->dev_private;
1028
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1029
	enum port port = dp_to_dig_port(intel_dp)->port;
1030 1031
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1032

1033
	/*
K
Keith Packard 已提交
1034
	 * There are four kinds of DP registers:
1035 1036
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1037 1038
	 * 	SNB CPU
	 *	IVB CPU
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1049

1050 1051 1052 1053
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1054

1055 1056
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1057
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1058

1059
	if (crtc->config.has_audio) {
1060
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1061
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1062
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1063
		intel_write_eld(&encoder->base, adjusted_mode);
1064
	}
1065

1066
	/* Split out the IBX/CPU vs CPT settings */
1067

1068
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1069 1070 1071 1072 1073 1074
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1075
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1076 1077
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1078
		intel_dp->DP |= crtc->pipe << 29;
1079
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1080
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1081
			intel_dp->DP |= intel_dp->color_range;
1082 1083 1084 1085 1086 1087 1088

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1089
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1090 1091
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1092 1093 1094 1095 1096 1097
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1098 1099
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1100
	}
1101 1102
}

1103 1104
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1105

1106 1107
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1108

1109 1110
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1111

1112
static void wait_panel_status(struct intel_dp *intel_dp,
1113 1114
				       u32 mask,
				       u32 value)
1115
{
1116
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1117
	struct drm_i915_private *dev_priv = dev->dev_private;
1118 1119
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1120 1121
	lockdep_assert_held(&dev_priv->pps_mutex);

1122 1123
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1124

1125
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1126 1127 1128
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1129

1130
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1131
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1132 1133
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1134
	}
1135 1136

	DRM_DEBUG_KMS("Wait complete\n");
1137
}
1138

1139
static void wait_panel_on(struct intel_dp *intel_dp)
1140 1141
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1142
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1143 1144
}

1145
static void wait_panel_off(struct intel_dp *intel_dp)
1146 1147
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1148
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1149 1150
}

1151
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1152 1153
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1154 1155 1156 1157 1158 1159

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1160
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1161 1162
}

1163
static void wait_backlight_on(struct intel_dp *intel_dp)
1164 1165 1166 1167 1168
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1169
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1170 1171 1172 1173
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1174

1175 1176 1177 1178
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1179
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1180
{
1181 1182 1183
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1184

V
Ville Syrjälä 已提交
1185 1186
	lockdep_assert_held(&dev_priv->pps_mutex);

1187
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1188 1189 1190
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1191 1192
}

1193
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1194
{
1195
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1196 1197
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1198
	struct drm_i915_private *dev_priv = dev->dev_private;
1199
	enum intel_display_power_domain power_domain;
1200
	u32 pp;
1201
	u32 pp_stat_reg, pp_ctrl_reg;
1202
	bool need_to_disable = !intel_dp->want_panel_vdd;
1203

V
Ville Syrjälä 已提交
1204 1205
	lockdep_assert_held(&dev_priv->pps_mutex);

1206
	if (!is_edp(intel_dp))
1207
		return false;
1208 1209

	intel_dp->want_panel_vdd = true;
1210

1211
	if (edp_have_panel_vdd(intel_dp))
1212
		return need_to_disable;
1213

1214 1215
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1216

1217
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1218

1219 1220
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1221

1222
	pp = ironlake_get_pp_control(intel_dp);
1223
	pp |= EDP_FORCE_VDD;
1224

1225 1226
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1227 1228 1229 1230 1231

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1232 1233 1234
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1235
	if (!edp_have_panel_power(intel_dp)) {
1236
		DRM_DEBUG_KMS("eDP was not running\n");
1237 1238
		msleep(intel_dp->panel_power_up_delay);
	}
1239 1240 1241 1242

	return need_to_disable;
}

1243
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1244
{
V
Ville Syrjälä 已提交
1245 1246
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;
1247
	bool vdd;
1248

1249 1250 1251
	if (!is_edp(intel_dp))
		return;

V
Ville Syrjälä 已提交
1252
	mutex_lock(&dev_priv->pps_mutex);
1253
	vdd = edp_panel_vdd_on(intel_dp);
V
Ville Syrjälä 已提交
1254
	mutex_unlock(&dev_priv->pps_mutex);
1255 1256

	WARN(!vdd, "eDP VDD already requested on\n");
1257 1258
}

1259
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1260
{
1261
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1262
	struct drm_i915_private *dev_priv = dev->dev_private;
1263 1264 1265 1266
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1267
	u32 pp;
1268
	u32 pp_stat_reg, pp_ctrl_reg;
1269

V
Ville Syrjälä 已提交
1270
	lockdep_assert_held(&dev_priv->pps_mutex);
1271

1272 1273 1274
	WARN_ON(intel_dp->want_panel_vdd);

	if (!edp_have_panel_vdd(intel_dp))
1275
		return;
1276

1277
	DRM_DEBUG_KMS("Turning eDP VDD off\n");
1278

1279 1280
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1281

1282 1283
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1284

1285 1286
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1287

1288 1289 1290
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1291

1292 1293
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1294

1295 1296
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1297
}
1298

1299
static void edp_panel_vdd_work(struct work_struct *__work)
1300 1301 1302
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
V
Ville Syrjälä 已提交
1303 1304
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;
1305

V
Ville Syrjälä 已提交
1306
	mutex_lock(&dev_priv->pps_mutex);
1307 1308
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
V
Ville Syrjälä 已提交
1309
	mutex_unlock(&dev_priv->pps_mutex);
1310 1311
}

1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1325
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1326
{
V
Ville Syrjälä 已提交
1327 1328 1329 1330 1331
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1332 1333
	if (!is_edp(intel_dp))
		return;
1334

1335
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1336

1337 1338
	intel_dp->want_panel_vdd = false;

1339
	if (sync)
1340
		edp_panel_vdd_off_sync(intel_dp);
1341 1342
	else
		edp_panel_vdd_schedule_off(intel_dp);
1343 1344
}

1345 1346
static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
{
V
Ville Syrjälä 已提交
1347 1348 1349 1350 1351 1352 1353
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	if (!is_edp(intel_dp))
		return;

	mutex_lock(&dev_priv->pps_mutex);
1354
	edp_panel_vdd_off(intel_dp, sync);
V
Ville Syrjälä 已提交
1355
	mutex_unlock(&dev_priv->pps_mutex);
1356 1357
}

1358
void intel_edp_panel_on(struct intel_dp *intel_dp)
1359
{
1360
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1361
	struct drm_i915_private *dev_priv = dev->dev_private;
1362
	u32 pp;
1363
	u32 pp_ctrl_reg;
1364

1365
	if (!is_edp(intel_dp))
1366
		return;
1367 1368 1369

	DRM_DEBUG_KMS("Turn eDP power on\n");

V
Ville Syrjälä 已提交
1370 1371
	mutex_lock(&dev_priv->pps_mutex);

1372
	if (edp_have_panel_power(intel_dp)) {
1373
		DRM_DEBUG_KMS("eDP power already on\n");
V
Ville Syrjälä 已提交
1374
		goto out;
1375
	}
1376

1377
	wait_panel_power_cycle(intel_dp);
1378

1379
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1380
	pp = ironlake_get_pp_control(intel_dp);
1381 1382 1383
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1384 1385
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1386
	}
1387

1388
	pp |= POWER_TARGET_ON;
1389 1390 1391
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1392 1393
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1394

1395
	wait_panel_on(intel_dp);
1396
	intel_dp->last_power_on = jiffies;
1397

1398 1399
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1400 1401
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1402
	}
V
Ville Syrjälä 已提交
1403 1404 1405

 out:
	mutex_unlock(&dev_priv->pps_mutex);
1406 1407
}

1408
void intel_edp_panel_off(struct intel_dp *intel_dp)
1409
{
1410 1411
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1412
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1413
	struct drm_i915_private *dev_priv = dev->dev_private;
1414
	enum intel_display_power_domain power_domain;
1415
	u32 pp;
1416
	u32 pp_ctrl_reg;
1417

1418 1419
	if (!is_edp(intel_dp))
		return;
1420

1421
	DRM_DEBUG_KMS("Turn eDP power off\n");
1422

V
Ville Syrjälä 已提交
1423 1424
	mutex_lock(&dev_priv->pps_mutex);

1425 1426
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1427
	pp = ironlake_get_pp_control(intel_dp);
1428 1429
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1430 1431
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1432

1433
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1434

1435 1436
	intel_dp->want_panel_vdd = false;

1437 1438
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1439

1440
	intel_dp->last_power_cycle = jiffies;
1441
	wait_panel_off(intel_dp);
1442 1443

	/* We got a reference when we enabled the VDD. */
1444 1445
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
V
Ville Syrjälä 已提交
1446 1447

	mutex_unlock(&dev_priv->pps_mutex);
1448 1449
}

1450 1451
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1452
{
1453 1454
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1455 1456
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1457
	u32 pp_ctrl_reg;
1458

1459 1460 1461 1462 1463 1464
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1465
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1466 1467 1468

	mutex_lock(&dev_priv->pps_mutex);

1469
	pp = ironlake_get_pp_control(intel_dp);
1470
	pp |= EDP_BLC_ENABLE;
1471

1472
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1473 1474 1475

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1476 1477

	mutex_unlock(&dev_priv->pps_mutex);
1478 1479
}

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1494
{
1495
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1496 1497
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1498
	u32 pp_ctrl_reg;
1499

V
Ville Syrjälä 已提交
1500 1501 1502 1503 1504
	if (!is_edp(intel_dp))
		return;

	mutex_lock(&dev_priv->pps_mutex);

1505
	pp = ironlake_get_pp_control(intel_dp);
1506
	pp &= ~EDP_BLC_ENABLE;
1507

1508
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1509 1510 1511

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1512

V
Ville Syrjälä 已提交
1513 1514 1515
	mutex_unlock(&dev_priv->pps_mutex);

	intel_dp->last_backlight_off = jiffies;
1516
	edp_wait_backlight_off(intel_dp);
1517 1518 1519 1520 1521 1522 1523 1524 1525
}

/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1526

1527
	_intel_edp_backlight_off(intel_dp);
1528
	intel_panel_disable_backlight(intel_dp->attached_connector);
1529
}
1530

1531 1532 1533 1534 1535 1536 1537
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
V
Ville Syrjälä 已提交
1538
	struct drm_i915_private *dev_priv = connector->base.dev->dev_private;
1539
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
1540 1541 1542 1543 1544
	bool is_enabled;

	mutex_lock(&dev_priv->pps_mutex);
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
	mutex_unlock(&dev_priv->pps_mutex);
1545 1546 1547 1548

	if (is_enabled == enable)
		return;

1549 1550
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
1551 1552 1553 1554 1555 1556 1557

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

1558
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1559
{
1560 1561 1562
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1563 1564 1565
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1566 1567 1568
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1569 1570
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1571 1572 1573 1574 1575 1576 1577 1578 1579
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1580 1581
	POSTING_READ(DP_A);
	udelay(200);
1582 1583
}

1584
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1585
{
1586 1587 1588
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1589 1590 1591
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1592 1593 1594
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1595
	dpa_ctl = I915_READ(DP_A);
1596 1597 1598 1599 1600 1601 1602
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1603
	dpa_ctl &= ~DP_PLL_ENABLE;
1604
	I915_WRITE(DP_A, dpa_ctl);
1605
	POSTING_READ(DP_A);
1606 1607 1608
	udelay(200);
}

1609
/* If the sink supports it, try to set the power state appropriately */
1610
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1611 1612 1613 1614 1615 1616 1617 1618
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1619 1620
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1621 1622 1623 1624 1625 1626
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1627 1628
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1629 1630 1631 1632 1633
			if (ret == 1)
				break;
			msleep(1);
		}
	}
1634 1635 1636 1637

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
1638 1639
}

1640 1641
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1642
{
1643
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1644
	enum port port = dp_to_dig_port(intel_dp)->port;
1645 1646
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1647 1648 1649 1650 1651 1652 1653 1654
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1655 1656 1657 1658

	if (!(tmp & DP_PORT_EN))
		return false;

1659
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1660
		*pipe = PORT_TO_PIPE_CPT(tmp);
1661 1662
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1663
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

1684
		for_each_pipe(dev_priv, i) {
1685 1686 1687 1688 1689 1690 1691
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1692 1693 1694
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1695

1696 1697
	return true;
}
1698

1699 1700 1701 1702 1703
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1704 1705 1706 1707
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1708
	int dotclock;
1709

1710 1711 1712 1713
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1714 1715 1716 1717 1718
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1719

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1730

1731 1732 1733 1734 1735
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1736 1737

	pipe_config->adjusted_mode.flags |= flags;
1738

1739 1740 1741 1742
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1743
	if (port == PORT_A) {
1744 1745 1746 1747 1748
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1749 1750 1751 1752 1753 1754 1755

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1756
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1757

1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1777 1778
}

1779
static bool is_edp_psr(struct intel_dp *intel_dp)
1780
{
1781
	return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
1782 1783
}

R
Rodrigo Vivi 已提交
1784 1785 1786 1787
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1788
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1789 1790
		return false;

1791
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1838
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1839
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1840 1841 1842 1843
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
1844 1845
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
1846
	struct drm_i915_private *dev_priv = dev->dev_private;
1847
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1848 1849
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */
1850
	bool only_standby = false;
R
Rodrigo Vivi 已提交
1851

1852 1853
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

1854 1855 1856
	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;

R
Rodrigo Vivi 已提交
1857
	/* Enable PSR in sink */
1858
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
1859 1860
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1861
	else
1862 1863
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1864 1865

	/* Setup AUX registers */
1866 1867 1868
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1869 1870 1871 1872 1873 1874 1875 1876
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
1877 1878
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
1879 1880 1881 1882
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1883
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
1884 1885 1886 1887
	bool only_standby = false;

	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;
R
Rodrigo Vivi 已提交
1888

1889
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
R
Rodrigo Vivi 已提交
1890 1891 1892 1893
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
1894
		val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
R
Rodrigo Vivi 已提交
1895 1896 1897
	} else
		val |= EDP_PSR_LINK_DISABLE;

1898
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1899
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
1900 1901 1902 1903 1904
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1905 1906 1907 1908 1909 1910 1911 1912
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

1913 1914 1915 1916
	lockdep_assert_held(&dev_priv->psr.lock);
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));

R
Rodrigo Vivi 已提交
1917 1918
	dev_priv->psr.source_ok = false;

1919
	if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
1920 1921 1922 1923
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1924
	if (!i915.enable_psr) {
1925 1926 1927 1928
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1929 1930 1931 1932
	/* Below limitations aren't valid for Broadwell */
	if (IS_BROADWELL(dev))
		goto out;

1933 1934 1935 1936 1937 1938
	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1939
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1940 1941 1942 1943
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

1944
 out:
R
Rodrigo Vivi 已提交
1945
	dev_priv->psr.source_ok = true;
1946 1947 1948
	return true;
}

1949
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1950
{
1951 1952 1953
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1954

1955 1956
	WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	WARN_ON(dev_priv->psr.active);
1957
	lockdep_assert_held(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
1958 1959 1960 1961 1962 1963

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
1964 1965

	dev_priv->psr.active = true;
R
Rodrigo Vivi 已提交
1966 1967
}

1968 1969 1970
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1971
	struct drm_i915_private *dev_priv = dev->dev_private;
1972

1973 1974 1975 1976 1977
	if (!HAS_PSR(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return;
	}

1978 1979 1980 1981 1982
	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		return;
	}

1983
	mutex_lock(&dev_priv->psr.lock);
1984 1985
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
1986
		mutex_unlock(&dev_priv->psr.lock);
1987 1988 1989
		return;
	}

1990 1991
	dev_priv->psr.busy_frontbuffer_bits = 0;

1992 1993 1994
	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

1995
	if (intel_edp_psr_match_conditions(intel_dp))
1996
		dev_priv->psr.enabled = intel_dp;
1997
	mutex_unlock(&dev_priv->psr.lock);
1998 1999
}

R
Rodrigo Vivi 已提交
2000 2001 2002 2003 2004
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

2005 2006 2007 2008 2009 2010
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

2011 2012 2013 2014 2015 2016 2017 2018
	if (dev_priv->psr.active) {
		I915_WRITE(EDP_PSR_CTL(dev),
			   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);

		/* Wait till PSR is idle */
		if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
			       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");
R
Rodrigo Vivi 已提交
2019

2020 2021 2022 2023
		dev_priv->psr.active = false;
	} else {
		WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	}
2024

2025
	dev_priv->psr.enabled = NULL;
2026
	mutex_unlock(&dev_priv->psr.lock);
2027 2028

	cancel_delayed_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
2029 2030
}

2031
static void intel_edp_psr_work(struct work_struct *work)
2032 2033 2034
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
2035 2036
	struct intel_dp *intel_dp = dev_priv->psr.enabled;

2037 2038 2039
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

2040
	if (!intel_dp)
2041
		goto unlock;
2042

2043 2044 2045 2046 2047 2048 2049 2050 2051
	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

	intel_edp_psr_do_enable(intel_dp);
2052 2053
unlock:
	mutex_unlock(&dev_priv->psr.lock);
2054 2055
}

2056
static void intel_edp_psr_do_exit(struct drm_device *dev)
2057 2058 2059
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2060 2061 2062 2063 2064 2065 2066 2067 2068
	if (dev_priv->psr.active) {
		u32 val = I915_READ(EDP_PSR_CTL(dev));

		WARN_ON(!(val & EDP_PSR_ENABLE));

		I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);

		dev_priv->psr.active = false;
	}
2069

2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
}

void intel_edp_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	intel_edp_psr_do_exit(dev);

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->psr.lock);
}

void intel_edp_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

	/*
	 * On Haswell sprite plane updates don't result in a psr invalidating
	 * signal in the hardware. Which means we need to manually fake this in
	 * software for all flushes, not just when we've seen a preceding
	 * invalidation through frontbuffer rendering.
	 */
	if (IS_HASWELL(dev) &&
	    (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
		intel_edp_psr_do_exit(dev);

	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(100));
2126
	mutex_unlock(&dev_priv->psr.lock);
2127 2128 2129 2130 2131 2132 2133
}

void intel_edp_psr_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
2134
	mutex_init(&dev_priv->psr.lock);
2135 2136
}

2137
static void intel_disable_dp(struct intel_encoder *encoder)
2138
{
2139
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2140 2141
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
2142 2143 2144

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2145
	intel_edp_panel_vdd_on(intel_dp);
2146
	intel_edp_backlight_off(intel_dp);
2147
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2148
	intel_edp_panel_off(intel_dp);
2149 2150

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
2151
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
2152
		intel_dp_link_down(intel_dp);
2153 2154
}

2155
static void g4x_post_disable_dp(struct intel_encoder *encoder)
2156
{
2157
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2158
	enum port port = dp_to_dig_port(intel_dp)->port;
2159

2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
	if (port != PORT_A)
		return;

	intel_dp_link_down(intel_dp);
	ironlake_edp_pll_off(intel_dp);
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2172 2173
}

2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2191
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2192
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2193
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2194

2195 2196 2197 2198 2199 2200 2201 2202 2203
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2204
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2205
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2206 2207 2208 2209

	mutex_unlock(&dev_priv->dpio_lock);
}

2210
static void intel_enable_dp(struct intel_encoder *encoder)
2211
{
2212 2213 2214 2215
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2216

2217 2218
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2219

2220
	intel_edp_panel_vdd_on(intel_dp);
2221
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2222
	intel_dp_start_link_train(intel_dp);
2223
	intel_edp_panel_on(intel_dp);
2224
	intel_edp_panel_vdd_off(intel_dp, true);
2225
	intel_dp_complete_link_train(intel_dp);
2226
	intel_dp_stop_link_train(intel_dp);
2227
}
2228

2229 2230
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2231 2232
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2233
	intel_enable_dp(encoder);
2234
	intel_edp_backlight_on(intel_dp);
2235
}
2236

2237 2238
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2239 2240
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2241
	intel_edp_backlight_on(intel_dp);
2242 2243
}

2244
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2245 2246 2247 2248
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2249 2250
	intel_dp_prepare(encoder);

2251 2252 2253
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2254
		ironlake_edp_pll_on(intel_dp);
2255
	}
2256 2257 2258
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2259
{
2260
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2261
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2262
	struct drm_device *dev = encoder->base.dev;
2263
	struct drm_i915_private *dev_priv = dev->dev_private;
2264
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2265
	enum dpio_channel port = vlv_dport_to_channel(dport);
2266
	int pipe = intel_crtc->pipe;
2267
	struct edp_power_seq power_seq;
2268
	u32 val;
2269

2270
	mutex_lock(&dev_priv->dpio_lock);
2271

2272
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2273 2274 2275 2276 2277 2278
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2279 2280 2281
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2282

2283 2284
	mutex_unlock(&dev_priv->dpio_lock);

2285 2286
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
V
Ville Syrjälä 已提交
2287
		mutex_lock(&dev_priv->pps_mutex);
2288 2289 2290
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
V
Ville Syrjälä 已提交
2291
		mutex_unlock(&dev_priv->pps_mutex);
2292
	}
2293

2294 2295
	intel_enable_dp(encoder);

2296
	vlv_wait_port_ready(dev_priv, dport);
2297 2298
}

2299
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2300 2301 2302 2303
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2304 2305
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2306
	enum dpio_channel port = vlv_dport_to_channel(dport);
2307
	int pipe = intel_crtc->pipe;
2308

2309 2310
	intel_dp_prepare(encoder);

2311
	/* Program Tx lane resets to default */
2312
	mutex_lock(&dev_priv->dpio_lock);
2313
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2314 2315
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2316
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2317 2318 2319 2320 2321 2322
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2323 2324 2325
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2326
	mutex_unlock(&dev_priv->dpio_lock);
2327 2328
}

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq power_seq;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2341
	u32 val;
2342 2343

	mutex_lock(&dev_priv->dpio_lock);
2344 2345

	/* Deassert soft data lane reset*/
2346
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2347
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2348 2349 2350 2351 2352 2353 2354 2355 2356
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2357

2358
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2359
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2360
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2361 2362

	/* Program Tx lane latency optimal setting*/
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
V
Ville Syrjälä 已提交
2382
		mutex_lock(&dev_priv->pps_mutex);
2383 2384 2385
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
V
Ville Syrjälä 已提交
2386
		mutex_unlock(&dev_priv->pps_mutex);
2387 2388 2389 2390 2391 2392 2393
	}

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2405 2406
	intel_dp_prepare(encoder);

2407 2408
	mutex_lock(&dev_priv->dpio_lock);

2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2460
/*
2461 2462
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2463 2464 2465
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2466
 */
2467 2468 2469
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2470
{
2471 2472
	ssize_t ret;
	int i;
2473 2474

	for (i = 0; i < 3; i++) {
2475 2476 2477
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2478 2479
		msleep(1);
	}
2480

2481
	return ret;
2482 2483 2484 2485 2486 2487 2488
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2489
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2490
{
2491 2492 2493 2494
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2495 2496
}

2497
/* These are source-specific values. */
2498
static uint8_t
K
Keith Packard 已提交
2499
intel_dp_voltage_max(struct intel_dp *intel_dp)
2500
{
2501
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2502
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2503

2504
	if (IS_VALLEYVIEW(dev))
2505
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2506
	else if (IS_GEN7(dev) && port == PORT_A)
2507
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2508
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2509
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2510
	else
2511
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2512 2513 2514 2515 2516
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2517
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2518
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2519

2520
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2521
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2522 2523 2524 2525 2526 2527 2528
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2529
		default:
2530
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2531
		}
2532 2533
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2534 2535 2536 2537 2538 2539 2540
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2541
		default:
2542
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2543
		}
2544
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2545
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2546 2547 2548 2549 2550
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2551
		default:
2552
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2553 2554 2555
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2556 2557 2558 2559 2560 2561 2562
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2563
		default:
2564
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2565
		}
2566 2567 2568
	}
}

2569 2570 2571 2572 2573
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2574 2575
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2576 2577 2578
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2579
	enum dpio_channel port = vlv_dport_to_channel(dport);
2580
	int pipe = intel_crtc->pipe;
2581 2582

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2583
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2584 2585
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2586
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2587 2588 2589
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2590
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2591 2592 2593
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2594
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2595 2596 2597
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2598
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2599 2600 2601 2602 2603 2604 2605
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2606
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2607 2608
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2609
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2610 2611 2612
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
2613
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2614 2615 2616
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
2617
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2618 2619 2620 2621 2622 2623 2624
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2625
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2626 2627
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2628
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2629 2630 2631
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
2632
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2633 2634 2635 2636 2637 2638 2639
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2640
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2641 2642
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2643
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2655
	mutex_lock(&dev_priv->dpio_lock);
2656 2657 2658
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2659
			 uniqtranscale_reg_value);
2660 2661 2662 2663
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2664
	mutex_unlock(&dev_priv->dpio_lock);
2665 2666 2667 2668

	return 0;
}

2669 2670 2671 2672 2673 2674
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2675
	u32 deemph_reg_value, margin_reg_value, val;
2676 2677
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2678 2679
	enum pipe pipe = intel_crtc->pipe;
	int i;
2680 2681

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2682
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2683
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2684
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2685 2686 2687
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
2688
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2689 2690 2691
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
2692
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2693 2694 2695
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
2696
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2697 2698 2699 2700 2701 2702 2703 2704
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
2705
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2706
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2707
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2708 2709 2710
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
2711
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2712 2713 2714
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
2715
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2716 2717 2718 2719 2720 2721 2722
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
2723
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2724
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2725
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2726 2727 2728
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
2729
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2730 2731 2732 2733 2734 2735 2736
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
2737
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2738
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2739
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
2754 2755 2756 2757 2758 2759 2760
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2761 2762

	/* Program swing deemph */
2763 2764 2765 2766 2767 2768
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
2769 2770

	/* Program swing margin */
2771 2772
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2773 2774
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
2775 2776
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
2777 2778

	/* Disable unique transition scale */
2779 2780 2781 2782 2783
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
2784 2785

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2786
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
2787
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2788
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
2789 2790 2791 2792 2793 2794 2795

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
2796 2797 2798 2799 2800
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
2801

2802 2803 2804 2805 2806 2807
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
2808 2809 2810
	}

	/* Start swing calculation */
2811 2812 2813 2814 2815 2816 2817
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

2829
static void
J
Jani Nikula 已提交
2830 2831
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2832 2833 2834 2835
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2836 2837
	uint8_t voltage_max;
	uint8_t preemph_max;
2838

2839
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2840 2841
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2842 2843 2844 2845 2846 2847 2848

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2849
	voltage_max = intel_dp_voltage_max(intel_dp);
2850 2851
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2852

K
Keith Packard 已提交
2853 2854 2855
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2856 2857

	for (lane = 0; lane < 4; lane++)
2858
		intel_dp->train_set[lane] = v | p;
2859 2860 2861
}

static uint32_t
2862
intel_gen4_signal_levels(uint8_t train_set)
2863
{
2864
	uint32_t	signal_levels = 0;
2865

2866
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2867
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2868 2869 2870
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
2871
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2872 2873
		signal_levels |= DP_VOLTAGE_0_6;
		break;
2874
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2875 2876
		signal_levels |= DP_VOLTAGE_0_8;
		break;
2877
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2878 2879 2880
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2881
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2882
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2883 2884 2885
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
2886
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2887 2888
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
2889
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2890 2891
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
2892
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2893 2894 2895 2896 2897 2898
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2899 2900 2901 2902
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2903 2904 2905
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2906 2907
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
2908
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2909
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
2910
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2911 2912
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
2913
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2914 2915
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
2916
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2917 2918
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
2919
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2920
	default:
2921 2922 2923
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2924 2925 2926
	}
}

K
Keith Packard 已提交
2927 2928 2929 2930 2931 2932 2933
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2934
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
2935
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
2936
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
2937
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2938
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
2939 2940
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

2941
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
2942
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
2943
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
2944 2945
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

2946
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
2947
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
2948
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
2949 2950 2951 2952 2953 2954 2955 2956 2957
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2958 2959
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2960
intel_hsw_signal_levels(uint8_t train_set)
2961
{
2962 2963 2964
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2965
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
2966
		return DDI_BUF_TRANS_SELECT(0);
2967
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
2968
		return DDI_BUF_TRANS_SELECT(1);
2969
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
2970
		return DDI_BUF_TRANS_SELECT(2);
2971
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
2972
		return DDI_BUF_TRANS_SELECT(3);
2973

2974
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
2975
		return DDI_BUF_TRANS_SELECT(4);
2976
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
2977
		return DDI_BUF_TRANS_SELECT(5);
2978
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
2979
		return DDI_BUF_TRANS_SELECT(6);
2980

2981
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
2982
		return DDI_BUF_TRANS_SELECT(7);
2983
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
2984
		return DDI_BUF_TRANS_SELECT(8);
2985 2986 2987
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
2988
		return DDI_BUF_TRANS_SELECT(0);
2989 2990 2991
	}
}

2992 2993 2994 2995 2996
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2997
	enum port port = intel_dig_port->port;
2998 2999 3000 3001
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3002
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3003 3004
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3005 3006 3007
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3008 3009 3010
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3011
	} else if (IS_GEN7(dev) && port == PORT_A) {
3012 3013
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3014
	} else if (IS_GEN6(dev) && port == PORT_A) {
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3027
static bool
C
Chris Wilson 已提交
3028
intel_dp_set_link_train(struct intel_dp *intel_dp,
3029
			uint32_t *DP,
3030
			uint8_t dp_train_pat)
3031
{
3032 3033
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3034
	struct drm_i915_private *dev_priv = dev->dev_private;
3035
	enum port port = intel_dig_port->port;
3036 3037
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3038

3039
	if (HAS_DDI(dev)) {
3040
		uint32_t temp = I915_READ(DP_TP_CTL(port));
3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
3063
		I915_WRITE(DP_TP_CTL(port), temp);
3064

3065
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3066
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
3067 3068 3069

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
3070
			*DP |= DP_LINK_TRAIN_OFF_CPT;
3071 3072
			break;
		case DP_TRAINING_PATTERN_1:
3073
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
3074 3075
			break;
		case DP_TRAINING_PATTERN_2:
3076
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
3077 3078 3079
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
3080
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
3081 3082 3083 3084
			break;
		}

	} else {
3085 3086 3087 3088
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;
3089 3090 3091

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
3092
			*DP |= DP_LINK_TRAIN_OFF;
3093 3094
			break;
		case DP_TRAINING_PATTERN_1:
3095
			*DP |= DP_LINK_TRAIN_PAT_1;
3096 3097
			break;
		case DP_TRAINING_PATTERN_2:
3098
			*DP |= DP_LINK_TRAIN_PAT_2;
3099 3100
			break;
		case DP_TRAINING_PATTERN_3:
3101 3102 3103 3104 3105 3106
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
3107 3108 3109 3110
			break;
		}
	}

3111
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3112
	POSTING_READ(intel_dp->output_reg);
3113

3114 3115
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3116
	    DP_TRAINING_PATTERN_DISABLE) {
3117 3118 3119 3120 3121 3122
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3123
	}
3124

3125 3126
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3127 3128

	return ret == len;
3129 3130
}

3131 3132 3133 3134
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3135
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3136 3137 3138 3139 3140 3141
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3142
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3155 3156
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3157 3158 3159 3160

	return ret == intel_dp->lane_count;
}

3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3192
/* Enable corresponding port and start training pattern 1 */
3193
void
3194
intel_dp_start_link_train(struct intel_dp *intel_dp)
3195
{
3196
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3197
	struct drm_device *dev = encoder->dev;
3198 3199
	int i;
	uint8_t voltage;
3200
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3201
	uint32_t DP = intel_dp->DP;
3202
	uint8_t link_config[2];
3203

P
Paulo Zanoni 已提交
3204
	if (HAS_DDI(dev))
3205 3206
		intel_ddi_prepare_link_retrain(encoder);

3207
	/* Write the link configuration data */
3208 3209 3210 3211
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3212
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3213 3214 3215

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3216
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3217 3218

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3219

3220 3221 3222 3223 3224 3225 3226 3227
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3228
	voltage = 0xff;
3229 3230
	voltage_tries = 0;
	loop_tries = 0;
3231
	for (;;) {
3232
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3233

3234
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3235 3236
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3237
			break;
3238
		}
3239

3240
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3241
			DRM_DEBUG_KMS("clock recovery OK\n");
3242 3243 3244 3245 3246 3247
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3248
				break;
3249
		if (i == intel_dp->lane_count) {
3250 3251
			++loop_tries;
			if (loop_tries == 5) {
3252
				DRM_ERROR("too many full retries, give up\n");
3253 3254
				break;
			}
3255 3256 3257
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3258 3259 3260
			voltage_tries = 0;
			continue;
		}
3261

3262
		/* Check to see if we've tried the same voltage 5 times */
3263
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3264
			++voltage_tries;
3265
			if (voltage_tries == 5) {
3266
				DRM_ERROR("too many voltage retries, give up\n");
3267 3268 3269 3270 3271
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3272

3273 3274 3275 3276 3277
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3278 3279
	}

3280 3281 3282
	intel_dp->DP = DP;
}

3283
void
3284 3285 3286
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3287
	int tries, cr_tries;
3288
	uint32_t DP = intel_dp->DP;
3289 3290 3291 3292 3293
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3294

3295
	/* channel equalization */
3296
	if (!intel_dp_set_link_train(intel_dp, &DP,
3297
				     training_pattern |
3298 3299 3300 3301 3302
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3303
	tries = 0;
3304
	cr_tries = 0;
3305 3306
	channel_eq = false;
	for (;;) {
3307
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3308

3309 3310 3311 3312 3313
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3314
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3315 3316
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3317
			break;
3318
		}
3319

3320
		/* Make sure clock is still ok */
3321
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3322
			intel_dp_start_link_train(intel_dp);
3323
			intel_dp_set_link_train(intel_dp, &DP,
3324
						training_pattern |
3325
						DP_LINK_SCRAMBLING_DISABLE);
3326 3327 3328 3329
			cr_tries++;
			continue;
		}

3330
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3331 3332 3333
			channel_eq = true;
			break;
		}
3334

3335 3336 3337 3338
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
3339
			intel_dp_set_link_train(intel_dp, &DP,
3340
						training_pattern |
3341
						DP_LINK_SCRAMBLING_DISABLE);
3342 3343 3344 3345
			tries = 0;
			cr_tries++;
			continue;
		}
3346

3347 3348 3349 3350 3351
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3352
		++tries;
3353
	}
3354

3355 3356 3357 3358
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3359
	if (channel_eq)
M
Masanari Iida 已提交
3360
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3361

3362 3363 3364 3365
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3366
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3367
				DP_TRAINING_PATTERN_DISABLE);
3368 3369 3370
}

static void
C
Chris Wilson 已提交
3371
intel_dp_link_down(struct intel_dp *intel_dp)
3372
{
3373
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3374
	enum port port = intel_dig_port->port;
3375
	struct drm_device *dev = intel_dig_port->base.base.dev;
3376
	struct drm_i915_private *dev_priv = dev->dev_private;
3377 3378
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3379
	uint32_t DP = intel_dp->DP;
3380

3381
	if (WARN_ON(HAS_DDI(dev)))
3382 3383
		return;

3384
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3385 3386
		return;

3387
	DRM_DEBUG_KMS("\n");
3388

3389
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3390
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3391
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3392
	} else {
3393 3394 3395 3396
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3397
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3398
	}
3399
	POSTING_READ(intel_dp->output_reg);
3400

3401
	if (HAS_PCH_IBX(dev) &&
3402
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3403
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3404

3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3419 3420 3421 3422
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3423 3424 3425
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3426
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3427 3428
	}

3429
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3430 3431
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3432
	msleep(intel_dp->panel_power_down_delay);
3433 3434
}

3435 3436
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3437
{
R
Rodrigo Vivi 已提交
3438 3439 3440 3441
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3442 3443
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3444
		return false; /* aux transfer failed */
3445

3446
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3447

3448 3449 3450
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3451 3452
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3453
	if (is_edp(intel_dp)) {
3454 3455 3456
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3457 3458
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3459
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3460
		}
3461 3462
	}

3463 3464 3465 3466 3467 3468 3469 3470
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

3471 3472 3473 3474 3475 3476 3477
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3478 3479 3480
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3481 3482 3483
		return false; /* downstream port status fetch failed */

	return true;
3484 3485
}

3486 3487 3488 3489 3490 3491 3492 3493
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3494
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
3495

3496
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3497 3498 3499
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3500
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3501 3502
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
3503

3504
	intel_edp_panel_vdd_off(intel_dp, false);
3505 3506
}

3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3518
	intel_edp_panel_vdd_on(intel_dp);
3519 3520 3521 3522 3523 3524 3525 3526 3527
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}
3528
	intel_edp_panel_vdd_off(intel_dp, false);
3529 3530 3531 3532 3533

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3534 3535 3536 3537 3538 3539 3540 3541
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

3542
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
3543 3544 3545 3546 3547
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

3548 3549
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
3550 3551 3552 3553 3554 3555
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

3556
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3557 3558
		return -EAGAIN;

3559
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3560 3561 3562
	return 0;
}

3563 3564 3565
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3566 3567 3568
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3569 3570
}

3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3585 3586 3587 3588
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3589
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3590 3591
}

3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

			DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
					DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3649 3650 3651 3652 3653 3654 3655 3656
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
P
Paulo Zanoni 已提交
3657
void
C
Chris Wilson 已提交
3658
intel_dp_check_link_status(struct intel_dp *intel_dp)
3659
{
3660
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3661
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3662
	u8 sink_irq_vector;
3663
	u8 link_status[DP_LINK_STATUS_SIZE];
3664

3665 3666
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

3667
	if (!intel_encoder->connectors_active)
3668
		return;
3669

3670
	if (WARN_ON(!intel_encoder->base.crtc))
3671 3672
		return;

3673 3674 3675
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

3676
	/* Try to read receiver status if the link appears to be up */
3677
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3678 3679 3680
		return;
	}

3681
	/* Now read the DPCD to see if it's actually running */
3682
	if (!intel_dp_get_dpcd(intel_dp)) {
3683 3684 3685
		return;
	}

3686 3687 3688 3689
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3690 3691 3692
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3693 3694 3695 3696 3697 3698 3699

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3700
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3701
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3702
			      intel_encoder->base.name);
3703 3704
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3705
		intel_dp_stop_link_train(intel_dp);
3706
	}
3707 3708
}

3709
/* XXX this is probably wrong for multiple downstream ports */
3710
static enum drm_connector_status
3711
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3712
{
3713 3714 3715 3716 3717 3718 3719 3720
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3721
		return connector_status_connected;
3722 3723

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3724 3725
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3726
		uint8_t reg;
3727 3728 3729

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3730
			return connector_status_unknown;
3731

3732 3733
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3734 3735 3736
	}

	/* If no HPD, poke DDC gently */
3737
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3738
		return connector_status_connected;
3739 3740

	/* Well we tried, say unknown for unreliable port types */
3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3753 3754 3755

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3756
	return connector_status_disconnected;
3757 3758
}

3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

3772
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3773
ironlake_dp_detect(struct intel_dp *intel_dp)
3774
{
3775
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3776 3777
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3778

3779 3780 3781
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3782
	return intel_dp_detect_dpcd(intel_dp);
3783 3784
}

3785
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3786
g4x_dp_detect(struct intel_dp *intel_dp)
3787
{
3788
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3789
	struct drm_i915_private *dev_priv = dev->dev_private;
3790
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3791
	uint32_t bit;
3792

3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3821 3822
	}

3823
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3824 3825
		return connector_status_disconnected;

3826
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3827 3828
}

3829
static struct edid *
3830
intel_dp_get_edid(struct intel_dp *intel_dp)
3831
{
3832
	struct intel_connector *intel_connector = intel_dp->attached_connector;
3833

3834 3835 3836 3837
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3838 3839
			return NULL;

J
Jani Nikula 已提交
3840
		return drm_edid_duplicate(intel_connector->edid);
3841 3842 3843 3844
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
3845

3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;

	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
3859 3860
}

3861 3862
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
3863
{
3864
	struct intel_connector *intel_connector = intel_dp->attached_connector;
3865

3866 3867
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
3868

3869 3870
	intel_dp->has_audio = false;
}
3871

3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}

static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
3890 3891
}

Z
Zhenyu Wang 已提交
3892 3893 3894 3895
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3896 3897
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3898
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
3899
	enum drm_connector_status status;
3900
	enum intel_display_power_domain power_domain;
3901
	bool ret;
Z
Zhenyu Wang 已提交
3902

3903
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3904
		      connector->base.id, connector->name);
3905
	intel_dp_unset_edid(intel_dp);
3906

3907 3908 3909 3910
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3911
		return connector_status_disconnected;
3912 3913
	}

3914
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
3915

3916 3917 3918 3919
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
3920 3921 3922 3923
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
3924
		goto out;
Z
Zhenyu Wang 已提交
3925

3926 3927
	intel_dp_probe_oui(intel_dp);

3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

3938
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
3939

3940 3941
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3942 3943 3944
	status = connector_status_connected;

out:
3945
	intel_dp_power_put(intel_dp, power_domain);
3946
	return status;
3947 3948
}

3949 3950
static void
intel_dp_force(struct drm_connector *connector)
3951
{
3952
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3953
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3954
	enum intel_display_power_domain power_domain;
3955

3956 3957 3958
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
3959

3960 3961
	if (connector->status != connector_status_connected)
		return;
3962

3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
3984

3985
	/* if eDP has no EDID, fall back to fixed mode */
3986 3987
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
3988
		struct drm_display_mode *mode;
3989 3990

		mode = drm_mode_duplicate(connector->dev,
3991
					  intel_connector->panel.fixed_mode);
3992
		if (mode) {
3993 3994 3995 3996
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
3997

3998
	return 0;
3999 4000
}

4001 4002 4003 4004
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4005
	struct edid *edid;
4006

4007 4008
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4009
		has_audio = drm_detect_monitor_audio(edid);
4010

4011 4012 4013
	return has_audio;
}

4014 4015 4016 4017 4018
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4019
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4020
	struct intel_connector *intel_connector = to_intel_connector(connector);
4021 4022
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4023 4024
	int ret;

4025
	ret = drm_object_property_set_value(&connector->base, property, val);
4026 4027 4028
	if (ret)
		return ret;

4029
	if (property == dev_priv->force_audio_property) {
4030 4031 4032 4033
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4034 4035
			return 0;

4036
		intel_dp->force_audio = i;
4037

4038
		if (i == HDMI_AUDIO_AUTO)
4039 4040
			has_audio = intel_dp_detect_audio(connector);
		else
4041
			has_audio = (i == HDMI_AUDIO_ON);
4042 4043

		if (has_audio == intel_dp->has_audio)
4044 4045
			return 0;

4046
		intel_dp->has_audio = has_audio;
4047 4048 4049
		goto done;
	}

4050
	if (property == dev_priv->broadcast_rgb_property) {
4051 4052 4053
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4069 4070 4071 4072 4073

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4074 4075 4076
		goto done;
	}

4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4093 4094 4095
	return -EINVAL;

done:
4096 4097
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4098 4099 4100 4101

	return 0;
}

4102
static void
4103
intel_dp_connector_destroy(struct drm_connector *connector)
4104
{
4105
	struct intel_connector *intel_connector = to_intel_connector(connector);
4106

4107 4108
	intel_dp_unset_edid(intel_attached_dp(connector));

4109 4110 4111
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4112 4113 4114
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4115
		intel_panel_fini(&intel_connector->panel);
4116

4117
	drm_connector_cleanup(connector);
4118
	kfree(connector);
4119 4120
}

P
Paulo Zanoni 已提交
4121
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4122
{
4123 4124
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4125
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
V
Ville Syrjälä 已提交
4126
	struct drm_i915_private *dev_priv = dev->dev_private;
4127

4128
	drm_dp_aux_unregister(&intel_dp->aux);
4129
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4130
	drm_encoder_cleanup(encoder);
4131 4132
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
V
Ville Syrjälä 已提交
4133
		mutex_lock(&dev_priv->pps_mutex);
4134
		edp_panel_vdd_off_sync(intel_dp);
V
Ville Syrjälä 已提交
4135
		mutex_unlock(&dev_priv->pps_mutex);
4136 4137 4138 4139
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4140
	}
4141
	kfree(intel_dig_port);
4142 4143
}

4144 4145 4146
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
V
Ville Syrjälä 已提交
4147 4148
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
4149 4150 4151 4152

	if (!is_edp(intel_dp))
		return;

V
Ville Syrjälä 已提交
4153
	mutex_lock(&dev_priv->pps_mutex);
4154
	edp_panel_vdd_off_sync(intel_dp);
V
Ville Syrjälä 已提交
4155
	mutex_unlock(&dev_priv->pps_mutex);
4156 4157
}

4158 4159 4160 4161 4162
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
	intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
}

4163
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4164
	.dpms = intel_connector_dpms,
4165
	.detect = intel_dp_detect,
4166
	.force = intel_dp_force,
4167
	.fill_modes = drm_helper_probe_single_connector_modes,
4168
	.set_property = intel_dp_set_property,
4169
	.destroy = intel_dp_connector_destroy,
4170 4171 4172 4173 4174
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4175
	.best_encoder = intel_best_encoder,
4176 4177 4178
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4179
	.reset = intel_dp_encoder_reset,
4180
	.destroy = intel_dp_encoder_destroy,
4181 4182
};

4183
void
4184
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4185
{
4186
	return;
4187
}
4188

4189 4190 4191 4192
bool
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4193
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4194 4195
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4196 4197 4198
	enum intel_display_power_domain power_domain;
	bool ret = true;

4199 4200
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4201

4202 4203
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4204
		      long_hpd ? "long" : "short");
4205

4206 4207 4208
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223
	if (long_hpd) {
		if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
			goto mst_fail;

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4224
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4225 4226 4227 4228 4229 4230 4231 4232
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4233
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4234
			intel_dp_check_link_status(intel_dp);
4235
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4236 4237
		}
	}
4238 4239
	ret = false;
	goto put_power;
4240 4241 4242 4243 4244 4245 4246
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4247 4248 4249 4250
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4251 4252
}

4253 4254
/* Return which DP Port should be selected for Transcoder DP control */
int
4255
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4256 4257
{
	struct drm_device *dev = crtc->dev;
4258 4259
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4260

4261 4262
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4263

4264 4265
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4266
			return intel_dp->output_reg;
4267
	}
C
Chris Wilson 已提交
4268

4269 4270 4271
	return -1;
}

4272
/* check the VBT to see whether the eDP is on DP-D port */
4273
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4274 4275
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4276
	union child_device_config *p_child;
4277
	int i;
4278 4279 4280 4281 4282
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4283

4284 4285 4286
	if (port == PORT_A)
		return true;

4287
	if (!dev_priv->vbt.child_dev_num)
4288 4289
		return false;

4290 4291
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4292

4293
		if (p_child->common.dvo_port == port_mapping[port] &&
4294 4295
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4296 4297 4298 4299 4300
			return true;
	}
	return false;
}

4301
void
4302 4303
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4304 4305
	struct intel_connector *intel_connector = to_intel_connector(connector);

4306
	intel_attach_force_audio_property(connector);
4307
	intel_attach_broadcast_rgb_property(connector);
4308
	intel_dp->color_range_auto = true;
4309 4310 4311

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4312 4313
		drm_object_attach_property(
			&connector->base,
4314
			connector->dev->mode_config.scaling_mode_property,
4315 4316
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4317
	}
4318 4319
}

4320 4321 4322 4323 4324 4325 4326
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4327 4328
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4329 4330
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
4331 4332 4333 4334
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
4335
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4336

V
Ville Syrjälä 已提交
4337 4338
	lockdep_assert_held(&dev_priv->pps_mutex);

4339
	if (HAS_PCH_SPLIT(dev)) {
4340
		pp_ctrl_reg = PCH_PP_CONTROL;
4341 4342 4343 4344
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4345 4346 4347 4348 4349 4350
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4351
	}
4352 4353 4354

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4355
	pp = ironlake_get_pp_control(intel_dp);
4356
	I915_WRITE(pp_ctrl_reg, pp);
4357

4358 4359 4360
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4381
	vbt = dev_priv->vbt.edp_pps;
4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4435 4436 4437
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
4438
	enum port port = dp_to_dig_port(intel_dp)->port;
4439

V
Ville Syrjälä 已提交
4440 4441
	lockdep_assert_held(&dev_priv->pps_mutex);

4442 4443 4444 4445 4446
	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4447 4448 4449 4450 4451
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4452 4453
	}

4454 4455 4456 4457 4458 4459 4460 4461
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4462
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4463 4464
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4465
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4466 4467
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4468
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4469
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4470 4471 4472 4473
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4474
	if (IS_VALLEYVIEW(dev)) {
4475
		port_sel = PANEL_PORT_SELECT_VLV(port);
4476
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4477
		if (port == PORT_A)
4478
			port_sel = PANEL_PORT_SELECT_DPA;
4479
		else
4480
			port_sel = PANEL_PORT_SELECT_DPD;
4481 4482
	}

4483 4484 4485 4486 4487
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4488 4489

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4490 4491 4492
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4493 4494
}

4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

4516 4517 4518 4519 4520
	/*
	 * FIXME: This needs proper synchronization with psr state. But really
	 * hard to tell without seeing the user of this function of this code.
	 * Check locking and ordering once that lands.
	 */
4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
4561
			intel_dp_set_m_n(intel_crtc);
4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4601
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4602 4603 4604 4605 4606 4607 4608
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
4609
		DRM_DEBUG_KMS("DRRS not supported\n");
4610 4611 4612
		return NULL;
	}

4613 4614 4615 4616
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

4617 4618 4619
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4620
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4621 4622 4623
	return downclock_mode;
}

4624 4625 4626 4627 4628 4629 4630 4631 4632 4633
void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_dp *intel_dp;
	enum intel_display_power_domain power_domain;

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		return;

V
Ville Syrjälä 已提交
4634 4635
	mutex_lock(&dev_priv->pps_mutex);

4636 4637
	intel_dp = enc_to_intel_dp(&intel_encoder->base);
	if (!edp_have_panel_vdd(intel_dp))
V
Ville Syrjälä 已提交
4638
		goto out;
4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649
	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
V
Ville Syrjälä 已提交
4650 4651
 out:
	mutex_unlock(&dev_priv->pps_mutex);
4652 4653
}

4654
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4655 4656
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
4657 4658 4659
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4660 4661
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4662 4663
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4664
	struct drm_display_mode *downclock_mode = NULL;
4665 4666 4667 4668
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

4669 4670
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4671 4672 4673
	if (!is_edp(intel_dp))
		return true;

4674
	intel_edp_panel_vdd_sanitize(intel_encoder);
4675

4676
	/* Cache DPCD and EDID for edp. */
4677
	intel_edp_panel_vdd_on(intel_dp);
4678
	has_dpcd = intel_dp_get_dpcd(intel_dp);
4679
	intel_edp_panel_vdd_off(intel_dp, false);
4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
V
Ville Syrjälä 已提交
4693
	mutex_lock(&dev_priv->pps_mutex);
4694
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
V
Ville Syrjälä 已提交
4695
	mutex_unlock(&dev_priv->pps_mutex);
4696

4697
	mutex_lock(&dev->mode_config.mutex);
4698
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
4717 4718 4719
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
4731
	mutex_unlock(&dev->mode_config.mutex);
4732

4733 4734 4735 4736 4737
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
	}

4738
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
4739
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
4740 4741 4742 4743 4744
	intel_panel_setup_backlight(connector);

	return true;
}

4745
bool
4746 4747
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
4748
{
4749 4750 4751 4752
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4753
	struct drm_i915_private *dev_priv = dev->dev_private;
4754
	enum port port = intel_dig_port->port;
4755
	struct edp_power_seq power_seq = { 0 };
4756
	int type;
4757

4758 4759 4760 4761 4762 4763 4764 4765 4766 4767
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

4768 4769
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

4770 4771
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
4772
	intel_dp->attached_connector = intel_connector;
4773

4774
	if (intel_dp_is_edp(dev, port))
4775
		type = DRM_MODE_CONNECTOR_eDP;
4776 4777
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
4778

4779 4780 4781 4782 4783 4784 4785 4786
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

4787 4788 4789 4790
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

4791
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
4792 4793 4794 4795 4796
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

4797
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4798
			  edp_panel_vdd_work);
4799

4800
	intel_connector_attach_encoder(intel_connector, intel_encoder);
4801
	drm_connector_register(connector);
4802

P
Paulo Zanoni 已提交
4803
	if (HAS_DDI(dev))
4804 4805 4806
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
4807
	intel_connector->unregister = intel_dp_connector_unregister;
4808

4809
	/* Set up the hotplug pin. */
4810 4811
	switch (port) {
	case PORT_A:
4812
		intel_encoder->hpd_pin = HPD_PORT_A;
4813 4814
		break;
	case PORT_B:
4815
		intel_encoder->hpd_pin = HPD_PORT_B;
4816 4817
		break;
	case PORT_C:
4818
		intel_encoder->hpd_pin = HPD_PORT_C;
4819 4820
		break;
	case PORT_D:
4821
		intel_encoder->hpd_pin = HPD_PORT_D;
4822 4823
		break;
	default:
4824
		BUG();
4825 4826
	}

4827
	if (is_edp(intel_dp)) {
V
Ville Syrjälä 已提交
4828
		mutex_lock(&dev_priv->pps_mutex);
4829
		intel_dp_init_panel_power_timestamps(intel_dp);
4830
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
V
Ville Syrjälä 已提交
4831
		mutex_unlock(&dev_priv->pps_mutex);
4832
	}
4833

4834
	intel_dp_aux_init(intel_dp, intel_connector);
4835

4836 4837 4838 4839 4840 4841 4842
	/* init MST on ports that can support it */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
			intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
		}
	}

4843
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
4844
		drm_dp_aux_unregister(&intel_dp->aux);
4845 4846
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
V
Ville Syrjälä 已提交
4847
			mutex_lock(&dev_priv->pps_mutex);
4848
			edp_panel_vdd_off_sync(intel_dp);
V
Ville Syrjälä 已提交
4849
			mutex_unlock(&dev_priv->pps_mutex);
4850
		}
4851
		drm_connector_unregister(connector);
4852
		drm_connector_cleanup(connector);
4853
		return false;
4854
	}
4855

4856 4857
	intel_dp_add_properties(intel_dp, connector);

4858 4859 4860 4861 4862 4863 4864 4865
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
4866 4867

	return true;
4868
}
4869 4870 4871 4872

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
4873
	struct drm_i915_private *dev_priv = dev->dev_private;
4874 4875 4876 4877 4878
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

4879
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
4880 4881 4882
	if (!intel_dig_port)
		return;

4883
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

4895
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
4896 4897
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
4898
	intel_encoder->get_config = intel_dp_get_config;
4899
	intel_encoder->suspend = intel_dp_encoder_suspend;
4900
	if (IS_CHERRYVIEW(dev)) {
4901
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
4902 4903
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4904
		intel_encoder->post_disable = chv_post_disable_dp;
4905
	} else if (IS_VALLEYVIEW(dev)) {
4906
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
4907 4908
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4909
		intel_encoder->post_disable = vlv_post_disable_dp;
4910
	} else {
4911 4912
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
4913
		intel_encoder->post_disable = g4x_post_disable_dp;
4914
	}
4915

4916
	intel_dig_port->port = port;
4917 4918
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
4919
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4920 4921 4922 4923 4924 4925 4926 4927
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
4928
	intel_encoder->cloneable = 0;
4929 4930
	intel_encoder->hot_plug = intel_dp_hot_plug;

4931 4932 4933
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

4934 4935 4936
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
4937
		kfree(intel_connector);
4938
	}
4939
}
4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}