intel_dp.c 149.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

63 64
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
65
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
66 67 68 69
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

88 89 90 91 92 93 94 95 96
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
97 98 99
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
100 101
}

102
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
103
{
104 105 106
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
107 108
}

109 110
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
111
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
112 113
}

C
Chris Wilson 已提交
114
static void intel_dp_link_down(struct intel_dp *intel_dp);
115
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
116
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
117
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
118 119
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
120

121
int
C
Chris Wilson 已提交
122
intel_dp_max_link_bw(struct intel_dp *intel_dp)
123
{
124
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
125
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
126 127 128 129 130

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
131
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
132 133
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
134 135 136 137
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
138
		break;
139
	default:
140 141
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
142 143 144 145 146 147
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193
static enum drm_mode_status
194 195 196
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
197
	struct intel_dp *intel_dp = intel_attached_dp(connector);
198 199
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
200 201
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
202

203 204
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
205 206
			return MODE_PANEL;

207
		if (mode->vdisplay > fixed_mode->vdisplay)
208
			return MODE_PANEL;
209 210

		target_clock = fixed_mode->clock;
211 212
	}

213
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
214
	max_lanes = intel_dp_max_lane_count(intel_dp);
215 216 217 218 219

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
220
		return MODE_CLOCK_HIGH;
221 222 223 224

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

225 226 227
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

228 229 230
	return MODE_OK;
}

231
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
232 233 234 235 236 237 238 239 240 241 242
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

243
void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
244 245 246 247 248 249 250 251
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

252 253 254 255 256 257 258
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

259 260 261 262
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

286 287
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
288
				    struct intel_dp *intel_dp);
289 290
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
291
					      struct intel_dp *intel_dp);
292

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

325 326 327 328 329 330 331
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
332
	bool pll_enabled;
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

356 357 358 359 360 361 362 363 364 365
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

366 367 368 369 370 371 372 373 374 375 376 377 378 379
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
380 381 382

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
383 384
}

385 386 387 388 389 390
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
391 392
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
393
	enum pipe pipe;
394

V
Ville Syrjälä 已提交
395
	lockdep_assert_held(&dev_priv->pps_mutex);
396

397 398 399
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
425 426 427
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
428

429 430
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
431 432 433 434 435 436

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
437 438
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
439

440 441 442 443 444
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
445 446 447 448

	return intel_dp->pps_pipe;
}

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
469

470
static enum pipe
471 472 473
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
474 475
{
	enum pipe pipe;
476 477 478 479

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
480 481 482 483

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

484 485 486
		if (!pipe_check(dev_priv, pipe))
			continue;

487
		return pipe;
488 489
	}

490 491 492 493 494 495 496 497 498 499 500 501 502 503
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
504 505 506 507 508 509 510 511 512 513 514
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
515 516 517 518 519 520

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
521 522
	}

523 524 525
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

526 527
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
528 529
}

530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

594
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
595

596
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
597 598
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

599 600 601 602 603 604 605 606 607 608 609
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

610
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
611

612 613 614
	return 0;
}

615
static bool edp_have_panel_power(struct intel_dp *intel_dp)
616
{
617
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
618 619
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
620 621
	lockdep_assert_held(&dev_priv->pps_mutex);

622 623 624 625
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

626
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
627 628
}

629
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
630
{
631
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
632 633
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
634 635
	lockdep_assert_held(&dev_priv->pps_mutex);

636 637 638 639
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

640
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
641 642
}

643 644 645
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
646
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
647
	struct drm_i915_private *dev_priv = dev->dev_private;
648

649 650
	if (!is_edp(intel_dp))
		return;
651

652
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
653 654
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
655 656
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
657 658 659
	}
}

660 661 662 663 664 665
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
666
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
667 668 669
	uint32_t status;
	bool done;

670
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
671
	if (has_aux_irq)
672
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
673
					  msecs_to_jiffies_timeout(10));
674 675 676 677 678 679 680 681 682 683
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

684
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
685
{
686 687
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
688

689 690 691
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
692
	 */
693 694 695 696 697 698 699 700 701 702 703 704 705
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
706
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
707
		else
708
			return 225; /* eDP input clock at 450Mhz */
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
724 725
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
726 727 728 729 730
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
731
	} else  {
732
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
733
	}
734 735
}

736 737 738 739 740
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

741 742 743 744 745 746 747 748 749 750
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
771
	       DP_AUX_CH_CTL_DONE |
772
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
773
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
774
	       timeout |
775
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
776 777
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
778
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
779 780
}

781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

796 797
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
798
		const uint8_t *send, int send_bytes,
799 800 801 802 803 804 805
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
806
	uint32_t aux_clock_divider;
807 808
	int i, ret, recv_bytes;
	uint32_t status;
809
	int try, clock = 0;
810
	bool has_aux_irq = HAS_AUX_IRQ(dev);
811 812
	bool vdd;

813
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
814

815 816 817 818 819 820
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
821
	vdd = edp_panel_vdd_on(intel_dp);
822 823 824 825 826 827 828 829

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
830

831 832
	intel_aux_display_runtime_get(dev_priv);

833 834
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
835
		status = I915_READ_NOTRACE(ch_ctl);
836 837 838 839 840 841 842 843
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
844 845
		ret = -EBUSY;
		goto out;
846 847
	}

848 849 850 851 852 853
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

854
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
855 856 857 858
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
859

860 861 862 863 864
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
865 866
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
867 868

			/* Send the command and wait for it to complete */
869
			I915_WRITE(ch_ctl, send_ctl);
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
886
		if (status & DP_AUX_CH_CTL_DONE)
887 888 889 890
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
891
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
892 893
		ret = -EBUSY;
		goto out;
894 895 896 897 898
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
899
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
900
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
901 902
		ret = -EIO;
		goto out;
903
	}
904 905 906

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
907
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
908
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
909 910
		ret = -ETIMEDOUT;
		goto out;
911 912 913 914 915 916 917
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
918

919
	for (i = 0; i < recv_bytes; i += 4)
920 921
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
922

923 924 925
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
926
	intel_aux_display_runtime_put(dev_priv);
927

928 929 930
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

931
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
932

933
	return ret;
934 935
}

936 937
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
938 939
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
940
{
941 942 943
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
944 945
	int ret;

946 947 948 949
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
950

951 952 953
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
954
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
955
		rxsize = 1;
956

957 958
		if (WARN_ON(txsize > 20))
			return -E2BIG;
959

960
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
961

962 963 964
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
965

966 967 968 969
			/* Return payload size. */
			ret = msg->size;
		}
		break;
970

971 972
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
973
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
974
		rxsize = msg->size + 1;
975

976 977
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
978

979 980 981 982 983 984 985 986 987 988 989
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
990
		}
991 992 993 994 995
		break;

	default:
		ret = -EINVAL;
		break;
996
	}
997

998
	return ret;
999 1000
}

1001 1002 1003 1004
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1005 1006
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1007
	const char *name = NULL;
1008 1009
	int ret;

1010 1011 1012
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1013
		name = "DPDDC-A";
1014
		break;
1015 1016
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1017
		name = "DPDDC-B";
1018
		break;
1019 1020
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1021
		name = "DPDDC-C";
1022
		break;
1023 1024
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1025
		name = "DPDDC-D";
1026 1027 1028
		break;
	default:
		BUG();
1029 1030
	}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1041
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1042

1043
	intel_dp->aux.name = name;
1044 1045
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1046

1047 1048
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1049

1050
	ret = drm_dp_aux_register(&intel_dp->aux);
1051
	if (ret < 0) {
1052
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1053 1054
			  name, ret);
		return;
1055
	}
1056

1057 1058 1059 1060 1061
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1062
		drm_dp_aux_unregister(&intel_dp->aux);
1063
	}
1064 1065
}

1066 1067 1068 1069 1070
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1071 1072 1073
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1074 1075 1076
	intel_connector_unregister(intel_connector);
}

1077
static void
1078
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_bw)
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
{
	u32 ctrl1;

	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
					      SKL_DPLL0);
		break;
	case DP_LINK_BW_2_7:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
					      SKL_DPLL0);
		break;
	case DP_LINK_BW_5_4:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
					      SKL_DPLL0);
		break;
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1104
static void
1105
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1120 1121
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1122
		   struct intel_crtc_state *pipe_config, int link_bw)
1123 1124
{
	struct drm_device *dev = encoder->base.dev;
1125 1126
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1127 1128

	if (IS_G4X(dev)) {
1129 1130
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1131
	} else if (HAS_PCH_SPLIT(dev)) {
1132 1133
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1134 1135 1136
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1137
	} else if (IS_VALLEYVIEW(dev)) {
1138 1139
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1140
	}
1141 1142 1143 1144 1145 1146 1147 1148 1149

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1150 1151 1152
	}
}

P
Paulo Zanoni 已提交
1153
bool
1154
intel_dp_compute_config(struct intel_encoder *encoder,
1155
			struct intel_crtc_state *pipe_config)
1156
{
1157
	struct drm_device *dev = encoder->base.dev;
1158
	struct drm_i915_private *dev_priv = dev->dev_private;
1159
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1160
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1161
	enum port port = dp_to_dig_port(intel_dp)->port;
1162
	struct intel_crtc *intel_crtc = encoder->new_crtc;
1163
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1164
	int lane_count, clock;
1165
	int min_lane_count = 1;
1166
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1167
	/* Conveniently, the link BW constants become indices with a shift...*/
1168
	int min_clock = 0;
1169
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
1170
	int bpp, mode_rate;
1171
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
1172
	int link_avail, link_clock;
1173

1174
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1175 1176
		pipe_config->has_pch_encoder = true;

1177
	pipe_config->has_dp_encoder = true;
1178
	pipe_config->has_drrs = false;
1179
	pipe_config->has_audio = intel_dp->has_audio;
1180

1181 1182 1183
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1184 1185 1186 1187
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1188 1189
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1190 1191
	}

1192
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1193 1194
		return false;

1195 1196
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
1197 1198
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
1199

1200 1201
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1202
	bpp = pipe_config->pipe_bpp;
1203 1204 1205 1206 1207 1208 1209
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1210 1211 1212 1213 1214 1215 1216 1217 1218
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1219
	}
1220

1221
	for (; bpp >= 6*3; bpp -= 2*3) {
1222 1223
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1224

1225 1226
		for (clock = min_clock; clock <= max_clock; clock++) {
			for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1237

1238
	return false;
1239

1240
found:
1241 1242 1243 1244 1245 1246
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1247
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1248 1249 1250 1251 1252
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1253
	if (intel_dp->color_range)
1254
		pipe_config->limited_color_range = true;
1255

1256 1257
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
1258
	pipe_config->pipe_bpp = bpp;
1259
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
1260

1261 1262
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1263
		      pipe_config->port_clock, bpp);
1264 1265
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1266

1267
	intel_link_compute_m_n(bpp, lane_count,
1268 1269
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1270
			       &pipe_config->dp_m_n);
1271

1272
	if (intel_connector->panel.downclock_mode != NULL &&
1273
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1274
			pipe_config->has_drrs = true;
1275 1276 1277 1278 1279 1280
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1281 1282 1283
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
		skl_edp_set_pll_config(pipe_config, intel_dp->link_bw);
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1284 1285 1286
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1287

1288
	return true;
1289 1290
}

1291
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1292
{
1293 1294 1295
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1296 1297 1298
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1299 1300
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1301 1302 1303
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1304
	if (crtc->config->port_clock == 162000) {
1305 1306 1307 1308
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1309
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1310
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1311 1312
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1313
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1314
	}
1315

1316 1317 1318 1319 1320 1321
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1322
static void intel_dp_prepare(struct intel_encoder *encoder)
1323
{
1324
	struct drm_device *dev = encoder->base.dev;
1325
	struct drm_i915_private *dev_priv = dev->dev_private;
1326
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1327
	enum port port = dp_to_dig_port(intel_dp)->port;
1328
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1329
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1330

1331
	/*
K
Keith Packard 已提交
1332
	 * There are four kinds of DP registers:
1333 1334
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1335 1336
	 * 	SNB CPU
	 *	IVB CPU
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1347

1348 1349 1350 1351
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1352

1353 1354
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1355
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1356

1357
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1358
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1359

1360
	/* Split out the IBX/CPU vs CPT settings */
1361

1362
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1363 1364 1365 1366 1367 1368
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1369
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1370 1371
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1372
		intel_dp->DP |= crtc->pipe << 29;
1373
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1374
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1375
			intel_dp->DP |= intel_dp->color_range;
1376 1377 1378 1379 1380 1381 1382

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1383
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1384 1385
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1386 1387 1388 1389 1390 1391
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1392 1393
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1394
	}
1395 1396
}

1397 1398
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1399

1400 1401
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1402

1403 1404
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1405

1406
static void wait_panel_status(struct intel_dp *intel_dp,
1407 1408
				       u32 mask,
				       u32 value)
1409
{
1410
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1411
	struct drm_i915_private *dev_priv = dev->dev_private;
1412 1413
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1414 1415
	lockdep_assert_held(&dev_priv->pps_mutex);

1416 1417
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1418

1419
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1420 1421 1422
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1423

1424
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1425
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1426 1427
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1428
	}
1429 1430

	DRM_DEBUG_KMS("Wait complete\n");
1431
}
1432

1433
static void wait_panel_on(struct intel_dp *intel_dp)
1434 1435
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1436
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1437 1438
}

1439
static void wait_panel_off(struct intel_dp *intel_dp)
1440 1441
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1442
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1443 1444
}

1445
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1446 1447
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1448 1449 1450 1451 1452 1453

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1454
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1455 1456
}

1457
static void wait_backlight_on(struct intel_dp *intel_dp)
1458 1459 1460 1461 1462
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1463
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1464 1465 1466 1467
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1468

1469 1470 1471 1472
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1473
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1474
{
1475 1476 1477
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1478

V
Ville Syrjälä 已提交
1479 1480
	lockdep_assert_held(&dev_priv->pps_mutex);

1481
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1482 1483 1484
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1485 1486
}

1487 1488 1489 1490 1491
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1492
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1493
{
1494
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1495 1496
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1497
	struct drm_i915_private *dev_priv = dev->dev_private;
1498
	enum intel_display_power_domain power_domain;
1499
	u32 pp;
1500
	u32 pp_stat_reg, pp_ctrl_reg;
1501
	bool need_to_disable = !intel_dp->want_panel_vdd;
1502

V
Ville Syrjälä 已提交
1503 1504
	lockdep_assert_held(&dev_priv->pps_mutex);

1505
	if (!is_edp(intel_dp))
1506
		return false;
1507

1508
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1509
	intel_dp->want_panel_vdd = true;
1510

1511
	if (edp_have_panel_vdd(intel_dp))
1512
		return need_to_disable;
1513

1514 1515
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1516

V
Ville Syrjälä 已提交
1517 1518
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1519

1520 1521
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1522

1523
	pp = ironlake_get_pp_control(intel_dp);
1524
	pp |= EDP_FORCE_VDD;
1525

1526 1527
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1528 1529 1530 1531 1532

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1533 1534 1535
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1536
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1537 1538
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1539 1540
		msleep(intel_dp->panel_power_up_delay);
	}
1541 1542 1543 1544

	return need_to_disable;
}

1545 1546 1547 1548 1549 1550 1551
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1552
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1553
{
1554
	bool vdd;
1555

1556 1557 1558
	if (!is_edp(intel_dp))
		return;

1559
	pps_lock(intel_dp);
1560
	vdd = edp_panel_vdd_on(intel_dp);
1561
	pps_unlock(intel_dp);
1562

R
Rob Clark 已提交
1563
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1564
	     port_name(dp_to_dig_port(intel_dp)->port));
1565 1566
}

1567
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1568
{
1569
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1570
	struct drm_i915_private *dev_priv = dev->dev_private;
1571 1572 1573 1574
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1575
	u32 pp;
1576
	u32 pp_stat_reg, pp_ctrl_reg;
1577

V
Ville Syrjälä 已提交
1578
	lockdep_assert_held(&dev_priv->pps_mutex);
1579

1580
	WARN_ON(intel_dp->want_panel_vdd);
1581

1582
	if (!edp_have_panel_vdd(intel_dp))
1583
		return;
1584

V
Ville Syrjälä 已提交
1585 1586
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1587

1588 1589
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1590

1591 1592
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1593

1594 1595
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1596

1597 1598 1599
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1600

1601 1602
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1603

1604 1605
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1606
}
1607

1608
static void edp_panel_vdd_work(struct work_struct *__work)
1609 1610 1611 1612
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1613
	pps_lock(intel_dp);
1614 1615
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1616
	pps_unlock(intel_dp);
1617 1618
}

1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1632 1633 1634 1635 1636
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1637
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1638
{
V
Ville Syrjälä 已提交
1639 1640 1641 1642 1643
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1644 1645
	if (!is_edp(intel_dp))
		return;
1646

R
Rob Clark 已提交
1647
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1648
	     port_name(dp_to_dig_port(intel_dp)->port));
1649

1650 1651
	intel_dp->want_panel_vdd = false;

1652
	if (sync)
1653
		edp_panel_vdd_off_sync(intel_dp);
1654 1655
	else
		edp_panel_vdd_schedule_off(intel_dp);
1656 1657
}

1658
static void edp_panel_on(struct intel_dp *intel_dp)
1659
{
1660
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1661
	struct drm_i915_private *dev_priv = dev->dev_private;
1662
	u32 pp;
1663
	u32 pp_ctrl_reg;
1664

1665 1666
	lockdep_assert_held(&dev_priv->pps_mutex);

1667
	if (!is_edp(intel_dp))
1668
		return;
1669

V
Ville Syrjälä 已提交
1670 1671
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1672

1673 1674 1675
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1676
		return;
1677

1678
	wait_panel_power_cycle(intel_dp);
1679

1680
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1681
	pp = ironlake_get_pp_control(intel_dp);
1682 1683 1684
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1685 1686
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1687
	}
1688

1689
	pp |= POWER_TARGET_ON;
1690 1691 1692
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1693 1694
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1695

1696
	wait_panel_on(intel_dp);
1697
	intel_dp->last_power_on = jiffies;
1698

1699 1700
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1701 1702
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1703
	}
1704
}
V
Ville Syrjälä 已提交
1705

1706 1707 1708 1709 1710 1711 1712
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1713
	pps_unlock(intel_dp);
1714 1715
}

1716 1717

static void edp_panel_off(struct intel_dp *intel_dp)
1718
{
1719 1720
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1721
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1722
	struct drm_i915_private *dev_priv = dev->dev_private;
1723
	enum intel_display_power_domain power_domain;
1724
	u32 pp;
1725
	u32 pp_ctrl_reg;
1726

1727 1728
	lockdep_assert_held(&dev_priv->pps_mutex);

1729 1730
	if (!is_edp(intel_dp))
		return;
1731

V
Ville Syrjälä 已提交
1732 1733
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1734

V
Ville Syrjälä 已提交
1735 1736
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1737

1738
	pp = ironlake_get_pp_control(intel_dp);
1739 1740
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1741 1742
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1743

1744
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1745

1746 1747
	intel_dp->want_panel_vdd = false;

1748 1749
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1750

1751
	intel_dp->last_power_cycle = jiffies;
1752
	wait_panel_off(intel_dp);
1753 1754

	/* We got a reference when we enabled the VDD. */
1755 1756
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1757
}
V
Ville Syrjälä 已提交
1758

1759 1760 1761 1762
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1763

1764 1765
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1766
	pps_unlock(intel_dp);
1767 1768
}

1769 1770
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1771
{
1772 1773
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1774 1775
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1776
	u32 pp_ctrl_reg;
1777

1778 1779 1780 1781 1782 1783
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1784
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1785

1786
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1787

1788
	pp = ironlake_get_pp_control(intel_dp);
1789
	pp |= EDP_BLC_ENABLE;
1790

1791
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1792 1793 1794

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1795

1796
	pps_unlock(intel_dp);
1797 1798
}

1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1813
{
1814
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1815 1816
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1817
	u32 pp_ctrl_reg;
1818

1819 1820 1821
	if (!is_edp(intel_dp))
		return;

1822
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1823

1824
	pp = ironlake_get_pp_control(intel_dp);
1825
	pp &= ~EDP_BLC_ENABLE;
1826

1827
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1828 1829 1830

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1831

1832
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1833 1834

	intel_dp->last_backlight_off = jiffies;
1835
	edp_wait_backlight_off(intel_dp);
1836
}
1837

1838 1839 1840 1841 1842 1843 1844
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1845

1846
	_intel_edp_backlight_off(intel_dp);
1847
	intel_panel_disable_backlight(intel_dp->attached_connector);
1848
}
1849

1850 1851 1852 1853 1854 1855 1856 1857
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
1858 1859
	bool is_enabled;

1860
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1861
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1862
	pps_unlock(intel_dp);
1863 1864 1865 1866

	if (is_enabled == enable)
		return;

1867 1868
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
1869 1870 1871 1872 1873 1874 1875

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

1876
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1877
{
1878 1879 1880
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1881 1882 1883
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1884 1885 1886
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1887 1888
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1889 1890 1891 1892 1893 1894 1895 1896 1897
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1898 1899
	POSTING_READ(DP_A);
	udelay(200);
1900 1901
}

1902
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1903
{
1904 1905 1906
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1907 1908 1909
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1910 1911 1912
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1913
	dpa_ctl = I915_READ(DP_A);
1914 1915 1916 1917 1918 1919 1920
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1921
	dpa_ctl &= ~DP_PLL_ENABLE;
1922
	I915_WRITE(DP_A, dpa_ctl);
1923
	POSTING_READ(DP_A);
1924 1925 1926
	udelay(200);
}

1927
/* If the sink supports it, try to set the power state appropriately */
1928
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1929 1930 1931 1932 1933 1934 1935 1936
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1937 1938
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1939 1940 1941 1942 1943 1944
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1945 1946
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1947 1948 1949 1950 1951
			if (ret == 1)
				break;
			msleep(1);
		}
	}
1952 1953 1954 1955

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
1956 1957
}

1958 1959
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1960
{
1961
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1962
	enum port port = dp_to_dig_port(intel_dp)->port;
1963 1964
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1965 1966 1967 1968
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
1969
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
1970 1971 1972
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1973 1974 1975 1976

	if (!(tmp & DP_PORT_EN))
		return false;

1977
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1978
		*pipe = PORT_TO_PIPE_CPT(tmp);
1979 1980
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1981
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

2002
		for_each_pipe(dev_priv, i) {
2003 2004 2005 2006 2007 2008 2009
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

2010 2011 2012
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
2013

2014 2015
	return true;
}
2016

2017
static void intel_dp_get_config(struct intel_encoder *encoder,
2018
				struct intel_crtc_state *pipe_config)
2019 2020 2021
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2022 2023 2024 2025
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2026
	int dotclock;
2027

2028 2029 2030 2031
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

2032 2033 2034 2035 2036
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2037

2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2048

2049 2050 2051 2052 2053
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2054

2055
	pipe_config->base.adjusted_mode.flags |= flags;
2056

2057 2058 2059 2060
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2061 2062 2063 2064
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2065
	if (port == PORT_A) {
2066 2067 2068 2069 2070
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2071 2072 2073 2074 2075 2076 2077

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2078
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2079

2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2099 2100
}

2101
static void intel_disable_dp(struct intel_encoder *encoder)
2102
{
2103
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2104
	struct drm_device *dev = encoder->base.dev;
2105 2106
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2107
	if (crtc->config->has_audio)
2108
		intel_audio_codec_disable(encoder);
2109

2110 2111 2112
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2113 2114
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2115
	intel_edp_panel_vdd_on(intel_dp);
2116
	intel_edp_backlight_off(intel_dp);
2117
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2118
	intel_edp_panel_off(intel_dp);
2119

2120 2121
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2122
		intel_dp_link_down(intel_dp);
2123 2124
}

2125
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2126
{
2127
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2128
	enum port port = dp_to_dig_port(intel_dp)->port;
2129

2130
	intel_dp_link_down(intel_dp);
2131 2132
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2133 2134 2135 2136 2137 2138 2139
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2140 2141
}

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2159
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2160
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2161
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2162

2163 2164 2165 2166 2167 2168 2169 2170 2171
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2172
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2173
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2174 2175 2176 2177

	mutex_unlock(&dev_priv->dpio_lock);
}

2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2283 2284
}

2285
static void intel_enable_dp(struct intel_encoder *encoder)
2286
{
2287 2288 2289
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2290
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2291
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2292

2293 2294
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2295

2296 2297 2298 2299 2300
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2301
	intel_dp_enable_port(intel_dp);
2302 2303 2304 2305 2306 2307 2308

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2309 2310 2311
	if (IS_VALLEYVIEW(dev))
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));

2312
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2313 2314
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2315
	intel_dp_stop_link_train(intel_dp);
2316

2317
	if (crtc->config->has_audio) {
2318 2319 2320 2321
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2322
}
2323

2324 2325
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2326 2327
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2328
	intel_enable_dp(encoder);
2329
	intel_edp_backlight_on(intel_dp);
2330
}
2331

2332 2333
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2334 2335
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2336
	intel_edp_backlight_on(intel_dp);
2337
	intel_psr_enable(intel_dp);
2338 2339
}

2340
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2341 2342 2343 2344
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2345 2346
	intel_dp_prepare(encoder);

2347 2348 2349
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2350
		ironlake_edp_pll_on(intel_dp);
2351
	}
2352 2353
}

2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2380 2381 2382 2383 2384 2385 2386 2387
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2388 2389 2390
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2391 2392 2393
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2394
		enum port port;
2395 2396 2397 2398 2399

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2400
		port = dp_to_dig_port(intel_dp)->port;
2401 2402 2403 2404 2405

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2406
			      pipe_name(pipe), port_name(port));
2407

2408 2409 2410
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2411 2412

		/* make sure vdd is off before we steal it */
2413
		vlv_detach_power_sequencer(intel_dp);
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2427 2428 2429
	if (!is_edp(intel_dp))
		return;

2430 2431 2432 2433 2434 2435 2436 2437 2438
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2439
		vlv_detach_power_sequencer(intel_dp);
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2454 2455
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2456 2457
}

2458
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2459
{
2460
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2461
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2462
	struct drm_device *dev = encoder->base.dev;
2463
	struct drm_i915_private *dev_priv = dev->dev_private;
2464
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2465
	enum dpio_channel port = vlv_dport_to_channel(dport);
2466 2467
	int pipe = intel_crtc->pipe;
	u32 val;
2468

2469
	mutex_lock(&dev_priv->dpio_lock);
2470

2471
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2472 2473 2474 2475 2476 2477
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2478 2479 2480
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2481

2482 2483 2484
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2485 2486
}

2487
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2488 2489 2490 2491
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2492 2493
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2494
	enum dpio_channel port = vlv_dport_to_channel(dport);
2495
	int pipe = intel_crtc->pipe;
2496

2497 2498
	intel_dp_prepare(encoder);

2499
	/* Program Tx lane resets to default */
2500
	mutex_lock(&dev_priv->dpio_lock);
2501
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2502 2503
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2504
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2505 2506 2507 2508 2509 2510
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2511 2512 2513
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2514
	mutex_unlock(&dev_priv->dpio_lock);
2515 2516
}

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2528
	u32 val;
2529 2530

	mutex_lock(&dev_priv->dpio_lock);
2531

2532 2533 2534 2535 2536 2537 2538 2539 2540
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2541
	/* Deassert soft data lane reset*/
2542
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2543
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2544 2545 2546 2547 2548 2549 2550 2551 2552
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2553

2554
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2555
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2556
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2557 2558

	/* Program Tx lane latency optimal setting*/
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2590 2591
	intel_dp_prepare(encoder);

2592 2593
	mutex_lock(&dev_priv->dpio_lock);

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2645
/*
2646 2647
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2648 2649 2650
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2651
 */
2652 2653 2654
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2655
{
2656 2657
	ssize_t ret;
	int i;
2658

2659 2660 2661 2662 2663 2664 2665
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2666
	for (i = 0; i < 3; i++) {
2667 2668 2669
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2670 2671
		msleep(1);
	}
2672

2673
	return ret;
2674 2675 2676 2677 2678 2679 2680
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2681
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2682
{
2683 2684 2685 2686
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2687 2688
}

2689
/* These are source-specific values. */
2690
static uint8_t
K
Keith Packard 已提交
2691
intel_dp_voltage_max(struct intel_dp *intel_dp)
2692
{
2693
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2694
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2695

2696 2697 2698
	if (INTEL_INFO(dev)->gen >= 9)
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
	else if (IS_VALLEYVIEW(dev))
2699
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2700
	else if (IS_GEN7(dev) && port == PORT_A)
2701
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2702
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2703
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2704
	else
2705
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2706 2707 2708 2709 2710
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2711
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2712
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2713

2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2726
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2727 2728 2729 2730 2731 2732 2733
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2734
		default:
2735
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2736
		}
2737 2738
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2739 2740 2741 2742 2743 2744 2745
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2746
		default:
2747
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2748
		}
2749
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2750
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2751 2752 2753 2754 2755
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2756
		default:
2757
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2758 2759 2760
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2761 2762 2763 2764 2765 2766 2767
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2768
		default:
2769
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2770
		}
2771 2772 2773
	}
}

2774 2775 2776 2777 2778
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2779 2780
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2781 2782 2783
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2784
	enum dpio_channel port = vlv_dport_to_channel(dport);
2785
	int pipe = intel_crtc->pipe;
2786 2787

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2788
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2789 2790
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2791
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2792 2793 2794
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2795
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2796 2797 2798
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2799
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2800 2801 2802
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2803
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2804 2805 2806 2807 2808 2809 2810
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2811
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2812 2813
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2814
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2815 2816 2817
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
2818
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2819 2820 2821
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
2822
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2823 2824 2825 2826 2827 2828 2829
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2830
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2831 2832
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2833
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2834 2835 2836
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
2837
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2838 2839 2840 2841 2842 2843 2844
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2845
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2846 2847
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2848
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2860
	mutex_lock(&dev_priv->dpio_lock);
2861 2862 2863
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2864
			 uniqtranscale_reg_value);
2865 2866 2867 2868
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2869
	mutex_unlock(&dev_priv->dpio_lock);
2870 2871 2872 2873

	return 0;
}

2874 2875 2876 2877 2878 2879
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2880
	u32 deemph_reg_value, margin_reg_value, val;
2881 2882
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2883 2884
	enum pipe pipe = intel_crtc->pipe;
	int i;
2885 2886

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2887
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2888
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2889
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2890 2891 2892
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
2893
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2894 2895 2896
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
2897
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2898 2899 2900
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
2901
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2902 2903 2904 2905 2906 2907 2908 2909
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
2910
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2911
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2912
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2913 2914 2915
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
2916
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2917 2918 2919
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
2920
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2921 2922 2923 2924 2925 2926 2927
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
2928
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2929
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2930
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2931 2932 2933
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
2934
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2935 2936 2937 2938 2939 2940 2941
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
2942
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2943
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2944
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
2959 2960
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2961 2962
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
2963 2964 2965 2966
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2967 2968
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
2969
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2970

2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

2981
	/* Program swing deemph */
2982 2983 2984 2985 2986 2987
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
2988 2989

	/* Program swing margin */
2990 2991
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2992 2993
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
2994 2995
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
2996 2997

	/* Disable unique transition scale */
2998 2999 3000 3001 3002
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3003 3004

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3005
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3006
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3007
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3008 3009 3010 3011 3012 3013 3014

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3015 3016 3017 3018 3019
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3020

3021 3022 3023 3024 3025 3026
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3027 3028 3029
	}

	/* Start swing calculation */
3030 3031 3032 3033 3034 3035 3036
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3048
static void
J
Jani Nikula 已提交
3049 3050
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3051 3052 3053 3054
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3055 3056
	uint8_t voltage_max;
	uint8_t preemph_max;
3057

3058
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3059 3060
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3061 3062 3063 3064 3065 3066 3067

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3068
	voltage_max = intel_dp_voltage_max(intel_dp);
3069 3070
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3071

K
Keith Packard 已提交
3072 3073 3074
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3075 3076

	for (lane = 0; lane < 4; lane++)
3077
		intel_dp->train_set[lane] = v | p;
3078 3079 3080
}

static uint32_t
3081
intel_gen4_signal_levels(uint8_t train_set)
3082
{
3083
	uint32_t	signal_levels = 0;
3084

3085
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3086
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3087 3088 3089
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3090
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3091 3092
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3093
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3094 3095
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3096
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3097 3098 3099
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3100
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3101
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3102 3103 3104
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3105
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3106 3107
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3108
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3109 3110
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3111
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3112 3113 3114 3115 3116 3117
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3118 3119 3120 3121
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
3122 3123 3124
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3125 3126
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3127
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3128
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3129
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3130 3131
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3132
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3133 3134
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3135
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3136 3137
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3138
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3139
	default:
3140 3141 3142
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3143 3144 3145
	}
}

K
Keith Packard 已提交
3146 3147 3148 3149 3150 3151 3152
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3153
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3154
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3155
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3156
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3157
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3158 3159
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3160
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3161
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3162
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3163 3164
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3165
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3166
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3167
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3168 3169 3170 3171 3172 3173 3174 3175 3176
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3177 3178
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3179
intel_hsw_signal_levels(uint8_t train_set)
3180
{
3181 3182 3183
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3184
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3185
		return DDI_BUF_TRANS_SELECT(0);
3186
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3187
		return DDI_BUF_TRANS_SELECT(1);
3188
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3189
		return DDI_BUF_TRANS_SELECT(2);
3190
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3191
		return DDI_BUF_TRANS_SELECT(3);
3192

3193
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3194
		return DDI_BUF_TRANS_SELECT(4);
3195
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3196
		return DDI_BUF_TRANS_SELECT(5);
3197
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3198
		return DDI_BUF_TRANS_SELECT(6);
3199

3200
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3201
		return DDI_BUF_TRANS_SELECT(7);
3202
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3203
		return DDI_BUF_TRANS_SELECT(8);
3204 3205 3206
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3207
		return DDI_BUF_TRANS_SELECT(0);
3208 3209 3210
	}
}

3211 3212 3213 3214 3215
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3216
	enum port port = intel_dig_port->port;
3217 3218 3219 3220
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3221
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
3222 3223
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3224 3225 3226
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3227 3228 3229
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3230
	} else if (IS_GEN7(dev) && port == PORT_A) {
3231 3232
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3233
	} else if (IS_GEN6(dev) && port == PORT_A) {
3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3246
static bool
C
Chris Wilson 已提交
3247
intel_dp_set_link_train(struct intel_dp *intel_dp,
3248
			uint32_t *DP,
3249
			uint8_t dp_train_pat)
3250
{
3251 3252
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3253
	struct drm_i915_private *dev_priv = dev->dev_private;
3254 3255
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3256

3257
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3258

3259
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3260
	POSTING_READ(intel_dp->output_reg);
3261

3262 3263
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3264
	    DP_TRAINING_PATTERN_DISABLE) {
3265 3266 3267 3268 3269 3270
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3271
	}
3272

3273 3274
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3275 3276

	return ret == len;
3277 3278
}

3279 3280 3281 3282
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3283
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3284 3285 3286 3287 3288 3289
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3290
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3303 3304
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3305 3306 3307 3308

	return ret == intel_dp->lane_count;
}

3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3340
/* Enable corresponding port and start training pattern 1 */
3341
void
3342
intel_dp_start_link_train(struct intel_dp *intel_dp)
3343
{
3344
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3345
	struct drm_device *dev = encoder->dev;
3346 3347
	int i;
	uint8_t voltage;
3348
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3349
	uint32_t DP = intel_dp->DP;
3350
	uint8_t link_config[2];
3351

P
Paulo Zanoni 已提交
3352
	if (HAS_DDI(dev))
3353 3354
		intel_ddi_prepare_link_retrain(encoder);

3355
	/* Write the link configuration data */
3356 3357 3358 3359
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3360
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3361 3362 3363

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3364
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3365 3366

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3367

3368 3369 3370 3371 3372 3373 3374 3375
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3376
	voltage = 0xff;
3377 3378
	voltage_tries = 0;
	loop_tries = 0;
3379
	for (;;) {
3380
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3381

3382
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3383 3384
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3385
			break;
3386
		}
3387

3388
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3389
			DRM_DEBUG_KMS("clock recovery OK\n");
3390 3391 3392 3393 3394 3395
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3396
				break;
3397
		if (i == intel_dp->lane_count) {
3398 3399
			++loop_tries;
			if (loop_tries == 5) {
3400
				DRM_ERROR("too many full retries, give up\n");
3401 3402
				break;
			}
3403 3404 3405
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3406 3407 3408
			voltage_tries = 0;
			continue;
		}
3409

3410
		/* Check to see if we've tried the same voltage 5 times */
3411
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3412
			++voltage_tries;
3413
			if (voltage_tries == 5) {
3414
				DRM_ERROR("too many voltage retries, give up\n");
3415 3416 3417 3418 3419
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3420

3421 3422 3423 3424 3425
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3426 3427
	}

3428 3429 3430
	intel_dp->DP = DP;
}

3431
void
3432 3433 3434
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3435
	int tries, cr_tries;
3436
	uint32_t DP = intel_dp->DP;
3437 3438 3439 3440 3441
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3442

3443
	/* channel equalization */
3444
	if (!intel_dp_set_link_train(intel_dp, &DP,
3445
				     training_pattern |
3446 3447 3448 3449 3450
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3451
	tries = 0;
3452
	cr_tries = 0;
3453 3454
	channel_eq = false;
	for (;;) {
3455
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3456

3457 3458 3459 3460 3461
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3462
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3463 3464
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3465
			break;
3466
		}
3467

3468
		/* Make sure clock is still ok */
3469
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3470
			intel_dp_start_link_train(intel_dp);
3471
			intel_dp_set_link_train(intel_dp, &DP,
3472
						training_pattern |
3473
						DP_LINK_SCRAMBLING_DISABLE);
3474 3475 3476 3477
			cr_tries++;
			continue;
		}

3478
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3479 3480 3481
			channel_eq = true;
			break;
		}
3482

3483 3484 3485
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_start_link_train(intel_dp);
3486
			intel_dp_set_link_train(intel_dp, &DP,
3487
						training_pattern |
3488
						DP_LINK_SCRAMBLING_DISABLE);
3489 3490 3491 3492
			tries = 0;
			cr_tries++;
			continue;
		}
3493

3494 3495 3496 3497 3498
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3499
		++tries;
3500
	}
3501

3502 3503 3504 3505
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3506
	if (channel_eq)
M
Masanari Iida 已提交
3507
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3508

3509 3510 3511 3512
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3513
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3514
				DP_TRAINING_PATTERN_DISABLE);
3515 3516 3517
}

static void
C
Chris Wilson 已提交
3518
intel_dp_link_down(struct intel_dp *intel_dp)
3519
{
3520
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3521
	enum port port = intel_dig_port->port;
3522
	struct drm_device *dev = intel_dig_port->base.base.dev;
3523
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3524
	uint32_t DP = intel_dp->DP;
3525

3526
	if (WARN_ON(HAS_DDI(dev)))
3527 3528
		return;

3529
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3530 3531
		return;

3532
	DRM_DEBUG_KMS("\n");
3533

3534
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3535
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3536
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3537
	} else {
3538 3539 3540 3541
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3542
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3543
	}
3544
	POSTING_READ(intel_dp->output_reg);
3545

3546
	if (HAS_PCH_IBX(dev) &&
3547
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3548 3549 3550 3551 3552 3553 3554 3555 3556 3557
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);
3558
		POSTING_READ(intel_dp->output_reg);
3559 3560
	}

3561
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3562 3563
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3564
	msleep(intel_dp->panel_power_down_delay);
3565 3566
}

3567 3568
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3569
{
R
Rodrigo Vivi 已提交
3570 3571 3572 3573
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3574 3575
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3576
		return false; /* aux transfer failed */
3577

3578
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3579

3580 3581 3582
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3583 3584
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3585
	if (is_edp(intel_dp)) {
3586 3587 3588
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3589 3590
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3591
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3592
		}
3593 3594
	}

3595
	/* Training Pattern 3 support, both source and sink */
3596
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3597 3598
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3599
		intel_dp->use_tps3 = true;
3600
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3601 3602 3603
	} else
		intel_dp->use_tps3 = false;

3604 3605 3606 3607 3608 3609 3610
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3611 3612 3613
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3614 3615 3616
		return false; /* downstream port status fetch failed */

	return true;
3617 3618
}

3619 3620 3621 3622 3623 3624 3625 3626
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3627
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3628 3629 3630
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3631
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3632 3633 3634 3635
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3661 3662 3663 3664 3665 3666
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3667 3668 3669
	u8 buf;
	int test_crc_count;
	int attempts = 6;
3670

R
Rodrigo Vivi 已提交
3671
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3672
		return -EIO;
3673

R
Rodrigo Vivi 已提交
3674
	if (!(buf & DP_TEST_CRC_SUPPORTED))
3675 3676
		return -ENOTTY;

3677 3678 3679
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3680
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3681
				buf | DP_TEST_SINK_START) < 0)
3682
		return -EIO;
3683

3684
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3685
		return -EIO;
R
Rodrigo Vivi 已提交
3686
	test_crc_count = buf & DP_TEST_COUNT_MASK;
3687

R
Rodrigo Vivi 已提交
3688
	do {
3689 3690 3691
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
3692 3693 3694 3695
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
3696 3697
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
		return -ETIMEDOUT;
R
Rodrigo Vivi 已提交
3698
	}
3699

3700
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3701
		return -EIO;
3702

3703 3704 3705 3706 3707
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
3708

3709 3710 3711
	return 0;
}

3712 3713 3714
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3715 3716 3717
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3718 3719
}

3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3734 3735 3736 3737
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3738
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3739 3740
}

3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3763
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3779
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3798 3799 3800 3801 3802 3803 3804 3805
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
P
Paulo Zanoni 已提交
3806
void
C
Chris Wilson 已提交
3807
intel_dp_check_link_status(struct intel_dp *intel_dp)
3808
{
3809
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3810
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3811
	u8 sink_irq_vector;
3812
	u8 link_status[DP_LINK_STATUS_SIZE];
3813

3814 3815
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

3816
	if (!intel_encoder->connectors_active)
3817
		return;
3818

3819
	if (WARN_ON(!intel_encoder->base.crtc))
3820 3821
		return;

3822 3823 3824
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

3825
	/* Try to read receiver status if the link appears to be up */
3826
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3827 3828 3829
		return;
	}

3830
	/* Now read the DPCD to see if it's actually running */
3831
	if (!intel_dp_get_dpcd(intel_dp)) {
3832 3833 3834
		return;
	}

3835 3836 3837 3838
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3839 3840 3841
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3842 3843 3844 3845 3846 3847 3848

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3849
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3850
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3851
			      intel_encoder->base.name);
3852 3853
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3854
		intel_dp_stop_link_train(intel_dp);
3855
	}
3856 3857
}

3858
/* XXX this is probably wrong for multiple downstream ports */
3859
static enum drm_connector_status
3860
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3861
{
3862 3863 3864 3865 3866 3867 3868 3869
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3870
		return connector_status_connected;
3871 3872

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3873 3874
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3875
		uint8_t reg;
3876 3877 3878

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3879
			return connector_status_unknown;
3880

3881 3882
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3883 3884 3885
	}

	/* If no HPD, poke DDC gently */
3886
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3887
		return connector_status_connected;
3888 3889

	/* Well we tried, say unknown for unreliable port types */
3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3902 3903 3904

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3905
	return connector_status_disconnected;
3906 3907
}

3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

3921
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3922
ironlake_dp_detect(struct intel_dp *intel_dp)
3923
{
3924
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3925 3926
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3927

3928 3929 3930
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3931
	return intel_dp_detect_dpcd(intel_dp);
3932 3933
}

3934 3935
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
3936 3937
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3938
	uint32_t bit;
3939

3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
3952
			return -EINVAL;
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
3966
			return -EINVAL;
3967
		}
3968 3969
	}

3970
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
3996 3997
		return connector_status_disconnected;

3998
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3999 4000
}

4001
static struct edid *
4002
intel_dp_get_edid(struct intel_dp *intel_dp)
4003
{
4004
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4005

4006 4007 4008 4009
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4010 4011
			return NULL;

J
Jani Nikula 已提交
4012
		return drm_edid_duplicate(intel_connector->edid);
4013 4014 4015 4016
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4017

4018 4019 4020 4021 4022
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4023

4024 4025 4026 4027 4028 4029 4030
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4031 4032
}

4033 4034
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4035
{
4036
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4037

4038 4039
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4040

4041 4042
	intel_dp->has_audio = false;
}
4043

4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4055

4056 4057 4058 4059 4060 4061
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4062 4063
}

Z
Zhenyu Wang 已提交
4064 4065 4066 4067
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4068 4069
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4070
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4071
	enum drm_connector_status status;
4072
	enum intel_display_power_domain power_domain;
4073
	bool ret;
Z
Zhenyu Wang 已提交
4074

4075
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4076
		      connector->base.id, connector->name);
4077
	intel_dp_unset_edid(intel_dp);
4078

4079 4080 4081 4082
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4083
		return connector_status_disconnected;
4084 4085
	}

4086
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4087

4088 4089 4090 4091
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4092 4093 4094 4095
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4096
		goto out;
Z
Zhenyu Wang 已提交
4097

4098 4099
	intel_dp_probe_oui(intel_dp);

4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4110
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4111

4112 4113
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4114 4115 4116
	status = connector_status_connected;

out:
4117
	intel_dp_power_put(intel_dp, power_domain);
4118
	return status;
4119 4120
}

4121 4122
static void
intel_dp_force(struct drm_connector *connector)
4123
{
4124
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4125
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4126
	enum intel_display_power_domain power_domain;
4127

4128 4129 4130
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4131

4132 4133
	if (connector->status != connector_status_connected)
		return;
4134

4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4156

4157
	/* if eDP has no EDID, fall back to fixed mode */
4158 4159
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4160
		struct drm_display_mode *mode;
4161 4162

		mode = drm_mode_duplicate(connector->dev,
4163
					  intel_connector->panel.fixed_mode);
4164
		if (mode) {
4165 4166 4167 4168
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4169

4170
	return 0;
4171 4172
}

4173 4174 4175 4176
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4177
	struct edid *edid;
4178

4179 4180
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4181
		has_audio = drm_detect_monitor_audio(edid);
4182

4183 4184 4185
	return has_audio;
}

4186 4187 4188 4189 4190
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4191
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4192
	struct intel_connector *intel_connector = to_intel_connector(connector);
4193 4194
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4195 4196
	int ret;

4197
	ret = drm_object_property_set_value(&connector->base, property, val);
4198 4199 4200
	if (ret)
		return ret;

4201
	if (property == dev_priv->force_audio_property) {
4202 4203 4204 4205
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4206 4207
			return 0;

4208
		intel_dp->force_audio = i;
4209

4210
		if (i == HDMI_AUDIO_AUTO)
4211 4212
			has_audio = intel_dp_detect_audio(connector);
		else
4213
			has_audio = (i == HDMI_AUDIO_ON);
4214 4215

		if (has_audio == intel_dp->has_audio)
4216 4217
			return 0;

4218
		intel_dp->has_audio = has_audio;
4219 4220 4221
		goto done;
	}

4222
	if (property == dev_priv->broadcast_rgb_property) {
4223 4224 4225
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4241 4242 4243 4244 4245

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4246 4247 4248
		goto done;
	}

4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4265 4266 4267
	return -EINVAL;

done:
4268 4269
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4270 4271 4272 4273

	return 0;
}

4274
static void
4275
intel_dp_connector_destroy(struct drm_connector *connector)
4276
{
4277
	struct intel_connector *intel_connector = to_intel_connector(connector);
4278

4279
	kfree(intel_connector->detect_edid);
4280

4281 4282 4283
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4284 4285 4286
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4287
		intel_panel_fini(&intel_connector->panel);
4288

4289
	drm_connector_cleanup(connector);
4290
	kfree(connector);
4291 4292
}

P
Paulo Zanoni 已提交
4293
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4294
{
4295 4296
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4297

4298
	drm_dp_aux_unregister(&intel_dp->aux);
4299
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4300 4301
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4302 4303 4304 4305
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4306
		pps_lock(intel_dp);
4307
		edp_panel_vdd_off_sync(intel_dp);
4308 4309
		pps_unlock(intel_dp);

4310 4311 4312 4313
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4314
	}
4315
	drm_encoder_cleanup(encoder);
4316
	kfree(intel_dig_port);
4317 4318
}

4319 4320 4321 4322 4323 4324 4325
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4326 4327 4328 4329
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4330
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4331
	pps_lock(intel_dp);
4332
	edp_panel_vdd_off_sync(intel_dp);
4333
	pps_unlock(intel_dp);
4334 4335
}

4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4361 4362
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4382 4383
}

4384
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4385
	.dpms = intel_connector_dpms,
4386
	.detect = intel_dp_detect,
4387
	.force = intel_dp_force,
4388
	.fill_modes = drm_helper_probe_single_connector_modes,
4389
	.set_property = intel_dp_set_property,
4390
	.atomic_get_property = intel_connector_atomic_get_property,
4391
	.destroy = intel_dp_connector_destroy,
4392
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4393 4394 4395 4396 4397
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4398
	.best_encoder = intel_best_encoder,
4399 4400 4401
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4402
	.reset = intel_dp_encoder_reset,
4403
	.destroy = intel_dp_encoder_destroy,
4404 4405
};

4406
void
4407
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4408
{
4409
	return;
4410
}
4411

4412
enum irqreturn
4413 4414 4415
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4416
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4417 4418
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4419
	enum intel_display_power_domain power_domain;
4420
	enum irqreturn ret = IRQ_NONE;
4421

4422 4423
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4424

4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
		return false;
	}

4437 4438
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4439
		      long_hpd ? "long" : "short");
4440

4441 4442 4443
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4444
	if (long_hpd) {
4445 4446 4447 4448 4449 4450 4451 4452

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4465
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4466 4467 4468 4469 4470 4471 4472 4473
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4474
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4475
			intel_dp_check_link_status(intel_dp);
4476
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4477 4478
		}
	}
4479 4480 4481

	ret = IRQ_HANDLED;

4482
	goto put_power;
4483 4484 4485 4486 4487 4488 4489
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4490 4491 4492 4493
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4494 4495
}

4496 4497
/* Return which DP Port should be selected for Transcoder DP control */
int
4498
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4499 4500
{
	struct drm_device *dev = crtc->dev;
4501 4502
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4503

4504 4505
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4506

4507 4508
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4509
			return intel_dp->output_reg;
4510
	}
C
Chris Wilson 已提交
4511

4512 4513 4514
	return -1;
}

4515
/* check the VBT to see whether the eDP is on DP-D port */
4516
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4517 4518
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4519
	union child_device_config *p_child;
4520
	int i;
4521 4522 4523 4524 4525
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4526

4527 4528 4529
	if (port == PORT_A)
		return true;

4530
	if (!dev_priv->vbt.child_dev_num)
4531 4532
		return false;

4533 4534
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4535

4536
		if (p_child->common.dvo_port == port_mapping[port] &&
4537 4538
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4539 4540 4541 4542 4543
			return true;
	}
	return false;
}

4544
void
4545 4546
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4547 4548
	struct intel_connector *intel_connector = to_intel_connector(connector);

4549
	intel_attach_force_audio_property(connector);
4550
	intel_attach_broadcast_rgb_property(connector);
4551
	intel_dp->color_range_auto = true;
4552 4553 4554

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4555 4556
		drm_object_attach_property(
			&connector->base,
4557
			connector->dev->mode_config.scaling_mode_property,
4558 4559
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4560
	}
4561 4562
}

4563 4564 4565 4566 4567 4568 4569
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4570 4571
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4572
				    struct intel_dp *intel_dp)
4573 4574
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4575 4576
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
4577
	u32 pp_on, pp_off, pp_div, pp;
4578
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4579

V
Ville Syrjälä 已提交
4580 4581
	lockdep_assert_held(&dev_priv->pps_mutex);

4582 4583 4584 4585
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

4586
	if (HAS_PCH_SPLIT(dev)) {
4587
		pp_ctrl_reg = PCH_PP_CONTROL;
4588 4589 4590 4591
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4592 4593 4594 4595 4596 4597
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4598
	}
4599 4600 4601

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4602
	pp = ironlake_get_pp_control(intel_dp);
4603
	I915_WRITE(pp_ctrl_reg, pp);
4604

4605 4606 4607
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4628
	vbt = dev_priv->vbt.edp_pps;
4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4647
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4648 4649 4650 4651 4652 4653 4654 4655 4656
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4657
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4658 4659 4660 4661 4662 4663 4664
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4665 4666 4667 4668 4669 4670 4671 4672 4673 4674
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4675
					      struct intel_dp *intel_dp)
4676 4677
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4678 4679 4680
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
4681
	enum port port = dp_to_dig_port(intel_dp)->port;
4682
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4683

V
Ville Syrjälä 已提交
4684
	lockdep_assert_held(&dev_priv->pps_mutex);
4685 4686 4687 4688 4689 4690

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4691 4692 4693 4694 4695
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4696 4697
	}

4698 4699 4700 4701 4702 4703 4704 4705
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4706
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4707 4708
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4709
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4710 4711
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4712
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4713
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4714 4715 4716 4717
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4718
	if (IS_VALLEYVIEW(dev)) {
4719
		port_sel = PANEL_PORT_SELECT_VLV(port);
4720
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4721
		if (port == PORT_A)
4722
			port_sel = PANEL_PORT_SELECT_DPA;
4723
		else
4724
			port_sel = PANEL_PORT_SELECT_DPD;
4725 4726
	}

4727 4728 4729 4730 4731
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4732 4733

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4734 4735 4736
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4737 4738
}

4739
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4740 4741 4742
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
4743 4744
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
4745
	struct intel_crtc_state *config = NULL;
4746 4747
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
4748
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
4749 4750 4751 4752 4753 4754

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

4755 4756
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
4757 4758 4759
		return;
	}

4760
	/*
4761 4762
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
4763
	 */
4764

4765 4766
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
4767 4768 4769 4770 4771 4772 4773
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

4774
	config = intel_crtc->config;
4775

4776
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
4777 4778 4779 4780
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

4781 4782
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
4783 4784
		index = DRRS_LOW_RR;

4785
	if (index == dev_priv->drrs.refresh_rate_type) {
4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4797
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
4798 4799 4800
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
4801
			intel_dp_set_m_n(intel_crtc);
4802 4803 4804 4805 4806 4807
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

4808 4809 4810 4811 4812
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

V
Vandana Kannan 已提交
4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

4881
	/*
4882 4883
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
4884 4885
	 */

4886 4887
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
4888

4889 4890 4891 4892
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
4893

4894
unlock:
4895

4896
	mutex_unlock(&dev_priv->drrs.mutex);
4897 4898
}

4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	if (!dev_priv->drrs.dp)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		cancel_delayed_work_sync(&dev_priv->drrs.work);
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	if (!dev_priv->drrs.dp)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

	cancel_delayed_work_sync(&dev_priv->drrs.work);

	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
			!dev_priv->drrs.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

4950
static struct drm_display_mode *
4951 4952
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
4953 4954
{
	struct drm_connector *connector = &intel_connector->base;
4955
	struct drm_device *dev = connector->dev;
4956 4957 4958 4959 4960 4961 4962 4963 4964
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4965
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4966 4967 4968 4969 4970 4971 4972
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
4973
		DRM_DEBUG_KMS("DRRS not supported\n");
4974 4975 4976
		return NULL;
	}

4977 4978
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);

4979
	mutex_init(&dev_priv->drrs.mutex);
4980

4981
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
4982

4983
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
4984
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4985 4986 4987
	return downclock_mode;
}

4988
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4989
				     struct intel_connector *intel_connector)
4990 4991 4992
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4993 4994
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4995 4996
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4997
	struct drm_display_mode *downclock_mode = NULL;
4998 4999 5000
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5001
	enum pipe pipe = INVALID_PIPE;
5002

5003
	dev_priv->drrs.type = DRRS_NOT_SUPPORTED;
5004

5005 5006 5007
	if (!is_edp(intel_dp))
		return true;

5008 5009 5010
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5011

5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5027
	pps_lock(intel_dp);
5028
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5029
	pps_unlock(intel_dp);
5030

5031
	mutex_lock(&dev->mode_config.mutex);
5032
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5051 5052
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5064
	mutex_unlock(&dev->mode_config.mutex);
5065

5066 5067 5068
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5088 5089
	}

5090
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5091
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5092
	intel_panel_setup_backlight(connector, pipe);
5093 5094 5095 5096

	return true;
}

5097
bool
5098 5099
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5100
{
5101 5102 5103 5104
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5105
	struct drm_i915_private *dev_priv = dev->dev_private;
5106
	enum port port = intel_dig_port->port;
5107
	int type;
5108

5109 5110
	intel_dp->pps_pipe = INVALID_PIPE;

5111
	/* intel_dp vfuncs */
5112 5113 5114
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5115 5116 5117 5118 5119 5120 5121 5122
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5123 5124 5125 5126
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5127

5128 5129
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5130
	intel_dp->attached_connector = intel_connector;
5131

5132
	if (intel_dp_is_edp(dev, port))
5133
		type = DRM_MODE_CONNECTOR_eDP;
5134 5135
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5136

5137 5138 5139 5140 5141 5142 5143 5144
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5145 5146 5147 5148 5149
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5150 5151 5152 5153
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5154
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5155 5156 5157 5158 5159
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5160
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5161
			  edp_panel_vdd_work);
5162

5163
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5164
	drm_connector_register(connector);
5165

P
Paulo Zanoni 已提交
5166
	if (HAS_DDI(dev))
5167 5168 5169
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5170
	intel_connector->unregister = intel_dp_connector_unregister;
5171

5172
	/* Set up the hotplug pin. */
5173 5174
	switch (port) {
	case PORT_A:
5175
		intel_encoder->hpd_pin = HPD_PORT_A;
5176 5177
		break;
	case PORT_B:
5178
		intel_encoder->hpd_pin = HPD_PORT_B;
5179 5180
		break;
	case PORT_C:
5181
		intel_encoder->hpd_pin = HPD_PORT_C;
5182 5183
		break;
	case PORT_D:
5184
		intel_encoder->hpd_pin = HPD_PORT_D;
5185 5186
		break;
	default:
5187
		BUG();
5188 5189
	}

5190
	if (is_edp(intel_dp)) {
5191
		pps_lock(intel_dp);
5192 5193
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5194
			vlv_initial_power_sequencer_setup(intel_dp);
5195
		else
5196
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5197
		pps_unlock(intel_dp);
5198
	}
5199

5200
	intel_dp_aux_init(intel_dp, intel_connector);
5201

5202
	/* init MST on ports that can support it */
5203
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
5204
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5205 5206
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5207 5208 5209
		}
	}

5210
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5211
		drm_dp_aux_unregister(&intel_dp->aux);
5212 5213
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5214 5215 5216 5217
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5218
			pps_lock(intel_dp);
5219
			edp_panel_vdd_off_sync(intel_dp);
5220
			pps_unlock(intel_dp);
5221
		}
5222
		drm_connector_unregister(connector);
5223
		drm_connector_cleanup(connector);
5224
		return false;
5225
	}
5226

5227 5228
	intel_dp_add_properties(intel_dp, connector);

5229 5230 5231 5232 5233 5234 5235 5236
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5237 5238

	return true;
5239
}
5240 5241 5242 5243

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5244
	struct drm_i915_private *dev_priv = dev->dev_private;
5245 5246 5247 5248 5249
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5250
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5251 5252 5253
	if (!intel_dig_port)
		return;

5254
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5266
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5267 5268
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5269
	intel_encoder->get_config = intel_dp_get_config;
5270
	intel_encoder->suspend = intel_dp_encoder_suspend;
5271
	if (IS_CHERRYVIEW(dev)) {
5272
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5273 5274
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5275
		intel_encoder->post_disable = chv_post_disable_dp;
5276
	} else if (IS_VALLEYVIEW(dev)) {
5277
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5278 5279
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5280
		intel_encoder->post_disable = vlv_post_disable_dp;
5281
	} else {
5282 5283
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5284 5285
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5286
	}
5287

5288
	intel_dig_port->port = port;
5289 5290
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5291
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5292 5293 5294 5295 5296 5297 5298 5299
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5300
	intel_encoder->cloneable = 0;
5301 5302
	intel_encoder->hot_plug = intel_dp_hot_plug;

5303 5304 5305
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5306 5307 5308
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5309
		kfree(intel_connector);
5310
	}
5311
}
5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}