intel_dp.c 172.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)
45
#define DP_DPRX_ESI_LEN 14
46

47 48 49 50 51 52
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

53
struct dp_link_dpll {
54
	int clock;
55 56 57 58
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
59
	{ 162000,
60
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
61
	{ 270000,
62 63 64 65
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
66
	{ 162000,
67
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
68
	{ 270000,
69 70 71
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

72
static const struct dp_link_dpll vlv_dpll[] = {
73
	{ 162000,
C
Chon Ming Lee 已提交
74
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
75
	{ 270000,
76 77 78
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

79 80 81 82 83 84 85 86 87 88
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
89
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
90
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
91
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
92
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
93
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
94 95
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
96

97 98
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
99
static const int skl_rates[] = { 162000, 216000, 270000,
100
				  324000, 432000, 540000 };
101 102 103
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
104
static const int default_rates[] = { 162000, 270000, 540000 };
105

106
/**
107
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
108 109 110 111 112
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
113
bool intel_dp_is_edp(struct intel_dp *intel_dp)
114
{
115 116 117
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
118 119
}

120
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
121
{
122 123 124
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
125 126
}

127 128
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
129
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
130 131
}

132 133
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
134
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
135
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
136 137
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
138
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
139
				      enum pipe pipe);
140
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
141

142 143 144
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
145
	int i, max_rate;
146

147
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
148

149 150 151
	for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
		if (default_rates[i] > max_rate)
			break;
152
		intel_dp->sink_rates[i] = default_rates[i];
153
	}
154

155
	intel_dp->num_sink_rates = i;
156 157
}

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

180 181
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
182
{
183
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
184 185
}

186 187
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
188 189
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
190 191
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
192 193 194 195

	return min(source_max, sink_max);
}

196
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
197 198 199 200
{
	return intel_dp->max_link_lane_count;
}

201
int
202
intel_dp_link_required(int pixel_clock, int bpp)
203
{
204 205
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
206 207
}

208
int
209 210
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
211 212 213 214 215 216 217
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
218 219
}

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

243
static int cnl_max_source_rate(struct intel_dp *intel_dp)
244 245 246 247 248 249 250 251 252
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
253
		return 540000;
254 255 256

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
257
		return 810000;
258

259
	/* For other SKUs, max rate on ports A and D is 5.4G */
260
	if (port == PORT_A || port == PORT_D)
261
		return 540000;
262

263
	return 810000;
264 265
}

266 267
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
268 269 270
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
271 272
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[dig_port->base.port];
273
	const int *source_rates;
274
	int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
275

276 277 278
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

279
	if (IS_CANNONLAKE(dev_priv)) {
280
		source_rates = cnl_rates;
281 282
		size = ARRAY_SIZE(cnl_rates);
		max_rate = cnl_max_source_rate(intel_dp);
283 284 285
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
286
	} else if (IS_GEN9_BC(dev_priv)) {
287
		source_rates = skl_rates;
288
		size = ARRAY_SIZE(skl_rates);
289 290
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
291
		source_rates = default_rates;
292
		size = ARRAY_SIZE(default_rates);
293 294 295
	} else {
		source_rates = default_rates;
		size = ARRAY_SIZE(default_rates) - 1;
296 297
	}

298 299 300 301 302
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

303 304 305
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

306 307
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

333 334 335 336 337 338 339 340 341 342 343 344
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

345
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
346
{
347
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
348

349 350 351 352 353 354 355 356 357 358 359 360 361
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

362 363
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
364 365 366 367 368 369
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
370 371
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
372 373
		return false;

374 375
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
376 377 378 379 380
		return false;

	return true;
}

381 382 383
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
384
	int index;
385

386 387 388 389
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
390 391
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
392
	} else if (lane_count > 1) {
393
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
394
		intel_dp->max_link_lane_count = lane_count >> 1;
395 396 397 398 399 400 401 402
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

403
static enum drm_mode_status
404 405 406
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
407
	struct intel_dp *intel_dp = intel_attached_dp(connector);
408 409
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
410 411
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
412 413 414
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
415

416
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
417
		if (mode->hdisplay > fixed_mode->hdisplay)
418 419
			return MODE_PANEL;

420
		if (mode->vdisplay > fixed_mode->vdisplay)
421
			return MODE_PANEL;
422 423

		target_clock = fixed_mode->clock;
424 425
	}

426
	max_link_clock = intel_dp_max_link_rate(intel_dp);
427
	max_lanes = intel_dp_max_lane_count(intel_dp);
428 429 430 431

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

432
	if (mode_rate > max_rate || target_clock > max_dotclk)
433
		return MODE_CLOCK_HIGH;
434 435 436 437

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

438 439 440
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

441 442 443
	return MODE_OK;
}

444
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
445 446 447 448 449 450 451 452 453 454 455
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

456
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
457 458 459 460 461 462 463 464
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

465
static void
466
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
467
static void
468
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
469
					      bool force_disable_vdd);
470
static void
471
intel_dp_pps_init(struct intel_dp *intel_dp);
472

473 474
static void pps_lock(struct intel_dp *intel_dp)
{
475
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
476 477

	/*
478
	 * See intel_power_sequencer_reset() why we need
479 480
	 * a power domain reference here.
	 */
481
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
482 483 484 485 486 487

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
488
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
489 490 491

	mutex_unlock(&dev_priv->pps_mutex);

492
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
493 494
}

495 496 497
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
498
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
499 500
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = intel_dp->pps_pipe;
501 502 503
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
504 505 506 507
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
508
		 pipe_name(pipe), port_name(intel_dig_port->base.port)))
509 510 511
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
512
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
513 514 515 516 517 518 519 520 521

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

522
	if (IS_CHERRYVIEW(dev_priv))
523 524 525 526
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

527 528 529 530 531 532
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
533
	if (!pll_enabled) {
534
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
535 536
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

537
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
538 539 540 541 542
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
543
	}
544

545 546 547 548 549 550 551 552 553 554 555 556 557 558
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
559

560
	if (!pll_enabled) {
561
		vlv_force_pll_off(dev_priv, pipe);
562 563 564 565

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
566 567
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

606 607 608
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
609
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
610
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
611
	enum pipe pipe;
612

V
Ville Syrjälä 已提交
613
	lockdep_assert_held(&dev_priv->pps_mutex);
614

615
	/* We should never land here with regular DP ports */
616
	WARN_ON(!intel_dp_is_edp(intel_dp));
617

618 619 620
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

621 622 623
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

624
	pipe = vlv_find_free_pps(dev_priv);
625 626 627 628 629

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
630
	if (WARN_ON(pipe == INVALID_PIPE))
631
		pipe = PIPE_A;
632

633
	vlv_steal_power_sequencer(dev_priv, pipe);
634
	intel_dp->pps_pipe = pipe;
635 636 637

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
638
		      port_name(intel_dig_port->base.port));
639 640

	/* init power sequencer on this pipe and port */
641 642
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
643

644 645 646 647 648
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
649 650 651 652

	return intel_dp->pps_pipe;
}

653 654 655
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
656
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
657 658 659 660

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
661
	WARN_ON(!intel_dp_is_edp(intel_dp));
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
677
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
678 679 680 681

	return 0;
}

682 683 684 685 686 687
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
688
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
689 690 691 692 693
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
694
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
695 696 697 698 699 700 701
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
702

703
static enum pipe
704 705 706
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
707 708
{
	enum pipe pipe;
709 710

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
711
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
712
			PANEL_PORT_SELECT_MASK;
713 714 715 716

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

717 718 719
		if (!pipe_check(dev_priv, pipe))
			continue;

720
		return pipe;
721 722
	}

723 724 725 726 727 728
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
729
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
730
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
731
	enum port port = intel_dig_port->base.port;
732 733 734 735

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
736 737 738 739 740 741 742 743 744 745 746
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
747 748 749 750 751 752

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
753 754
	}

755 756 757
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

758 759
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
760 761
}

762
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
763 764 765
{
	struct intel_encoder *encoder;

766
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
767
		    !IS_GEN9_LP(dev_priv)))
768 769 770 771 772 773 774 775 776 777 778 779
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

780
	for_each_intel_encoder(&dev_priv->drm, encoder) {
781 782
		struct intel_dp *intel_dp;

783
		if (encoder->type != INTEL_OUTPUT_DP &&
784 785
		    encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->type != INTEL_OUTPUT_DDI)
786 787 788
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
789

790 791 792 793
		/* Skip pure DVI/HDMI DDI encoders */
		if (!i915_mmio_reg_valid(intel_dp->output_reg))
			continue;

794 795 796 797 798
		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

799
		if (IS_GEN9_LP(dev_priv))
800 801 802
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
803
	}
804 805
}

806 807 808 809 810 811 812 813
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

814
static void intel_pps_get_registers(struct intel_dp *intel_dp,
815 816
				    struct pps_registers *regs)
{
817
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
818 819
	int pps_idx = 0;

820 821
	memset(regs, 0, sizeof(*regs));

822
	if (IS_GEN9_LP(dev_priv))
823 824 825
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
826

827 828 829 830
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
831 832
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv))
833
		regs->pp_div = PP_DIVISOR(pps_idx);
834 835
}

836 837
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
838
{
839
	struct pps_registers regs;
840

841
	intel_pps_get_registers(intel_dp, &regs);
842 843

	return regs.pp_ctrl;
844 845
}

846 847
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
848
{
849
	struct pps_registers regs;
850

851
	intel_pps_get_registers(intel_dp, &regs);
852 853

	return regs.pp_stat;
854 855
}

856 857 858 859 860 861 862
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
863
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
864

865
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
866 867
		return 0;

868
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
869

870
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
871
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
872
		i915_reg_t pp_ctrl_reg, pp_div_reg;
873
		u32 pp_div;
V
Ville Syrjälä 已提交
874

875 876
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
877 878 879 880 881 882 883 884 885
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

886
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
887

888 889 890
	return 0;
}

891
static bool edp_have_panel_power(struct intel_dp *intel_dp)
892
{
893
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
894

V
Ville Syrjälä 已提交
895 896
	lockdep_assert_held(&dev_priv->pps_mutex);

897
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
898 899 900
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

901
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
902 903
}

904
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
905
{
906
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
907

V
Ville Syrjälä 已提交
908 909
	lockdep_assert_held(&dev_priv->pps_mutex);

910
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
911 912 913
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

914
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
915 916
}

917 918 919
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
920
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
921

922
	if (!intel_dp_is_edp(intel_dp))
923
		return;
924

925
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
926 927
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
928 929
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
930 931 932
	}
}

933 934 935
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
936
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
937
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
938 939 940
	uint32_t status;
	bool done;

941
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
942
	if (has_aux_irq)
943
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
944
					  msecs_to_jiffies_timeout(10));
945
	else
946
		done = wait_for(C, 10) == 0;
947 948 949 950 951 952 953 954
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

955
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
956
{
957
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
958
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
959

960 961 962
	if (index)
		return 0;

963 964
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
965
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
966
	 */
967
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
968 969 970 971 972
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
973
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
974 975 976 977

	if (index)
		return 0;

978 979 980 981 982
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
983
	if (intel_dig_port->base.port == PORT_A)
984
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
985 986
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
987 988 989 990 991
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
992
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
993

994
	if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
995
		/* Workaround for non-ULT HSW */
996 997 998 999 1000
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1001
	}
1002 1003

	return ilk_get_aux_clock_divider(intel_dp, index);
1004 1005
}

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1016 1017 1018 1019
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1020 1021
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1022 1023
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1024 1025
	uint32_t precharge, timeout;

1026
	if (IS_GEN6(dev_priv))
1027 1028 1029 1030
		precharge = 3;
	else
		precharge = 5;

1031
	if (IS_BROADWELL(dev_priv))
1032 1033 1034 1035 1036
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1037
	       DP_AUX_CH_CTL_DONE |
1038
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1039
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1040
	       timeout |
1041
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1042 1043
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1044
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1045 1046
}

1047 1048 1049 1050 1051 1052 1053 1054 1055
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1056
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1057 1058
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1059
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1060 1061 1062
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1063 1064
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1065
		const uint8_t *send, int send_bytes,
1066 1067 1068
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1069 1070
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1071
	i915_reg_t ch_ctl, ch_data[5];
1072
	uint32_t aux_clock_divider;
1073 1074
	int i, ret, recv_bytes;
	uint32_t status;
1075
	int try, clock = 0;
1076
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1077 1078
	bool vdd;

1079 1080 1081 1082
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1083
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1084

1085 1086 1087 1088 1089 1090
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1091
	vdd = edp_panel_vdd_on(intel_dp);
1092 1093 1094 1095 1096 1097 1098 1099

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1100

1101 1102
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1103
		status = I915_READ_NOTRACE(ch_ctl);
1104 1105 1106 1107 1108 1109
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1110 1111 1112 1113 1114 1115 1116 1117 1118
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1119 1120
		ret = -EBUSY;
		goto out;
1121 1122
	}

1123 1124 1125 1126 1127 1128
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1129
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1130 1131 1132 1133
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1134

1135 1136 1137 1138
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1139
				I915_WRITE(ch_data[i >> 2],
1140 1141
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1142 1143

			/* Send the command and wait for it to complete */
1144
			I915_WRITE(ch_ctl, send_ctl);
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1155 1156 1157 1158 1159
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1160 1161 1162
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1163 1164
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1165
				continue;
1166
			}
1167
			if (status & DP_AUX_CH_CTL_DONE)
1168
				goto done;
1169
		}
1170 1171 1172
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1173
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1174 1175
		ret = -EBUSY;
		goto out;
1176 1177
	}

1178
done:
1179 1180 1181
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1182
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1183
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1184 1185
		ret = -EIO;
		goto out;
1186
	}
1187 1188 1189

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1190
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1191
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1192 1193
		ret = -ETIMEDOUT;
		goto out;
1194 1195 1196 1197 1198
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		ret = -EBUSY;
		goto out;
	}

1212 1213
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1214

1215
	for (i = 0; i < recv_bytes; i += 4)
1216
		intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
1217
				    recv + i, recv_bytes - i);
1218

1219 1220 1221 1222
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1223 1224 1225
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1226
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1227

1228
	return ret;
1229 1230
}

1231 1232
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1233 1234
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1235
{
1236 1237 1238
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1239 1240
	int ret;

1241 1242 1243
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1244 1245
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1246

1247 1248 1249
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1250
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1251
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1252
		rxsize = 2; /* 0 or 1 data bytes */
1253

1254 1255
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1256

1257 1258
		WARN_ON(!msg->buffer != !msg->size);

1259 1260
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1261

1262 1263 1264
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1265

1266 1267 1268 1269 1270 1271 1272
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1273 1274
		}
		break;
1275

1276 1277
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1278
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1279
		rxsize = msg->size + 1;
1280

1281 1282
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1283

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1295
		}
1296 1297 1298 1299 1300
		break;

	default:
		ret = -EINVAL;
		break;
1301
	}
1302

1303
	return ret;
1304 1305
}

1306
static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
1307
{
1308 1309 1310
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
1311 1312
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
1313
	enum aux_ch aux_ch;
1314 1315

	if (!info->alternate_aux_channel) {
1316 1317
		aux_ch = (enum aux_ch) port;

1318
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1319 1320
			      aux_ch_name(aux_ch), port_name(port));
		return aux_ch;
1321 1322 1323 1324
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
1325
		aux_ch = AUX_CH_A;
1326 1327
		break;
	case DP_AUX_B:
1328
		aux_ch = AUX_CH_B;
1329 1330
		break;
	case DP_AUX_C:
1331
		aux_ch = AUX_CH_C;
1332 1333
		break;
	case DP_AUX_D:
1334
		aux_ch = AUX_CH_D;
1335
		break;
R
Rodrigo Vivi 已提交
1336
	case DP_AUX_F:
1337
		aux_ch = AUX_CH_F;
R
Rodrigo Vivi 已提交
1338
		break;
1339 1340
	default:
		MISSING_CASE(info->alternate_aux_channel);
1341
		aux_ch = AUX_CH_A;
1342 1343 1344 1345
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1346
		      aux_ch_name(aux_ch), port_name(port));
1347

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
	return aux_ch;
}

static enum intel_display_power_domain
intel_aux_power_domain(struct intel_dp *intel_dp)
{
	switch (intel_dp->aux_ch) {
	case AUX_CH_A:
		return POWER_DOMAIN_AUX_A;
	case AUX_CH_B:
		return POWER_DOMAIN_AUX_B;
	case AUX_CH_C:
		return POWER_DOMAIN_AUX_C;
	case AUX_CH_D:
		return POWER_DOMAIN_AUX_D;
	case AUX_CH_F:
		return POWER_DOMAIN_AUX_F;
	default:
		MISSING_CASE(intel_dp->aux_ch);
		return POWER_DOMAIN_AUX_A;
	}
1369 1370
}

1371
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1372
{
1373 1374 1375
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1376 1377 1378 1379 1380
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1381
	default:
1382 1383
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1384 1385 1386
	}
}

1387
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1388
{
1389 1390 1391
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1392 1393 1394 1395 1396
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1397
	default:
1398 1399
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1400 1401 1402
	}
}

1403
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1404
{
1405 1406 1407
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1408 1409 1410 1411 1412 1413 1414
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1415
	default:
1416 1417
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1418 1419 1420
	}
}

1421
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1422
{
1423 1424 1425
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1426 1427 1428 1429 1430 1431 1432
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1433
	default:
1434 1435
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1436 1437 1438
	}
}

1439
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1440
{
1441 1442 1443
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1444 1445 1446 1447 1448 1449 1450
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1451
	default:
1452 1453
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1454 1455 1456
	}
}

1457
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1458
{
1459 1460 1461
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1462 1463 1464 1465 1466 1467 1468
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_DATA(aux_ch, index);
1469
	default:
1470 1471
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1472 1473 1474
	}
}

1475 1476 1477 1478 1479 1480 1481 1482
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1483 1484
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1485 1486 1487 1488
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;

	intel_dp->aux_ch = intel_aux_ch(intel_dp);
	intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
1489

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	if (INTEL_GEN(dev_priv) >= 9) {
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1500

1501 1502 1503 1504 1505 1506 1507 1508
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1509

1510 1511 1512 1513
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1514

1515
	drm_dp_aux_init(&intel_dp->aux);
1516

1517
	/* Failure to allocate our preferred name is not critical */
1518 1519
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
				       port_name(encoder->port));
1520
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1521 1522
}

1523
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1524
{
1525
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1526

1527
	return max_rate >= 540000;
1528 1529
}

1530 1531
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1532
		   struct intel_crtc_state *pipe_config)
1533
{
1534
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1535 1536
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1537

1538
	if (IS_G4X(dev_priv)) {
1539 1540
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1541
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1542 1543
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1544
	} else if (IS_CHERRYVIEW(dev_priv)) {
1545 1546
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1547
	} else if (IS_VALLEYVIEW(dev_priv)) {
1548 1549
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1550
	}
1551 1552 1553

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1554
			if (pipe_config->port_clock == divisor[i].clock) {
1555 1556 1557 1558 1559
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1560 1561 1562
	}
}

1563 1564 1565 1566 1567 1568 1569 1570
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1571
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1586 1587
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1588 1589
	DRM_DEBUG_KMS("source rates: %s\n", str);

1590 1591
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1592 1593
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1594 1595
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1596
	DRM_DEBUG_KMS("common rates: %s\n", str);
1597 1598
}

1599 1600 1601 1602 1603
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1604
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1605 1606 1607
	if (WARN_ON(len <= 0))
		return 162000;

1608
	return intel_dp->common_rates[len - 1];
1609 1610
}

1611 1612
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1613 1614
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1615 1616 1617 1618 1619

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1620 1621
}

1622 1623
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1624
{
1625 1626
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1627 1628 1629 1630 1631 1632 1633 1634 1635
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1636 1637
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1638 1639 1640 1641 1642 1643 1644 1645 1646
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1647 1648 1649 1650 1651 1652 1653
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1654 1655 1656
	return bpp;
}

1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1674
bool
1675
intel_dp_compute_config(struct intel_encoder *encoder,
1676 1677
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1678
{
1679
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1680
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1681
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1682
	enum port port = encoder->port;
1683
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1684
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1685 1686
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1687
	int lane_count, clock;
1688
	int min_lane_count = 1;
1689
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1690
	/* Conveniently, the link BW constants become indices with a shift...*/
1691
	int min_clock = 0;
1692
	int max_clock;
1693
	int bpp, mode_rate;
1694
	int link_avail, link_clock;
1695
	int common_len;
1696
	uint8_t link_bw, rate_select;
1697 1698
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1699

1700
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1701
						    intel_dp->max_link_rate);
1702 1703

	/* No common link rates between source and sink */
1704
	WARN_ON(common_len <= 0);
1705

1706
	max_clock = common_len - 1;
1707

1708
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1709 1710
		pipe_config->has_pch_encoder = true;

1711
	pipe_config->has_drrs = false;
1712
	if (IS_G4X(dev_priv) || port == PORT_A)
1713
		pipe_config->has_audio = false;
1714
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1715 1716
		pipe_config->has_audio = intel_dp->has_audio;
	else
1717
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1718

1719
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1730

1731
		if (INTEL_GEN(dev_priv) >= 9) {
1732
			int ret;
1733
			ret = skl_update_scaler_crtc(pipe_config);
1734 1735 1736 1737
			if (ret)
				return ret;
		}

1738
		if (HAS_GMCH_DISPLAY(dev_priv))
1739
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1740
						 conn_state->scaling_mode);
1741
		else
1742
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1743
						conn_state->scaling_mode);
1744 1745
	}

1746 1747 1748 1749
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		return false;

1750
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1751 1752
		return false;

1753 1754
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1755 1756
		int index;

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1769
	}
1770
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1771
		      "max bw %d pixel clock %iKHz\n",
1772
		      max_lane_count, intel_dp->common_rates[max_clock],
1773
		      adjusted_mode->crtc_clock);
1774

1775 1776
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1777
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1778
	if (intel_dp_is_edp(intel_dp)) {
1779 1780 1781

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1782
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1783
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1784 1785
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1786 1787
		}

1788 1789 1790 1791 1792 1793 1794 1795 1796
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1797
	}
1798

1799
	for (; bpp >= 6*3; bpp -= 2*3) {
1800 1801
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1802

1803
		for (clock = min_clock; clock <= max_clock; clock++) {
1804 1805 1806 1807
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1808
				link_clock = intel_dp->common_rates[clock];
1809 1810 1811 1812 1813 1814 1815 1816 1817
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1818

1819
	return false;
1820

1821
found:
1822
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1823 1824 1825 1826 1827
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1828
		pipe_config->limited_color_range =
1829 1830 1831
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1832 1833
	} else {
		pipe_config->limited_color_range =
1834
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1835 1836
	}

1837
	pipe_config->lane_count = lane_count;
1838

1839
	pipe_config->pipe_bpp = bpp;
1840
	pipe_config->port_clock = intel_dp->common_rates[clock];
1841

1842 1843 1844 1845 1846
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1847
		      pipe_config->port_clock, bpp);
1848 1849
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1850

1851
	intel_link_compute_m_n(bpp, lane_count,
1852 1853
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1854 1855
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1856

1857
	if (intel_connector->panel.downclock_mode != NULL &&
1858
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1859
			pipe_config->has_drrs = true;
1860 1861 1862
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1863 1864
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1865 1866
	}

1867 1868 1869 1870
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1871
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1872 1873 1874 1875 1876
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1877
			vco = 8640000;
1878 1879
			break;
		default:
1880
			vco = 8100000;
1881 1882 1883
			break;
		}

1884
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1885 1886
	}

1887
	if (!HAS_DDI(dev_priv))
1888
		intel_dp_set_clock(encoder, pipe_config);
1889

1890 1891
	intel_psr_compute_config(intel_dp, pipe_config);

1892
	return true;
1893 1894
}

1895
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1896 1897
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1898
{
1899 1900 1901
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1902 1903
}

1904
static void intel_dp_prepare(struct intel_encoder *encoder,
1905
			     const struct intel_crtc_state *pipe_config)
1906
{
1907
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1908
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1909
	enum port port = encoder->port;
1910
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1911
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1912

1913 1914 1915 1916
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1917

1918
	/*
K
Keith Packard 已提交
1919
	 * There are four kinds of DP registers:
1920 1921
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1922 1923
	 * 	SNB CPU
	 *	IVB CPU
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1934

1935 1936 1937 1938
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1939

1940 1941
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1942
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1943

1944
	/* Split out the IBX/CPU vs CPT settings */
1945

1946
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1947 1948 1949 1950 1951 1952
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1953
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1954 1955
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1956
		intel_dp->DP |= crtc->pipe << 29;
1957
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1958 1959
		u32 trans_dp;

1960
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1961 1962 1963 1964 1965 1966 1967

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1968
	} else {
1969
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1970
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1971 1972 1973 1974 1975 1976 1977

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1978
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1979 1980
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1981
		if (IS_CHERRYVIEW(dev_priv))
1982
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1983 1984
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1985
	}
1986 1987
}

1988 1989
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1990

1991 1992
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1993

1994 1995
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1996

1997
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
1998

1999
static void wait_panel_status(struct intel_dp *intel_dp,
2000 2001
				       u32 mask,
				       u32 value)
2002
{
2003
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2004
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2005

V
Ville Syrjälä 已提交
2006 2007
	lockdep_assert_held(&dev_priv->pps_mutex);

2008
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2009

2010 2011
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2012

2013
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
2014 2015 2016
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
2017

2018 2019 2020
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
2021
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
2022 2023
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
2024 2025

	DRM_DEBUG_KMS("Wait complete\n");
2026
}
2027

2028
static void wait_panel_on(struct intel_dp *intel_dp)
2029 2030
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
2031
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2032 2033
}

2034
static void wait_panel_off(struct intel_dp *intel_dp)
2035 2036
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2037
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2038 2039
}

2040
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2041
{
2042 2043 2044
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2045
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2046

2047 2048 2049 2050 2051
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2052 2053
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2054 2055 2056
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2057

2058
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2059 2060
}

2061
static void wait_backlight_on(struct intel_dp *intel_dp)
2062 2063 2064 2065 2066
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2067
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2068 2069 2070 2071
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2072

2073 2074 2075 2076
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2077
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2078
{
2079
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2080
	u32 control;
2081

V
Ville Syrjälä 已提交
2082 2083
	lockdep_assert_held(&dev_priv->pps_mutex);

2084
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2085 2086
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2087 2088 2089
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2090
	return control;
2091 2092
}

2093 2094 2095 2096 2097
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2098
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2099
{
2100
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2101
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2102
	u32 pp;
2103
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2104
	bool need_to_disable = !intel_dp->want_panel_vdd;
2105

V
Ville Syrjälä 已提交
2106 2107
	lockdep_assert_held(&dev_priv->pps_mutex);

2108
	if (!intel_dp_is_edp(intel_dp))
2109
		return false;
2110

2111
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2112
	intel_dp->want_panel_vdd = true;
2113

2114
	if (edp_have_panel_vdd(intel_dp))
2115
		return need_to_disable;
2116

2117
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2118

V
Ville Syrjälä 已提交
2119
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2120
		      port_name(intel_dig_port->base.port));
2121

2122 2123
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2124

2125
	pp = ironlake_get_pp_control(intel_dp);
2126
	pp |= EDP_FORCE_VDD;
2127

2128 2129
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2130 2131 2132 2133 2134

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2135 2136 2137
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2138
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2139
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2140
			      port_name(intel_dig_port->base.port));
2141 2142
		msleep(intel_dp->panel_power_up_delay);
	}
2143 2144 2145 2146

	return need_to_disable;
}

2147 2148 2149 2150 2151 2152 2153
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2154
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2155
{
2156
	bool vdd;
2157

2158
	if (!intel_dp_is_edp(intel_dp))
2159 2160
		return;

2161
	pps_lock(intel_dp);
2162
	vdd = edp_panel_vdd_on(intel_dp);
2163
	pps_unlock(intel_dp);
2164

R
Rob Clark 已提交
2165
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
2166
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2167 2168
}

2169
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2170
{
2171
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2172 2173
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2174
	u32 pp;
2175
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2176

V
Ville Syrjälä 已提交
2177
	lockdep_assert_held(&dev_priv->pps_mutex);
2178

2179
	WARN_ON(intel_dp->want_panel_vdd);
2180

2181
	if (!edp_have_panel_vdd(intel_dp))
2182
		return;
2183

V
Ville Syrjälä 已提交
2184
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2185
		      port_name(intel_dig_port->base.port));
2186

2187 2188
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2189

2190 2191
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2192

2193 2194
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2195

2196 2197 2198
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2199

2200
	if ((pp & PANEL_POWER_ON) == 0)
2201
		intel_dp->panel_power_off_time = ktime_get_boottime();
2202

2203
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2204
}
2205

2206
static void edp_panel_vdd_work(struct work_struct *__work)
2207 2208 2209 2210
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2211
	pps_lock(intel_dp);
2212 2213
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2214
	pps_unlock(intel_dp);
2215 2216
}

2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2230 2231 2232 2233 2234
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2235
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2236
{
2237
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2238 2239 2240

	lockdep_assert_held(&dev_priv->pps_mutex);

2241
	if (!intel_dp_is_edp(intel_dp))
2242
		return;
2243

R
Rob Clark 已提交
2244
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2245
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2246

2247 2248
	intel_dp->want_panel_vdd = false;

2249
	if (sync)
2250
		edp_panel_vdd_off_sync(intel_dp);
2251 2252
	else
		edp_panel_vdd_schedule_off(intel_dp);
2253 2254
}

2255
static void edp_panel_on(struct intel_dp *intel_dp)
2256
{
2257
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2258
	u32 pp;
2259
	i915_reg_t pp_ctrl_reg;
2260

2261 2262
	lockdep_assert_held(&dev_priv->pps_mutex);

2263
	if (!intel_dp_is_edp(intel_dp))
2264
		return;
2265

V
Ville Syrjälä 已提交
2266
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2267
		      port_name(dp_to_dig_port(intel_dp)->base.port));
V
Ville Syrjälä 已提交
2268

2269 2270
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
2271
		 port_name(dp_to_dig_port(intel_dp)->base.port)))
2272
		return;
2273

2274
	wait_panel_power_cycle(intel_dp);
2275

2276
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2277
	pp = ironlake_get_pp_control(intel_dp);
2278
	if (IS_GEN5(dev_priv)) {
2279 2280
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2281 2282
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2283
	}
2284

2285
	pp |= PANEL_POWER_ON;
2286
	if (!IS_GEN5(dev_priv))
2287 2288
		pp |= PANEL_POWER_RESET;

2289 2290
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2291

2292
	wait_panel_on(intel_dp);
2293
	intel_dp->last_power_on = jiffies;
2294

2295
	if (IS_GEN5(dev_priv)) {
2296
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2297 2298
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2299
	}
2300
}
V
Ville Syrjälä 已提交
2301

2302 2303
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2304
	if (!intel_dp_is_edp(intel_dp))
2305 2306 2307 2308
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2309
	pps_unlock(intel_dp);
2310 2311
}

2312 2313

static void edp_panel_off(struct intel_dp *intel_dp)
2314
{
2315
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2316
	u32 pp;
2317
	i915_reg_t pp_ctrl_reg;
2318

2319 2320
	lockdep_assert_held(&dev_priv->pps_mutex);

2321
	if (!intel_dp_is_edp(intel_dp))
2322
		return;
2323

V
Ville Syrjälä 已提交
2324
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2325
		      port_name(dp_to_dig_port(intel_dp)->base.port));
2326

V
Ville Syrjälä 已提交
2327
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2328
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2329

2330
	pp = ironlake_get_pp_control(intel_dp);
2331 2332
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2333
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2334
		EDP_BLC_ENABLE);
2335

2336
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2337

2338 2339
	intel_dp->want_panel_vdd = false;

2340 2341
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2342

2343
	wait_panel_off(intel_dp);
2344
	intel_dp->panel_power_off_time = ktime_get_boottime();
2345 2346

	/* We got a reference when we enabled the VDD. */
2347
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2348
}
V
Ville Syrjälä 已提交
2349

2350 2351
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2352
	if (!intel_dp_is_edp(intel_dp))
2353
		return;
V
Ville Syrjälä 已提交
2354

2355 2356
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2357
	pps_unlock(intel_dp);
2358 2359
}

2360 2361
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2362
{
2363
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2364
	u32 pp;
2365
	i915_reg_t pp_ctrl_reg;
2366

2367 2368 2369 2370 2371 2372
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2373
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2374

2375
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2376

2377
	pp = ironlake_get_pp_control(intel_dp);
2378
	pp |= EDP_BLC_ENABLE;
2379

2380
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2381 2382 2383

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2384

2385
	pps_unlock(intel_dp);
2386 2387
}

2388
/* Enable backlight PWM and backlight PP control. */
2389 2390
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2391
{
2392 2393
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2394
	if (!intel_dp_is_edp(intel_dp))
2395 2396 2397 2398
		return;

	DRM_DEBUG_KMS("\n");

2399
	intel_panel_enable_backlight(crtc_state, conn_state);
2400 2401 2402 2403 2404
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2405
{
2406
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2407
	u32 pp;
2408
	i915_reg_t pp_ctrl_reg;
2409

2410
	if (!intel_dp_is_edp(intel_dp))
2411 2412
		return;

2413
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2414

2415
	pp = ironlake_get_pp_control(intel_dp);
2416
	pp &= ~EDP_BLC_ENABLE;
2417

2418
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2419 2420 2421

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2422

2423
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2424 2425

	intel_dp->last_backlight_off = jiffies;
2426
	edp_wait_backlight_off(intel_dp);
2427
}
2428

2429
/* Disable backlight PP control and backlight PWM. */
2430
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2431
{
2432 2433
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2434
	if (!intel_dp_is_edp(intel_dp))
2435 2436 2437
		return;

	DRM_DEBUG_KMS("\n");
2438

2439
	_intel_edp_backlight_off(intel_dp);
2440
	intel_panel_disable_backlight(old_conn_state);
2441
}
2442

2443 2444 2445 2446 2447 2448 2449 2450
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2451 2452
	bool is_enabled;

2453
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2454
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2455
	pps_unlock(intel_dp);
2456 2457 2458 2459

	if (is_enabled == enable)
		return;

2460 2461
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2462 2463 2464 2465 2466 2467 2468

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2469 2470 2471 2472 2473 2474 2475 2476
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
2477
			port_name(dig_port->base.port),
2478
			onoff(state), onoff(cur_state));
2479 2480 2481 2482 2483 2484 2485 2486 2487
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2488
			onoff(state), onoff(cur_state));
2489 2490 2491 2492
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2493
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2494
				const struct intel_crtc_state *pipe_config)
2495
{
2496
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2497
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2498

2499 2500 2501
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2502

2503
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2504
		      pipe_config->port_clock);
2505 2506 2507

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2508
	if (pipe_config->port_clock == 162000)
2509 2510 2511 2512 2513 2514 2515 2516
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2517 2518 2519 2520 2521 2522 2523
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2524
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2525

2526
	intel_dp->DP |= DP_PLL_ENABLE;
2527

2528
	I915_WRITE(DP_A, intel_dp->DP);
2529 2530
	POSTING_READ(DP_A);
	udelay(200);
2531 2532
}

2533 2534
static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *old_crtc_state)
2535
{
2536
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
2537
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2538

2539 2540 2541
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2542

2543 2544
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2545
	intel_dp->DP &= ~DP_PLL_ENABLE;
2546

2547
	I915_WRITE(DP_A, intel_dp->DP);
2548
	POSTING_READ(DP_A);
2549 2550 2551
	udelay(200);
}

2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2567
/* If the sink supports it, try to set the power state appropriately */
2568
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2569 2570 2571 2572 2573 2574 2575 2576
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2577 2578 2579
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2580 2581
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2582
	} else {
2583 2584
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2585 2586 2587 2588 2589
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2590 2591
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2592 2593 2594 2595
			if (ret == 1)
				break;
			msleep(1);
		}
2596 2597 2598

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2599
	}
2600 2601 2602 2603

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2604 2605
}

2606 2607
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2608
{
2609
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2610
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2611
	enum port port = encoder->port;
2612
	u32 tmp;
2613
	bool ret;
2614

2615 2616
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2617 2618
		return false;

2619 2620
	ret = false;

2621
	tmp = I915_READ(intel_dp->output_reg);
2622 2623

	if (!(tmp & DP_PORT_EN))
2624
		goto out;
2625

2626
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2627
		*pipe = PORT_TO_PIPE_CPT(tmp);
2628
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2629
		enum pipe p;
2630

2631 2632 2633 2634
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2635 2636 2637
				ret = true;

				goto out;
2638 2639 2640
			}
		}

2641
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2642
			      i915_mmio_reg_offset(intel_dp->output_reg));
2643
	} else if (IS_CHERRYVIEW(dev_priv)) {
2644 2645 2646
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2647
	}
2648

2649 2650 2651
	ret = true;

out:
2652
	intel_display_power_put(dev_priv, encoder->power_domain);
2653 2654

	return ret;
2655
}
2656

2657
static void intel_dp_get_config(struct intel_encoder *encoder,
2658
				struct intel_crtc_state *pipe_config)
2659
{
2660
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2661 2662
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2663
	enum port port = encoder->port;
2664
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2665

2666 2667 2668 2669
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2670

2671
	tmp = I915_READ(intel_dp->output_reg);
2672 2673

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2674

2675
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2676 2677 2678
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2679 2680 2681
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2682

2683
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2684 2685 2686 2687
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2688
		if (tmp & DP_SYNC_HS_HIGH)
2689 2690 2691
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2692

2693
		if (tmp & DP_SYNC_VS_HIGH)
2694 2695 2696 2697
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2698

2699
	pipe_config->base.adjusted_mode.flags |= flags;
2700

2701
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2702 2703
		pipe_config->limited_color_range = true;

2704 2705 2706
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2707 2708
	intel_dp_get_m_n(crtc, pipe_config);

2709
	if (port == PORT_A) {
2710
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2711 2712 2713 2714
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2715

2716 2717 2718
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2719

2720
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2721
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2736 2737
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2738
	}
2739 2740
}

2741
static void intel_disable_dp(struct intel_encoder *encoder,
2742 2743
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2744
{
2745
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2746

2747
	if (old_crtc_state->has_audio)
2748 2749
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2750 2751 2752

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2753
	intel_edp_panel_vdd_on(intel_dp);
2754
	intel_edp_backlight_off(old_conn_state);
2755
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2756
	intel_edp_panel_off(intel_dp);
2757 2758 2759 2760 2761 2762 2763
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2764

2765
	/* disable the port before the pipe on g4x */
2766
	intel_dp_link_down(encoder, old_crtc_state);
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2785 2786
}

2787
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2788 2789
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2790
{
2791
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2792
	enum port port = encoder->port;
2793

2794
	intel_dp_link_down(encoder, old_crtc_state);
2795 2796

	/* Only ilk+ has port A */
2797
	if (port == PORT_A)
2798
		ironlake_edp_pll_off(intel_dp, old_crtc_state);
2799 2800
}

2801
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2802 2803
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2804
{
2805
	intel_dp_link_down(encoder, old_crtc_state);
2806 2807
}

2808
static void chv_post_disable_dp(struct intel_encoder *encoder,
2809 2810
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2811
{
2812
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2813

2814
	intel_dp_link_down(encoder, old_crtc_state);
2815 2816 2817 2818

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
2819
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2820

V
Ville Syrjälä 已提交
2821
	mutex_unlock(&dev_priv->sb_lock);
2822 2823
}

2824 2825 2826 2827 2828
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
2829
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2830
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2831
	enum port port = intel_dig_port->base.port;
2832

2833 2834 2835 2836
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2837
	if (HAS_DDI(dev_priv)) {
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2863
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2864
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2878
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2879 2880 2881 2882 2883
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2884
		if (IS_CHERRYVIEW(dev_priv))
2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2900
			if (IS_CHERRYVIEW(dev_priv)) {
2901 2902
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2903
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2904 2905 2906 2907 2908 2909 2910
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2911
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2912
				 const struct intel_crtc_state *old_crtc_state)
2913
{
2914
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2915 2916 2917

	/* enable with pattern 1 (as per spec) */

2918
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2919 2920 2921 2922 2923 2924 2925 2926

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2927
	if (old_crtc_state->has_audio)
2928
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2929 2930 2931

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2932 2933
}

2934
static void intel_enable_dp(struct intel_encoder *encoder,
2935 2936
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2937
{
2938
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2939
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2940
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2941
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2942
	enum pipe pipe = crtc->pipe;
2943

2944 2945
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2946

2947 2948
	pps_lock(intel_dp);

2949
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2950
		vlv_init_panel_power_sequencer(encoder, pipe_config);
2951

2952
	intel_dp_enable_port(intel_dp, pipe_config);
2953 2954 2955 2956 2957 2958 2959

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2960
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2961 2962
		unsigned int lane_mask = 0x0;

2963
		if (IS_CHERRYVIEW(dev_priv))
2964
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2965

2966 2967
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2968
	}
2969

2970
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2971
	intel_dp_start_link_train(intel_dp);
2972
	intel_dp_stop_link_train(intel_dp);
2973

2974
	if (pipe_config->has_audio) {
2975
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2976
				 pipe_name(pipe));
2977
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2978
	}
2979
}
2980

2981
static void g4x_enable_dp(struct intel_encoder *encoder,
2982 2983
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2984
{
2985
	intel_enable_dp(encoder, pipe_config, conn_state);
2986
	intel_edp_backlight_on(pipe_config, conn_state);
2987
}
2988

2989
static void vlv_enable_dp(struct intel_encoder *encoder,
2990 2991
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2992
{
2993 2994
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2995
	intel_edp_backlight_on(pipe_config, conn_state);
2996
	intel_psr_enable(intel_dp, pipe_config);
2997 2998
}

2999
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
3000 3001
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3002 3003
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3004
	enum port port = encoder->port;
3005

3006
	intel_dp_prepare(encoder, pipe_config);
3007

3008
	/* Only ilk+ has port A */
3009
	if (port == PORT_A)
3010
		ironlake_edp_pll_on(intel_dp, pipe_config);
3011 3012
}

3013 3014 3015
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3016
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3017
	enum pipe pipe = intel_dp->pps_pipe;
3018
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3019

3020 3021
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

3022 3023 3024
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
3037
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
3038 3039 3040 3041 3042 3043
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3044
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3045 3046 3047 3048 3049 3050
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3051
	for_each_intel_encoder(&dev_priv->drm, encoder) {
3052
		struct intel_dp *intel_dp;
3053
		enum port port;
3054

3055 3056
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3057 3058 3059
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3060
		port = dp_to_dig_port(intel_dp)->base.port;
3061

3062 3063 3064 3065
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3066 3067 3068 3069
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3070
			      pipe_name(pipe), port_name(port));
3071 3072

		/* make sure vdd is off before we steal it */
3073
		vlv_detach_power_sequencer(intel_dp);
3074 3075 3076
	}
}

3077 3078
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3079
{
3080
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3081 3082
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3083 3084 3085

	lockdep_assert_held(&dev_priv->pps_mutex);

3086
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3087

3088 3089 3090 3091 3092 3093 3094
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3095
		vlv_detach_power_sequencer(intel_dp);
3096
	}
3097 3098 3099 3100 3101

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3102
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3103

3104 3105
	intel_dp->active_pipe = crtc->pipe;

3106
	if (!intel_dp_is_edp(intel_dp))
3107 3108
		return;

3109 3110 3111 3112
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3113
		      pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
3114 3115

	/* init power sequencer on this pipe and port */
3116 3117
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3118 3119
}

3120
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3121 3122
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3123
{
3124
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3125

3126
	intel_enable_dp(encoder, pipe_config, conn_state);
3127 3128
}

3129
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3130 3131
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3132
{
3133
	intel_dp_prepare(encoder, pipe_config);
3134

3135
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3136 3137
}

3138
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3139 3140
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3141
{
3142
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3143

3144
	intel_enable_dp(encoder, pipe_config, conn_state);
3145 3146

	/* Second common lane will stay alive on its own now */
3147
	chv_phy_release_cl2_override(encoder);
3148 3149
}

3150
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3151 3152
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3153
{
3154
	intel_dp_prepare(encoder, pipe_config);
3155

3156
	chv_phy_pre_pll_enable(encoder, pipe_config);
3157 3158
}

3159
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3160 3161
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3162
{
3163
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3164 3165
}

3166 3167 3168 3169
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3170
bool
3171
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3172
{
3173 3174
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3175 3176
}

3177
/* These are source-specific values. */
3178
uint8_t
K
Keith Packard 已提交
3179
intel_dp_voltage_max(struct intel_dp *intel_dp)
3180
{
3181
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3182
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3183

3184
	if (INTEL_GEN(dev_priv) >= 9) {
3185 3186
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3187
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3188
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3189
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3190
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3191
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3192
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3193
	else
3194
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3195 3196
}

3197
uint8_t
K
Keith Packard 已提交
3198 3199
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3200
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3201
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3202

3203
	if (INTEL_GEN(dev_priv) >= 9) {
3204 3205 3206 3207 3208 3209 3210
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3211 3212
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3213 3214 3215
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3216
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3217
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3218 3219 3220 3221 3222 3223 3224
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3225
		default:
3226
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3227
		}
3228
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3229
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3230 3231 3232 3233 3234 3235 3236
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3237
		default:
3238
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3239
		}
3240
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3241
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3242 3243 3244 3245 3246
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3247
		default:
3248
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3249 3250 3251
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3252 3253 3254 3255 3256 3257 3258
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3259
		default:
3260
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3261
		}
3262 3263 3264
	}
}

3265
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3266
{
3267
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3268 3269 3270 3271 3272
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3273
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3274 3275
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3276
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3277 3278 3279
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3280
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3281 3282 3283
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3284
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3285 3286 3287
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3288
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3289 3290 3291 3292 3293 3294 3295
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3296
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3297 3298
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3300 3301 3302
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3303
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3304 3305 3306
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3307
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3308 3309 3310 3311 3312 3313 3314
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3315
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3316 3317
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3318
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3319 3320 3321
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3322
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3323 3324 3325 3326 3327 3328 3329
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3330
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3331 3332
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3333
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3345 3346
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3347 3348 3349 3350

	return 0;
}

3351
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3352
{
3353 3354 3355
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3356 3357 3358
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3359
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3360
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3361
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3362 3363 3364
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3365
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3366 3367 3368
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3369
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3370 3371 3372
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3373
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3374 3375
			deemph_reg_value = 128;
			margin_reg_value = 154;
3376
			uniq_trans_scale = true;
3377 3378 3379 3380 3381
			break;
		default:
			return 0;
		}
		break;
3382
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3383
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3384
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3385 3386 3387
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3388
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3389 3390 3391
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3392
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3393 3394 3395 3396 3397 3398 3399
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3400
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3401
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3402
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3403 3404 3405
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3406
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3407 3408 3409 3410 3411 3412 3413
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3414
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3415
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3416
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3428 3429
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3430 3431 3432 3433

	return 0;
}

3434
static uint32_t
3435
gen4_signal_levels(uint8_t train_set)
3436
{
3437
	uint32_t	signal_levels = 0;
3438

3439
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3440
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3441 3442 3443
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3444
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3445 3446
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3447
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3448 3449
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3450
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3451 3452 3453
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3454
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3455
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3456 3457 3458
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3459
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3460 3461
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3462
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3463 3464
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3465
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3466 3467 3468 3469 3470 3471
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3472 3473
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3474
gen6_edp_signal_levels(uint8_t train_set)
3475
{
3476 3477 3478
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3479 3480
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3481
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3482
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3483
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3484 3485
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3486
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3487 3488
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3489
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3490 3491
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3492
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3493
	default:
3494 3495 3496
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3497 3498 3499
	}
}

K
Keith Packard 已提交
3500 3501
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3502
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3503 3504 3505 3506
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3507
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3508
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3509
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3510
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3511
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3512 3513
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3514
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3515
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3516
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3517 3518
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3519
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3520
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3521
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3522 3523 3524 3525 3526 3527 3528 3529 3530
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3531
void
3532
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3533
{
3534
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3535
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3536
	enum port port = intel_dig_port->base.port;
3537
	uint32_t signal_levels, mask = 0;
3538 3539
	uint8_t train_set = intel_dp->train_set[0];

3540 3541 3542
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3543
		signal_levels = ddi_signal_levels(intel_dp);
3544
		mask = DDI_BUF_EMP_MASK;
3545
	} else if (IS_CHERRYVIEW(dev_priv)) {
3546
		signal_levels = chv_signal_levels(intel_dp);
3547
	} else if (IS_VALLEYVIEW(dev_priv)) {
3548
		signal_levels = vlv_signal_levels(intel_dp);
3549
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3550
		signal_levels = gen7_edp_signal_levels(train_set);
3551
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3552
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3553
		signal_levels = gen6_edp_signal_levels(train_set);
3554 3555
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3556
		signal_levels = gen4_signal_levels(train_set);
3557 3558 3559
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3560 3561 3562 3563 3564 3565 3566 3567
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3568

3569
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3570 3571 3572

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3573 3574
}

3575
void
3576 3577
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3578
{
3579
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3580 3581
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3582

3583
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3584

3585
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3586
	POSTING_READ(intel_dp->output_reg);
3587 3588
}

3589
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3590
{
3591
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3592
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3593
	enum port port = intel_dig_port->base.port;
3594 3595
	uint32_t val;

3596
	if (!HAS_DDI(dev_priv))
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3614 3615 3616 3617
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3618 3619 3620
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3621
static void
3622 3623
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3624
{
3625 3626 3627 3628
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
C
Chris Wilson 已提交
3629
	uint32_t DP = intel_dp->DP;
3630

3631
	if (WARN_ON(HAS_DDI(dev_priv)))
3632 3633
		return;

3634
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3635 3636
		return;

3637
	DRM_DEBUG_KMS("\n");
3638

3639
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3640
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3641
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3642
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3643
	} else {
3644
		if (IS_CHERRYVIEW(dev_priv))
3645 3646 3647
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3648
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3649
	}
3650
	I915_WRITE(intel_dp->output_reg, DP);
3651
	POSTING_READ(intel_dp->output_reg);
3652

3653 3654 3655 3656 3657 3658 3659 3660 3661
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3662
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3663 3664 3665 3666 3667 3668 3669
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3670 3671 3672 3673 3674 3675 3676
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3677
		I915_WRITE(intel_dp->output_reg, DP);
3678
		POSTING_READ(intel_dp->output_reg);
3679

3680
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3681 3682
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3683 3684
	}

3685
	msleep(intel_dp->panel_power_down_delay);
3686 3687

	intel_dp->DP = DP;
3688 3689 3690 3691 3692 3693

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3694 3695
}

3696
bool
3697
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3698
{
3699 3700
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3701
		return false; /* aux transfer failed */
3702

3703
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3704

3705 3706
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3707

3708 3709 3710 3711 3712
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3713

3714 3715
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3716

3717
	if (!intel_dp_read_dpcd(intel_dp))
3718 3719
		return false;

3720 3721
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3722

3723 3724 3725
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3726

3727
	intel_psr_init_dpcd(intel_dp);
3728

3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3739 3740
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3741
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3742
			      intel_dp->edp_dpcd);
3743

3744 3745
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3746
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3747 3748
		int i;

3749 3750
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3751

3752 3753
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3754 3755 3756 3757

			if (val == 0)
				break;

3758 3759 3760 3761 3762 3763
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3764
			intel_dp->sink_rates[i] = (val * 200) / 10;
3765
		}
3766
		intel_dp->num_sink_rates = i;
3767
	}
3768

3769 3770 3771 3772
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3773 3774 3775 3776 3777
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3778 3779
	intel_dp_set_common_rates(intel_dp);

3780 3781 3782 3783 3784 3785 3786
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3787 3788
	u8 sink_count;

3789 3790 3791
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3792
	/* Don't clobber cached eDP rates. */
3793
	if (!intel_dp_is_edp(intel_dp)) {
3794
		intel_dp_set_sink_rates(intel_dp);
3795 3796
		intel_dp_set_common_rates(intel_dp);
	}
3797

3798
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3799 3800 3801 3802 3803 3804 3805
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3806
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3807 3808 3809 3810 3811 3812 3813 3814

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3815
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3816
		return false;
3817

3818
	if (!drm_dp_is_branch(intel_dp->dpcd))
3819 3820 3821 3822 3823
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3824 3825 3826
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3827 3828 3829
		return false; /* downstream port status fetch failed */

	return true;
3830 3831
}

3832
static bool
3833
intel_dp_can_mst(struct intel_dp *intel_dp)
3834
{
3835
	u8 mstm_cap;
3836

3837
	if (!i915_modparams.enable_dp_mst)
3838 3839
		return false;

3840 3841 3842 3843 3844 3845
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3846
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3847
		return false;
3848

3849
	return mstm_cap & DP_MST_CAP;
3850 3851 3852 3853 3854
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3855
	if (!i915_modparams.enable_dp_mst)
3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3870 3871
}

3872 3873
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state, bool disable_wa)
3874
{
3875
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3876
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3877
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
R
Rodrigo Vivi 已提交
3878
	u8 buf;
3879
	int ret = 0;
3880 3881
	int count = 0;
	int attempts = 10;
3882

3883 3884
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3885 3886
		ret = -EIO;
		goto out;
3887 3888
	}

3889
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3890
			       buf & ~DP_TEST_SINK_START) < 0) {
3891
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3892 3893 3894
		ret = -EIO;
		goto out;
	}
3895

3896
	do {
3897
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3908
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3909 3910 3911
		ret = -ETIMEDOUT;
	}

3912
 out:
3913
	if (disable_wa)
3914
		hsw_enable_ips(crtc_state);
3915
	return ret;
3916 3917
}

3918 3919
static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
3920 3921
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3922
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3923
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3924
	u8 buf;
3925 3926
	int ret;

3927 3928 3929 3930 3931 3932 3933 3934 3935
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3936
	if (buf & DP_TEST_SINK_START) {
3937
		ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
3938 3939 3940 3941
		if (ret)
			return ret;
	}

3942
	hsw_disable_ips(crtc_state);
3943

3944
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3945
			       buf | DP_TEST_SINK_START) < 0) {
3946
		hsw_enable_ips(crtc_state);
3947
		return -EIO;
3948 3949
	}

3950
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3951 3952 3953
	return 0;
}

3954
int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
3955 3956
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3957
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3958
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3959
	u8 buf;
3960
	int count, ret;
3961 3962
	int attempts = 6;

3963
	ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
3964 3965 3966
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3967
	do {
3968
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3969

3970
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3971 3972
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3973
			goto stop;
3974
		}
3975
		count = buf & DP_TEST_COUNT_MASK;
3976

3977
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3978 3979

	if (attempts == 0) {
3980 3981 3982 3983 3984 3985 3986 3987
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3988
	}
3989

3990
stop:
3991
	intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
3992
	return ret;
3993 3994
}

3995 3996 3997
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3998 3999
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4000 4001
}

4002 4003 4004
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4005 4006 4007
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4008 4009
}

4010 4011
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4012
	int status = 0;
4013
	int test_link_rate;
4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4035 4036 4037 4038

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4039 4040 4041 4042 4043 4044
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4045 4046 4047 4048
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4049
	uint8_t test_pattern;
4050
	uint8_t test_misc;
4051 4052 4053 4054
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4055 4056
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4078 4079
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4106 4107 4108
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4109
{
4110
	uint8_t test_result = DP_TEST_ACK;
4111 4112 4113 4114
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4115
	    connector->edid_corrupt ||
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4129
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4130
	} else {
4131 4132 4133 4134 4135 4136 4137
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4138 4139
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4140 4141 4142
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4143
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4144 4145 4146
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4147
	intel_dp->compliance.test_active = 1;
4148

4149 4150 4151 4152
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4153
{
4154 4155 4156 4157 4158 4159 4160
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4161 4162
	uint8_t request = 0;
	int status;
4163

4164
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4165 4166 4167 4168 4169
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4170
	switch (request) {
4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4188
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4189 4190 4191
		break;
	}

4192 4193 4194
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4195
update_status:
4196
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4197 4198
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4199 4200
}

4201 4202 4203 4204 4205 4206
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4207
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4208 4209 4210 4211 4212 4213 4214 4215
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4216
			if (intel_dp->active_mst_links &&
4217
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4218 4219 4220 4221 4222
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4223
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4239
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4275
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4276 4277 4278 4279 4280 4281 4282

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4283 4284 4285
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
4286
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4287
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4288 4289
	struct drm_connector_state *conn_state =
		intel_dp->attached_connector->base.state;
4290 4291
	u8 link_status[DP_LINK_STATUS_SIZE];

4292
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4293 4294 4295 4296 4297 4298

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

4299
	if (!conn_state->crtc)
4300 4301
		return;

4302 4303 4304
	WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));

	if (!conn_state->crtc->state->active)
4305 4306
		return;

4307 4308
	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
4309 4310
		return;

4311 4312 4313 4314
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4315 4316
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4317 4318
		return;

4319 4320
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4321 4322
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4323 4324

		intel_dp_retrain_link(intel_dp);
4325 4326 4327
	}
}

4328 4329 4330 4331 4332 4333 4334
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4335 4336 4337 4338 4339
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4340
 */
4341
static bool
4342
intel_dp_short_pulse(struct intel_dp *intel_dp)
4343
{
4344
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4345
	u8 sink_irq_vector = 0;
4346 4347
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4348

4349 4350 4351 4352
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4353
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4354

4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4366 4367
	}

4368 4369
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4370 4371
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4372
		/* Clear interrupt source */
4373 4374 4375
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4376 4377

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4378
			intel_dp_handle_test_request(intel_dp);
4379 4380 4381 4382
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4383
	intel_dp_check_link_status(intel_dp);
4384

4385 4386 4387
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
4388
		drm_kms_helper_hotplug_event(&dev_priv->drm);
4389
	}
4390 4391

	return true;
4392 4393
}

4394
/* XXX this is probably wrong for multiple downstream ports */
4395
static enum drm_connector_status
4396
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4397
{
4398
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4399 4400 4401
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4402 4403 4404
	if (lspcon->active)
		lspcon_resume(lspcon);

4405 4406 4407
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4408
	if (intel_dp_is_edp(intel_dp))
4409 4410
		return connector_status_connected;

4411
	/* if there's no downstream port, we're done */
4412
	if (!drm_dp_is_branch(dpcd))
4413
		return connector_status_connected;
4414 4415

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4416 4417
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4418

4419 4420
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4421 4422
	}

4423 4424 4425
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4426
	/* If no HPD, poke DDC gently */
4427
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4428
		return connector_status_connected;
4429 4430

	/* Well we tried, say unknown for unreliable port types */
4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4443 4444 4445

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4446
	return connector_status_disconnected;
4447 4448
}

4449 4450 4451
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4452
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4453 4454
	enum drm_connector_status status;

4455
	status = intel_panel_detect(dev_priv);
4456 4457 4458 4459 4460 4461
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4462
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
4463
{
4464
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4465
	u32 bit;
4466

4467 4468
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4469 4470
		bit = SDE_PORTB_HOTPLUG;
		break;
4471
	case HPD_PORT_C:
4472 4473
		bit = SDE_PORTC_HOTPLUG;
		break;
4474
	case HPD_PORT_D:
4475 4476 4477
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
4478
		MISSING_CASE(encoder->hpd_pin);
4479 4480 4481 4482 4483 4484
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4485
static bool cpt_digital_port_connected(struct intel_encoder *encoder)
4486
{
4487
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4488 4489
	u32 bit;

4490 4491
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4492 4493
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
4494
	case HPD_PORT_C:
4495 4496
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
4497
	case HPD_PORT_D:
4498 4499
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4500
	default:
4501
		MISSING_CASE(encoder->hpd_pin);
4502 4503 4504 4505 4506 4507
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4508
static bool spt_digital_port_connected(struct intel_encoder *encoder)
4509
{
4510
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4511 4512
	u32 bit;

4513 4514
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4515 4516
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4517
	case HPD_PORT_E:
4518 4519
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4520
	default:
4521
		return cpt_digital_port_connected(encoder);
4522
	}
4523

4524
	return I915_READ(SDEISR) & bit;
4525 4526
}

4527
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
4528
{
4529
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4530
	u32 bit;
4531

4532 4533
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4534 4535
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
4536
	case HPD_PORT_C:
4537 4538
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
4539
	case HPD_PORT_D:
4540 4541 4542
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
4543
		MISSING_CASE(encoder->hpd_pin);
4544 4545 4546 4547 4548 4549
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4550
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
4551
{
4552
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4553 4554
	u32 bit;

4555 4556
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4557
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4558
		break;
4559
	case HPD_PORT_C:
4560
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4561
		break;
4562
	case HPD_PORT_D:
4563
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4564 4565
		break;
	default:
4566
		MISSING_CASE(encoder->hpd_pin);
4567
		return false;
4568 4569
	}

4570
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4571 4572
}

4573
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
4574
{
4575 4576 4577
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4578 4579
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4580
		return ibx_digital_port_connected(encoder);
4581 4582
}

4583
static bool snb_digital_port_connected(struct intel_encoder *encoder)
4584
{
4585 4586 4587
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4588 4589
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4590
		return cpt_digital_port_connected(encoder);
4591 4592
}

4593
static bool ivb_digital_port_connected(struct intel_encoder *encoder)
4594
{
4595 4596 4597
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4598 4599
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
4600
		return cpt_digital_port_connected(encoder);
4601 4602
}

4603
static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4604
{
4605 4606 4607
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4608 4609
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
4610
		return cpt_digital_port_connected(encoder);
4611 4612
}

4613
static bool bxt_digital_port_connected(struct intel_encoder *encoder)
4614
{
4615
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4616 4617
	u32 bit;

4618 4619
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4620 4621
		bit = BXT_DE_PORT_HP_DDIA;
		break;
4622
	case HPD_PORT_B:
4623 4624
		bit = BXT_DE_PORT_HP_DDIB;
		break;
4625
	case HPD_PORT_C:
4626 4627 4628
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4629
		MISSING_CASE(encoder->hpd_pin);
4630 4631 4632 4633 4634 4635
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4636 4637
/*
 * intel_digital_port_connected - is the specified port connected?
4638
 * @encoder: intel_encoder
4639
 *
4640
 * Return %true if port is connected, %false otherwise.
4641
 */
4642
bool intel_digital_port_connected(struct intel_encoder *encoder)
4643
{
4644 4645
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

4646 4647
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
4648
			return gm45_digital_port_connected(encoder);
4649
		else
4650
			return g4x_digital_port_connected(encoder);
4651 4652 4653
	}

	if (IS_GEN5(dev_priv))
4654
		return ilk_digital_port_connected(encoder);
4655
	else if (IS_GEN6(dev_priv))
4656
		return snb_digital_port_connected(encoder);
4657
	else if (IS_GEN7(dev_priv))
4658
		return ivb_digital_port_connected(encoder);
4659
	else if (IS_GEN8(dev_priv))
4660
		return bdw_digital_port_connected(encoder);
4661
	else if (IS_GEN9_LP(dev_priv))
4662
		return bxt_digital_port_connected(encoder);
4663
	else
4664
		return spt_digital_port_connected(encoder);
4665 4666
}

4667
static struct edid *
4668
intel_dp_get_edid(struct intel_dp *intel_dp)
4669
{
4670
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4671

4672 4673 4674 4675
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4676 4677
			return NULL;

J
Jani Nikula 已提交
4678
		return drm_edid_duplicate(intel_connector->edid);
4679 4680 4681 4682
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4683

4684 4685 4686 4687 4688
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4689

4690
	intel_dp_unset_edid(intel_dp);
4691 4692 4693
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4694
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4695 4696
}

4697 4698
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4699
{
4700
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4701

4702 4703
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4704

4705 4706
	intel_dp->has_audio = false;
}
4707

4708
static int
4709
intel_dp_long_pulse(struct intel_connector *connector)
Z
Zhenyu Wang 已提交
4710
{
4711 4712
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Z
Zhenyu Wang 已提交
4713
	enum drm_connector_status status;
4714
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4715

4716
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4717

4718
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4719

4720
	/* Can't disconnect eDP, but you can close the lid... */
4721
	if (intel_dp_is_edp(intel_dp))
4722
		status = edp_detect(intel_dp);
4723
	else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
4724
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4725
	else
4726 4727
		status = connector_status_disconnected;

4728
	if (status == connector_status_disconnected) {
4729
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4730

4731 4732 4733 4734 4735 4736 4737 4738 4739
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4740
		goto out;
4741
	}
Z
Zhenyu Wang 已提交
4742

4743
	if (intel_dp->reset_link_params) {
4744 4745
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4746

4747 4748
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4749 4750 4751

		intel_dp->reset_link_params = false;
	}
4752

4753 4754
	intel_dp_print_rates(intel_dp);

4755 4756
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4757

4758 4759 4760
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4761 4762 4763 4764 4765
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4766 4767
		status = connector_status_disconnected;
		goto out;
4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4781
		intel_dp_check_link_status(intel_dp);
4782 4783
	}

4784 4785 4786 4787 4788 4789 4790 4791
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4792
	intel_dp_set_edid(intel_dp);
4793
	if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
4794
		status = connector_status_connected;
4795
	intel_dp->detect_done = true;
4796

4797 4798
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4799 4800
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4812
out:
4813
	if (status != connector_status_connected && !intel_dp->is_mst)
4814
		intel_dp_unset_edid(intel_dp);
4815

4816
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4817
	return status;
4818 4819
}

4820 4821 4822 4823
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4824 4825
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4826
	int status = connector->status;
4827 4828 4829 4830

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4831
	/* If full detect is not performed yet, do a full detect */
4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842
	if (!intel_dp->detect_done) {
		struct drm_crtc *crtc;
		int ret;

		crtc = connector->state->crtc;
		if (crtc) {
			ret = drm_modeset_lock(&crtc->mutex, ctx);
			if (ret)
				return ret;
		}

4843
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4844
	}
4845 4846

	intel_dp->detect_done = false;
4847

4848
	return status;
4849 4850
}

4851 4852
static void
intel_dp_force(struct drm_connector *connector)
4853
{
4854
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4855
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4856
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4857

4858 4859 4860
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4861

4862 4863
	if (connector->status != connector_status_connected)
		return;
4864

4865
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4866 4867 4868

	intel_dp_set_edid(intel_dp);

4869
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4883

4884
	/* if eDP has no EDID, fall back to fixed mode */
4885
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4886
	    intel_connector->panel.fixed_mode) {
4887
		struct drm_display_mode *mode;
4888 4889

		mode = drm_mode_duplicate(connector->dev,
4890
					  intel_connector->panel.fixed_mode);
4891
		if (mode) {
4892 4893 4894 4895
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4896

4897
	return 0;
4898 4899
}

4900 4901 4902 4903
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4904 4905 4906 4907 4908
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4909 4910 4911 4912 4913 4914 4915 4916 4917 4918

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4919 4920 4921 4922 4923 4924 4925
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4926
static void
4927
intel_dp_connector_destroy(struct drm_connector *connector)
4928
{
4929
	struct intel_connector *intel_connector = to_intel_connector(connector);
4930

4931
	kfree(intel_connector->detect_edid);
4932

4933 4934 4935
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4936 4937 4938 4939
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
4940
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4941
		intel_panel_fini(&intel_connector->panel);
4942

4943
	drm_connector_cleanup(connector);
4944
	kfree(connector);
4945 4946
}

P
Paulo Zanoni 已提交
4947
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4948
{
4949 4950
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4951

4952
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4953
	if (intel_dp_is_edp(intel_dp)) {
4954
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4955 4956 4957 4958
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4959
		pps_lock(intel_dp);
4960
		edp_panel_vdd_off_sync(intel_dp);
4961 4962
		pps_unlock(intel_dp);

4963 4964 4965 4966
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4967
	}
4968 4969 4970

	intel_dp_aux_fini(intel_dp);

4971
	drm_encoder_cleanup(encoder);
4972
	kfree(intel_dig_port);
4973 4974
}

4975
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4976 4977 4978
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

4979
	if (!intel_dp_is_edp(intel_dp))
4980 4981
		return;

4982 4983 4984 4985
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4986
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4987
	pps_lock(intel_dp);
4988
	edp_panel_vdd_off_sync(intel_dp);
4989
	pps_unlock(intel_dp);
4990 4991
}

4992 4993
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
4994
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5008
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5009 5010 5011 5012

	edp_panel_vdd_schedule_off(intel_dp);
}

5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5026
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5027
{
5028
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5029 5030
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5031 5032 5033

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5034

5035
	if (lspcon->active)
5036 5037
		lspcon_resume(lspcon);

5038 5039
	intel_dp->reset_link_params = true;

5040 5041
	pps_lock(intel_dp);

5042 5043 5044
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5045
	if (intel_dp_is_edp(intel_dp)) {
5046
		/* Reinit the power sequencer, in case BIOS did something with it. */
5047
		intel_dp_pps_init(intel_dp);
5048 5049
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5050 5051

	pps_unlock(intel_dp);
5052 5053
}

5054
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5055
	.force = intel_dp_force,
5056
	.fill_modes = drm_helper_probe_single_connector_modes,
5057 5058
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5059
	.late_register = intel_dp_connector_register,
5060
	.early_unregister = intel_dp_connector_unregister,
5061
	.destroy = intel_dp_connector_destroy,
5062
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5063
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5064 5065 5066
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5067
	.detect_ctx = intel_dp_detect,
5068 5069
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5070
	.atomic_check = intel_digital_connector_atomic_check,
5071 5072 5073
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5074
	.reset = intel_dp_encoder_reset,
5075
	.destroy = intel_dp_encoder_destroy,
5076 5077
};

5078
enum irqreturn
5079 5080 5081
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5082
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5083
	enum irqreturn ret = IRQ_NONE;
5084

5085 5086 5087 5088 5089 5090 5091 5092
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5093
			      port_name(intel_dig_port->base.port));
5094
		return IRQ_HANDLED;
5095 5096
	}

5097
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5098
		      port_name(intel_dig_port->base.port),
5099
		      long_hpd ? "long" : "short");
5100

5101
	if (long_hpd) {
5102
		intel_dp->reset_link_params = true;
5103 5104 5105 5106
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5107
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5108

5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5122
		}
5123
	}
5124

5125
	if (!intel_dp->is_mst) {
5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157
		struct drm_modeset_acquire_ctx ctx;
		struct drm_connector *connector = &intel_dp->attached_connector->base;
		struct drm_crtc *crtc;
		int iret;
		bool handled = false;

		drm_modeset_acquire_init(&ctx, 0);
retry:
		iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
		if (iret)
			goto err;

		crtc = connector->state->crtc;
		if (crtc) {
			iret = drm_modeset_lock(&crtc->mutex, &ctx);
			if (iret)
				goto err;
		}

		handled = intel_dp_short_pulse(intel_dp);

err:
		if (iret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			goto retry;
		}

		drm_modeset_drop_locks(&ctx);
		drm_modeset_acquire_fini(&ctx);
		WARN(iret, "Acquiring modeset locks failed with %i\n", iret);

		if (!handled) {
5158 5159
			intel_dp->detect_done = false;
			goto put_power;
5160
		}
5161
	}
5162 5163 5164

	ret = IRQ_HANDLED;

5165
put_power:
5166
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5167 5168

	return ret;
5169 5170
}

5171
/* check the VBT to see whether the eDP is on another port */
5172
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5173
{
5174 5175 5176 5177
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5178
	if (INTEL_GEN(dev_priv) < 5)
5179 5180
		return false;

5181
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5182 5183
		return true;

5184
	return intel_bios_is_port_edp(dev_priv, port);
5185 5186
}

5187
static void
5188 5189
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5190
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5191 5192 5193 5194
	enum port port = dp_to_dig_port(intel_dp)->base.port;

	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5195

5196
	intel_attach_broadcast_rgb_property(connector);
5197

5198
	if (intel_dp_is_edp(intel_dp)) {
5199 5200 5201 5202 5203 5204 5205 5206
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5207
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5208

5209
	}
5210 5211
}

5212 5213
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5214
	intel_dp->panel_power_off_time = ktime_get_boottime();
5215 5216 5217 5218
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5219
static void
5220
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
5221
{
5222
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5223
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5224
	struct pps_registers regs;
5225

5226
	intel_pps_get_registers(intel_dp, &regs);
5227 5228 5229

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5230
	pp_ctl = ironlake_get_pp_control(intel_dp);
5231

5232 5233
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5234 5235
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv)) {
5236 5237
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5238
	}
5239 5240

	/* Pull timing values out of registers */
5241 5242
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5243

5244 5245
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5246

5247 5248
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5249

5250 5251
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5252

5253 5254
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5255 5256
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5257
	} else {
5258
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5259
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5260
	}
5261 5262
}

I
Imre Deak 已提交
5263 5264 5265 5266 5267 5268 5269 5270 5271
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
5272
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
5273 5274 5275 5276
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

5277
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
5278 5279 5280 5281 5282 5283 5284 5285 5286

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5287
static void
5288
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
5289
{
5290
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5291 5292 5293 5294 5295 5296 5297 5298 5299
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5300
	intel_pps_readout_hw_state(intel_dp, &cur);
5301

I
Imre Deak 已提交
5302
	intel_pps_dump_state("cur", &cur);
5303

5304
	vbt = dev_priv->vbt.edp.pps;
5305 5306 5307 5308 5309 5310
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5311
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5312 5313 5314
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5315 5316 5317 5318 5319
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5333
	intel_pps_dump_state("vbt", &vbt);
5334 5335 5336

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5337
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5338 5339 5340 5341 5342 5343 5344 5345 5346
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5347
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5348 5349 5350 5351 5352 5353 5354
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5355 5356 5357 5358 5359 5360
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5361 5362 5363 5364 5365 5366 5367 5368 5369 5370

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5371 5372 5373 5374 5375 5376

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
5377 5378 5379
}

static void
5380
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
5381
					      bool force_disable_vdd)
5382
{
5383
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5384
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5385
	int div = dev_priv->rawclk_freq / 1000;
5386
	struct pps_registers regs;
5387
	enum port port = dp_to_dig_port(intel_dp)->base.port;
5388
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5389

V
Ville Syrjälä 已提交
5390
	lockdep_assert_held(&dev_priv->pps_mutex);
5391

5392
	intel_pps_get_registers(intel_dp, &regs);
5393

5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5419
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5420 5421
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5422
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5423 5424
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5425 5426
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5427
		pp_div = I915_READ(regs.pp_ctrl);
5428
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5429
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5430 5431 5432 5433 5434 5435
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5436 5437 5438

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5439
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5440
		port_sel = PANEL_PORT_SELECT_VLV(port);
5441
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5442
		if (port == PORT_A)
5443
			port_sel = PANEL_PORT_SELECT_DPA;
5444
		else
5445
			port_sel = PANEL_PORT_SELECT_DPD;
5446 5447
	}

5448 5449
	pp_on |= port_sel;

5450 5451
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5452 5453
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv))
5454
		I915_WRITE(regs.pp_ctrl, pp_div);
5455
	else
5456
		I915_WRITE(regs.pp_div, pp_div);
5457 5458

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5459 5460
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5461 5462
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)  ||
		       HAS_PCH_ICP(dev_priv)) ?
5463 5464
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5465 5466
}

5467
static void intel_dp_pps_init(struct intel_dp *intel_dp)
5468
{
5469
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5470 5471

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5472 5473
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
5474 5475
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
5476 5477 5478
	}
}

5479 5480
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5481
 * @dev_priv: i915 device
5482
 * @crtc_state: a pointer to the active intel_crtc_state
5483 5484 5485 5486 5487 5488 5489 5490 5491
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5492
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5493
				    const struct intel_crtc_state *crtc_state,
5494
				    int refresh_rate)
5495 5496
{
	struct intel_encoder *encoder;
5497 5498
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5499
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5500
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5501 5502 5503 5504 5505 5506

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5507 5508
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5509 5510 5511
		return;
	}

5512 5513
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5514 5515 5516 5517 5518 5519

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5520
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5521 5522 5523 5524
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5525 5526
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5527 5528
		index = DRRS_LOW_RR;

5529
	if (index == dev_priv->drrs.refresh_rate_type) {
5530 5531 5532 5533 5534
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5535
	if (!crtc_state->base.active) {
5536 5537 5538 5539
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5540
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5552 5553
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5554
		u32 val;
5555

5556
		val = I915_READ(reg);
5557
		if (index > DRRS_HIGH_RR) {
5558
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5559 5560 5561
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5562
		} else {
5563
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5564 5565 5566
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5567 5568 5569 5570
		}
		I915_WRITE(reg, val);
	}

5571 5572 5573 5574 5575
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5576 5577 5578
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5579
 * @crtc_state: A pointer to the active crtc state.
5580 5581 5582
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5583
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5584
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5585
{
5586
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5587

5588
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5589 5590 5591 5592
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5593 5594 5595 5596 5597
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5612 5613 5614
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5615
 * @old_crtc_state: Pointer to old crtc_state.
5616 5617
 *
 */
5618
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5619
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5620
{
5621
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5622

5623
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5624 5625 5626 5627 5628 5629 5630 5631 5632
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5633 5634
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5635 5636 5637 5638 5639 5640 5641

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5655
	/*
5656 5657
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5658 5659
	 */

5660 5661
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5662

5663 5664 5665 5666 5667 5668
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5669

5670 5671
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5672 5673
}

5674
/**
5675
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5676
 * @dev_priv: i915 device
5677 5678
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5679 5680
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5681 5682 5683
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5684 5685
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5686 5687 5688 5689
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5690
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5691 5692
		return;

5693
	cancel_delayed_work(&dev_priv->drrs.work);
5694

5695
	mutex_lock(&dev_priv->drrs.mutex);
5696 5697 5698 5699 5700
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5701 5702 5703
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5704 5705 5706
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5707
	/* invalidate means busy screen hence upclock */
5708
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5709 5710
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5711 5712 5713 5714

	mutex_unlock(&dev_priv->drrs.mutex);
}

5715
/**
5716
 * intel_edp_drrs_flush - Restart Idleness DRRS
5717
 * @dev_priv: i915 device
5718 5719
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5720 5721 5722 5723
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5724 5725 5726
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5727 5728
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5729 5730 5731 5732
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5733
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5734 5735
		return;

5736
	cancel_delayed_work(&dev_priv->drrs.work);
5737

5738
	mutex_lock(&dev_priv->drrs.mutex);
5739 5740 5741 5742 5743
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5744 5745
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5746 5747

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5748 5749
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5750
	/* flush means busy screen hence upclock */
5751
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5752 5753
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5754 5755 5756 5757 5758 5759

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5760 5761 5762 5763 5764
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5788 5789 5790 5791 5792 5793 5794 5795
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5796 5797 5798 5799 5800 5801 5802 5803
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5804
 * @connector: eDP connector
5805 5806 5807 5808 5809 5810 5811 5812 5813 5814
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5815
static struct drm_display_mode *
5816 5817
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
5818
{
5819
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
5820 5821
	struct drm_display_mode *downclock_mode = NULL;

5822 5823 5824
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5825
	if (INTEL_GEN(dev_priv) <= 6) {
5826 5827 5828 5829 5830
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5831
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5832 5833 5834
		return NULL;
	}

5835 5836
	downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
						    &connector->base);
5837 5838

	if (!downclock_mode) {
5839
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5840 5841 5842
		return NULL;
	}

5843
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5844

5845
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5846
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5847 5848 5849
	return downclock_mode;
}

5850
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5851
				     struct intel_connector *intel_connector)
5852
{
5853
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5854
	struct drm_i915_private *dev_priv = to_i915(dev);
5855
	struct drm_connector *connector = &intel_connector->base;
5856
	struct drm_display_mode *fixed_mode = NULL;
5857
	struct drm_display_mode *alt_fixed_mode = NULL;
5858
	struct drm_display_mode *downclock_mode = NULL;
5859 5860 5861
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5862
	enum pipe pipe = INVALID_PIPE;
5863

5864
	if (!intel_dp_is_edp(intel_dp))
5865 5866
		return true;

5867 5868 5869 5870 5871 5872
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
5873
	if (intel_get_lvds_encoder(&dev_priv->drm)) {
5874 5875 5876 5877 5878 5879
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5880
	pps_lock(intel_dp);
5881 5882

	intel_dp_init_panel_power_timestamps(intel_dp);
5883
	intel_dp_pps_init(intel_dp);
5884
	intel_edp_panel_vdd_sanitize(intel_dp);
5885

5886
	pps_unlock(intel_dp);
5887

5888
	/* Cache DPCD and EDID for edp. */
5889
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5890

5891
	if (!has_dpcd) {
5892 5893
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5894
		goto out_vdd_off;
5895 5896
	}

5897
	mutex_lock(&dev->mode_config.mutex);
5898
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5912
	/* prefer fixed mode from EDID if available, save an alt mode also */
5913 5914 5915
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5916 5917
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5918 5919
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
5920 5921 5922 5923 5924 5925 5926
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5927
		if (fixed_mode) {
5928
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5929 5930 5931
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5932
	}
5933
	mutex_unlock(&dev->mode_config.mutex);
5934

5935
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5936 5937
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5938 5939 5940 5941 5942 5943

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5944
		pipe = vlv_active_pipe(intel_dp);
5945 5946 5947 5948 5949 5950 5951 5952 5953

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5954 5955
	}

5956 5957
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
5958
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5959
	intel_panel_setup_backlight(connector, pipe);
5960 5961

	return true;
5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5974 5975
}

5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

5999
bool
6000 6001
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6002
{
6003 6004 6005 6006
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6007
	struct drm_i915_private *dev_priv = to_i915(dev);
6008
	enum port port = intel_encoder->port;
6009
	int type;
6010

6011 6012 6013 6014
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6015 6016 6017 6018 6019
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6020 6021
	intel_dp_set_source_rates(intel_dp);

6022
	intel_dp->reset_link_params = true;
6023
	intel_dp->pps_pipe = INVALID_PIPE;
6024
	intel_dp->active_pipe = INVALID_PIPE;
6025

6026
	/* intel_dp vfuncs */
6027
	if (HAS_DDI(dev_priv))
6028 6029
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6030 6031
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6032
	intel_dp->attached_connector = intel_connector;
6033

6034
	if (intel_dp_is_port_edp(dev_priv, port))
6035
		type = DRM_MODE_CONNECTOR_eDP;
6036 6037
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6038

6039 6040 6041
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6042 6043 6044 6045 6046 6047 6048 6049
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6050
	/* eDP only on port B and/or C on vlv/chv */
6051
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6052 6053
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6054 6055
		return false;

6056 6057 6058 6059
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6060
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6061 6062
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

6063 6064
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
		connector->interlace_allowed = true;
6065 6066
	connector->doublescan_allowed = 0;

6067
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
6068

6069
	intel_dp_aux_init(intel_dp);
6070

6071
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6072
			  edp_panel_vdd_work);
6073

6074
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6075

6076
	if (HAS_DDI(dev_priv))
6077 6078 6079 6080
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6081
	/* init MST on ports that can support it */
6082
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6083 6084
	    (port == PORT_B || port == PORT_C ||
	     port == PORT_D || port == PORT_F))
6085 6086
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6087

6088
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6089 6090 6091
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6092
	}
6093

6094 6095
	intel_dp_add_properties(intel_dp, connector);

6096 6097 6098 6099
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6100
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6101 6102 6103
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6104 6105

	return true;
6106 6107 6108 6109 6110

fail:
	drm_connector_cleanup(connector);

	return false;
6111
}
6112

6113
bool intel_dp_init(struct drm_i915_private *dev_priv,
6114 6115
		   i915_reg_t output_reg,
		   enum port port)
6116 6117 6118 6119 6120 6121
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6122
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6123
	if (!intel_dig_port)
6124
		return false;
6125

6126
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6127 6128
	if (!intel_connector)
		goto err_connector_alloc;
6129 6130 6131 6132

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6133 6134 6135
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6136
		goto err_encoder_init;
6137

6138
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6139
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6140
	intel_encoder->get_config = intel_dp_get_config;
6141
	intel_encoder->suspend = intel_dp_encoder_suspend;
6142
	if (IS_CHERRYVIEW(dev_priv)) {
6143
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6144 6145
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6146
		intel_encoder->disable = vlv_disable_dp;
6147
		intel_encoder->post_disable = chv_post_disable_dp;
6148
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6149
	} else if (IS_VALLEYVIEW(dev_priv)) {
6150
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6151 6152
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6153
		intel_encoder->disable = vlv_disable_dp;
6154
		intel_encoder->post_disable = vlv_post_disable_dp;
6155 6156 6157 6158 6159
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6160
	} else {
6161 6162
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6163
		intel_encoder->disable = g4x_disable_dp;
6164
	}
6165 6166

	intel_dig_port->dp.output_reg = output_reg;
6167
	intel_dig_port->max_lanes = 4;
6168

6169
	intel_encoder->type = INTEL_OUTPUT_DP;
6170
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6171
	if (IS_CHERRYVIEW(dev_priv)) {
6172 6173 6174 6175 6176 6177 6178
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6179
	intel_encoder->cloneable = 0;
6180
	intel_encoder->port = port;
6181

6182
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6183
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6184

6185 6186 6187
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6188 6189 6190
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6191
	return true;
S
Sudip Mukherjee 已提交
6192 6193 6194

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6195
err_encoder_init:
S
Sudip Mukherjee 已提交
6196 6197 6198
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6199
	return false;
6200
}
6201 6202 6203

void intel_dp_mst_suspend(struct drm_device *dev)
{
6204
	struct drm_i915_private *dev_priv = to_i915(dev);
6205 6206 6207 6208
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6209
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6210 6211

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6212 6213
			continue;

6214 6215
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6216 6217 6218 6219 6220
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6221
	struct drm_i915_private *dev_priv = to_i915(dev);
6222 6223 6224
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6225
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6226
		int ret;
6227

6228 6229
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6230

6231 6232 6233
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6234 6235
	}
}