intel_dp.c 179.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
39
#include <drm/drm_dp_helper.h>
40
#include <drm/drm_edid.h>
41
#include <drm/drm_hdcp.h>
42
#include "intel_drv.h"
43
#include <drm/i915_drm.h>
44 45 46
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)
47
#define DP_DPRX_ESI_LEN 14
48

49 50 51 52 53 54
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

55
struct dp_link_dpll {
56
	int clock;
57 58 59 60
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
61
	{ 162000,
62
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
63
	{ 270000,
64 65 66 67
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
68
	{ 162000,
69
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
70
	{ 270000,
71 72 73
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

74
static const struct dp_link_dpll vlv_dpll[] = {
75
	{ 162000,
C
Chon Ming Lee 已提交
76
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
77
	{ 270000,
78 79 80
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

81 82 83 84 85 86 87 88 89 90
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
91
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
92
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
93
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
94
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
95
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
96 97
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
98

99
/**
100
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
101 102 103 104 105
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
106
bool intel_dp_is_edp(struct intel_dp *intel_dp)
107
{
108 109 110
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
111 112
}

113
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
114
{
115 116 117
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
118 119
}

120 121
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
122
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
123 124
}

125 126
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129 130
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
131
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
132
				      enum pipe pipe);
133
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
134

135 136 137
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
138
	static const int dp_rates[] = {
139
		162000, 270000, 540000, 810000
140
	};
141
	int i, max_rate;
142

143
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
144

145 146
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
147
			break;
148
		intel_dp->sink_rates[i] = dp_rates[i];
149
	}
150

151
	intel_dp->num_sink_rates = i;
152 153
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

176 177
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
178
{
179
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
180 181
}

182 183
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
184 185
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
186 187
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
188 189 190 191

	return min(source_max, sink_max);
}

192
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
193 194 195 196
{
	return intel_dp->max_link_lane_count;
}

197
int
198
intel_dp_link_required(int pixel_clock, int bpp)
199
{
200 201
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
202 203
}

204
int
205 206
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
207 208 209 210 211 212 213
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
214 215
}

216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

239
static int cnl_max_source_rate(struct intel_dp *intel_dp)
240 241 242 243 244 245 246 247 248
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
249
		return 540000;
250 251 252

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
253
		return 810000;
254

255
	/* For other SKUs, max rate on ports A and D is 5.4G */
256
	if (port == PORT_A || port == PORT_D)
257
		return 540000;
258

259
	return 810000;
260 261
}

262 263
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
264
{
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
281 282
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
283 284
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[dig_port->base.port];
285
	const int *source_rates;
286
	int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
287

288 289 290
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

291
	if (IS_CANNONLAKE(dev_priv)) {
292
		source_rates = cnl_rates;
293 294
		size = ARRAY_SIZE(cnl_rates);
		max_rate = cnl_max_source_rate(intel_dp);
295 296 297
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
298
	} else if (IS_GEN9_BC(dev_priv)) {
299
		source_rates = skl_rates;
300
		size = ARRAY_SIZE(skl_rates);
301 302
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
303 304
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
305
	} else {
306 307
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
308 309
	}

310 311 312 313 314
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

315 316 317
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

318 319
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

345 346 347 348 349 350 351 352 353 354 355 356
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

357
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
358
{
359
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
360

361 362 363 364 365 366 367 368
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
369
		intel_dp->common_rates[0] = 162000;
370 371 372 373
		intel_dp->num_common_rates = 1;
	}
}

374 375
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
376 377 378 379 380 381
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
382 383
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
384 385
		return false;

386 387
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
388 389 390 391 392
		return false;

	return true;
}

393 394 395
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
396
	int index;
397

398 399 400 401
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
402 403
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
404
	} else if (lane_count > 1) {
405
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
406
		intel_dp->max_link_lane_count = lane_count >> 1;
407 408 409 410 411 412 413 414
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

415
static enum drm_mode_status
416 417 418
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
419
	struct intel_dp *intel_dp = intel_attached_dp(connector);
420 421
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
422 423
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
424 425 426
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
427

428
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
429
		if (mode->hdisplay > fixed_mode->hdisplay)
430 431
			return MODE_PANEL;

432
		if (mode->vdisplay > fixed_mode->vdisplay)
433
			return MODE_PANEL;
434 435

		target_clock = fixed_mode->clock;
436 437
	}

438
	max_link_clock = intel_dp_max_link_rate(intel_dp);
439
	max_lanes = intel_dp_max_lane_count(intel_dp);
440 441 442 443

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

444
	if (mode_rate > max_rate || target_clock > max_dotclk)
445
		return MODE_CLOCK_HIGH;
446 447 448 449

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

450 451 452
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

453 454 455
	return MODE_OK;
}

456
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
457 458 459 460 461 462 463 464 465 466 467
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

468
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
469 470 471 472 473 474 475 476
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

477
static void
478
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
479
static void
480
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
481
					      bool force_disable_vdd);
482
static void
483
intel_dp_pps_init(struct intel_dp *intel_dp);
484

485 486
static void pps_lock(struct intel_dp *intel_dp)
{
487
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
488 489

	/*
490
	 * See intel_power_sequencer_reset() why we need
491 492
	 * a power domain reference here.
	 */
493
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
494 495 496 497 498 499

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
500
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
501 502 503

	mutex_unlock(&dev_priv->pps_mutex);

504
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
505 506
}

507 508 509
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
510
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
511 512
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = intel_dp->pps_pipe;
513 514 515
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
516 517 518 519
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
520
		 pipe_name(pipe), port_name(intel_dig_port->base.port)))
521 522 523
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
524
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
525 526 527 528 529 530 531 532 533

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

534
	if (IS_CHERRYVIEW(dev_priv))
535 536 537 538
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

539 540 541 542 543 544
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
545
	if (!pll_enabled) {
546
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
547 548
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

549
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
550 551 552 553 554
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
555
	}
556

557 558 559 560 561 562 563 564 565 566 567 568 569 570
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
571

572
	if (!pll_enabled) {
573
		vlv_force_pll_off(dev_priv, pipe);
574 575 576 577

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
578 579
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

618 619 620
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
621
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
622
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
623
	enum pipe pipe;
624

V
Ville Syrjälä 已提交
625
	lockdep_assert_held(&dev_priv->pps_mutex);
626

627
	/* We should never land here with regular DP ports */
628
	WARN_ON(!intel_dp_is_edp(intel_dp));
629

630 631 632
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

633 634 635
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

636
	pipe = vlv_find_free_pps(dev_priv);
637 638 639 640 641

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
642
	if (WARN_ON(pipe == INVALID_PIPE))
643
		pipe = PIPE_A;
644

645
	vlv_steal_power_sequencer(dev_priv, pipe);
646
	intel_dp->pps_pipe = pipe;
647 648 649

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
650
		      port_name(intel_dig_port->base.port));
651 652

	/* init power sequencer on this pipe and port */
653 654
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
655

656 657 658 659 660
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
661 662 663 664

	return intel_dp->pps_pipe;
}

665 666 667
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
668
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
669
	int backlight_controller = dev_priv->vbt.backlight.controller;
670 671 672 673

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
674
	WARN_ON(!intel_dp_is_edp(intel_dp));
675 676

	if (!intel_dp->pps_reset)
677
		return backlight_controller;
678 679 680 681 682 683 684

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
685
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
686

687
	return backlight_controller;
688 689
}

690 691 692 693 694 695
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
696
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
697 698 699 700 701
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
702
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
703 704 705 706 707 708 709
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
710

711
static enum pipe
712 713 714
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
715 716
{
	enum pipe pipe;
717 718

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
719
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
720
			PANEL_PORT_SELECT_MASK;
721 722 723 724

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

725 726 727
		if (!pipe_check(dev_priv, pipe))
			continue;

728
		return pipe;
729 730
	}

731 732 733 734 735 736
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
737
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
738
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
739
	enum port port = intel_dig_port->base.port;
740 741 742 743

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
744 745 746 747 748 749 750 751 752 753 754
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
755 756 757 758 759 760

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
761 762
	}

763 764 765
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

766 767
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
768 769
}

770
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
771 772 773
{
	struct intel_encoder *encoder;

774
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
775
		    !IS_GEN9_LP(dev_priv)))
776 777 778 779 780 781 782 783 784 785 786 787
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

788
	for_each_intel_encoder(&dev_priv->drm, encoder) {
789 790
		struct intel_dp *intel_dp;

791
		if (encoder->type != INTEL_OUTPUT_DP &&
792 793
		    encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->type != INTEL_OUTPUT_DDI)
794 795 796
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
797

798 799 800 801
		/* Skip pure DVI/HDMI DDI encoders */
		if (!i915_mmio_reg_valid(intel_dp->output_reg))
			continue;

802 803 804 805 806
		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

807
		if (IS_GEN9_LP(dev_priv))
808 809 810
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
811
	}
812 813
}

814 815 816 817 818 819 820 821
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

822
static void intel_pps_get_registers(struct intel_dp *intel_dp,
823 824
				    struct pps_registers *regs)
{
825
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
826 827
	int pps_idx = 0;

828 829
	memset(regs, 0, sizeof(*regs));

830
	if (IS_GEN9_LP(dev_priv))
831 832 833
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
834

835 836 837 838
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
839 840
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv))
841
		regs->pp_div = PP_DIVISOR(pps_idx);
842 843
}

844 845
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
846
{
847
	struct pps_registers regs;
848

849
	intel_pps_get_registers(intel_dp, &regs);
850 851

	return regs.pp_ctrl;
852 853
}

854 855
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
856
{
857
	struct pps_registers regs;
858

859
	intel_pps_get_registers(intel_dp, &regs);
860 861

	return regs.pp_stat;
862 863
}

864 865 866 867 868 869 870
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
871
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
872

873
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
874 875
		return 0;

876
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
877

878
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
879
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
880
		i915_reg_t pp_ctrl_reg, pp_div_reg;
881
		u32 pp_div;
V
Ville Syrjälä 已提交
882

883 884
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
885 886 887 888 889 890 891 892 893
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

894
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
895

896 897 898
	return 0;
}

899
static bool edp_have_panel_power(struct intel_dp *intel_dp)
900
{
901
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
902

V
Ville Syrjälä 已提交
903 904
	lockdep_assert_held(&dev_priv->pps_mutex);

905
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
906 907 908
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

909
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
910 911
}

912
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
913
{
914
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
915

V
Ville Syrjälä 已提交
916 917
	lockdep_assert_held(&dev_priv->pps_mutex);

918
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
919 920 921
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

922
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
923 924
}

925 926 927
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
928
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
929

930
	if (!intel_dp_is_edp(intel_dp))
931
		return;
932

933
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
934 935
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
936 937
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
938 939 940
	}
}

941 942 943
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
944
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
945
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
946 947 948
	uint32_t status;
	bool done;

949
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
950
	if (has_aux_irq)
951
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
952
					  msecs_to_jiffies_timeout(10));
953
	else
954
		done = wait_for(C, 10) == 0;
955 956 957 958 959 960 961 962
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

963
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
964
{
965
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
966

967 968 969
	if (index)
		return 0;

970 971
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
972
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
973
	 */
974
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
975 976 977 978
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
979
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
980 981 982 983

	if (index)
		return 0;

984 985 986 987 988
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
989
	if (intel_dp->aux_ch == AUX_CH_A)
990
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
991 992
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
993 994 995 996
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
997
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
998

999
	if (intel_dp->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
1000
		/* Workaround for non-ULT HSW */
1001 1002 1003 1004 1005
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1006
	}
1007 1008

	return ilk_get_aux_clock_divider(intel_dp, index);
1009 1010
}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1021 1022 1023 1024
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1025 1026
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1027 1028
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1029 1030
	uint32_t precharge, timeout;

1031
	if (IS_GEN6(dev_priv))
1032 1033 1034 1035
		precharge = 3;
	else
		precharge = 5;

1036
	if (IS_BROADWELL(dev_priv))
1037 1038 1039 1040 1041
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1042
	       DP_AUX_CH_CTL_DONE |
1043
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1044
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1045
	       timeout |
1046
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1047 1048
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1049
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1050 1051
}

1052 1053 1054 1055 1056 1057 1058 1059 1060
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1061
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1062 1063
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1064
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1065 1066 1067
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1068
static int
1069 1070
intel_dp_aux_xfer(struct intel_dp *intel_dp,
		  const uint8_t *send, int send_bytes,
1071 1072
		  uint8_t *recv, int recv_size,
		  u32 aux_send_ctl_flags)
1073 1074
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1075 1076
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1077
	i915_reg_t ch_ctl, ch_data[5];
1078
	uint32_t aux_clock_divider;
1079 1080
	int i, ret, recv_bytes;
	uint32_t status;
1081
	int try, clock = 0;
1082
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1083 1084
	bool vdd;

1085 1086 1087 1088
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1089
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1090

1091 1092 1093 1094 1095 1096
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1097
	vdd = edp_panel_vdd_on(intel_dp);
1098 1099 1100 1101 1102 1103 1104 1105

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1106

1107 1108
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1109
		status = I915_READ_NOTRACE(ch_ctl);
1110 1111 1112 1113 1114 1115
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1116 1117 1118 1119 1120 1121 1122 1123 1124
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1125 1126
		ret = -EBUSY;
		goto out;
1127 1128
	}

1129 1130 1131 1132 1133 1134
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1135
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1136 1137 1138 1139 1140 1141
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);

		send_ctl |= aux_send_ctl_flags;
1142

1143 1144 1145 1146
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1147
				I915_WRITE(ch_data[i >> 2],
1148 1149
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1150 1151

			/* Send the command and wait for it to complete */
1152
			I915_WRITE(ch_ctl, send_ctl);
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1163 1164 1165 1166 1167
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1168 1169 1170
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1171 1172
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1173
				continue;
1174
			}
1175
			if (status & DP_AUX_CH_CTL_DONE)
1176
				goto done;
1177
		}
1178 1179 1180
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1181
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1182 1183
		ret = -EBUSY;
		goto out;
1184 1185
	}

1186
done:
1187 1188 1189
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1190
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1191
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1192 1193
		ret = -EIO;
		goto out;
1194
	}
1195 1196 1197

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1198
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1199
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1200 1201
		ret = -ETIMEDOUT;
		goto out;
1202 1203 1204 1205 1206
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		ret = -EBUSY;
		goto out;
	}

1220 1221
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1222

1223
	for (i = 0; i < recv_bytes; i += 4)
1224
		intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
1225
				    recv + i, recv_bytes - i);
1226

1227 1228 1229 1230
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1231 1232 1233
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1234
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1235

1236
	return ret;
1237 1238
}

1239 1240
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251

static void
intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
		    const struct drm_dp_aux_msg *msg)
{
	txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
}

1252 1253
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1254
{
1255 1256 1257
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1258 1259
	int ret;

1260
	intel_dp_aux_header(txbuf, msg);
1261

1262 1263 1264
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1265
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1266
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1267
		rxsize = 2; /* 0 or 1 data bytes */
1268

1269 1270
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1271

1272 1273
		WARN_ON(!msg->buffer != !msg->size);

1274 1275
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1276

1277
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1278
					rxbuf, rxsize, 0);
1279 1280
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1281

1282 1283 1284 1285 1286 1287 1288
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1289 1290
		}
		break;
1291

1292 1293
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1294
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1295
		rxsize = msg->size + 1;
1296

1297 1298
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1299

1300
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1301
					rxbuf, rxsize, 0);
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1312
		}
1313 1314 1315 1316 1317
		break;

	default:
		ret = -EINVAL;
		break;
1318
	}
1319

1320
	return ret;
1321 1322
}

1323
static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
1324
{
1325 1326 1327
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
1328 1329
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
1330
	enum aux_ch aux_ch;
1331 1332

	if (!info->alternate_aux_channel) {
1333 1334
		aux_ch = (enum aux_ch) port;

1335
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1336 1337
			      aux_ch_name(aux_ch), port_name(port));
		return aux_ch;
1338 1339 1340 1341
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
1342
		aux_ch = AUX_CH_A;
1343 1344
		break;
	case DP_AUX_B:
1345
		aux_ch = AUX_CH_B;
1346 1347
		break;
	case DP_AUX_C:
1348
		aux_ch = AUX_CH_C;
1349 1350
		break;
	case DP_AUX_D:
1351
		aux_ch = AUX_CH_D;
1352
		break;
R
Rodrigo Vivi 已提交
1353
	case DP_AUX_F:
1354
		aux_ch = AUX_CH_F;
R
Rodrigo Vivi 已提交
1355
		break;
1356 1357
	default:
		MISSING_CASE(info->alternate_aux_channel);
1358
		aux_ch = AUX_CH_A;
1359 1360 1361 1362
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1363
		      aux_ch_name(aux_ch), port_name(port));
1364

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	return aux_ch;
}

static enum intel_display_power_domain
intel_aux_power_domain(struct intel_dp *intel_dp)
{
	switch (intel_dp->aux_ch) {
	case AUX_CH_A:
		return POWER_DOMAIN_AUX_A;
	case AUX_CH_B:
		return POWER_DOMAIN_AUX_B;
	case AUX_CH_C:
		return POWER_DOMAIN_AUX_C;
	case AUX_CH_D:
		return POWER_DOMAIN_AUX_D;
	case AUX_CH_F:
		return POWER_DOMAIN_AUX_F;
	default:
		MISSING_CASE(intel_dp->aux_ch);
		return POWER_DOMAIN_AUX_A;
	}
1386 1387
}

1388
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1389
{
1390 1391 1392
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1393 1394 1395 1396 1397
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1398
	default:
1399 1400
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1401 1402 1403
	}
}

1404
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1405
{
1406 1407 1408
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1409 1410 1411 1412 1413
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1414
	default:
1415 1416
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1417 1418 1419
	}
}

1420
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1421
{
1422 1423 1424
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1425 1426 1427 1428 1429 1430 1431
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1432
	default:
1433 1434
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1435 1436 1437
	}
}

1438
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1439
{
1440 1441 1442
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1443 1444 1445 1446 1447 1448 1449
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1450
	default:
1451 1452
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1453 1454 1455
	}
}

1456
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1457
{
1458 1459 1460
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1461 1462 1463 1464 1465 1466 1467
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1468
	default:
1469 1470
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1471 1472 1473
	}
}

1474
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1475
{
1476 1477 1478
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1479 1480 1481 1482 1483 1484 1485
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_DATA(aux_ch, index);
1486
	default:
1487 1488
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1489 1490 1491
	}
}

1492 1493 1494 1495 1496 1497 1498 1499
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1500 1501
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1502 1503 1504 1505
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;

	intel_dp->aux_ch = intel_aux_ch(intel_dp);
	intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
1506

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
	if (INTEL_GEN(dev_priv) >= 9) {
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1517

1518 1519 1520 1521 1522 1523 1524 1525
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1526

1527 1528 1529 1530
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1531

1532
	drm_dp_aux_init(&intel_dp->aux);
1533

1534
	/* Failure to allocate our preferred name is not critical */
1535 1536
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
				       port_name(encoder->port));
1537
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1538 1539
}

1540
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1541
{
1542
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1543

1544
	return max_rate >= 540000;
1545 1546
}

1547 1548
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1549
		   struct intel_crtc_state *pipe_config)
1550
{
1551
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1552 1553
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1554

1555
	if (IS_G4X(dev_priv)) {
1556 1557
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1558
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1559 1560
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1561
	} else if (IS_CHERRYVIEW(dev_priv)) {
1562 1563
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1564
	} else if (IS_VALLEYVIEW(dev_priv)) {
1565 1566
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1567
	}
1568 1569 1570

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1571
			if (pipe_config->port_clock == divisor[i].clock) {
1572 1573 1574 1575 1576
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1577 1578 1579
	}
}

1580 1581 1582 1583 1584 1585 1586 1587
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1588
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1603 1604
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1605 1606
	DRM_DEBUG_KMS("source rates: %s\n", str);

1607 1608
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1609 1610
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1611 1612
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1613
	DRM_DEBUG_KMS("common rates: %s\n", str);
1614 1615
}

1616 1617 1618 1619 1620
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1621
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1622 1623 1624
	if (WARN_ON(len <= 0))
		return 162000;

1625
	return intel_dp->common_rates[len - 1];
1626 1627
}

1628 1629
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1630 1631
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1632 1633 1634 1635 1636

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1637 1638
}

1639 1640
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1641
{
1642 1643
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1644 1645 1646 1647 1648 1649 1650 1651 1652
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1653 1654
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1655 1656 1657 1658 1659 1660 1661 1662 1663
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1664 1665 1666 1667 1668 1669 1670
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1671 1672 1673
	return bpp;
}

1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1691
bool
1692
intel_dp_compute_config(struct intel_encoder *encoder,
1693 1694
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1695
{
1696
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1697
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1698
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1699
	enum port port = encoder->port;
1700
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1701
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1702 1703
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1704
	int lane_count, clock;
1705
	int min_lane_count = 1;
1706
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1707
	/* Conveniently, the link BW constants become indices with a shift...*/
1708
	int min_clock = 0;
1709
	int max_clock;
1710
	int bpp, mode_rate;
1711
	int link_avail, link_clock;
1712
	int common_len;
1713
	uint8_t link_bw, rate_select;
1714 1715
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1716

1717
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1718
						    intel_dp->max_link_rate);
1719 1720

	/* No common link rates between source and sink */
1721
	WARN_ON(common_len <= 0);
1722

1723
	max_clock = common_len - 1;
1724

1725
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1726 1727
		pipe_config->has_pch_encoder = true;

1728
	pipe_config->has_drrs = false;
1729
	if (IS_G4X(dev_priv) || port == PORT_A)
1730
		pipe_config->has_audio = false;
1731
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1732 1733
		pipe_config->has_audio = intel_dp->has_audio;
	else
1734
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1735

1736
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1747

1748
		if (INTEL_GEN(dev_priv) >= 9) {
1749
			int ret;
1750
			ret = skl_update_scaler_crtc(pipe_config);
1751 1752 1753 1754
			if (ret)
				return ret;
		}

1755
		if (HAS_GMCH_DISPLAY(dev_priv))
1756
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1757
						 conn_state->scaling_mode);
1758
		else
1759
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1760
						conn_state->scaling_mode);
1761 1762
	}

1763 1764 1765 1766
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		return false;

1767
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1768 1769
		return false;

1770 1771
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1772 1773
		int index;

1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1786
	}
1787
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1788
		      "max bw %d pixel clock %iKHz\n",
1789
		      max_lane_count, intel_dp->common_rates[max_clock],
1790
		      adjusted_mode->crtc_clock);
1791

1792 1793
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1794
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1795
	if (intel_dp_is_edp(intel_dp)) {
1796 1797 1798

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1799
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1800
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1801 1802
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1803 1804
		}

1805 1806 1807 1808 1809 1810 1811 1812 1813
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1814
	}
1815

1816
	for (; bpp >= 6*3; bpp -= 2*3) {
1817 1818
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1819

1820
		for (clock = min_clock; clock <= max_clock; clock++) {
1821 1822 1823 1824
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1825
				link_clock = intel_dp->common_rates[clock];
1826 1827 1828 1829 1830 1831 1832 1833 1834
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1835

1836
	return false;
1837

1838
found:
1839
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1840 1841 1842 1843 1844
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1845
		pipe_config->limited_color_range =
1846 1847 1848
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1849 1850
	} else {
		pipe_config->limited_color_range =
1851
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1852 1853
	}

1854
	pipe_config->lane_count = lane_count;
1855

1856
	pipe_config->pipe_bpp = bpp;
1857
	pipe_config->port_clock = intel_dp->common_rates[clock];
1858

1859 1860 1861 1862 1863
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1864
		      pipe_config->port_clock, bpp);
1865 1866
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1867

1868
	intel_link_compute_m_n(bpp, lane_count,
1869 1870
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1871 1872
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1873

1874
	if (intel_connector->panel.downclock_mode != NULL &&
1875
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1876
			pipe_config->has_drrs = true;
1877 1878 1879
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1880 1881
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1882 1883
	}

1884 1885 1886 1887
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1888
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1889 1890 1891 1892 1893
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1894
			vco = 8640000;
1895 1896
			break;
		default:
1897
			vco = 8100000;
1898 1899 1900
			break;
		}

1901
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1902 1903
	}

1904
	if (!HAS_DDI(dev_priv))
1905
		intel_dp_set_clock(encoder, pipe_config);
1906

1907 1908
	intel_psr_compute_config(intel_dp, pipe_config);

1909
	return true;
1910 1911
}

1912
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1913 1914
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1915
{
1916 1917 1918
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1919 1920
}

1921
static void intel_dp_prepare(struct intel_encoder *encoder,
1922
			     const struct intel_crtc_state *pipe_config)
1923
{
1924
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1925
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1926
	enum port port = encoder->port;
1927
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1928
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1929

1930 1931 1932 1933
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1934

1935
	/*
K
Keith Packard 已提交
1936
	 * There are four kinds of DP registers:
1937 1938
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1939 1940
	 * 	SNB CPU
	 *	IVB CPU
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1951

1952 1953 1954 1955
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1956

1957 1958
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1959
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1960

1961
	/* Split out the IBX/CPU vs CPT settings */
1962

1963
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1964 1965 1966 1967 1968 1969
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1970
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1971 1972
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1973
		intel_dp->DP |= crtc->pipe << 29;
1974
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1975 1976
		u32 trans_dp;

1977
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1978 1979 1980 1981 1982 1983 1984

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1985
	} else {
1986
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1987
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1988 1989 1990 1991 1992 1993 1994

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1995
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1996 1997
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1998
		if (IS_CHERRYVIEW(dev_priv))
1999
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
2000 2001
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
2002
	}
2003 2004
}

2005 2006
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
2007

2008 2009
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
2010

2011 2012
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2013

2014
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
2015

2016
static void wait_panel_status(struct intel_dp *intel_dp,
2017 2018
				       u32 mask,
				       u32 value)
2019
{
2020
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2021
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2022

V
Ville Syrjälä 已提交
2023 2024
	lockdep_assert_held(&dev_priv->pps_mutex);

2025
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2026

2027 2028
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2029

2030
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
2031 2032 2033
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
2034

2035 2036 2037
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
2038
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
2039 2040
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
2041 2042

	DRM_DEBUG_KMS("Wait complete\n");
2043
}
2044

2045
static void wait_panel_on(struct intel_dp *intel_dp)
2046 2047
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
2048
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2049 2050
}

2051
static void wait_panel_off(struct intel_dp *intel_dp)
2052 2053
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2054
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2055 2056
}

2057
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2058
{
2059 2060 2061
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2062
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2063

2064 2065 2066 2067 2068
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2069 2070
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2071 2072 2073
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2074

2075
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2076 2077
}

2078
static void wait_backlight_on(struct intel_dp *intel_dp)
2079 2080 2081 2082 2083
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2084
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2085 2086 2087 2088
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2089

2090 2091 2092 2093
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2094
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2095
{
2096
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2097
	u32 control;
2098

V
Ville Syrjälä 已提交
2099 2100
	lockdep_assert_held(&dev_priv->pps_mutex);

2101
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2102 2103
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2104 2105 2106
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2107
	return control;
2108 2109
}

2110 2111 2112 2113 2114
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2115
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2116
{
2117
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2119
	u32 pp;
2120
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2121
	bool need_to_disable = !intel_dp->want_panel_vdd;
2122

V
Ville Syrjälä 已提交
2123 2124
	lockdep_assert_held(&dev_priv->pps_mutex);

2125
	if (!intel_dp_is_edp(intel_dp))
2126
		return false;
2127

2128
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2129
	intel_dp->want_panel_vdd = true;
2130

2131
	if (edp_have_panel_vdd(intel_dp))
2132
		return need_to_disable;
2133

2134
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2135

V
Ville Syrjälä 已提交
2136
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2137
		      port_name(intel_dig_port->base.port));
2138

2139 2140
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2141

2142
	pp = ironlake_get_pp_control(intel_dp);
2143
	pp |= EDP_FORCE_VDD;
2144

2145 2146
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2147 2148 2149 2150 2151

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2152 2153 2154
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2155
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2156
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2157
			      port_name(intel_dig_port->base.port));
2158 2159
		msleep(intel_dp->panel_power_up_delay);
	}
2160 2161 2162 2163

	return need_to_disable;
}

2164 2165 2166 2167 2168 2169 2170
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2171
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2172
{
2173
	bool vdd;
2174

2175
	if (!intel_dp_is_edp(intel_dp))
2176 2177
		return;

2178
	pps_lock(intel_dp);
2179
	vdd = edp_panel_vdd_on(intel_dp);
2180
	pps_unlock(intel_dp);
2181

R
Rob Clark 已提交
2182
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
2183
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2184 2185
}

2186
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2187
{
2188
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2189 2190
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2191
	u32 pp;
2192
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2193

V
Ville Syrjälä 已提交
2194
	lockdep_assert_held(&dev_priv->pps_mutex);
2195

2196
	WARN_ON(intel_dp->want_panel_vdd);
2197

2198
	if (!edp_have_panel_vdd(intel_dp))
2199
		return;
2200

V
Ville Syrjälä 已提交
2201
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2202
		      port_name(intel_dig_port->base.port));
2203

2204 2205
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2206

2207 2208
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2209

2210 2211
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2212

2213 2214 2215
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2216

2217
	if ((pp & PANEL_POWER_ON) == 0)
2218
		intel_dp->panel_power_off_time = ktime_get_boottime();
2219

2220
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2221
}
2222

2223
static void edp_panel_vdd_work(struct work_struct *__work)
2224 2225 2226 2227
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2228
	pps_lock(intel_dp);
2229 2230
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2231
	pps_unlock(intel_dp);
2232 2233
}

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2247 2248 2249 2250 2251
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2252
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2253
{
2254
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2255 2256 2257

	lockdep_assert_held(&dev_priv->pps_mutex);

2258
	if (!intel_dp_is_edp(intel_dp))
2259
		return;
2260

R
Rob Clark 已提交
2261
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2262
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2263

2264 2265
	intel_dp->want_panel_vdd = false;

2266
	if (sync)
2267
		edp_panel_vdd_off_sync(intel_dp);
2268 2269
	else
		edp_panel_vdd_schedule_off(intel_dp);
2270 2271
}

2272
static void edp_panel_on(struct intel_dp *intel_dp)
2273
{
2274
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2275
	u32 pp;
2276
	i915_reg_t pp_ctrl_reg;
2277

2278 2279
	lockdep_assert_held(&dev_priv->pps_mutex);

2280
	if (!intel_dp_is_edp(intel_dp))
2281
		return;
2282

V
Ville Syrjälä 已提交
2283
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2284
		      port_name(dp_to_dig_port(intel_dp)->base.port));
V
Ville Syrjälä 已提交
2285

2286 2287
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
2288
		 port_name(dp_to_dig_port(intel_dp)->base.port)))
2289
		return;
2290

2291
	wait_panel_power_cycle(intel_dp);
2292

2293
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2294
	pp = ironlake_get_pp_control(intel_dp);
2295
	if (IS_GEN5(dev_priv)) {
2296 2297
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2298 2299
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2300
	}
2301

2302
	pp |= PANEL_POWER_ON;
2303
	if (!IS_GEN5(dev_priv))
2304 2305
		pp |= PANEL_POWER_RESET;

2306 2307
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2308

2309
	wait_panel_on(intel_dp);
2310
	intel_dp->last_power_on = jiffies;
2311

2312
	if (IS_GEN5(dev_priv)) {
2313
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2314 2315
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2316
	}
2317
}
V
Ville Syrjälä 已提交
2318

2319 2320
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2321
	if (!intel_dp_is_edp(intel_dp))
2322 2323 2324 2325
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2326
	pps_unlock(intel_dp);
2327 2328
}

2329 2330

static void edp_panel_off(struct intel_dp *intel_dp)
2331
{
2332
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2333
	u32 pp;
2334
	i915_reg_t pp_ctrl_reg;
2335

2336 2337
	lockdep_assert_held(&dev_priv->pps_mutex);

2338
	if (!intel_dp_is_edp(intel_dp))
2339
		return;
2340

V
Ville Syrjälä 已提交
2341
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2342
		      port_name(dp_to_dig_port(intel_dp)->base.port));
2343

V
Ville Syrjälä 已提交
2344
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2345
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2346

2347
	pp = ironlake_get_pp_control(intel_dp);
2348 2349
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2350
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2351
		EDP_BLC_ENABLE);
2352

2353
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2354

2355 2356
	intel_dp->want_panel_vdd = false;

2357 2358
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2359

2360
	wait_panel_off(intel_dp);
2361
	intel_dp->panel_power_off_time = ktime_get_boottime();
2362 2363

	/* We got a reference when we enabled the VDD. */
2364
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2365
}
V
Ville Syrjälä 已提交
2366

2367 2368
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2369
	if (!intel_dp_is_edp(intel_dp))
2370
		return;
V
Ville Syrjälä 已提交
2371

2372 2373
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2374
	pps_unlock(intel_dp);
2375 2376
}

2377 2378
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2379
{
2380
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2381
	u32 pp;
2382
	i915_reg_t pp_ctrl_reg;
2383

2384 2385 2386 2387 2388 2389
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2390
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2391

2392
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2393

2394
	pp = ironlake_get_pp_control(intel_dp);
2395
	pp |= EDP_BLC_ENABLE;
2396

2397
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2398 2399 2400

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2401

2402
	pps_unlock(intel_dp);
2403 2404
}

2405
/* Enable backlight PWM and backlight PP control. */
2406 2407
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2408
{
2409 2410
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2411
	if (!intel_dp_is_edp(intel_dp))
2412 2413 2414 2415
		return;

	DRM_DEBUG_KMS("\n");

2416
	intel_panel_enable_backlight(crtc_state, conn_state);
2417 2418 2419 2420 2421
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2422
{
2423
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2424
	u32 pp;
2425
	i915_reg_t pp_ctrl_reg;
2426

2427
	if (!intel_dp_is_edp(intel_dp))
2428 2429
		return;

2430
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2431

2432
	pp = ironlake_get_pp_control(intel_dp);
2433
	pp &= ~EDP_BLC_ENABLE;
2434

2435
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2436 2437 2438

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2439

2440
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2441 2442

	intel_dp->last_backlight_off = jiffies;
2443
	edp_wait_backlight_off(intel_dp);
2444
}
2445

2446
/* Disable backlight PP control and backlight PWM. */
2447
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2448
{
2449 2450
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2451
	if (!intel_dp_is_edp(intel_dp))
2452 2453 2454
		return;

	DRM_DEBUG_KMS("\n");
2455

2456
	_intel_edp_backlight_off(intel_dp);
2457
	intel_panel_disable_backlight(old_conn_state);
2458
}
2459

2460 2461 2462 2463 2464 2465 2466 2467
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2468 2469
	bool is_enabled;

2470
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2471
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2472
	pps_unlock(intel_dp);
2473 2474 2475 2476

	if (is_enabled == enable)
		return;

2477 2478
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2479 2480 2481 2482 2483 2484 2485

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2486 2487 2488 2489 2490 2491 2492 2493
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
2494
			port_name(dig_port->base.port),
2495
			onoff(state), onoff(cur_state));
2496 2497 2498 2499 2500 2501 2502 2503 2504
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2505
			onoff(state), onoff(cur_state));
2506 2507 2508 2509
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2510
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2511
				const struct intel_crtc_state *pipe_config)
2512
{
2513
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2514
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2515

2516 2517 2518
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2519

2520
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2521
		      pipe_config->port_clock);
2522 2523 2524

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2525
	if (pipe_config->port_clock == 162000)
2526 2527 2528 2529 2530 2531 2532 2533
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2534 2535 2536 2537 2538 2539 2540
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2541
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2542

2543
	intel_dp->DP |= DP_PLL_ENABLE;
2544

2545
	I915_WRITE(DP_A, intel_dp->DP);
2546 2547
	POSTING_READ(DP_A);
	udelay(200);
2548 2549
}

2550 2551
static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *old_crtc_state)
2552
{
2553
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
2554
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2555

2556 2557 2558
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2559

2560 2561
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2562
	intel_dp->DP &= ~DP_PLL_ENABLE;
2563

2564
	I915_WRITE(DP_A, intel_dp->DP);
2565
	POSTING_READ(DP_A);
2566 2567 2568
	udelay(200);
}

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2584
/* If the sink supports it, try to set the power state appropriately */
2585
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2586 2587 2588 2589 2590 2591 2592 2593
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2594 2595 2596
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2597 2598
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2599
	} else {
2600 2601
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2602 2603 2604 2605 2606
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2607 2608
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2609 2610 2611 2612
			if (ret == 1)
				break;
			msleep(1);
		}
2613 2614 2615

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2616
	}
2617 2618 2619 2620

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2621 2622
}

2623 2624
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2625
{
2626
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2627
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2628
	enum port port = encoder->port;
2629
	u32 tmp;
2630
	bool ret;
2631

2632 2633
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2634 2635
		return false;

2636 2637
	ret = false;

2638
	tmp = I915_READ(intel_dp->output_reg);
2639 2640

	if (!(tmp & DP_PORT_EN))
2641
		goto out;
2642

2643
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2644
		*pipe = PORT_TO_PIPE_CPT(tmp);
2645
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2646
		enum pipe p;
2647

2648 2649 2650 2651
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2652 2653 2654
				ret = true;

				goto out;
2655 2656 2657
			}
		}

2658
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2659
			      i915_mmio_reg_offset(intel_dp->output_reg));
2660
	} else if (IS_CHERRYVIEW(dev_priv)) {
2661 2662 2663
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2664
	}
2665

2666 2667 2668
	ret = true;

out:
2669
	intel_display_power_put(dev_priv, encoder->power_domain);
2670 2671

	return ret;
2672
}
2673

2674
static void intel_dp_get_config(struct intel_encoder *encoder,
2675
				struct intel_crtc_state *pipe_config)
2676
{
2677
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2678 2679
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2680
	enum port port = encoder->port;
2681
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2682

2683 2684 2685 2686
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2687

2688
	tmp = I915_READ(intel_dp->output_reg);
2689 2690

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2691

2692
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2693 2694 2695
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2696 2697 2698
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2699

2700
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2701 2702 2703 2704
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2705
		if (tmp & DP_SYNC_HS_HIGH)
2706 2707 2708
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2709

2710
		if (tmp & DP_SYNC_VS_HIGH)
2711 2712 2713 2714
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2715

2716
	pipe_config->base.adjusted_mode.flags |= flags;
2717

2718
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2719 2720
		pipe_config->limited_color_range = true;

2721 2722 2723
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2724 2725
	intel_dp_get_m_n(crtc, pipe_config);

2726
	if (port == PORT_A) {
2727
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2728 2729 2730 2731
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2732

2733 2734 2735
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2736

2737
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2738
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2753 2754
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2755
	}
2756 2757
}

2758
static void intel_disable_dp(struct intel_encoder *encoder,
2759 2760
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2761
{
2762
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2763

2764
	if (old_crtc_state->has_audio)
2765 2766
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2767 2768 2769

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2770
	intel_edp_panel_vdd_on(intel_dp);
2771
	intel_edp_backlight_off(old_conn_state);
2772
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2773
	intel_edp_panel_off(intel_dp);
2774 2775 2776 2777 2778 2779 2780
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2781

2782
	/* disable the port before the pipe on g4x */
2783
	intel_dp_link_down(encoder, old_crtc_state);
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2802 2803
}

2804
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2805 2806
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2807
{
2808
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2809
	enum port port = encoder->port;
2810

2811
	intel_dp_link_down(encoder, old_crtc_state);
2812 2813

	/* Only ilk+ has port A */
2814
	if (port == PORT_A)
2815
		ironlake_edp_pll_off(intel_dp, old_crtc_state);
2816 2817
}

2818
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2819 2820
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2821
{
2822
	intel_dp_link_down(encoder, old_crtc_state);
2823 2824
}

2825
static void chv_post_disable_dp(struct intel_encoder *encoder,
2826 2827
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2828
{
2829
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2830

2831
	intel_dp_link_down(encoder, old_crtc_state);
2832 2833 2834 2835

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
2836
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2837

V
Ville Syrjälä 已提交
2838
	mutex_unlock(&dev_priv->sb_lock);
2839 2840
}

2841 2842 2843 2844 2845
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
2846
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2847
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2848
	enum port port = intel_dig_port->base.port;
2849

2850 2851 2852 2853
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2854
	if (HAS_DDI(dev_priv)) {
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2880
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2881
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2895
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2896 2897 2898 2899 2900
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2901
		if (IS_CHERRYVIEW(dev_priv))
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2917
			if (IS_CHERRYVIEW(dev_priv)) {
2918 2919
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2920
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2921 2922 2923 2924 2925 2926 2927
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2928
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2929
				 const struct intel_crtc_state *old_crtc_state)
2930
{
2931
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2932 2933 2934

	/* enable with pattern 1 (as per spec) */

2935
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2936 2937 2938 2939 2940 2941 2942 2943

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2944
	if (old_crtc_state->has_audio)
2945
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2946 2947 2948

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2949 2950
}

2951
static void intel_enable_dp(struct intel_encoder *encoder,
2952 2953
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2954
{
2955
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2956
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2957
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2958
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2959
	enum pipe pipe = crtc->pipe;
2960

2961 2962
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2963

2964 2965
	pps_lock(intel_dp);

2966
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2967
		vlv_init_panel_power_sequencer(encoder, pipe_config);
2968

2969
	intel_dp_enable_port(intel_dp, pipe_config);
2970 2971 2972 2973 2974 2975 2976

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2977
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2978 2979
		unsigned int lane_mask = 0x0;

2980
		if (IS_CHERRYVIEW(dev_priv))
2981
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2982

2983 2984
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2985
	}
2986

2987
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2988
	intel_dp_start_link_train(intel_dp);
2989
	intel_dp_stop_link_train(intel_dp);
2990

2991
	if (pipe_config->has_audio) {
2992
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2993
				 pipe_name(pipe));
2994
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2995
	}
2996
}
2997

2998
static void g4x_enable_dp(struct intel_encoder *encoder,
2999 3000
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3001
{
3002
	intel_enable_dp(encoder, pipe_config, conn_state);
3003
	intel_edp_backlight_on(pipe_config, conn_state);
3004
}
3005

3006
static void vlv_enable_dp(struct intel_encoder *encoder,
3007 3008
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3009
{
3010 3011
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

3012
	intel_edp_backlight_on(pipe_config, conn_state);
3013
	intel_psr_enable(intel_dp, pipe_config);
3014 3015
}

3016
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
3017 3018
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3019 3020
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3021
	enum port port = encoder->port;
3022

3023
	intel_dp_prepare(encoder, pipe_config);
3024

3025
	/* Only ilk+ has port A */
3026
	if (port == PORT_A)
3027
		ironlake_edp_pll_on(intel_dp, pipe_config);
3028 3029
}

3030 3031 3032
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3033
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3034
	enum pipe pipe = intel_dp->pps_pipe;
3035
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3036

3037 3038
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

3039 3040 3041
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
3054
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
3055 3056 3057 3058 3059 3060
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3061
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3062 3063 3064 3065 3066 3067
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3068
	for_each_intel_encoder(&dev_priv->drm, encoder) {
3069
		struct intel_dp *intel_dp;
3070
		enum port port;
3071

3072 3073
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3074 3075 3076
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3077
		port = dp_to_dig_port(intel_dp)->base.port;
3078

3079 3080 3081 3082
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3083 3084 3085 3086
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3087
			      pipe_name(pipe), port_name(port));
3088 3089

		/* make sure vdd is off before we steal it */
3090
		vlv_detach_power_sequencer(intel_dp);
3091 3092 3093
	}
}

3094 3095
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3096
{
3097
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3098 3099
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3100 3101 3102

	lockdep_assert_held(&dev_priv->pps_mutex);

3103
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3104

3105 3106 3107 3108 3109 3110 3111
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3112
		vlv_detach_power_sequencer(intel_dp);
3113
	}
3114 3115 3116 3117 3118

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3119
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3120

3121 3122
	intel_dp->active_pipe = crtc->pipe;

3123
	if (!intel_dp_is_edp(intel_dp))
3124 3125
		return;

3126 3127 3128 3129
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3130
		      pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
3131 3132

	/* init power sequencer on this pipe and port */
3133 3134
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3135 3136
}

3137
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3138 3139
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3140
{
3141
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3142

3143
	intel_enable_dp(encoder, pipe_config, conn_state);
3144 3145
}

3146
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3147 3148
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3149
{
3150
	intel_dp_prepare(encoder, pipe_config);
3151

3152
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3153 3154
}

3155
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3156 3157
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3158
{
3159
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3160

3161
	intel_enable_dp(encoder, pipe_config, conn_state);
3162 3163

	/* Second common lane will stay alive on its own now */
3164
	chv_phy_release_cl2_override(encoder);
3165 3166
}

3167
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3168 3169
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3170
{
3171
	intel_dp_prepare(encoder, pipe_config);
3172

3173
	chv_phy_pre_pll_enable(encoder, pipe_config);
3174 3175
}

3176
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3177 3178
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3179
{
3180
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3181 3182
}

3183 3184 3185 3186
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3187
bool
3188
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3189
{
3190 3191
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3192 3193
}

3194
/* These are source-specific values. */
3195
uint8_t
K
Keith Packard 已提交
3196
intel_dp_voltage_max(struct intel_dp *intel_dp)
3197
{
3198
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3199
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3200

3201
	if (INTEL_GEN(dev_priv) >= 9) {
3202 3203
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3204
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3205
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3206
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3207
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3208
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3209
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3210
	else
3211
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3212 3213
}

3214
uint8_t
K
Keith Packard 已提交
3215 3216
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3217
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3218
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3219

3220
	if (INTEL_GEN(dev_priv) >= 9) {
3221 3222 3223 3224 3225 3226 3227
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3228 3229
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3230 3231 3232
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3233
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3234
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3235 3236 3237 3238 3239 3240 3241
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3242
		default:
3243
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3244
		}
3245
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3246
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3247 3248 3249 3250 3251 3252 3253
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3254
		default:
3255
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3256
		}
3257
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3258
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3259 3260 3261 3262 3263
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3264
		default:
3265
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3266 3267 3268
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3269 3270 3271 3272 3273 3274 3275
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3276
		default:
3277
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3278
		}
3279 3280 3281
	}
}

3282
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3283
{
3284
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3285 3286 3287 3288 3289
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3290
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3291 3292
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3293
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3294 3295 3296
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3297
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3298 3299 3300
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3301
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3302 3303 3304
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3305
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3306 3307 3308 3309 3310 3311 3312
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3313
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3314 3315
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3316
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3317 3318 3319
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3320
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3321 3322 3323
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3324
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3325 3326 3327 3328 3329 3330 3331
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3332
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3333 3334
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3335
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3336 3337 3338
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3339
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3340 3341 3342 3343 3344 3345 3346
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3347
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3348 3349
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3350
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3362 3363
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3364 3365 3366 3367

	return 0;
}

3368
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3369
{
3370 3371 3372
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3373 3374 3375
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3376
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3377
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3378
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3379 3380 3381
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3382
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3383 3384 3385
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3386
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3387 3388 3389
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3390
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3391 3392
			deemph_reg_value = 128;
			margin_reg_value = 154;
3393
			uniq_trans_scale = true;
3394 3395 3396 3397 3398
			break;
		default:
			return 0;
		}
		break;
3399
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3400
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3401
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3402 3403 3404
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3405
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3406 3407 3408
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3409
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3410 3411 3412 3413 3414 3415 3416
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3417
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3418
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3419
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3420 3421 3422
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3423
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3424 3425 3426 3427 3428 3429 3430
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3431
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3432
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3433
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3445 3446
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3447 3448 3449 3450

	return 0;
}

3451
static uint32_t
3452
gen4_signal_levels(uint8_t train_set)
3453
{
3454
	uint32_t	signal_levels = 0;
3455

3456
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3457
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3458 3459 3460
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3461
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3462 3463
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3464
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3465 3466
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3467
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3468 3469 3470
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3471
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3472
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3473 3474 3475
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3476
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3477 3478
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3479
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3480 3481
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3482
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3483 3484 3485 3486 3487 3488
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3489 3490
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3491
gen6_edp_signal_levels(uint8_t train_set)
3492
{
3493 3494 3495
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3496 3497
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3498
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3499
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3500
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3501 3502
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3503
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3504 3505
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3506
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3507 3508
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3509
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3510
	default:
3511 3512 3513
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3514 3515 3516
	}
}

K
Keith Packard 已提交
3517 3518
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3519
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3520 3521 3522 3523
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3524
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3525
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3526
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3527
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3528
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3529 3530
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3531
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3532
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3533
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3534 3535
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3536
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3537
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3538
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3539 3540 3541 3542 3543 3544 3545 3546 3547
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3548
void
3549
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3550
{
3551
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3552
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3553
	enum port port = intel_dig_port->base.port;
3554
	uint32_t signal_levels, mask = 0;
3555 3556
	uint8_t train_set = intel_dp->train_set[0];

3557 3558 3559
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3560
		signal_levels = ddi_signal_levels(intel_dp);
3561
		mask = DDI_BUF_EMP_MASK;
3562
	} else if (IS_CHERRYVIEW(dev_priv)) {
3563
		signal_levels = chv_signal_levels(intel_dp);
3564
	} else if (IS_VALLEYVIEW(dev_priv)) {
3565
		signal_levels = vlv_signal_levels(intel_dp);
3566
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3567
		signal_levels = gen7_edp_signal_levels(train_set);
3568
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3569
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3570
		signal_levels = gen6_edp_signal_levels(train_set);
3571 3572
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3573
		signal_levels = gen4_signal_levels(train_set);
3574 3575 3576
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3577 3578 3579 3580 3581 3582 3583 3584
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3585

3586
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3587 3588 3589

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3590 3591
}

3592
void
3593 3594
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3595
{
3596
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3597 3598
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3599

3600
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3601

3602
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3603
	POSTING_READ(intel_dp->output_reg);
3604 3605
}

3606
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3607
{
3608
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3609
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3610
	enum port port = intel_dig_port->base.port;
3611 3612
	uint32_t val;

3613
	if (!HAS_DDI(dev_priv))
3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3631 3632 3633 3634
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3635 3636 3637
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3638
static void
3639 3640
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3641
{
3642 3643 3644 3645
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
C
Chris Wilson 已提交
3646
	uint32_t DP = intel_dp->DP;
3647

3648
	if (WARN_ON(HAS_DDI(dev_priv)))
3649 3650
		return;

3651
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3652 3653
		return;

3654
	DRM_DEBUG_KMS("\n");
3655

3656
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3657
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3658
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3659
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3660
	} else {
3661
		if (IS_CHERRYVIEW(dev_priv))
3662 3663 3664
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3665
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3666
	}
3667
	I915_WRITE(intel_dp->output_reg, DP);
3668
	POSTING_READ(intel_dp->output_reg);
3669

3670 3671 3672 3673 3674 3675 3676 3677 3678
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3679
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3680 3681 3682 3683 3684 3685 3686
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3687 3688 3689 3690 3691 3692 3693
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3694
		I915_WRITE(intel_dp->output_reg, DP);
3695
		POSTING_READ(intel_dp->output_reg);
3696

3697
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3698 3699
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3700 3701
	}

3702
	msleep(intel_dp->panel_power_down_delay);
3703 3704

	intel_dp->DP = DP;
3705 3706 3707 3708 3709 3710

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3711 3712
}

3713
bool
3714
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3715
{
3716 3717
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3718
		return false; /* aux transfer failed */
3719

3720
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3721

3722 3723
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3724

3725 3726 3727 3728 3729
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3730

3731 3732
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3733

3734
	if (!intel_dp_read_dpcd(intel_dp))
3735 3736
		return false;

3737 3738
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3739

3740 3741 3742
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3743

3744
	intel_psr_init_dpcd(intel_dp);
3745

3746 3747 3748 3749 3750 3751 3752 3753 3754 3755
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3756 3757
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3758
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3759
			      intel_dp->edp_dpcd);
3760

3761 3762
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3763
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3764 3765
		int i;

3766 3767
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3768

3769 3770
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3771 3772 3773 3774

			if (val == 0)
				break;

3775 3776 3777 3778 3779 3780
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3781
			intel_dp->sink_rates[i] = (val * 200) / 10;
3782
		}
3783
		intel_dp->num_sink_rates = i;
3784
	}
3785

3786 3787 3788 3789
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3790 3791 3792 3793 3794
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3795 3796
	intel_dp_set_common_rates(intel_dp);

3797 3798 3799 3800 3801 3802 3803
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3804 3805
	u8 sink_count;

3806 3807 3808
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3809
	/* Don't clobber cached eDP rates. */
3810
	if (!intel_dp_is_edp(intel_dp)) {
3811
		intel_dp_set_sink_rates(intel_dp);
3812 3813
		intel_dp_set_common_rates(intel_dp);
	}
3814

3815
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3816 3817 3818 3819 3820 3821 3822
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3823
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3824 3825 3826 3827 3828 3829 3830 3831

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3832
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3833
		return false;
3834

3835
	if (!drm_dp_is_branch(intel_dp->dpcd))
3836 3837 3838 3839 3840
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3841 3842 3843
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3844 3845 3846
		return false; /* downstream port status fetch failed */

	return true;
3847 3848
}

3849
static bool
3850
intel_dp_can_mst(struct intel_dp *intel_dp)
3851
{
3852
	u8 mstm_cap;
3853

3854
	if (!i915_modparams.enable_dp_mst)
3855 3856
		return false;

3857 3858 3859 3860 3861 3862
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3863
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3864
		return false;
3865

3866
	return mstm_cap & DP_MST_CAP;
3867 3868 3869 3870 3871
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3872
	if (!i915_modparams.enable_dp_mst)
3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3887 3888
}

3889 3890
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state, bool disable_wa)
3891
{
3892
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3893
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3894
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
R
Rodrigo Vivi 已提交
3895
	u8 buf;
3896
	int ret = 0;
3897 3898
	int count = 0;
	int attempts = 10;
3899

3900 3901
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3902 3903
		ret = -EIO;
		goto out;
3904 3905
	}

3906
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3907
			       buf & ~DP_TEST_SINK_START) < 0) {
3908
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3909 3910 3911
		ret = -EIO;
		goto out;
	}
3912

3913
	do {
3914
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3915 3916 3917 3918 3919 3920 3921 3922 3923 3924

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3925
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3926 3927 3928
		ret = -ETIMEDOUT;
	}

3929
 out:
3930
	if (disable_wa)
3931
		hsw_enable_ips(crtc_state);
3932
	return ret;
3933 3934
}

3935 3936
static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
3937 3938
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3939
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3940
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3941
	u8 buf;
3942 3943
	int ret;

3944 3945 3946 3947 3948 3949 3950 3951 3952
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3953
	if (buf & DP_TEST_SINK_START) {
3954
		ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
3955 3956 3957 3958
		if (ret)
			return ret;
	}

3959
	hsw_disable_ips(crtc_state);
3960

3961
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3962
			       buf | DP_TEST_SINK_START) < 0) {
3963
		hsw_enable_ips(crtc_state);
3964
		return -EIO;
3965 3966
	}

3967
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3968 3969 3970
	return 0;
}

3971
int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
3972 3973
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3974
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3975
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3976
	u8 buf;
3977
	int count, ret;
3978 3979
	int attempts = 6;

3980
	ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
3981 3982 3983
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3984
	do {
3985
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3986

3987
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3988 3989
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3990
			goto stop;
3991
		}
3992
		count = buf & DP_TEST_COUNT_MASK;
3993

3994
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3995 3996

	if (attempts == 0) {
3997 3998 3999 4000 4001 4002 4003 4004
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4005
	}
4006

4007
stop:
4008
	intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
4009
	return ret;
4010 4011
}

4012 4013 4014
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4015 4016
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4017 4018
}

4019 4020 4021
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4022 4023 4024
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4025 4026
}

4027 4028
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4029
	int status = 0;
4030
	int test_link_rate;
4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4052 4053 4054 4055

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4056 4057 4058 4059 4060 4061
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4062 4063 4064 4065
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4066
	uint8_t test_pattern;
4067
	uint8_t test_misc;
4068 4069 4070 4071
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4072 4073
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4095 4096
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4123 4124 4125
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4126
{
4127
	uint8_t test_result = DP_TEST_ACK;
4128 4129 4130 4131
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4132
	    connector->edid_corrupt ||
4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4146
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4147
	} else {
4148 4149 4150 4151 4152 4153 4154
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4155 4156
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4157 4158 4159
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4160
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4161 4162 4163
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4164
	intel_dp->compliance.test_active = 1;
4165

4166 4167 4168 4169
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4170
{
4171 4172 4173 4174 4175 4176 4177
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4178 4179
	uint8_t request = 0;
	int status;
4180

4181
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4182 4183 4184 4185 4186
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4187
	switch (request) {
4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4205
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4206 4207 4208
		break;
	}

4209 4210 4211
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4212
update_status:
4213
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4214 4215
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4216 4217
}

4218 4219 4220 4221 4222 4223
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4224
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4225 4226 4227 4228 4229 4230 4231 4232
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4233
			if (intel_dp->active_mst_links &&
4234
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4235 4236 4237 4238 4239
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4240
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4256
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4292
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4293 4294 4295 4296 4297 4298 4299

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4300 4301 4302
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
4303
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4304
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4305 4306
	struct drm_connector_state *conn_state =
		intel_dp->attached_connector->base.state;
4307 4308
	u8 link_status[DP_LINK_STATUS_SIZE];

4309
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4310 4311 4312 4313 4314 4315

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

4316
	if (!conn_state->crtc)
4317 4318
		return;

4319 4320 4321
	WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));

	if (!conn_state->crtc->state->active)
4322 4323
		return;

4324 4325
	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
4326 4327
		return;

4328 4329 4330 4331
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4332 4333
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4334 4335
		return;

4336 4337
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4338 4339
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4340 4341

		intel_dp_retrain_link(intel_dp);
4342 4343 4344
	}
}

4345 4346 4347 4348 4349 4350 4351
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4352 4353 4354 4355 4356
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4357
 */
4358
static bool
4359
intel_dp_short_pulse(struct intel_dp *intel_dp)
4360
{
4361
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4362
	u8 sink_irq_vector = 0;
4363 4364
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4365

4366 4367 4368 4369
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4370
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4371

4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4383 4384
	}

4385 4386
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4387 4388
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4389
		/* Clear interrupt source */
4390 4391 4392
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4393 4394

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4395
			intel_dp_handle_test_request(intel_dp);
4396 4397 4398 4399
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4400
	intel_dp_check_link_status(intel_dp);
4401

4402 4403 4404
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
4405
		drm_kms_helper_hotplug_event(&dev_priv->drm);
4406
	}
4407 4408

	return true;
4409 4410
}

4411
/* XXX this is probably wrong for multiple downstream ports */
4412
static enum drm_connector_status
4413
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4414
{
4415
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4416 4417 4418
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4419 4420 4421
	if (lspcon->active)
		lspcon_resume(lspcon);

4422 4423 4424
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4425
	if (intel_dp_is_edp(intel_dp))
4426 4427
		return connector_status_connected;

4428
	/* if there's no downstream port, we're done */
4429
	if (!drm_dp_is_branch(dpcd))
4430
		return connector_status_connected;
4431 4432

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4433 4434
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4435

4436 4437
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4438 4439
	}

4440 4441 4442
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4443
	/* If no HPD, poke DDC gently */
4444
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4445
		return connector_status_connected;
4446 4447

	/* Well we tried, say unknown for unreliable port types */
4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4460 4461 4462

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4463
	return connector_status_disconnected;
4464 4465
}

4466 4467 4468
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4469
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4470 4471
	enum drm_connector_status status;

4472
	status = intel_panel_detect(dev_priv);
4473 4474 4475 4476 4477 4478
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4479
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
4480
{
4481
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4482
	u32 bit;
4483

4484 4485
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4486 4487
		bit = SDE_PORTB_HOTPLUG;
		break;
4488
	case HPD_PORT_C:
4489 4490
		bit = SDE_PORTC_HOTPLUG;
		break;
4491
	case HPD_PORT_D:
4492 4493 4494
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
4495
		MISSING_CASE(encoder->hpd_pin);
4496 4497 4498 4499 4500 4501
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4502
static bool cpt_digital_port_connected(struct intel_encoder *encoder)
4503
{
4504
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4505 4506
	u32 bit;

4507 4508
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4509 4510
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
4511
	case HPD_PORT_C:
4512 4513
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
4514
	case HPD_PORT_D:
4515 4516
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4517
	default:
4518
		MISSING_CASE(encoder->hpd_pin);
4519 4520 4521 4522 4523 4524
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4525
static bool spt_digital_port_connected(struct intel_encoder *encoder)
4526
{
4527
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4528 4529
	u32 bit;

4530 4531
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4532 4533
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4534
	case HPD_PORT_E:
4535 4536
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4537
	default:
4538
		return cpt_digital_port_connected(encoder);
4539
	}
4540

4541
	return I915_READ(SDEISR) & bit;
4542 4543
}

4544
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
4545
{
4546
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4547
	u32 bit;
4548

4549 4550
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4551 4552
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
4553
	case HPD_PORT_C:
4554 4555
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
4556
	case HPD_PORT_D:
4557 4558 4559
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
4560
		MISSING_CASE(encoder->hpd_pin);
4561 4562 4563 4564 4565 4566
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4567
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
4568
{
4569
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4570 4571
	u32 bit;

4572 4573
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4574
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4575
		break;
4576
	case HPD_PORT_C:
4577
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4578
		break;
4579
	case HPD_PORT_D:
4580
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4581 4582
		break;
	default:
4583
		MISSING_CASE(encoder->hpd_pin);
4584
		return false;
4585 4586
	}

4587
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4588 4589
}

4590
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
4591
{
4592 4593 4594
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4595 4596
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4597
		return ibx_digital_port_connected(encoder);
4598 4599
}

4600
static bool snb_digital_port_connected(struct intel_encoder *encoder)
4601
{
4602 4603 4604
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4605 4606
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4607
		return cpt_digital_port_connected(encoder);
4608 4609
}

4610
static bool ivb_digital_port_connected(struct intel_encoder *encoder)
4611
{
4612 4613 4614
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4615 4616
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
4617
		return cpt_digital_port_connected(encoder);
4618 4619
}

4620
static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4621
{
4622 4623 4624
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4625 4626
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
4627
		return cpt_digital_port_connected(encoder);
4628 4629
}

4630
static bool bxt_digital_port_connected(struct intel_encoder *encoder)
4631
{
4632
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4633 4634
	u32 bit;

4635 4636
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4637 4638
		bit = BXT_DE_PORT_HP_DDIA;
		break;
4639
	case HPD_PORT_B:
4640 4641
		bit = BXT_DE_PORT_HP_DDIB;
		break;
4642
	case HPD_PORT_C:
4643 4644 4645
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4646
		MISSING_CASE(encoder->hpd_pin);
4647 4648 4649 4650 4651 4652
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4653 4654
/*
 * intel_digital_port_connected - is the specified port connected?
4655
 * @encoder: intel_encoder
4656
 *
4657
 * Return %true if port is connected, %false otherwise.
4658
 */
4659
bool intel_digital_port_connected(struct intel_encoder *encoder)
4660
{
4661 4662
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

4663 4664
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
4665
			return gm45_digital_port_connected(encoder);
4666
		else
4667
			return g4x_digital_port_connected(encoder);
4668 4669 4670
	}

	if (IS_GEN5(dev_priv))
4671
		return ilk_digital_port_connected(encoder);
4672
	else if (IS_GEN6(dev_priv))
4673
		return snb_digital_port_connected(encoder);
4674
	else if (IS_GEN7(dev_priv))
4675
		return ivb_digital_port_connected(encoder);
4676
	else if (IS_GEN8(dev_priv))
4677
		return bdw_digital_port_connected(encoder);
4678
	else if (IS_GEN9_LP(dev_priv))
4679
		return bxt_digital_port_connected(encoder);
4680
	else
4681
		return spt_digital_port_connected(encoder);
4682 4683
}

4684
static struct edid *
4685
intel_dp_get_edid(struct intel_dp *intel_dp)
4686
{
4687
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4688

4689 4690 4691 4692
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4693 4694
			return NULL;

J
Jani Nikula 已提交
4695
		return drm_edid_duplicate(intel_connector->edid);
4696 4697 4698 4699
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4700

4701 4702 4703 4704 4705
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4706

4707
	intel_dp_unset_edid(intel_dp);
4708 4709 4710
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4711
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4712 4713
}

4714 4715
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4716
{
4717
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4718

4719 4720
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4721

4722 4723
	intel_dp->has_audio = false;
}
4724

4725
static int
4726
intel_dp_long_pulse(struct intel_connector *connector)
Z
Zhenyu Wang 已提交
4727
{
4728 4729
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Z
Zhenyu Wang 已提交
4730
	enum drm_connector_status status;
4731
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4732

4733
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4734

4735
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4736

4737
	/* Can't disconnect eDP, but you can close the lid... */
4738
	if (intel_dp_is_edp(intel_dp))
4739
		status = edp_detect(intel_dp);
4740
	else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
4741
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4742
	else
4743 4744
		status = connector_status_disconnected;

4745
	if (status == connector_status_disconnected) {
4746
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4747

4748 4749 4750 4751 4752 4753 4754 4755 4756
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4757
		goto out;
4758
	}
Z
Zhenyu Wang 已提交
4759

4760
	if (intel_dp->reset_link_params) {
4761 4762
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4763

4764 4765
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4766 4767 4768

		intel_dp->reset_link_params = false;
	}
4769

4770 4771
	intel_dp_print_rates(intel_dp);

4772 4773
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4774

4775 4776 4777
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4778 4779 4780 4781 4782
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4783 4784
		status = connector_status_disconnected;
		goto out;
4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4798
		intel_dp_check_link_status(intel_dp);
4799 4800
	}

4801 4802 4803 4804 4805 4806 4807 4808
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4809
	intel_dp_set_edid(intel_dp);
4810
	if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
4811
		status = connector_status_connected;
4812
	intel_dp->detect_done = true;
4813

4814 4815
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4816 4817
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4829
out:
4830
	if (status != connector_status_connected && !intel_dp->is_mst)
4831
		intel_dp_unset_edid(intel_dp);
4832

4833
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4834
	return status;
4835 4836
}

4837 4838 4839 4840
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4841 4842
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4843
	int status = connector->status;
4844 4845 4846 4847

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4848
	/* If full detect is not performed yet, do a full detect */
4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859
	if (!intel_dp->detect_done) {
		struct drm_crtc *crtc;
		int ret;

		crtc = connector->state->crtc;
		if (crtc) {
			ret = drm_modeset_lock(&crtc->mutex, ctx);
			if (ret)
				return ret;
		}

4860
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4861
	}
4862 4863

	intel_dp->detect_done = false;
4864

4865
	return status;
4866 4867
}

4868 4869
static void
intel_dp_force(struct drm_connector *connector)
4870
{
4871
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4872
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4873
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4874

4875 4876 4877
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4878

4879 4880
	if (connector->status != connector_status_connected)
		return;
4881

4882
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4883 4884 4885

	intel_dp_set_edid(intel_dp);

4886
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4900

4901
	/* if eDP has no EDID, fall back to fixed mode */
4902
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4903
	    intel_connector->panel.fixed_mode) {
4904
		struct drm_display_mode *mode;
4905 4906

		mode = drm_mode_duplicate(connector->dev,
4907
					  intel_connector->panel.fixed_mode);
4908
		if (mode) {
4909 4910 4911 4912
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4913

4914
	return 0;
4915 4916
}

4917 4918 4919 4920
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4921 4922 4923 4924 4925
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4926 4927 4928 4929 4930 4931 4932 4933 4934 4935

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4936 4937 4938 4939 4940 4941 4942
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4943
static void
4944
intel_dp_connector_destroy(struct drm_connector *connector)
4945
{
4946
	struct intel_connector *intel_connector = to_intel_connector(connector);
4947

4948
	kfree(intel_connector->detect_edid);
4949

4950 4951 4952
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4953 4954 4955 4956
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
4957
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4958
		intel_panel_fini(&intel_connector->panel);
4959

4960
	drm_connector_cleanup(connector);
4961
	kfree(connector);
4962 4963
}

P
Paulo Zanoni 已提交
4964
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4965
{
4966 4967
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4968

4969
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4970
	if (intel_dp_is_edp(intel_dp)) {
4971
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4972 4973 4974 4975
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4976
		pps_lock(intel_dp);
4977
		edp_panel_vdd_off_sync(intel_dp);
4978 4979
		pps_unlock(intel_dp);

4980 4981 4982 4983
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4984
	}
4985 4986 4987

	intel_dp_aux_fini(intel_dp);

4988
	drm_encoder_cleanup(encoder);
4989
	kfree(intel_dig_port);
4990 4991
}

4992
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4993 4994 4995
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

4996
	if (!intel_dp_is_edp(intel_dp))
4997 4998
		return;

4999 5000 5001 5002
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5003
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5004
	pps_lock(intel_dp);
5005
	edp_panel_vdd_off_sync(intel_dp);
5006
	pps_unlock(intel_dp);
5007 5008
}

5009 5010 5011 5012 5013
static
int intel_dp_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
				u8 *an)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_dig_port->base.base);
5014 5015 5016 5017 5018 5019
	static const struct drm_dp_aux_msg msg = {
		.request = DP_AUX_NATIVE_WRITE,
		.address = DP_AUX_HDCP_AKSV,
		.size = DRM_HDCP_KSV_LEN,
	};
	uint8_t txbuf[HEADER_SIZE + DRM_HDCP_KSV_LEN] = {}, rxbuf[2], reply = 0;
5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036
	ssize_t dpcd_ret;
	int ret;

	/* Output An first, that's easy */
	dpcd_ret = drm_dp_dpcd_write(&intel_dig_port->dp.aux, DP_AUX_HDCP_AN,
				     an, DRM_HDCP_AN_LEN);
	if (dpcd_ret != DRM_HDCP_AN_LEN) {
		DRM_ERROR("Failed to write An over DP/AUX (%zd)\n", dpcd_ret);
		return dpcd_ret >= 0 ? -EIO : dpcd_ret;
	}

	/*
	 * Since Aksv is Oh-So-Secret, we can't access it in software. So in
	 * order to get it on the wire, we need to create the AUX header as if
	 * we were writing the data, and then tickle the hardware to output the
	 * data once the header is sent out.
	 */
5037
	intel_dp_aux_header(txbuf, &msg);
5038

5039
	ret = intel_dp_aux_xfer(intel_dp, txbuf, HEADER_SIZE + msg.size,
5040 5041
				rxbuf, sizeof(rxbuf),
				DP_AUX_CH_CTL_AUX_AKSV_SELECT);
5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085
	if (ret < 0) {
		DRM_ERROR("Write Aksv over DP/AUX failed (%d)\n", ret);
		return ret;
	} else if (ret == 0) {
		DRM_ERROR("Aksv write over DP/AUX was empty\n");
		return -EIO;
	}

	reply = (rxbuf[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK;
	return reply == DP_AUX_NATIVE_REPLY_ACK ? 0 : -EIO;
}

static int intel_dp_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
				   u8 *bksv)
{
	ssize_t ret;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BKSV, bksv,
			       DRM_HDCP_KSV_LEN);
	if (ret != DRM_HDCP_KSV_LEN) {
		DRM_ERROR("Read Bksv from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static int intel_dp_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
				      u8 *bstatus)
{
	ssize_t ret;
	/*
	 * For some reason the HDMI and DP HDCP specs call this register
	 * definition by different names. In the HDMI spec, it's called BSTATUS,
	 * but in DP it's called BINFO.
	 */
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BINFO,
			       bstatus, DRM_HDCP_BSTATUS_LEN);
	if (ret != DRM_HDCP_BSTATUS_LEN) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
5086 5087
int intel_dp_hdcp_read_bcaps(struct intel_digital_port *intel_dig_port,
			     u8 *bcaps)
5088 5089
{
	ssize_t ret;
5090

5091
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BCAPS,
5092
			       bcaps, 1);
5093 5094 5095 5096
	if (ret != 1) {
		DRM_ERROR("Read bcaps from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111

	return 0;
}

static
int intel_dp_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
				   bool *repeater_present)
{
	ssize_t ret;
	u8 bcaps;

	ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
	if (ret)
		return ret;

5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200
	*repeater_present = bcaps & DP_BCAPS_REPEATER_PRESENT;
	return 0;
}

static
int intel_dp_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
				u8 *ri_prime)
{
	ssize_t ret;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_RI_PRIME,
			       ri_prime, DRM_HDCP_RI_LEN);
	if (ret != DRM_HDCP_RI_LEN) {
		DRM_ERROR("Read Ri' from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
int intel_dp_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
				 bool *ksv_ready)
{
	ssize_t ret;
	u8 bstatus;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
			       &bstatus, 1);
	if (ret != 1) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	*ksv_ready = bstatus & DP_BSTATUS_READY;
	return 0;
}

static
int intel_dp_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
				int num_downstream, u8 *ksv_fifo)
{
	ssize_t ret;
	int i;

	/* KSV list is read via 15 byte window (3 entries @ 5 bytes each) */
	for (i = 0; i < num_downstream; i += 3) {
		size_t len = min(num_downstream - i, 3) * DRM_HDCP_KSV_LEN;
		ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
				       DP_AUX_HDCP_KSV_FIFO,
				       ksv_fifo + i * DRM_HDCP_KSV_LEN,
				       len);
		if (ret != len) {
			DRM_ERROR("Read ksv[%d] from DP/AUX failed (%zd)\n", i,
				  ret);
			return ret >= 0 ? -EIO : ret;
		}
	}
	return 0;
}

static
int intel_dp_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
				    int i, u32 *part)
{
	ssize_t ret;

	if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
		return -EINVAL;

	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
			       DP_AUX_HDCP_V_PRIME(i), part,
			       DRM_HDCP_V_PRIME_PART_LEN);
	if (ret != DRM_HDCP_V_PRIME_PART_LEN) {
		DRM_ERROR("Read v'[%d] from DP/AUX failed (%zd)\n", i, ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
int intel_dp_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
				    bool enable)
{
	/* Not used for single stream DisplayPort setups */
	return 0;
}

static
bool intel_dp_hdcp_check_link(struct intel_digital_port *intel_dig_port)
{
	ssize_t ret;
	u8 bstatus;
5201

5202 5203 5204 5205
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
			       &bstatus, 1);
	if (ret != 1) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5206
		return false;
5207
	}
5208

5209 5210 5211
	return !(bstatus & (DP_BSTATUS_LINK_FAILURE | DP_BSTATUS_REAUTH_REQ));
}

5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226
static
int intel_dp_hdcp_capable(struct intel_digital_port *intel_dig_port,
			  bool *hdcp_capable)
{
	ssize_t ret;
	u8 bcaps;

	ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
	if (ret)
		return ret;

	*hdcp_capable = bcaps & DP_BCAPS_HDCP_CAPABLE;
	return 0;
}

5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237
static const struct intel_hdcp_shim intel_dp_hdcp_shim = {
	.write_an_aksv = intel_dp_hdcp_write_an_aksv,
	.read_bksv = intel_dp_hdcp_read_bksv,
	.read_bstatus = intel_dp_hdcp_read_bstatus,
	.repeater_present = intel_dp_hdcp_repeater_present,
	.read_ri_prime = intel_dp_hdcp_read_ri_prime,
	.read_ksv_ready = intel_dp_hdcp_read_ksv_ready,
	.read_ksv_fifo = intel_dp_hdcp_read_ksv_fifo,
	.read_v_prime_part = intel_dp_hdcp_read_v_prime_part,
	.toggle_signalling = intel_dp_hdcp_toggle_signalling,
	.check_link = intel_dp_hdcp_check_link,
5238
	.hdcp_capable = intel_dp_hdcp_capable,
5239 5240
};

5241 5242
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
5243
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5257
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5258 5259 5260 5261

	edp_panel_vdd_schedule_off(intel_dp);
}

5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5275
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5276
{
5277
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5278 5279
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5280 5281 5282

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5283

5284
	if (lspcon->active)
5285 5286
		lspcon_resume(lspcon);

5287 5288
	intel_dp->reset_link_params = true;

5289 5290
	pps_lock(intel_dp);

5291 5292 5293
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5294
	if (intel_dp_is_edp(intel_dp)) {
5295
		/* Reinit the power sequencer, in case BIOS did something with it. */
5296
		intel_dp_pps_init(intel_dp);
5297 5298
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5299 5300

	pps_unlock(intel_dp);
5301 5302
}

5303
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5304
	.force = intel_dp_force,
5305
	.fill_modes = drm_helper_probe_single_connector_modes,
5306 5307
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5308
	.late_register = intel_dp_connector_register,
5309
	.early_unregister = intel_dp_connector_unregister,
5310
	.destroy = intel_dp_connector_destroy,
5311
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5312
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5313 5314 5315
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5316
	.detect_ctx = intel_dp_detect,
5317 5318
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5319
	.atomic_check = intel_digital_connector_atomic_check,
5320 5321 5322
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5323
	.reset = intel_dp_encoder_reset,
5324
	.destroy = intel_dp_encoder_destroy,
5325 5326
};

5327
enum irqreturn
5328 5329 5330
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5331
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5332
	enum irqreturn ret = IRQ_NONE;
5333

5334 5335 5336 5337 5338 5339 5340 5341
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5342
			      port_name(intel_dig_port->base.port));
5343
		return IRQ_HANDLED;
5344 5345
	}

5346
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5347
		      port_name(intel_dig_port->base.port),
5348
		      long_hpd ? "long" : "short");
5349

5350
	if (long_hpd) {
5351
		intel_dp->reset_link_params = true;
5352 5353 5354 5355
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5356
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5357

5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5371
		}
5372
	}
5373

5374
	if (!intel_dp->is_mst) {
5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405
		struct drm_modeset_acquire_ctx ctx;
		struct drm_connector *connector = &intel_dp->attached_connector->base;
		struct drm_crtc *crtc;
		int iret;
		bool handled = false;

		drm_modeset_acquire_init(&ctx, 0);
retry:
		iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
		if (iret)
			goto err;

		crtc = connector->state->crtc;
		if (crtc) {
			iret = drm_modeset_lock(&crtc->mutex, &ctx);
			if (iret)
				goto err;
		}

		handled = intel_dp_short_pulse(intel_dp);

err:
		if (iret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			goto retry;
		}

		drm_modeset_drop_locks(&ctx);
		drm_modeset_acquire_fini(&ctx);
		WARN(iret, "Acquiring modeset locks failed with %i\n", iret);

5406 5407 5408
		/* Short pulse can signify loss of hdcp authentication */
		intel_hdcp_check_link(intel_dp->attached_connector);

5409
		if (!handled) {
5410 5411
			intel_dp->detect_done = false;
			goto put_power;
5412
		}
5413
	}
5414 5415 5416

	ret = IRQ_HANDLED;

5417
put_power:
5418
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5419 5420

	return ret;
5421 5422
}

5423
/* check the VBT to see whether the eDP is on another port */
5424
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5425
{
5426 5427 5428 5429
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5430
	if (INTEL_GEN(dev_priv) < 5)
5431 5432
		return false;

5433
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5434 5435
		return true;

5436
	return intel_bios_is_port_edp(dev_priv, port);
5437 5438
}

5439
static void
5440 5441
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5442
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5443 5444 5445 5446
	enum port port = dp_to_dig_port(intel_dp)->base.port;

	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5447

5448
	intel_attach_broadcast_rgb_property(connector);
5449

5450
	if (intel_dp_is_edp(intel_dp)) {
5451 5452 5453 5454 5455 5456 5457 5458
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5459
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5460

5461
	}
5462 5463
}

5464 5465
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5466
	intel_dp->panel_power_off_time = ktime_get_boottime();
5467 5468 5469 5470
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5471
static void
5472
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
5473
{
5474
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5475
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5476
	struct pps_registers regs;
5477

5478
	intel_pps_get_registers(intel_dp, &regs);
5479 5480 5481

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5482
	pp_ctl = ironlake_get_pp_control(intel_dp);
5483

5484 5485
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5486 5487
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv)) {
5488 5489
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5490
	}
5491 5492

	/* Pull timing values out of registers */
5493 5494
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5495

5496 5497
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5498

5499 5500
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5501

5502 5503
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5504

5505 5506
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5507 5508
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5509
	} else {
5510
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5511
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5512
	}
5513 5514
}

I
Imre Deak 已提交
5515 5516 5517 5518 5519 5520 5521 5522 5523
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
5524
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
5525 5526 5527 5528
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

5529
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
5530 5531 5532 5533 5534 5535 5536 5537 5538

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5539
static void
5540
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
5541
{
5542
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5543 5544 5545 5546 5547 5548 5549 5550 5551
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5552
	intel_pps_readout_hw_state(intel_dp, &cur);
5553

I
Imre Deak 已提交
5554
	intel_pps_dump_state("cur", &cur);
5555

5556
	vbt = dev_priv->vbt.edp.pps;
5557 5558 5559 5560 5561 5562
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5563
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5564 5565 5566
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5567 5568 5569 5570 5571
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5585
	intel_pps_dump_state("vbt", &vbt);
5586 5587 5588

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5589
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5590 5591 5592 5593 5594 5595 5596 5597 5598
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5599
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5600 5601 5602 5603 5604 5605 5606
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5607 5608 5609 5610 5611 5612
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5613 5614 5615 5616 5617 5618 5619 5620 5621 5622

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5623 5624 5625 5626 5627 5628

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
5629 5630 5631
}

static void
5632
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
5633
					      bool force_disable_vdd)
5634
{
5635
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5636
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5637
	int div = dev_priv->rawclk_freq / 1000;
5638
	struct pps_registers regs;
5639
	enum port port = dp_to_dig_port(intel_dp)->base.port;
5640
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5641

V
Ville Syrjälä 已提交
5642
	lockdep_assert_held(&dev_priv->pps_mutex);
5643

5644
	intel_pps_get_registers(intel_dp, &regs);
5645

5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5671
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5672 5673
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5674
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5675 5676
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5677 5678
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5679
		pp_div = I915_READ(regs.pp_ctrl);
5680
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5681
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5682 5683 5684 5685 5686 5687
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5688 5689 5690

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5691
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5692
		port_sel = PANEL_PORT_SELECT_VLV(port);
5693
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5694
		if (port == PORT_A)
5695
			port_sel = PANEL_PORT_SELECT_DPA;
5696
		else
5697
			port_sel = PANEL_PORT_SELECT_DPD;
5698 5699
	}

5700 5701
	pp_on |= port_sel;

5702 5703
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5704 5705
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv))
5706
		I915_WRITE(regs.pp_ctrl, pp_div);
5707
	else
5708
		I915_WRITE(regs.pp_div, pp_div);
5709 5710

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5711 5712
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5713 5714
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)  ||
		       HAS_PCH_ICP(dev_priv)) ?
5715 5716
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5717 5718
}

5719
static void intel_dp_pps_init(struct intel_dp *intel_dp)
5720
{
5721
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5722 5723

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5724 5725
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
5726 5727
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
5728 5729 5730
	}
}

5731 5732
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5733
 * @dev_priv: i915 device
5734
 * @crtc_state: a pointer to the active intel_crtc_state
5735 5736 5737 5738 5739 5740 5741 5742 5743
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5744
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5745
				    const struct intel_crtc_state *crtc_state,
5746
				    int refresh_rate)
5747 5748
{
	struct intel_encoder *encoder;
5749 5750
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5751
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5752
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5753 5754 5755 5756 5757 5758

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5759 5760
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5761 5762 5763
		return;
	}

5764 5765
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5766 5767 5768 5769 5770 5771

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5772
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5773 5774 5775 5776
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5777 5778
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5779 5780
		index = DRRS_LOW_RR;

5781
	if (index == dev_priv->drrs.refresh_rate_type) {
5782 5783 5784 5785 5786
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5787
	if (!crtc_state->base.active) {
5788 5789 5790 5791
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5792
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5804 5805
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5806
		u32 val;
5807

5808
		val = I915_READ(reg);
5809
		if (index > DRRS_HIGH_RR) {
5810
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5811 5812 5813
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5814
		} else {
5815
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5816 5817 5818
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5819 5820 5821 5822
		}
		I915_WRITE(reg, val);
	}

5823 5824 5825 5826 5827
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5828 5829 5830
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5831
 * @crtc_state: A pointer to the active crtc state.
5832 5833 5834
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5835
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5836
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5837
{
5838
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5839

5840
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5841 5842 5843 5844
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5845 5846 5847 5848 5849
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5864 5865 5866
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5867
 * @old_crtc_state: Pointer to old crtc_state.
5868 5869
 *
 */
5870
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5871
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5872
{
5873
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5874

5875
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5876 5877 5878 5879 5880 5881 5882 5883 5884
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5885 5886
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5887 5888 5889 5890 5891 5892 5893

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5907
	/*
5908 5909
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5910 5911
	 */

5912 5913
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5914

5915 5916 5917 5918 5919 5920
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5921

5922 5923
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5924 5925
}

5926
/**
5927
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5928
 * @dev_priv: i915 device
5929 5930
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5931 5932
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5933 5934 5935
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5936 5937
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5938 5939 5940 5941
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5942
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5943 5944
		return;

5945
	cancel_delayed_work(&dev_priv->drrs.work);
5946

5947
	mutex_lock(&dev_priv->drrs.mutex);
5948 5949 5950 5951 5952
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5953 5954 5955
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5956 5957 5958
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5959
	/* invalidate means busy screen hence upclock */
5960
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5961 5962
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5963 5964 5965 5966

	mutex_unlock(&dev_priv->drrs.mutex);
}

5967
/**
5968
 * intel_edp_drrs_flush - Restart Idleness DRRS
5969
 * @dev_priv: i915 device
5970 5971
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5972 5973 5974 5975
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5976 5977 5978
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5979 5980
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5981 5982 5983 5984
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5985
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5986 5987
		return;

5988
	cancel_delayed_work(&dev_priv->drrs.work);
5989

5990
	mutex_lock(&dev_priv->drrs.mutex);
5991 5992 5993 5994 5995
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5996 5997
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5998 5999

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
6000 6001
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

6002
	/* flush means busy screen hence upclock */
6003
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
6004 6005
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
6006 6007 6008 6009 6010 6011

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
6012 6013 6014 6015 6016
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
6040 6041 6042 6043 6044 6045 6046 6047
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
6048 6049 6050 6051 6052 6053 6054 6055
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
6056
 * @connector: eDP connector
6057 6058 6059 6060 6061 6062 6063 6064 6065 6066
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
6067
static struct drm_display_mode *
6068 6069
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
6070
{
6071
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
6072 6073
	struct drm_display_mode *downclock_mode = NULL;

6074 6075 6076
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

6077
	if (INTEL_GEN(dev_priv) <= 6) {
6078 6079 6080 6081 6082
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
6083
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
6084 6085 6086
		return NULL;
	}

6087 6088
	downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
						    &connector->base);
6089 6090

	if (!downclock_mode) {
6091
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
6092 6093 6094
		return NULL;
	}

6095
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
6096

6097
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
6098
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
6099 6100 6101
	return downclock_mode;
}

6102
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
6103
				     struct intel_connector *intel_connector)
6104
{
6105
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
6106
	struct drm_i915_private *dev_priv = to_i915(dev);
6107
	struct drm_connector *connector = &intel_connector->base;
6108
	struct drm_display_mode *fixed_mode = NULL;
6109
	struct drm_display_mode *alt_fixed_mode = NULL;
6110
	struct drm_display_mode *downclock_mode = NULL;
6111 6112 6113
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
6114
	enum pipe pipe = INVALID_PIPE;
6115

6116
	if (!intel_dp_is_edp(intel_dp))
6117 6118
		return true;

6119 6120 6121 6122 6123 6124
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
6125
	if (intel_get_lvds_encoder(&dev_priv->drm)) {
6126 6127 6128 6129 6130 6131
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

6132
	pps_lock(intel_dp);
6133 6134

	intel_dp_init_panel_power_timestamps(intel_dp);
6135
	intel_dp_pps_init(intel_dp);
6136
	intel_edp_panel_vdd_sanitize(intel_dp);
6137

6138
	pps_unlock(intel_dp);
6139

6140
	/* Cache DPCD and EDID for edp. */
6141
	has_dpcd = intel_edp_init_dpcd(intel_dp);
6142

6143
	if (!has_dpcd) {
6144 6145
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
6146
		goto out_vdd_off;
6147 6148
	}

6149
	mutex_lock(&dev->mode_config.mutex);
6150
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

6164
	/* prefer fixed mode from EDID if available, save an alt mode also */
6165 6166 6167
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
6168 6169
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
6170 6171
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
6172 6173 6174 6175 6176 6177 6178
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
6179
		if (fixed_mode) {
6180
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
6181 6182 6183
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
6184
	}
6185
	mutex_unlock(&dev->mode_config.mutex);
6186

6187
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6188 6189
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
6190 6191 6192 6193 6194 6195

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
6196
		pipe = vlv_active_pipe(intel_dp);
6197 6198 6199 6200 6201 6202 6203 6204 6205

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
6206 6207
	}

6208 6209
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
6210
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
6211
	intel_panel_setup_backlight(connector, pipe);
6212 6213

	return true;
6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
6226 6227
}

6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6251
bool
6252 6253
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6254
{
6255 6256 6257 6258
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6259
	struct drm_i915_private *dev_priv = to_i915(dev);
6260
	enum port port = intel_encoder->port;
6261
	int type;
6262

6263 6264 6265 6266
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6267 6268 6269 6270 6271
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6272 6273
	intel_dp_set_source_rates(intel_dp);

6274
	intel_dp->reset_link_params = true;
6275
	intel_dp->pps_pipe = INVALID_PIPE;
6276
	intel_dp->active_pipe = INVALID_PIPE;
6277

6278
	/* intel_dp vfuncs */
6279
	if (HAS_DDI(dev_priv))
6280 6281
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6282 6283
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6284
	intel_dp->attached_connector = intel_connector;
6285

6286
	if (intel_dp_is_port_edp(dev_priv, port))
6287
		type = DRM_MODE_CONNECTOR_eDP;
6288 6289
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6290

6291 6292 6293
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6294 6295 6296 6297 6298 6299 6300 6301
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6302
	/* eDP only on port B and/or C on vlv/chv */
6303
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6304 6305
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6306 6307
		return false;

6308 6309 6310 6311
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6312
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6313 6314
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

6315 6316
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
		connector->interlace_allowed = true;
6317 6318
	connector->doublescan_allowed = 0;

6319
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
6320

6321
	intel_dp_aux_init(intel_dp);
6322

6323
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6324
			  edp_panel_vdd_work);
6325

6326
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6327

6328
	if (HAS_DDI(dev_priv))
6329 6330 6331 6332
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6333
	/* init MST on ports that can support it */
6334
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6335 6336
	    (port == PORT_B || port == PORT_C ||
	     port == PORT_D || port == PORT_F))
6337 6338
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6339

6340
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6341 6342 6343
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6344
	}
6345

6346
	intel_dp_add_properties(intel_dp, connector);
6347

6348
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
6349 6350 6351 6352
		int ret = intel_hdcp_init(intel_connector, &intel_dp_hdcp_shim);
		if (ret)
			DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
	}
6353

6354 6355 6356 6357
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6358
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6359 6360 6361
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6362 6363

	return true;
6364 6365 6366 6367 6368

fail:
	drm_connector_cleanup(connector);

	return false;
6369
}
6370

6371
bool intel_dp_init(struct drm_i915_private *dev_priv,
6372 6373
		   i915_reg_t output_reg,
		   enum port port)
6374 6375 6376 6377 6378 6379
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6380
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6381
	if (!intel_dig_port)
6382
		return false;
6383

6384
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6385 6386
	if (!intel_connector)
		goto err_connector_alloc;
6387 6388 6389 6390

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6391 6392 6393
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6394
		goto err_encoder_init;
6395

6396
	intel_encoder->hotplug = intel_encoder_hotplug;
6397
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6398
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6399
	intel_encoder->get_config = intel_dp_get_config;
6400
	intel_encoder->suspend = intel_dp_encoder_suspend;
6401
	if (IS_CHERRYVIEW(dev_priv)) {
6402
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6403 6404
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6405
		intel_encoder->disable = vlv_disable_dp;
6406
		intel_encoder->post_disable = chv_post_disable_dp;
6407
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6408
	} else if (IS_VALLEYVIEW(dev_priv)) {
6409
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6410 6411
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6412
		intel_encoder->disable = vlv_disable_dp;
6413
		intel_encoder->post_disable = vlv_post_disable_dp;
6414 6415 6416 6417 6418
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6419
	} else {
6420 6421
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6422
		intel_encoder->disable = g4x_disable_dp;
6423
	}
6424 6425

	intel_dig_port->dp.output_reg = output_reg;
6426
	intel_dig_port->max_lanes = 4;
6427

6428
	intel_encoder->type = INTEL_OUTPUT_DP;
6429
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6430
	if (IS_CHERRYVIEW(dev_priv)) {
6431 6432 6433 6434 6435 6436 6437
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6438
	intel_encoder->cloneable = 0;
6439
	intel_encoder->port = port;
6440

6441
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6442
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6443

6444 6445 6446
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6447 6448 6449
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6450
	return true;
S
Sudip Mukherjee 已提交
6451 6452 6453

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6454
err_encoder_init:
S
Sudip Mukherjee 已提交
6455 6456 6457
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6458
	return false;
6459
}
6460 6461 6462

void intel_dp_mst_suspend(struct drm_device *dev)
{
6463
	struct drm_i915_private *dev_priv = to_i915(dev);
6464 6465 6466 6467
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6468
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6469 6470

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6471 6472
			continue;

6473 6474
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6475 6476 6477 6478 6479
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6480
	struct drm_i915_private *dev_priv = to_i915(dev);
6481 6482 6483
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6484
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6485
		int ret;
6486

6487 6488
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6489

6490 6491 6492
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6493 6494
	}
}