intel_dp.c 174.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99
				  324000, 432000, 540000 };
100 101 102
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
103
static const int default_rates[] = { 162000, 270000, 540000 };
104

105
/**
106
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
107 108 109 110 111
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
112
bool intel_dp_is_edp(struct intel_dp *intel_dp)
113
{
114 115 116
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
117 118
}

119
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
120
{
121 122 123
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
124 125
}

126 127
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
128
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
129 130
}

C
Chris Wilson 已提交
131
static void intel_dp_link_down(struct intel_dp *intel_dp);
132
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
133
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
134
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
135 136
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
137
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
138

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
static int intel_dp_num_rates(u8 link_bw_code)
{
	switch (link_bw_code) {
	default:
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     link_bw_code);
	case DP_LINK_BW_1_62:
		return 1;
	case DP_LINK_BW_2_7:
		return 2;
	case DP_LINK_BW_5_4:
		return 3;
	}
}

/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
	int i, num_rates;

	num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);

	for (i = 0; i < num_rates; i++)
		intel_dp->sink_rates[i] = default_rates[i];

	intel_dp->num_sink_rates = num_rates;
}

167 168
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
169
{
170
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
171 172
}

173 174
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
175 176
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
177 178
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
179 180 181 182

	return min(source_max, sink_max);
}

183
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
184 185 186 187
{
	return intel_dp->max_link_lane_count;
}

188
int
189
intel_dp_link_required(int pixel_clock, int bpp)
190
{
191 192
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
193 194
}

195
int
196 197
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
198 199 200 201 202 203 204
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

230 231
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
232 233 234
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
235
	enum port port = dig_port->port;
236
	const int *source_rates;
237
	int size;
238
	u32 voltage;
239

240 241 242
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

243
	if (IS_GEN9_LP(dev_priv)) {
244
		source_rates = bxt_rates;
245
		size = ARRAY_SIZE(bxt_rates);
246 247 248 249 250 251 252
	} else if (IS_CANNONLAKE(dev_priv)) {
		source_rates = cnl_rates;
		size = ARRAY_SIZE(cnl_rates);
		voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
		if (port == PORT_A || port == PORT_D ||
		    voltage == VOLTAGE_INFO_0_85V)
			size -= 2;
253
	} else if (IS_GEN9_BC(dev_priv)) {
254
		source_rates = skl_rates;
255 256
		size = ARRAY_SIZE(skl_rates);
	} else {
257
		source_rates = default_rates;
258 259 260 261 262 263 264
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

265 266
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

292 293 294 295 296 297 298 299 300 301 302 303
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

304
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
305
{
306
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
307

308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

/* get length of common rates potentially limited by max_rate */
static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
					  int max_rate)
{
	const int *common_rates = intel_dp->common_rates;
	int i, common_len = intel_dp->num_common_rates;
327 328 329 330 331 332

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
333

334
	return 0;
335 336
}

337 338
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
339 340 341 342 343 344
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
345 346
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
347 348
		return false;

349 350
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
351 352 353 354 355
		return false;

	return true;
}

356 357 358
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
359
	int index;
360

361 362 363 364
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
365 366
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
367
	} else if (lane_count > 1) {
368
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
369
		intel_dp->max_link_lane_count = lane_count >> 1;
370 371 372 373 374 375 376 377
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

378
static enum drm_mode_status
379 380 381
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
382
	struct intel_dp *intel_dp = intel_attached_dp(connector);
383 384
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
385 386
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
387 388 389
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
390

391
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
392
		if (mode->hdisplay > fixed_mode->hdisplay)
393 394
			return MODE_PANEL;

395
		if (mode->vdisplay > fixed_mode->vdisplay)
396
			return MODE_PANEL;
397 398

		target_clock = fixed_mode->clock;
399 400
	}

401
	max_link_clock = intel_dp_max_link_rate(intel_dp);
402
	max_lanes = intel_dp_max_lane_count(intel_dp);
403 404 405 406

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

407
	if (mode_rate > max_rate || target_clock > max_dotclk)
408
		return MODE_CLOCK_HIGH;
409 410 411 412

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

413 414 415
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

416 417 418
	return MODE_OK;
}

419
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
420 421 422 423 424 425 426 427 428 429 430
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

431
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
432 433 434 435 436 437 438 439
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

440 441
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
442
				    struct intel_dp *intel_dp);
443 444
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
445 446
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
447 448
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
449

450 451 452 453 454
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
455
	struct drm_i915_private *dev_priv = to_i915(dev);
456 457 458 459 460

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
461
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
462 463 464 465 466 467 468 469 470

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
471
	struct drm_i915_private *dev_priv = to_i915(dev);
472 473 474

	mutex_unlock(&dev_priv->pps_mutex);

475
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
476 477
}

478 479 480 481
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
483
	enum pipe pipe = intel_dp->pps_pipe;
484 485 486
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

505
	if (IS_CHERRYVIEW(dev_priv))
506 507 508 509
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

510 511 512 513 514 515
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
516
	if (!pll_enabled) {
517
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
518 519
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

520
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
521 522 523 524 525
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
526
	}
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
542

543
	if (!pll_enabled) {
544
		vlv_force_pll_off(dev_priv, pipe);
545 546 547 548

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
549 550
}

551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

589 590 591 592 593
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
594
	struct drm_i915_private *dev_priv = to_i915(dev);
595
	enum pipe pipe;
596

V
Ville Syrjälä 已提交
597
	lockdep_assert_held(&dev_priv->pps_mutex);
598

599
	/* We should never land here with regular DP ports */
600
	WARN_ON(!intel_dp_is_edp(intel_dp));
601

602 603 604
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

605 606 607
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

608
	pipe = vlv_find_free_pps(dev_priv);
609 610 611 612 613

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
614
	if (WARN_ON(pipe == INVALID_PIPE))
615
		pipe = PIPE_A;
616

617 618
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
619 620 621 622 623 624

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
625
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
626
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
627

628 629 630 631 632
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
633 634 635 636

	return intel_dp->pps_pipe;
}

637 638 639 640 641
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
642
	struct drm_i915_private *dev_priv = to_i915(dev);
643 644 645 646

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
647
	WARN_ON(!intel_dp_is_edp(intel_dp));
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
663
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
664 665 666 667

	return 0;
}

668 669 670 671 672 673
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
674
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
675 676 677 678 679
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
680
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
681 682 683 684 685 686 687
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
688

689
static enum pipe
690 691 692
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
693 694
{
	enum pipe pipe;
695 696

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
697
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
698
			PANEL_PORT_SELECT_MASK;
699 700 701 702

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

703 704 705
		if (!pipe_check(dev_priv, pipe))
			continue;

706
		return pipe;
707 708
	}

709 710 711 712 713 714 715 716
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
717
	struct drm_i915_private *dev_priv = to_i915(dev);
718 719 720 721 722
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
723 724 725 726 727 728 729 730 731 732 733
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
734 735 736 737 738 739

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
740 741
	}

742 743 744
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

745
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
746
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
747 748
}

749
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
750
{
751
	struct drm_device *dev = &dev_priv->drm;
752 753
	struct intel_encoder *encoder;

754
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
755
		    !IS_GEN9_LP(dev_priv)))
756 757 758 759 760 761 762 763 764 765 766 767
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

768
	for_each_intel_encoder(dev, encoder) {
769 770
		struct intel_dp *intel_dp;

771 772
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
773 774 775
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
776 777 778 779 780 781

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

782
		if (IS_GEN9_LP(dev_priv))
783 784 785
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
786
	}
787 788
}

789 790 791 792 793 794 795 796 797 798 799 800
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
801 802
	int pps_idx = 0;

803 804
	memset(regs, 0, sizeof(*regs));

805
	if (IS_GEN9_LP(dev_priv))
806 807 808
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
809

810 811 812 813
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
814
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv))
815
		regs->pp_div = PP_DIVISOR(pps_idx);
816 817
}

818 819
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
820
{
821
	struct pps_registers regs;
822

823 824 825 826
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
827 828
}

829 830
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
831
{
832
	struct pps_registers regs;
833

834 835 836 837
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
838 839
}

840 841 842 843 844 845 846 847
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
848
	struct drm_i915_private *dev_priv = to_i915(dev);
849

850
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
851 852
		return 0;

853
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
854

855
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
856
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
857
		i915_reg_t pp_ctrl_reg, pp_div_reg;
858
		u32 pp_div;
V
Ville Syrjälä 已提交
859

860 861
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
862 863 864 865 866 867 868 869 870
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

871
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
872

873 874 875
	return 0;
}

876
static bool edp_have_panel_power(struct intel_dp *intel_dp)
877
{
878
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
879
	struct drm_i915_private *dev_priv = to_i915(dev);
880

V
Ville Syrjälä 已提交
881 882
	lockdep_assert_held(&dev_priv->pps_mutex);

883
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
884 885 886
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

887
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
888 889
}

890
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
891
{
892
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
893
	struct drm_i915_private *dev_priv = to_i915(dev);
894

V
Ville Syrjälä 已提交
895 896
	lockdep_assert_held(&dev_priv->pps_mutex);

897
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
898 899 900
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

901
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
902 903
}

904 905 906
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
907
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
908
	struct drm_i915_private *dev_priv = to_i915(dev);
909

910
	if (!intel_dp_is_edp(intel_dp))
911
		return;
912

913
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
914 915
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
916 917
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
918 919 920
	}
}

921 922 923 924 925
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
926
	struct drm_i915_private *dev_priv = to_i915(dev);
927
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
928 929 930
	uint32_t status;
	bool done;

931
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
932
	if (has_aux_irq)
933
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
934
					  msecs_to_jiffies_timeout(10));
935
	else
936
		done = wait_for(C, 10) == 0;
937 938 939 940 941 942 943 944
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

945
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
946
{
947
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
948
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
949

950 951 952
	if (index)
		return 0;

953 954
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
955
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
956
	 */
957
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
958 959 960 961 962
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
963
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
964 965 966 967

	if (index)
		return 0;

968 969 970 971 972
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
973
	if (intel_dig_port->port == PORT_A)
974
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
975 976
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
977 978 979 980 981
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
982
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
983

984
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
985
		/* Workaround for non-ULT HSW */
986 987 988 989 990
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
991
	}
992 993

	return ilk_get_aux_clock_divider(intel_dp, index);
994 995
}

996 997 998 999 1000 1001 1002 1003 1004 1005
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1006 1007 1008 1009
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1010 1011
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1012 1013
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1014 1015
	uint32_t precharge, timeout;

1016
	if (IS_GEN6(dev_priv))
1017 1018 1019 1020
		precharge = 3;
	else
		precharge = 5;

1021
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
1022 1023 1024 1025 1026
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1027
	       DP_AUX_CH_CTL_DONE |
1028
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1029
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1030
	       timeout |
1031
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1032 1033
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1034
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1035 1036
}

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1049
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1050 1051 1052
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1053 1054
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1055
		const uint8_t *send, int send_bytes,
1056 1057 1058
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1059 1060
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1061
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1062
	uint32_t aux_clock_divider;
1063 1064
	int i, ret, recv_bytes;
	uint32_t status;
1065
	int try, clock = 0;
1066
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1067 1068
	bool vdd;

1069
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1070

1071 1072 1073 1074 1075 1076
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1077
	vdd = edp_panel_vdd_on(intel_dp);
1078 1079 1080 1081 1082 1083 1084 1085

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1086

1087 1088
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1089
		status = I915_READ_NOTRACE(ch_ctl);
1090 1091 1092 1093 1094 1095
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1096 1097 1098 1099 1100 1101 1102 1103 1104
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1105 1106
		ret = -EBUSY;
		goto out;
1107 1108
	}

1109 1110 1111 1112 1113 1114
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1115
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1116 1117 1118 1119
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1120

1121 1122 1123 1124
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1125
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1126 1127
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1128 1129

			/* Send the command and wait for it to complete */
1130
			I915_WRITE(ch_ctl, send_ctl);
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1141
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1142
				continue;
1143 1144 1145 1146 1147 1148 1149 1150

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1151
				continue;
1152
			}
1153
			if (status & DP_AUX_CH_CTL_DONE)
1154
				goto done;
1155
		}
1156 1157 1158
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1159
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1160 1161
		ret = -EBUSY;
		goto out;
1162 1163
	}

1164
done:
1165 1166 1167
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1168
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1169
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1170 1171
		ret = -EIO;
		goto out;
1172
	}
1173 1174 1175

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1176
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1177
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1178 1179
		ret = -ETIMEDOUT;
		goto out;
1180 1181 1182 1183 1184
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1206 1207
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1208

1209
	for (i = 0; i < recv_bytes; i += 4)
1210
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1211
				    recv + i, recv_bytes - i);
1212

1213 1214 1215 1216
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1217 1218 1219
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1220
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1221

1222
	return ret;
1223 1224
}

1225 1226
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1227 1228
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1229
{
1230 1231 1232
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1233 1234
	int ret;

1235 1236 1237
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1238 1239
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1240

1241 1242 1243
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1244
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1245
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1246
		rxsize = 2; /* 0 or 1 data bytes */
1247

1248 1249
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1250

1251 1252
		WARN_ON(!msg->buffer != !msg->size);

1253 1254
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1255

1256 1257 1258
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1259

1260 1261 1262 1263 1264 1265 1266
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1267 1268
		}
		break;
1269

1270 1271
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1272
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1273
		rxsize = msg->size + 1;
1274

1275 1276
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1277

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1289
		}
1290 1291 1292 1293 1294
		break;

	default:
		ret = -EINVAL;
		break;
1295
	}
1296

1297
	return ret;
1298 1299
}

1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1338
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1339
				  enum port port)
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1352
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1353
				   enum port port, int index)
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1366
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1367
				  enum port port)
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1382
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1383
				   enum port port, int index)
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1398
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1399
				  enum port port)
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1413
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1414
				   enum port port, int index)
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1428
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1429
				    enum port port)
1430 1431 1432 1433 1434 1435 1436 1437 1438
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1439
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1440
				     enum port port, int index)
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1453 1454
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1455 1456 1457 1458 1459 1460 1461
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1462
static void
1463 1464 1465 1466 1467
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1468
static void
1469
intel_dp_aux_init(struct intel_dp *intel_dp)
1470
{
1471 1472
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1473

1474
	intel_aux_reg_init(intel_dp);
1475
	drm_dp_aux_init(&intel_dp->aux);
1476

1477
	/* Failure to allocate our preferred name is not critical */
1478
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1479
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1480 1481
}

1482
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1483
{
1484
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1485
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1486

1487 1488
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1489 1490 1491 1492 1493
		return true;
	else
		return false;
}

1494 1495
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1496
		   struct intel_crtc_state *pipe_config)
1497 1498
{
	struct drm_device *dev = encoder->base.dev;
1499
	struct drm_i915_private *dev_priv = to_i915(dev);
1500 1501
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1502

1503
	if (IS_G4X(dev_priv)) {
1504 1505
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1506
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1507 1508
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1509
	} else if (IS_CHERRYVIEW(dev_priv)) {
1510 1511
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1512
	} else if (IS_VALLEYVIEW(dev_priv)) {
1513 1514
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1515
	}
1516 1517 1518

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1519
			if (pipe_config->port_clock == divisor[i].clock) {
1520 1521 1522 1523 1524
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1525 1526 1527
	}
}

1528 1529 1530 1531 1532 1533 1534 1535
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1536
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1551 1552
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1553 1554
	DRM_DEBUG_KMS("source rates: %s\n", str);

1555 1556
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1557 1558
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1559 1560
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1561
	DRM_DEBUG_KMS("common rates: %s\n", str);
1562 1563
}

1564 1565 1566 1567 1568
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1569
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1570 1571 1572
	if (WARN_ON(len <= 0))
		return 162000;

1573
	return intel_dp->common_rates[len - 1];
1574 1575
}

1576 1577
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1578 1579
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1580 1581 1582 1583 1584

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1585 1586
}

1587 1588
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1589
{
1590 1591
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1592 1593 1594 1595 1596 1597 1598 1599 1600
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1601 1602
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1603 1604 1605 1606 1607 1608 1609 1610 1611
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1612 1613 1614 1615 1616 1617 1618
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1619 1620 1621
	return bpp;
}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1639
bool
1640
intel_dp_compute_config(struct intel_encoder *encoder,
1641 1642
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1643
{
1644
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1645
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1646
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1647
	enum port port = dp_to_dig_port(intel_dp)->port;
1648
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1649
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1650 1651
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1652
	int lane_count, clock;
1653
	int min_lane_count = 1;
1654
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1655
	/* Conveniently, the link BW constants become indices with a shift...*/
1656
	int min_clock = 0;
1657
	int max_clock;
1658
	int bpp, mode_rate;
1659
	int link_avail, link_clock;
1660
	int common_len;
1661
	uint8_t link_bw, rate_select;
1662 1663
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1664

1665
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1666
						    intel_dp->max_link_rate);
1667 1668

	/* No common link rates between source and sink */
1669
	WARN_ON(common_len <= 0);
1670

1671
	max_clock = common_len - 1;
1672

1673
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1674 1675
		pipe_config->has_pch_encoder = true;

1676
	pipe_config->has_drrs = false;
1677 1678
	if (port == PORT_A)
		pipe_config->has_audio = false;
1679
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1680 1681
		pipe_config->has_audio = intel_dp->has_audio;
	else
1682
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1683

1684
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1695

1696
		if (INTEL_GEN(dev_priv) >= 9) {
1697
			int ret;
1698
			ret = skl_update_scaler_crtc(pipe_config);
1699 1700 1701 1702
			if (ret)
				return ret;
		}

1703
		if (HAS_GMCH_DISPLAY(dev_priv))
1704
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1705
						 conn_state->scaling_mode);
1706
		else
1707
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1708
						conn_state->scaling_mode);
1709 1710
	}

1711
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1712 1713
		return false;

1714 1715
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1716 1717
		int index;

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1730
	}
1731
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1732
		      "max bw %d pixel clock %iKHz\n",
1733
		      max_lane_count, intel_dp->common_rates[max_clock],
1734
		      adjusted_mode->crtc_clock);
1735

1736 1737
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1738
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1739
	if (intel_dp_is_edp(intel_dp)) {
1740 1741 1742

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1743
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1744
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1745 1746
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1747 1748
		}

1749 1750 1751 1752 1753 1754 1755 1756 1757
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1758
	}
1759

1760
	for (; bpp >= 6*3; bpp -= 2*3) {
1761 1762
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1763

1764
		for (clock = min_clock; clock <= max_clock; clock++) {
1765 1766 1767 1768
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1769
				link_clock = intel_dp->common_rates[clock];
1770 1771 1772 1773 1774 1775 1776 1777 1778
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1779

1780
	return false;
1781

1782
found:
1783
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1784 1785 1786 1787 1788
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1789
		pipe_config->limited_color_range =
1790 1791 1792
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1793 1794
	} else {
		pipe_config->limited_color_range =
1795
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1796 1797
	}

1798
	pipe_config->lane_count = lane_count;
1799

1800
	pipe_config->pipe_bpp = bpp;
1801
	pipe_config->port_clock = intel_dp->common_rates[clock];
1802

1803 1804 1805 1806 1807
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1808
		      pipe_config->port_clock, bpp);
1809 1810
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1811

1812
	intel_link_compute_m_n(bpp, lane_count,
1813 1814
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1815 1816
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1817

1818
	if (intel_connector->panel.downclock_mode != NULL &&
1819
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1820
			pipe_config->has_drrs = true;
1821 1822 1823
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1824 1825
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1826 1827
	}

1828 1829 1830 1831
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1832
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1833 1834 1835 1836 1837
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1838
			vco = 8640000;
1839 1840
			break;
		default:
1841
			vco = 8100000;
1842 1843 1844
			break;
		}

1845
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1846 1847
	}

1848
	if (!HAS_DDI(dev_priv))
1849
		intel_dp_set_clock(encoder, pipe_config);
1850

1851
	return true;
1852 1853
}

1854
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1855 1856
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1857
{
1858 1859 1860
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1861 1862
}

1863
static void intel_dp_prepare(struct intel_encoder *encoder,
1864
			     const struct intel_crtc_state *pipe_config)
1865
{
1866
	struct drm_device *dev = encoder->base.dev;
1867
	struct drm_i915_private *dev_priv = to_i915(dev);
1868
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1869
	enum port port = dp_to_dig_port(intel_dp)->port;
1870
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1871
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1872

1873 1874 1875 1876
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1877

1878
	/*
K
Keith Packard 已提交
1879
	 * There are four kinds of DP registers:
1880 1881
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1882 1883
	 * 	SNB CPU
	 *	IVB CPU
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1894

1895 1896 1897 1898
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1899

1900 1901
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1902
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1903

1904
	/* Split out the IBX/CPU vs CPT settings */
1905

1906
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1907 1908 1909 1910 1911 1912
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1913
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1914 1915
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1916
		intel_dp->DP |= crtc->pipe << 29;
1917
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1918 1919
		u32 trans_dp;

1920
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1921 1922 1923 1924 1925 1926 1927

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1928
	} else {
1929
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1930
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1931 1932 1933 1934 1935 1936 1937

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1938
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1939 1940
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1941
		if (IS_CHERRYVIEW(dev_priv))
1942
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1943 1944
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1945
	}
1946 1947
}

1948 1949
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1950

1951 1952
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1953

1954 1955
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1956

I
Imre Deak 已提交
1957 1958 1959
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1960
static void wait_panel_status(struct intel_dp *intel_dp,
1961 1962
				       u32 mask,
				       u32 value)
1963
{
1964
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1965
	struct drm_i915_private *dev_priv = to_i915(dev);
1966
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1967

V
Ville Syrjälä 已提交
1968 1969
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1970 1971
	intel_pps_verify_state(dev_priv, intel_dp);

1972 1973
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1974

1975
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1976 1977 1978
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1979

1980 1981 1982
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1983
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1984 1985
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1986 1987

	DRM_DEBUG_KMS("Wait complete\n");
1988
}
1989

1990
static void wait_panel_on(struct intel_dp *intel_dp)
1991 1992
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1993
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1994 1995
}

1996
static void wait_panel_off(struct intel_dp *intel_dp)
1997 1998
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1999
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2000 2001
}

2002
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2003
{
2004 2005 2006
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2007
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2008

2009 2010 2011 2012 2013
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2014 2015
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2016 2017 2018
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2019

2020
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2021 2022
}

2023
static void wait_backlight_on(struct intel_dp *intel_dp)
2024 2025 2026 2027 2028
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2029
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2030 2031 2032 2033
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2034

2035 2036 2037 2038
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2039
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2040
{
2041
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2042
	struct drm_i915_private *dev_priv = to_i915(dev);
2043
	u32 control;
2044

V
Ville Syrjälä 已提交
2045 2046
	lockdep_assert_held(&dev_priv->pps_mutex);

2047
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2048 2049
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2050 2051 2052
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2053
	return control;
2054 2055
}

2056 2057 2058 2059 2060
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2061
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2062
{
2063
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2064
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2065
	struct drm_i915_private *dev_priv = to_i915(dev);
2066
	u32 pp;
2067
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2068
	bool need_to_disable = !intel_dp->want_panel_vdd;
2069

V
Ville Syrjälä 已提交
2070 2071
	lockdep_assert_held(&dev_priv->pps_mutex);

2072
	if (!intel_dp_is_edp(intel_dp))
2073
		return false;
2074

2075
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2076
	intel_dp->want_panel_vdd = true;
2077

2078
	if (edp_have_panel_vdd(intel_dp))
2079
		return need_to_disable;
2080

2081
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2082

V
Ville Syrjälä 已提交
2083 2084
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2085

2086 2087
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2088

2089
	pp = ironlake_get_pp_control(intel_dp);
2090
	pp |= EDP_FORCE_VDD;
2091

2092 2093
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2094 2095 2096 2097 2098

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2099 2100 2101
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2102
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2103 2104
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2105 2106
		msleep(intel_dp->panel_power_up_delay);
	}
2107 2108 2109 2110

	return need_to_disable;
}

2111 2112 2113 2114 2115 2116 2117
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2118
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2119
{
2120
	bool vdd;
2121

2122
	if (!intel_dp_is_edp(intel_dp))
2123 2124
		return;

2125
	pps_lock(intel_dp);
2126
	vdd = edp_panel_vdd_on(intel_dp);
2127
	pps_unlock(intel_dp);
2128

R
Rob Clark 已提交
2129
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2130
	     port_name(dp_to_dig_port(intel_dp)->port));
2131 2132
}

2133
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2134
{
2135
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2136
	struct drm_i915_private *dev_priv = to_i915(dev);
2137 2138
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2139
	u32 pp;
2140
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2141

V
Ville Syrjälä 已提交
2142
	lockdep_assert_held(&dev_priv->pps_mutex);
2143

2144
	WARN_ON(intel_dp->want_panel_vdd);
2145

2146
	if (!edp_have_panel_vdd(intel_dp))
2147
		return;
2148

V
Ville Syrjälä 已提交
2149 2150
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2151

2152 2153
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2154

2155 2156
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2157

2158 2159
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2160

2161 2162 2163
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2164

2165
	if ((pp & PANEL_POWER_ON) == 0)
2166
		intel_dp->panel_power_off_time = ktime_get_boottime();
2167

2168
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2169
}
2170

2171
static void edp_panel_vdd_work(struct work_struct *__work)
2172 2173 2174 2175
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2176
	pps_lock(intel_dp);
2177 2178
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2179
	pps_unlock(intel_dp);
2180 2181
}

2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2195 2196 2197 2198 2199
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2200
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2201
{
2202
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2203 2204 2205

	lockdep_assert_held(&dev_priv->pps_mutex);

2206
	if (!intel_dp_is_edp(intel_dp))
2207
		return;
2208

R
Rob Clark 已提交
2209
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2210
	     port_name(dp_to_dig_port(intel_dp)->port));
2211

2212 2213
	intel_dp->want_panel_vdd = false;

2214
	if (sync)
2215
		edp_panel_vdd_off_sync(intel_dp);
2216 2217
	else
		edp_panel_vdd_schedule_off(intel_dp);
2218 2219
}

2220
static void edp_panel_on(struct intel_dp *intel_dp)
2221
{
2222
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2223
	struct drm_i915_private *dev_priv = to_i915(dev);
2224
	u32 pp;
2225
	i915_reg_t pp_ctrl_reg;
2226

2227 2228
	lockdep_assert_held(&dev_priv->pps_mutex);

2229
	if (!intel_dp_is_edp(intel_dp))
2230
		return;
2231

V
Ville Syrjälä 已提交
2232 2233
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2234

2235 2236 2237
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2238
		return;
2239

2240
	wait_panel_power_cycle(intel_dp);
2241

2242
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2243
	pp = ironlake_get_pp_control(intel_dp);
2244
	if (IS_GEN5(dev_priv)) {
2245 2246
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2247 2248
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2249
	}
2250

2251
	pp |= PANEL_POWER_ON;
2252
	if (!IS_GEN5(dev_priv))
2253 2254
		pp |= PANEL_POWER_RESET;

2255 2256
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2257

2258
	wait_panel_on(intel_dp);
2259
	intel_dp->last_power_on = jiffies;
2260

2261
	if (IS_GEN5(dev_priv)) {
2262
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2263 2264
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2265
	}
2266
}
V
Ville Syrjälä 已提交
2267

2268 2269
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2270
	if (!intel_dp_is_edp(intel_dp))
2271 2272 2273 2274
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2275
	pps_unlock(intel_dp);
2276 2277
}

2278 2279

static void edp_panel_off(struct intel_dp *intel_dp)
2280
{
2281
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2282
	struct drm_i915_private *dev_priv = to_i915(dev);
2283
	u32 pp;
2284
	i915_reg_t pp_ctrl_reg;
2285

2286 2287
	lockdep_assert_held(&dev_priv->pps_mutex);

2288
	if (!intel_dp_is_edp(intel_dp))
2289
		return;
2290

V
Ville Syrjälä 已提交
2291 2292
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2293

V
Ville Syrjälä 已提交
2294 2295
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2296

2297
	pp = ironlake_get_pp_control(intel_dp);
2298 2299
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2300
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2301
		EDP_BLC_ENABLE);
2302

2303
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2304

2305 2306
	intel_dp->want_panel_vdd = false;

2307 2308
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2309

2310
	intel_dp->panel_power_off_time = ktime_get_boottime();
2311
	wait_panel_off(intel_dp);
2312 2313

	/* We got a reference when we enabled the VDD. */
2314
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2315
}
V
Ville Syrjälä 已提交
2316

2317 2318
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2319
	if (!intel_dp_is_edp(intel_dp))
2320
		return;
V
Ville Syrjälä 已提交
2321

2322 2323
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2324
	pps_unlock(intel_dp);
2325 2326
}

2327 2328
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2329
{
2330 2331
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2332
	struct drm_i915_private *dev_priv = to_i915(dev);
2333
	u32 pp;
2334
	i915_reg_t pp_ctrl_reg;
2335

2336 2337 2338 2339 2340 2341
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2342
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2343

2344
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2345

2346
	pp = ironlake_get_pp_control(intel_dp);
2347
	pp |= EDP_BLC_ENABLE;
2348

2349
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2350 2351 2352

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2353

2354
	pps_unlock(intel_dp);
2355 2356
}

2357
/* Enable backlight PWM and backlight PP control. */
2358 2359
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2360
{
2361 2362
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2363
	if (!intel_dp_is_edp(intel_dp))
2364 2365 2366 2367
		return;

	DRM_DEBUG_KMS("\n");

2368
	intel_panel_enable_backlight(crtc_state, conn_state);
2369 2370 2371 2372 2373
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2374
{
2375
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2376
	struct drm_i915_private *dev_priv = to_i915(dev);
2377
	u32 pp;
2378
	i915_reg_t pp_ctrl_reg;
2379

2380
	if (!intel_dp_is_edp(intel_dp))
2381 2382
		return;

2383
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2384

2385
	pp = ironlake_get_pp_control(intel_dp);
2386
	pp &= ~EDP_BLC_ENABLE;
2387

2388
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2389 2390 2391

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2392

2393
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2394 2395

	intel_dp->last_backlight_off = jiffies;
2396
	edp_wait_backlight_off(intel_dp);
2397
}
2398

2399
/* Disable backlight PP control and backlight PWM. */
2400
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2401
{
2402 2403
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2404
	if (!intel_dp_is_edp(intel_dp))
2405 2406 2407
		return;

	DRM_DEBUG_KMS("\n");
2408

2409
	_intel_edp_backlight_off(intel_dp);
2410
	intel_panel_disable_backlight(old_conn_state);
2411
}
2412

2413 2414 2415 2416 2417 2418 2419 2420
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2421 2422
	bool is_enabled;

2423
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2424
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2425
	pps_unlock(intel_dp);
2426 2427 2428 2429

	if (is_enabled == enable)
		return;

2430 2431
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2432 2433 2434 2435 2436 2437 2438

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2439 2440 2441 2442 2443 2444 2445 2446 2447
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2448
			onoff(state), onoff(cur_state));
2449 2450 2451 2452 2453 2454 2455 2456 2457
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2458
			onoff(state), onoff(cur_state));
2459 2460 2461 2462
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2463
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2464
				const struct intel_crtc_state *pipe_config)
2465
{
2466
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2467
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2468

2469 2470 2471
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2472

2473
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2474
		      pipe_config->port_clock);
2475 2476 2477

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2478
	if (pipe_config->port_clock == 162000)
2479 2480 2481 2482 2483 2484 2485 2486
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2487 2488 2489 2490 2491 2492 2493
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2494
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2495

2496
	intel_dp->DP |= DP_PLL_ENABLE;
2497

2498
	I915_WRITE(DP_A, intel_dp->DP);
2499 2500
	POSTING_READ(DP_A);
	udelay(200);
2501 2502
}

2503
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2504
{
2505
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2506 2507
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2508

2509 2510 2511
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2512

2513 2514
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2515
	intel_dp->DP &= ~DP_PLL_ENABLE;
2516

2517
	I915_WRITE(DP_A, intel_dp->DP);
2518
	POSTING_READ(DP_A);
2519 2520 2521
	udelay(200);
}

2522
/* If the sink supports it, try to set the power state appropriately */
2523
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2524 2525 2526 2527 2528 2529 2530 2531
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2532 2533
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2534
	} else {
2535 2536
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2537 2538 2539 2540 2541
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2542 2543
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2544 2545 2546 2547
			if (ret == 1)
				break;
			msleep(1);
		}
2548 2549 2550

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2551
	}
2552 2553 2554 2555

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2556 2557
}

2558 2559
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2560
{
2561
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2562
	enum port port = dp_to_dig_port(intel_dp)->port;
2563
	struct drm_device *dev = encoder->base.dev;
2564
	struct drm_i915_private *dev_priv = to_i915(dev);
2565
	u32 tmp;
2566
	bool ret;
2567

2568 2569
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2570 2571
		return false;

2572 2573
	ret = false;

2574
	tmp = I915_READ(intel_dp->output_reg);
2575 2576

	if (!(tmp & DP_PORT_EN))
2577
		goto out;
2578

2579
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2580
		*pipe = PORT_TO_PIPE_CPT(tmp);
2581
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2582
		enum pipe p;
2583

2584 2585 2586 2587
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2588 2589 2590
				ret = true;

				goto out;
2591 2592 2593
			}
		}

2594
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2595
			      i915_mmio_reg_offset(intel_dp->output_reg));
2596
	} else if (IS_CHERRYVIEW(dev_priv)) {
2597 2598 2599
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2600
	}
2601

2602 2603 2604
	ret = true;

out:
2605
	intel_display_power_put(dev_priv, encoder->power_domain);
2606 2607

	return ret;
2608
}
2609

2610
static void intel_dp_get_config(struct intel_encoder *encoder,
2611
				struct intel_crtc_state *pipe_config)
2612 2613 2614
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2615
	struct drm_device *dev = encoder->base.dev;
2616
	struct drm_i915_private *dev_priv = to_i915(dev);
2617 2618
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2619

2620
	tmp = I915_READ(intel_dp->output_reg);
2621 2622

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2623

2624
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2625 2626 2627
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2628 2629 2630
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2631

2632
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2633 2634 2635 2636
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2637
		if (tmp & DP_SYNC_HS_HIGH)
2638 2639 2640
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2641

2642
		if (tmp & DP_SYNC_VS_HIGH)
2643 2644 2645 2646
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2647

2648
	pipe_config->base.adjusted_mode.flags |= flags;
2649

2650
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2651 2652
		pipe_config->limited_color_range = true;

2653 2654 2655
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2656 2657
	intel_dp_get_m_n(crtc, pipe_config);

2658
	if (port == PORT_A) {
2659
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2660 2661 2662 2663
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2664

2665 2666 2667
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2668

2669
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2670
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2685 2686
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2687
	}
2688 2689
}

2690
static void intel_disable_dp(struct intel_encoder *encoder,
2691 2692
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2693
{
2694
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2695

2696
	if (old_crtc_state->has_audio)
2697
		intel_audio_codec_disable(encoder);
2698 2699 2700

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2701
	intel_edp_panel_vdd_on(intel_dp);
2702
	intel_edp_backlight_off(old_conn_state);
2703
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2704
	intel_edp_panel_off(intel_dp);
2705 2706 2707 2708 2709 2710 2711 2712 2713
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2714

2715
	/* disable the port before the pipe on g4x */
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
	intel_dp_link_down(intel_dp);
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2735 2736
}

2737
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2738 2739
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2740
{
2741
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2742
	enum port port = dp_to_dig_port(intel_dp)->port;
2743

2744
	intel_dp_link_down(intel_dp);
2745 2746

	/* Only ilk+ has port A */
2747 2748
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2749 2750
}

2751
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2752 2753
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2754 2755 2756 2757
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2758 2759
}

2760
static void chv_post_disable_dp(struct intel_encoder *encoder,
2761 2762
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2763 2764 2765
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2766
	struct drm_i915_private *dev_priv = to_i915(dev);
2767

2768 2769 2770 2771 2772 2773
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2774

V
Ville Syrjälä 已提交
2775
	mutex_unlock(&dev_priv->sb_lock);
2776 2777
}

2778 2779 2780 2781 2782 2783 2784
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2785
	struct drm_i915_private *dev_priv = to_i915(dev);
2786 2787
	enum port port = intel_dig_port->port;

2788 2789 2790 2791
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2792
	if (HAS_DDI(dev_priv)) {
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2818
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2819
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2833
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2834 2835 2836 2837 2838
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2839
		if (IS_CHERRYVIEW(dev_priv))
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2855
			if (IS_CHERRYVIEW(dev_priv)) {
2856 2857
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2858
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2859 2860 2861 2862 2863 2864 2865
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2866
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2867
				 const struct intel_crtc_state *old_crtc_state)
2868 2869
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2870
	struct drm_i915_private *dev_priv = to_i915(dev);
2871 2872 2873

	/* enable with pattern 1 (as per spec) */

2874
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2875 2876 2877 2878 2879 2880 2881 2882

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2883
	if (old_crtc_state->has_audio)
2884
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2885 2886 2887

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2888 2889
}

2890
static void intel_enable_dp(struct intel_encoder *encoder,
2891 2892
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2893
{
2894 2895
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2896
	struct drm_i915_private *dev_priv = to_i915(dev);
2897
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2898
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2899
	enum pipe pipe = crtc->pipe;
2900

2901 2902
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2903

2904 2905
	pps_lock(intel_dp);

2906
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2907 2908
		vlv_init_panel_power_sequencer(intel_dp);

2909
	intel_dp_enable_port(intel_dp, pipe_config);
2910 2911 2912 2913 2914 2915 2916

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2917
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2918 2919
		unsigned int lane_mask = 0x0;

2920
		if (IS_CHERRYVIEW(dev_priv))
2921
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2922

2923 2924
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2925
	}
2926

2927
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2928
	intel_dp_start_link_train(intel_dp);
2929
	intel_dp_stop_link_train(intel_dp);
2930

2931
	if (pipe_config->has_audio) {
2932
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2933
				 pipe_name(pipe));
2934
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2935
	}
2936
}
2937

2938
static void g4x_enable_dp(struct intel_encoder *encoder,
2939 2940
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2941
{
2942
	intel_enable_dp(encoder, pipe_config, conn_state);
2943
	intel_edp_backlight_on(pipe_config, conn_state);
2944
}
2945

2946
static void vlv_enable_dp(struct intel_encoder *encoder,
2947 2948
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2949
{
2950 2951
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2952
	intel_edp_backlight_on(pipe_config, conn_state);
2953
	intel_psr_enable(intel_dp, pipe_config);
2954 2955
}

2956
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2957 2958
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2959 2960
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2961
	enum port port = dp_to_dig_port(intel_dp)->port;
2962

2963
	intel_dp_prepare(encoder, pipe_config);
2964

2965
	/* Only ilk+ has port A */
2966
	if (port == PORT_A)
2967
		ironlake_edp_pll_on(intel_dp, pipe_config);
2968 2969
}

2970 2971 2972
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2973
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2974
	enum pipe pipe = intel_dp->pps_pipe;
2975
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2976

2977 2978
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2979 2980 2981
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3001 3002 3003
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
3004
	struct drm_i915_private *dev_priv = to_i915(dev);
3005 3006 3007 3008
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3009
	for_each_intel_encoder(dev, encoder) {
3010
		struct intel_dp *intel_dp;
3011
		enum port port;
3012

3013 3014
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3015 3016 3017
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3018
		port = dp_to_dig_port(intel_dp)->port;
3019

3020 3021 3022 3023
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3024 3025 3026 3027
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3028
			      pipe_name(pipe), port_name(port));
3029 3030

		/* make sure vdd is off before we steal it */
3031
		vlv_detach_power_sequencer(intel_dp);
3032 3033 3034 3035 3036 3037 3038 3039
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
3040
	struct drm_i915_private *dev_priv = to_i915(dev);
3041 3042 3043 3044
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

3045
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3046

3047 3048 3049 3050 3051 3052 3053
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3054
		vlv_detach_power_sequencer(intel_dp);
3055
	}
3056 3057 3058 3059 3060 3061 3062

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

3063 3064
	intel_dp->active_pipe = crtc->pipe;

3065
	if (!intel_dp_is_edp(intel_dp))
3066 3067
		return;

3068 3069 3070 3071 3072 3073 3074
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3075
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3076
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3077 3078
}

3079
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3080 3081
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3082
{
3083
	vlv_phy_pre_encoder_enable(encoder);
3084

3085
	intel_enable_dp(encoder, pipe_config, conn_state);
3086 3087
}

3088
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3089 3090
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3091
{
3092
	intel_dp_prepare(encoder, pipe_config);
3093

3094
	vlv_phy_pre_pll_enable(encoder);
3095 3096
}

3097
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3098 3099
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3100
{
3101
	chv_phy_pre_encoder_enable(encoder);
3102

3103
	intel_enable_dp(encoder, pipe_config, conn_state);
3104 3105

	/* Second common lane will stay alive on its own now */
3106
	chv_phy_release_cl2_override(encoder);
3107 3108
}

3109
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3110 3111
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3112
{
3113
	intel_dp_prepare(encoder, pipe_config);
3114

3115
	chv_phy_pre_pll_enable(encoder);
3116 3117
}

3118
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3119 3120
				    const struct intel_crtc_state *pipe_config,
				    const struct drm_connector_state *conn_state)
3121
{
3122
	chv_phy_post_pll_disable(encoder);
3123 3124
}

3125 3126 3127 3128
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3129
bool
3130
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3131
{
3132 3133
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3134 3135
}

3136 3137 3138 3139
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

3140 3141
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
3142 3143 3144 3145 3146 3147 3148
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

3149 3150 3151
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
3152 3153 3154
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3155
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3156 3157 3158
{
	uint8_t alpm_caps = 0;

3159 3160 3161
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
3162 3163 3164
	return alpm_caps & DP_ALPM_CAP;
}

3165
/* These are source-specific values. */
3166
uint8_t
K
Keith Packard 已提交
3167
intel_dp_voltage_max(struct intel_dp *intel_dp)
3168
{
3169
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3170
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3171

3172
	if (IS_GEN9_LP(dev_priv))
3173
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3174
	else if (INTEL_GEN(dev_priv) >= 9) {
3175 3176
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3177
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3178
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3179
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3180
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3181
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3182
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3183
	else
3184
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3185 3186
}

3187
uint8_t
K
Keith Packard 已提交
3188 3189
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3190
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3191
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3192

3193
	if (INTEL_GEN(dev_priv) >= 9) {
3194 3195 3196 3197 3198 3199 3200
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3201 3202
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3203 3204 3205
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3206
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3207
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3208 3209 3210 3211 3212 3213 3214
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3215
		default:
3216
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3217
		}
3218
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3219
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3220 3221 3222 3223 3224 3225 3226
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3227
		default:
3228
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3229
		}
3230
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3231
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3232 3233 3234 3235 3236
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3237
		default:
3238
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3239 3240 3241
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3242 3243 3244 3245 3246 3247 3248
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3249
		default:
3250
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3251
		}
3252 3253 3254
	}
}

3255
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3256
{
3257
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3258 3259 3260 3261 3262
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3263
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3264 3265
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3266
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3267 3268 3269
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3270
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3271 3272 3273
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3274
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3275 3276 3277
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3278
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3279 3280 3281 3282 3283 3284 3285
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3286
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3287 3288
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3289
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3290 3291 3292
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3293
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3294 3295 3296
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3297
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3298 3299 3300 3301 3302 3303 3304
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3305
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3306 3307
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3308
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3309 3310 3311
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3312
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3313 3314 3315 3316 3317 3318 3319
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3320
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3321 3322
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3323
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3335 3336
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3337 3338 3339 3340

	return 0;
}

3341
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3342
{
3343 3344 3345
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3346 3347 3348
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3349
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3350
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3351
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3352 3353 3354
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3355
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3356 3357 3358
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3359
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3360 3361 3362
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3363
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3364 3365
			deemph_reg_value = 128;
			margin_reg_value = 154;
3366
			uniq_trans_scale = true;
3367 3368 3369 3370 3371
			break;
		default:
			return 0;
		}
		break;
3372
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3373
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3374
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3375 3376 3377
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3378
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3379 3380 3381
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3382
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3383 3384 3385 3386 3387 3388 3389
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3390
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3391
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3392
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3393 3394 3395
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3396
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3397 3398 3399 3400 3401 3402 3403
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3404
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3405
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3406
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3418 3419
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3420 3421 3422 3423

	return 0;
}

3424
static uint32_t
3425
gen4_signal_levels(uint8_t train_set)
3426
{
3427
	uint32_t	signal_levels = 0;
3428

3429
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3430
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3431 3432 3433
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3434
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3435 3436
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3437
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3438 3439
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3440
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3441 3442 3443
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3444
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3445
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3446 3447 3448
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3449
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3450 3451
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3452
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3453 3454
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3455
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3456 3457 3458 3459 3460 3461
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3462 3463
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3464
gen6_edp_signal_levels(uint8_t train_set)
3465
{
3466 3467 3468
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3469 3470
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3471
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3472
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3473
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3474 3475
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3476
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3477 3478
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3479
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3480 3481
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3482
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3483
	default:
3484 3485 3486
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3487 3488 3489
	}
}

K
Keith Packard 已提交
3490 3491
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3492
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3493 3494 3495 3496
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3497
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3498
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3499
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3500
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3501
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3502 3503
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3504
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3505
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3506
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3507 3508
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3509
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3510
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3511
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3512 3513 3514 3515 3516 3517 3518 3519 3520
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3521
void
3522
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3523 3524
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3525
	enum port port = intel_dig_port->port;
3526
	struct drm_device *dev = intel_dig_port->base.base.dev;
3527
	struct drm_i915_private *dev_priv = to_i915(dev);
3528
	uint32_t signal_levels, mask = 0;
3529 3530
	uint8_t train_set = intel_dp->train_set[0];

3531 3532 3533
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3534
		signal_levels = ddi_signal_levels(intel_dp);
3535
		mask = DDI_BUF_EMP_MASK;
3536
	} else if (IS_CHERRYVIEW(dev_priv)) {
3537
		signal_levels = chv_signal_levels(intel_dp);
3538
	} else if (IS_VALLEYVIEW(dev_priv)) {
3539
		signal_levels = vlv_signal_levels(intel_dp);
3540
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3541
		signal_levels = gen7_edp_signal_levels(train_set);
3542
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3543
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3544
		signal_levels = gen6_edp_signal_levels(train_set);
3545 3546
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3547
		signal_levels = gen4_signal_levels(train_set);
3548 3549 3550
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3551 3552 3553 3554 3555 3556 3557 3558
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3559

3560
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3561 3562 3563

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3564 3565
}

3566
void
3567 3568
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3569
{
3570
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3571 3572
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3573

3574
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3575

3576
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3577
	POSTING_READ(intel_dp->output_reg);
3578 3579
}

3580
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3581 3582 3583
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3584
	struct drm_i915_private *dev_priv = to_i915(dev);
3585 3586 3587
	enum port port = intel_dig_port->port;
	uint32_t val;

3588
	if (!HAS_DDI(dev_priv))
3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3606 3607 3608 3609
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3610 3611 3612
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3613
static void
C
Chris Wilson 已提交
3614
intel_dp_link_down(struct intel_dp *intel_dp)
3615
{
3616
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3617
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3618
	enum port port = intel_dig_port->port;
3619
	struct drm_device *dev = intel_dig_port->base.base.dev;
3620
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3621
	uint32_t DP = intel_dp->DP;
3622

3623
	if (WARN_ON(HAS_DDI(dev_priv)))
3624 3625
		return;

3626
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3627 3628
		return;

3629
	DRM_DEBUG_KMS("\n");
3630

3631
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3632
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3633
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3634
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3635
	} else {
3636
		if (IS_CHERRYVIEW(dev_priv))
3637 3638 3639
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3640
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3641
	}
3642
	I915_WRITE(intel_dp->output_reg, DP);
3643
	POSTING_READ(intel_dp->output_reg);
3644

3645 3646 3647 3648 3649 3650 3651 3652 3653
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3654
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3655 3656 3657 3658 3659 3660 3661
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3662 3663 3664 3665 3666 3667 3668
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3669
		I915_WRITE(intel_dp->output_reg, DP);
3670
		POSTING_READ(intel_dp->output_reg);
3671

3672
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3673 3674
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3675 3676
	}

3677
	msleep(intel_dp->panel_power_down_delay);
3678 3679

	intel_dp->DP = DP;
3680 3681 3682 3683 3684 3685

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3686 3687
}

3688
bool
3689
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3690
{
3691 3692
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3693
		return false; /* aux transfer failed */
3694

3695
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3696

3697 3698
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3699

3700 3701 3702 3703 3704
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3705

3706 3707
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3708

3709
	if (!intel_dp_read_dpcd(intel_dp))
3710 3711
		return false;

3712 3713
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3714

3715 3716 3717
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3718

3719 3720 3721 3722 3723 3724 3725 3726
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3727

3728 3729 3730 3731 3732
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3733 3734 3735 3736
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
3737 3738 3739 3740 3741
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3742 3743 3744 3745 3746 3747

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3748 3749
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3750 3751
		}

3752 3753
	}

3754 3755 3756
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3757 3758
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3759 3760
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3761

3762
	/* Intermediate frequency support */
3763
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3764
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3765 3766
		int i;

3767 3768
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3769

3770 3771
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3772 3773 3774 3775

			if (val == 0)
				break;

3776 3777 3778 3779 3780 3781
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3782
			intel_dp->sink_rates[i] = (val * 200) / 10;
3783
		}
3784
		intel_dp->num_sink_rates = i;
3785
	}
3786

3787 3788 3789 3790 3791
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3792 3793
	intel_dp_set_common_rates(intel_dp);

3794 3795 3796 3797 3798 3799 3800
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3801 3802
	u8 sink_count;

3803 3804 3805
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3806
	/* Don't clobber cached eDP rates. */
3807
	if (!intel_dp_is_edp(intel_dp)) {
3808
		intel_dp_set_sink_rates(intel_dp);
3809 3810
		intel_dp_set_common_rates(intel_dp);
	}
3811

3812
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3813 3814 3815 3816 3817 3818 3819
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3820
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3821 3822 3823 3824 3825 3826 3827 3828

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3829
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3830
		return false;
3831

3832
	if (!drm_dp_is_branch(intel_dp->dpcd))
3833 3834 3835 3836 3837
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3838 3839 3840
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3841 3842 3843
		return false; /* downstream port status fetch failed */

	return true;
3844 3845
}

3846
static bool
3847
intel_dp_can_mst(struct intel_dp *intel_dp)
3848
{
3849
	u8 mstm_cap;
3850

3851 3852 3853
	if (!i915.enable_dp_mst)
		return false;

3854 3855 3856 3857 3858 3859
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3860
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3861
		return false;
3862

3863
	return mstm_cap & DP_MST_CAP;
3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3884 3885
}

3886
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3887
{
3888
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3889
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3890
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3891
	u8 buf;
3892
	int ret = 0;
3893 3894
	int count = 0;
	int attempts = 10;
3895

3896 3897
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3898 3899
		ret = -EIO;
		goto out;
3900 3901
	}

3902
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3903
			       buf & ~DP_TEST_SINK_START) < 0) {
3904
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3905 3906 3907
		ret = -EIO;
		goto out;
	}
3908

3909
	do {
3910
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3921
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3922 3923 3924
		ret = -ETIMEDOUT;
	}

3925
 out:
3926
	hsw_enable_ips(intel_crtc);
3927
	return ret;
3928 3929 3930 3931 3932
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3933
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3934 3935
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3936 3937
	int ret;

3938 3939 3940 3941 3942 3943 3944 3945 3946
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3947 3948 3949 3950 3951 3952
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3953
	hsw_disable_ips(intel_crtc);
3954

3955
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3956 3957 3958
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3959 3960
	}

3961
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3962 3963 3964 3965 3966 3967
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3968
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3969 3970
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3971
	int count, ret;
3972 3973 3974 3975 3976 3977
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3978
	do {
3979
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3980

3981
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3982 3983
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3984
			goto stop;
3985
		}
3986
		count = buf & DP_TEST_COUNT_MASK;
3987

3988
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3989 3990

	if (attempts == 0) {
3991 3992 3993 3994 3995 3996 3997 3998
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3999
	}
4000

4001
stop:
4002
	intel_dp_sink_crc_stop(intel_dp);
4003
	return ret;
4004 4005
}

4006 4007 4008
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4009 4010
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4011 4012
}

4013 4014 4015 4016 4017
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

4018
	ret = drm_dp_dpcd_read(&intel_dp->aux,
4019 4020 4021 4022 4023 4024 4025 4026
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4027 4028
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4029
	int status = 0;
4030
	int test_link_rate;
4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4052 4053 4054 4055

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4056 4057 4058 4059 4060 4061
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4062 4063 4064 4065
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4066
	uint8_t test_pattern;
4067
	uint8_t test_misc;
4068 4069 4070 4071
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4072 4073
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4095 4096
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4123 4124 4125
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4126
{
4127
	uint8_t test_result = DP_TEST_ACK;
4128 4129 4130 4131
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4132
	    connector->edid_corrupt ||
4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4146
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4147
	} else {
4148 4149 4150 4151 4152 4153 4154
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4155 4156
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4157 4158 4159
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4160
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4161 4162 4163
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4164
	intel_dp->compliance.test_active = 1;
4165

4166 4167 4168 4169
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4170
{
4171 4172 4173 4174 4175 4176 4177
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4178 4179
	uint8_t request = 0;
	int status;
4180

4181
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4182 4183 4184 4185 4186
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4187
	switch (request) {
4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4205
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4206 4207 4208
		break;
	}

4209 4210 4211
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4212
update_status:
4213
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4214 4215
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4216 4217
}

4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4233
			if (intel_dp->active_mst_links &&
4234
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4235 4236 4237 4238 4239
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4240
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4256
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4292
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4293 4294 4295 4296 4297 4298 4299

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4320 4321 4322 4323
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4324 4325
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4326 4327
		return;

4328 4329
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4330 4331
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4332 4333

		intel_dp_retrain_link(intel_dp);
4334 4335 4336
	}
}

4337 4338 4339 4340 4341 4342 4343
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4344 4345 4346 4347 4348
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4349
 */
4350
static bool
4351
intel_dp_short_pulse(struct intel_dp *intel_dp)
4352
{
4353
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4354
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4355
	u8 sink_irq_vector = 0;
4356 4357
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4358

4359 4360 4361 4362
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4363
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4364

4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4376 4377
	}

4378 4379
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4380 4381
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4382
		/* Clear interrupt source */
4383 4384 4385
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4386 4387

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4388
			intel_dp_handle_test_request(intel_dp);
4389 4390 4391 4392
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4393 4394 4395
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4396 4397 4398 4399 4400
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4401 4402

	return true;
4403 4404
}

4405
/* XXX this is probably wrong for multiple downstream ports */
4406
static enum drm_connector_status
4407
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4408
{
4409
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4410 4411 4412
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4413 4414 4415
	if (lspcon->active)
		lspcon_resume(lspcon);

4416 4417 4418
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4419
	if (intel_dp_is_edp(intel_dp))
4420 4421
		return connector_status_connected;

4422
	/* if there's no downstream port, we're done */
4423
	if (!drm_dp_is_branch(dpcd))
4424
		return connector_status_connected;
4425 4426

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4427 4428
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4429

4430 4431
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4432 4433
	}

4434 4435 4436
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4437
	/* If no HPD, poke DDC gently */
4438
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4439
		return connector_status_connected;
4440 4441

	/* Well we tried, say unknown for unreliable port types */
4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4454 4455 4456

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4457
	return connector_status_disconnected;
4458 4459
}

4460 4461 4462 4463
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4464
	struct drm_i915_private *dev_priv = to_i915(dev);
4465 4466
	enum drm_connector_status status;

4467
	status = intel_panel_detect(dev_priv);
4468 4469 4470 4471 4472 4473
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4474 4475
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4476
{
4477
	u32 bit;
4478

4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511
	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool spt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4529 4530 4531
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4532
	default:
4533
		return cpt_digital_port_connected(dev_priv, port);
4534
	}
4535

4536
	return I915_READ(SDEISR) & bit;
4537 4538
}

4539
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4540
				       struct intel_digital_port *port)
4541
{
4542
	u32 bit;
4543

4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4562 4563
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4564 4565 4566 4567 4568
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4569
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4570 4571
		break;
	case PORT_C:
4572
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4573 4574
		break;
	case PORT_D:
4575
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4576 4577 4578 4579
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4580 4581
	}

4582
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4583 4584
}

4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620
static bool ilk_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return ibx_digital_port_connected(dev_priv, port);
}

static bool snb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool ivb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool bdw_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

4621
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4622
				       struct intel_digital_port *intel_dig_port)
4623
{
4624 4625
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4626 4627
	u32 bit;

4628
	port = intel_hpd_pin_to_port(intel_encoder->hpd_pin);
4629
	switch (port) {
4630 4631 4632 4633 4634 4635 4636 4637 4638 4639
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4640
		MISSING_CASE(port);
4641 4642 4643 4644 4645 4646
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4647 4648 4649 4650 4651 4652 4653
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4654 4655
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4656
{
4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
			return gm45_digital_port_connected(dev_priv, port);
		else
			return g4x_digital_port_connected(dev_priv, port);
	}

	if (IS_GEN5(dev_priv))
		return ilk_digital_port_connected(dev_priv, port);
	else if (IS_GEN6(dev_priv))
		return snb_digital_port_connected(dev_priv, port);
	else if (IS_GEN7(dev_priv))
		return ivb_digital_port_connected(dev_priv, port);
	else if (IS_GEN8(dev_priv))
		return bdw_digital_port_connected(dev_priv, port);
4672
	else if (IS_GEN9_LP(dev_priv))
4673
		return bxt_digital_port_connected(dev_priv, port);
4674
	else
4675
		return spt_digital_port_connected(dev_priv, port);
4676 4677
}

4678
static struct edid *
4679
intel_dp_get_edid(struct intel_dp *intel_dp)
4680
{
4681
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4682

4683 4684 4685 4686
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4687 4688
			return NULL;

J
Jani Nikula 已提交
4689
		return drm_edid_duplicate(intel_connector->edid);
4690 4691 4692 4693
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4694

4695 4696 4697 4698 4699
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4700

4701
	intel_dp_unset_edid(intel_dp);
4702 4703 4704
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4705
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4706 4707
}

4708 4709
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4710
{
4711
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4712

4713 4714
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4715

4716 4717
	intel_dp->has_audio = false;
}
4718

4719
static int
4720
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4721
{
4722
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4723
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4724 4725
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4726
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4727
	enum drm_connector_status status;
4728
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4729

4730 4731
	WARN_ON(!drm_modeset_is_locked(&connector->dev->mode_config.connection_mutex));

4732
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4733

4734
	/* Can't disconnect eDP, but you can close the lid... */
4735
	if (intel_dp_is_edp(intel_dp))
4736
		status = edp_detect(intel_dp);
4737 4738 4739
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4740
	else
4741 4742
		status = connector_status_disconnected;

4743
	if (status == connector_status_disconnected) {
4744
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4745

4746 4747 4748 4749 4750 4751 4752 4753 4754
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4755
		goto out;
4756
	}
Z
Zhenyu Wang 已提交
4757

4758
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4759
		intel_encoder->type = INTEL_OUTPUT_DP;
4760

4761 4762 4763 4764
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4765
	if (intel_dp->reset_link_params) {
4766 4767
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4768

4769 4770
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4771 4772 4773

		intel_dp->reset_link_params = false;
	}
4774

4775 4776
	intel_dp_print_rates(intel_dp);

4777 4778
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4779

4780 4781 4782
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4783 4784 4785 4786 4787
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4788 4789
		status = connector_status_disconnected;
		goto out;
4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4803
		intel_dp_check_link_status(intel_dp);
4804 4805
	}

4806 4807 4808 4809 4810 4811 4812 4813
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4814
	intel_dp_set_edid(intel_dp);
4815
	if (intel_dp_is_edp(intel_dp) || intel_connector->detect_edid)
4816
		status = connector_status_connected;
4817
	intel_dp->detect_done = true;
4818

4819 4820
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4821 4822
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4834
out:
4835
	if (status != connector_status_connected && !intel_dp->is_mst)
4836
		intel_dp_unset_edid(intel_dp);
4837

4838
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4839
	return status;
4840 4841
}

4842 4843 4844 4845
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4846 4847
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4848
	int status = connector->status;
4849 4850 4851 4852

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4853 4854
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4855
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4856 4857

	intel_dp->detect_done = false;
4858

4859
	return status;
4860 4861
}

4862 4863
static void
intel_dp_force(struct drm_connector *connector)
4864
{
4865
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4866
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4867
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4868

4869 4870 4871
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4872

4873 4874
	if (connector->status != connector_status_connected)
		return;
4875

4876
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4877 4878 4879

	intel_dp_set_edid(intel_dp);

4880
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4881 4882

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4883
		intel_encoder->type = INTEL_OUTPUT_DP;
4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4897

4898
	/* if eDP has no EDID, fall back to fixed mode */
4899
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4900
	    intel_connector->panel.fixed_mode) {
4901
		struct drm_display_mode *mode;
4902 4903

		mode = drm_mode_duplicate(connector->dev,
4904
					  intel_connector->panel.fixed_mode);
4905
		if (mode) {
4906 4907 4908 4909
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4910

4911
	return 0;
4912 4913
}

4914 4915 4916 4917
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4918 4919 4920 4921 4922
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4923 4924 4925 4926 4927 4928 4929 4930 4931 4932

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4933 4934 4935 4936 4937 4938 4939
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4940
static void
4941
intel_dp_connector_destroy(struct drm_connector *connector)
4942
{
4943
	struct intel_connector *intel_connector = to_intel_connector(connector);
4944

4945
	kfree(intel_connector->detect_edid);
4946

4947 4948 4949
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4950 4951 4952 4953
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
4954
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4955
		intel_panel_fini(&intel_connector->panel);
4956

4957
	drm_connector_cleanup(connector);
4958
	kfree(connector);
4959 4960
}

P
Paulo Zanoni 已提交
4961
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4962
{
4963 4964
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4965

4966
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4967
	if (intel_dp_is_edp(intel_dp)) {
4968
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4969 4970 4971 4972
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4973
		pps_lock(intel_dp);
4974
		edp_panel_vdd_off_sync(intel_dp);
4975 4976
		pps_unlock(intel_dp);

4977 4978 4979 4980
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4981
	}
4982 4983 4984

	intel_dp_aux_fini(intel_dp);

4985
	drm_encoder_cleanup(encoder);
4986
	kfree(intel_dig_port);
4987 4988
}

4989
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4990 4991 4992
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

4993
	if (!intel_dp_is_edp(intel_dp))
4994 4995
		return;

4996 4997 4998 4999
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5000
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5001
	pps_lock(intel_dp);
5002
	edp_panel_vdd_off_sync(intel_dp);
5003
	pps_unlock(intel_dp);
5004 5005
}

5006 5007 5008 5009
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
5010
	struct drm_i915_private *dev_priv = to_i915(dev);
5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5024
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5025 5026 5027 5028

	edp_panel_vdd_schedule_off(intel_dp);
}

5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5042
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5043
{
5044
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5045 5046
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5047 5048 5049

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5050

5051
	if (lspcon->active)
5052 5053
		lspcon_resume(lspcon);

5054 5055
	intel_dp->reset_link_params = true;

5056 5057
	pps_lock(intel_dp);

5058 5059 5060
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5061
	if (intel_dp_is_edp(intel_dp)) {
5062 5063 5064 5065
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5066 5067

	pps_unlock(intel_dp);
5068 5069
}

5070
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5071
	.force = intel_dp_force,
5072
	.fill_modes = drm_helper_probe_single_connector_modes,
5073 5074
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5075
	.late_register = intel_dp_connector_register,
5076
	.early_unregister = intel_dp_connector_unregister,
5077
	.destroy = intel_dp_connector_destroy,
5078
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5079
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5080 5081 5082
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5083
	.detect_ctx = intel_dp_detect,
5084 5085
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5086
	.atomic_check = intel_digital_connector_atomic_check,
5087 5088 5089
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5090
	.reset = intel_dp_encoder_reset,
5091
	.destroy = intel_dp_encoder_destroy,
5092 5093
};

5094
enum irqreturn
5095 5096 5097
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5098
	struct drm_device *dev = intel_dig_port->base.base.dev;
5099
	struct drm_i915_private *dev_priv = to_i915(dev);
5100
	enum irqreturn ret = IRQ_NONE;
5101

5102 5103
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5104
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5105

5106 5107 5108 5109 5110 5111 5112 5113 5114
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5115
		return IRQ_HANDLED;
5116 5117
	}

5118 5119
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5120
		      long_hpd ? "long" : "short");
5121

5122
	if (long_hpd) {
5123
		intel_dp->reset_link_params = true;
5124 5125 5126 5127
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5128
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5129

5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5143
		}
5144
	}
5145

5146 5147 5148 5149
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5150
		}
5151
	}
5152 5153 5154

	ret = IRQ_HANDLED;

5155
put_power:
5156
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5157 5158

	return ret;
5159 5160
}

5161
/* check the VBT to see whether the eDP is on another port */
5162
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5163
{
5164 5165 5166 5167
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5168
	if (INTEL_GEN(dev_priv) < 5)
5169 5170
		return false;

5171
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5172 5173
		return true;

5174
	return intel_bios_is_port_edp(dev_priv, port);
5175 5176
}

5177
static void
5178 5179
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5180 5181
	struct drm_i915_private *dev_priv = to_i915(connector->dev);

5182
	intel_attach_force_audio_property(connector);
5183
	intel_attach_broadcast_rgb_property(connector);
5184

5185
	if (intel_dp_is_edp(intel_dp)) {
5186 5187 5188 5189 5190 5191 5192 5193
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5194
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5195

5196
	}
5197 5198
}

5199 5200
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5201
	intel_dp->panel_power_off_time = ktime_get_boottime();
5202 5203 5204 5205
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5206
static void
5207 5208
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5209
{
5210
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5211
	struct pps_registers regs;
5212

5213
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5214 5215 5216

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5217
	pp_ctl = ironlake_get_pp_control(intel_dp);
5218

5219 5220
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5221
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv)) {
5222 5223
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5224
	}
5225 5226

	/* Pull timing values out of registers */
5227 5228
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5229

5230 5231
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5232

5233 5234
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5235

5236 5237
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5238

5239
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5240 5241
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5242
	} else {
5243
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5244
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5245
	}
5246 5247
}

I
Imre Deak 已提交
5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5273 5274 5275 5276
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5277
	struct drm_i915_private *dev_priv = to_i915(dev);
5278 5279 5280 5281 5282 5283 5284 5285 5286 5287
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5288

I
Imre Deak 已提交
5289
	intel_pps_dump_state("cur", &cur);
5290

5291
	vbt = dev_priv->vbt.edp.pps;
5292 5293 5294 5295 5296 5297
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5298
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 900 * 10);
5299 5300 5301
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5302 5303 5304 5305 5306
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5320
	intel_pps_dump_state("vbt", &vbt);
5321 5322 5323

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5324
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5325 5326 5327 5328 5329 5330 5331 5332 5333
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5334
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5335 5336 5337 5338 5339 5340 5341
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5342 5343 5344 5345 5346 5347
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5348 5349 5350 5351 5352 5353 5354 5355 5356 5357

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5358 5359 5360 5361
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5362 5363
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5364
{
5365
	struct drm_i915_private *dev_priv = to_i915(dev);
5366
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5367
	int div = dev_priv->rawclk_freq / 1000;
5368
	struct pps_registers regs;
5369
	enum port port = dp_to_dig_port(intel_dp)->port;
5370
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5371

V
Ville Syrjälä 已提交
5372
	lockdep_assert_held(&dev_priv->pps_mutex);
5373

5374
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5375

5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5401
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5402 5403
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5404
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5405 5406
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5407
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5408
		pp_div = I915_READ(regs.pp_ctrl);
5409
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5410
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5411 5412 5413 5414 5415 5416
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5417 5418 5419

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5420
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5421
		port_sel = PANEL_PORT_SELECT_VLV(port);
5422
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5423
		if (port == PORT_A)
5424
			port_sel = PANEL_PORT_SELECT_DPA;
5425
		else
5426
			port_sel = PANEL_PORT_SELECT_DPD;
5427 5428
	}

5429 5430
	pp_on |= port_sel;

5431 5432
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5433
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
5434
		I915_WRITE(regs.pp_ctrl, pp_div);
5435
	else
5436
		I915_WRITE(regs.pp_div, pp_div);
5437 5438

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5439 5440
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5441
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) ?
5442 5443
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5444 5445
}

5446 5447 5448
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5449 5450 5451
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5452 5453 5454
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5455
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5456 5457 5458
	}
}

5459 5460
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5461
 * @dev_priv: i915 device
5462
 * @crtc_state: a pointer to the active intel_crtc_state
5463 5464 5465 5466 5467 5468 5469 5470 5471
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5472
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5473
				    const struct intel_crtc_state *crtc_state,
5474
				    int refresh_rate)
5475 5476
{
	struct intel_encoder *encoder;
5477 5478
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5479
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5480
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5481 5482 5483 5484 5485 5486

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5487 5488
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5489 5490 5491
		return;
	}

5492 5493
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5494
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5495 5496 5497 5498 5499 5500

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5501
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5502 5503 5504 5505
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5506 5507
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5508 5509
		index = DRRS_LOW_RR;

5510
	if (index == dev_priv->drrs.refresh_rate_type) {
5511 5512 5513 5514 5515
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5516
	if (!crtc_state->base.active) {
5517 5518 5519 5520
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5521
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5533 5534
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5535
		u32 val;
5536

5537
		val = I915_READ(reg);
5538
		if (index > DRRS_HIGH_RR) {
5539
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5540 5541 5542
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5543
		} else {
5544
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5545 5546 5547
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5548 5549 5550 5551
		}
		I915_WRITE(reg, val);
	}

5552 5553 5554 5555 5556
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5557 5558 5559
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5560
 * @crtc_state: A pointer to the active crtc state.
5561 5562 5563
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5564
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5565
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5566 5567
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5568
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5569

5570
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5571 5572 5573 5574
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5575 5576 5577 5578 5579
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5594 5595 5596
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5597
 * @old_crtc_state: Pointer to old crtc_state.
5598 5599
 *
 */
5600
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5601
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5602 5603
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5604
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5605

5606
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5607 5608 5609 5610 5611 5612 5613 5614 5615
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5616 5617
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5618 5619 5620 5621 5622 5623 5624

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5638
	/*
5639 5640
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5641 5642
	 */

5643 5644
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5645

5646 5647 5648 5649 5650 5651
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5652

5653 5654
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5655 5656
}

5657
/**
5658
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5659
 * @dev_priv: i915 device
5660 5661
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5662 5663
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5664 5665 5666
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5667 5668
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5669 5670 5671 5672
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5673
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5674 5675
		return;

5676
	cancel_delayed_work(&dev_priv->drrs.work);
5677

5678
	mutex_lock(&dev_priv->drrs.mutex);
5679 5680 5681 5682 5683
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5684 5685 5686
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5687 5688 5689
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5690
	/* invalidate means busy screen hence upclock */
5691
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5692 5693
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5694 5695 5696 5697

	mutex_unlock(&dev_priv->drrs.mutex);
}

5698
/**
5699
 * intel_edp_drrs_flush - Restart Idleness DRRS
5700
 * @dev_priv: i915 device
5701 5702
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5703 5704 5705 5706
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5707 5708 5709
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5710 5711
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5712 5713 5714 5715
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5716
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5717 5718
		return;

5719
	cancel_delayed_work(&dev_priv->drrs.work);
5720

5721
	mutex_lock(&dev_priv->drrs.mutex);
5722 5723 5724 5725 5726
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5727 5728
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5729 5730

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5731 5732
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5733
	/* flush means busy screen hence upclock */
5734
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5735 5736
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5737 5738 5739 5740 5741 5742

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5743 5744 5745 5746 5747
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5771 5772 5773 5774 5775 5776 5777 5778
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5798
static struct drm_display_mode *
5799 5800
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5801 5802
{
	struct drm_connector *connector = &intel_connector->base;
5803
	struct drm_device *dev = connector->dev;
5804
	struct drm_i915_private *dev_priv = to_i915(dev);
5805 5806
	struct drm_display_mode *downclock_mode = NULL;

5807 5808 5809
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5810
	if (INTEL_GEN(dev_priv) <= 6) {
5811 5812 5813 5814 5815
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5816
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5817 5818 5819 5820
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5821
					(dev_priv, fixed_mode, connector);
5822 5823

	if (!downclock_mode) {
5824
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5825 5826 5827
		return NULL;
	}

5828
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5829

5830
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5831
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5832 5833 5834
	return downclock_mode;
}

5835
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5836
				     struct intel_connector *intel_connector)
5837 5838 5839
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5840 5841
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5842
	struct drm_i915_private *dev_priv = to_i915(dev);
5843
	struct drm_display_mode *fixed_mode = NULL;
5844
	struct drm_display_mode *alt_fixed_mode = NULL;
5845
	struct drm_display_mode *downclock_mode = NULL;
5846 5847 5848
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5849
	enum pipe pipe = INVALID_PIPE;
5850

5851
	if (!intel_dp_is_edp(intel_dp))
5852 5853
		return true;

5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5867
	pps_lock(intel_dp);
5868 5869

	intel_dp_init_panel_power_timestamps(intel_dp);
5870
	intel_dp_pps_init(dev, intel_dp);
5871
	intel_edp_panel_vdd_sanitize(intel_dp);
5872

5873
	pps_unlock(intel_dp);
5874

5875
	/* Cache DPCD and EDID for edp. */
5876
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5877

5878
	if (!has_dpcd) {
5879 5880
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5881
		goto out_vdd_off;
5882 5883
	}

5884
	mutex_lock(&dev->mode_config.mutex);
5885
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5900
	/* prefer fixed mode from EDID if available, save an alt mode also */
5901 5902 5903
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5904 5905
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5906 5907
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
5908 5909 5910 5911 5912 5913 5914
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5915
		if (fixed_mode) {
5916
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5917 5918 5919
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5920
	}
5921
	mutex_unlock(&dev->mode_config.mutex);
5922

5923
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5924 5925
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5926 5927 5928 5929 5930 5931

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5932
		pipe = vlv_active_pipe(intel_dp);
5933 5934 5935 5936 5937 5938 5939 5940 5941

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5942 5943
	}

5944 5945
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
5946
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5947
	intel_panel_setup_backlight(connector, pipe);
5948 5949

	return true;
5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5962 5963
}

5964
/* Set up the hotplug pin and aux power domain. */
5965 5966 5967 5968
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5969
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5970

5971 5972
	encoder->hpd_pin = intel_hpd_pin(intel_dig_port->port);

5973 5974
	switch (intel_dig_port->port) {
	case PORT_A:
5975
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5976 5977
		break;
	case PORT_B:
5978
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5979 5980
		break;
	case PORT_C:
5981
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5982 5983
		break;
	case PORT_D:
5984
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5985 5986
		break;
	case PORT_E:
5987 5988
		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5989 5990 5991 5992 5993 5994
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6018
bool
6019 6020
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6021
{
6022 6023 6024 6025
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6026
	struct drm_i915_private *dev_priv = to_i915(dev);
6027
	enum port port = intel_dig_port->port;
6028
	int type;
6029

6030 6031 6032 6033
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6034 6035 6036 6037 6038
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6039 6040
	intel_dp_set_source_rates(intel_dp);

6041
	intel_dp->reset_link_params = true;
6042
	intel_dp->pps_pipe = INVALID_PIPE;
6043
	intel_dp->active_pipe = INVALID_PIPE;
6044

6045
	/* intel_dp vfuncs */
6046
	if (INTEL_GEN(dev_priv) >= 9)
6047
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6048
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6049
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6050
	else if (HAS_PCH_SPLIT(dev_priv))
6051 6052
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
6053
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
6054

6055
	if (INTEL_GEN(dev_priv) >= 9)
6056 6057
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
6058
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6059

6060
	if (HAS_DDI(dev_priv))
6061 6062
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6063 6064
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6065
	intel_dp->attached_connector = intel_connector;
6066

6067
	if (intel_dp_is_port_edp(dev_priv, port))
6068
		type = DRM_MODE_CONNECTOR_eDP;
6069 6070
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6071

6072 6073 6074
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6075 6076 6077 6078 6079 6080 6081 6082
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6083
	/* eDP only on port B and/or C on vlv/chv */
6084
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6085 6086
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6087 6088
		return false;

6089 6090 6091 6092
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6093
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6094 6095 6096 6097 6098
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6099 6100
	intel_dp_init_connector_port_info(intel_dig_port);

6101
	intel_dp_aux_init(intel_dp);
6102

6103
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6104
			  edp_panel_vdd_work);
6105

6106
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6107

6108
	if (HAS_DDI(dev_priv))
6109 6110 6111 6112
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6113
	/* init MST on ports that can support it */
6114
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6115 6116 6117
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6118

6119
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6120 6121 6122
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6123
	}
6124

6125 6126
	intel_dp_add_properties(intel_dp, connector);

6127 6128 6129 6130
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6131
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6132 6133 6134
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6135 6136

	return true;
6137 6138 6139 6140 6141

fail:
	drm_connector_cleanup(connector);

	return false;
6142
}
6143

6144
bool intel_dp_init(struct drm_i915_private *dev_priv,
6145 6146
		   i915_reg_t output_reg,
		   enum port port)
6147 6148 6149 6150 6151 6152
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6153
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6154
	if (!intel_dig_port)
6155
		return false;
6156

6157
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6158 6159
	if (!intel_connector)
		goto err_connector_alloc;
6160 6161 6162 6163

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6164 6165 6166
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6167
		goto err_encoder_init;
6168

6169
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6170
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6171
	intel_encoder->get_config = intel_dp_get_config;
6172
	intel_encoder->suspend = intel_dp_encoder_suspend;
6173
	if (IS_CHERRYVIEW(dev_priv)) {
6174
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6175 6176
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6177
		intel_encoder->disable = vlv_disable_dp;
6178
		intel_encoder->post_disable = chv_post_disable_dp;
6179
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6180
	} else if (IS_VALLEYVIEW(dev_priv)) {
6181
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6182 6183
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6184
		intel_encoder->disable = vlv_disable_dp;
6185
		intel_encoder->post_disable = vlv_post_disable_dp;
6186 6187 6188 6189 6190
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6191
	} else {
6192 6193
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6194
		intel_encoder->disable = g4x_disable_dp;
6195
	}
6196

6197
	intel_dig_port->port = port;
6198
	intel_dig_port->dp.output_reg = output_reg;
6199
	intel_dig_port->max_lanes = 4;
6200

6201
	intel_encoder->type = INTEL_OUTPUT_DP;
6202
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6203
	if (IS_CHERRYVIEW(dev_priv)) {
6204 6205 6206 6207 6208 6209 6210
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6211
	intel_encoder->cloneable = 0;
6212
	intel_encoder->port = port;
6213

6214
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6215
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6216

6217 6218 6219
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6220 6221 6222
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6223
	return true;
S
Sudip Mukherjee 已提交
6224 6225 6226

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6227
err_encoder_init:
S
Sudip Mukherjee 已提交
6228 6229 6230
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6231
	return false;
6232
}
6233 6234 6235

void intel_dp_mst_suspend(struct drm_device *dev)
{
6236
	struct drm_i915_private *dev_priv = to_i915(dev);
6237 6238 6239 6240
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6241
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6242 6243

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6244 6245
			continue;

6246 6247
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6248 6249 6250 6251 6252
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6253
	struct drm_i915_private *dev_priv = to_i915(dev);
6254 6255 6256
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6257
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6258
		int ret;
6259

6260 6261
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6262

6263 6264 6265
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6266 6267
	}
}