intel_dp.c 173.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)
45
#define DP_DPRX_ESI_LEN 14
46

47 48 49 50 51 52
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

53
struct dp_link_dpll {
54
	int clock;
55 56 57 58
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
59
	{ 162000,
60
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
61
	{ 270000,
62 63 64 65
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
66
	{ 162000,
67
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
68
	{ 270000,
69 70 71
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

72
static const struct dp_link_dpll vlv_dpll[] = {
73
	{ 162000,
C
Chon Ming Lee 已提交
74
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
75
	{ 270000,
76 77 78
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

79 80 81 82 83 84 85 86 87 88
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
89
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
90
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
91
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
92
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
93
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
94 95
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
96

97 98
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
99
static const int skl_rates[] = { 162000, 216000, 270000,
100
				  324000, 432000, 540000 };
101 102 103
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
104
static const int default_rates[] = { 162000, 270000, 540000 };
105

106
/**
107
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
108 109 110 111 112
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
113
bool intel_dp_is_edp(struct intel_dp *intel_dp)
114
{
115 116 117
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
118 119
}

120
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
121
{
122 123 124
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
125 126
}

127 128
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
129
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
130 131
}

C
Chris Wilson 已提交
132
static void intel_dp_link_down(struct intel_dp *intel_dp);
133
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
134
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
135
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
136 137
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
138
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
139

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
static int intel_dp_num_rates(u8 link_bw_code)
{
	switch (link_bw_code) {
	default:
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     link_bw_code);
	case DP_LINK_BW_1_62:
		return 1;
	case DP_LINK_BW_2_7:
		return 2;
	case DP_LINK_BW_5_4:
		return 3;
	}
}

/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
	int i, num_rates;

	num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);

	for (i = 0; i < num_rates; i++)
		intel_dp->sink_rates[i] = default_rates[i];

	intel_dp->num_sink_rates = num_rates;
}

168 169
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
170
{
171
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
172 173
}

174 175
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
176 177
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
178 179
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
180 181 182 183

	return min(source_max, sink_max);
}

184
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
185 186 187 188
{
	return intel_dp->max_link_lane_count;
}

189
int
190
intel_dp_link_required(int pixel_clock, int bpp)
191
{
192 193
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
194 195
}

196
int
197 198
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
199 200 201 202 203 204 205
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
206 207
}

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

231 232
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
233 234 235
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
236
	enum port port = dig_port->port;
237
	const int *source_rates;
238
	int size;
239
	u32 voltage;
240

241 242 243
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

244
	if (IS_GEN9_LP(dev_priv)) {
245
		source_rates = bxt_rates;
246
		size = ARRAY_SIZE(bxt_rates);
247 248 249 250 251 252 253
	} else if (IS_CANNONLAKE(dev_priv)) {
		source_rates = cnl_rates;
		size = ARRAY_SIZE(cnl_rates);
		voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
		if (port == PORT_A || port == PORT_D ||
		    voltage == VOLTAGE_INFO_0_85V)
			size -= 2;
254
	} else if (IS_GEN9_BC(dev_priv)) {
255
		source_rates = skl_rates;
256 257
		size = ARRAY_SIZE(skl_rates);
	} else {
258
		source_rates = default_rates;
259 260 261 262 263 264 265
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

266 267
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

293 294 295 296 297 298 299 300 301 302 303 304
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

305
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
306
{
307
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
308

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

/* get length of common rates potentially limited by max_rate */
static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
					  int max_rate)
{
	const int *common_rates = intel_dp->common_rates;
	int i, common_len = intel_dp->num_common_rates;
328 329 330 331 332 333

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
334

335
	return 0;
336 337
}

338 339
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
340 341 342 343 344 345
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
346 347
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
348 349
		return false;

350 351
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
352 353 354 355 356
		return false;

	return true;
}

357 358 359
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
360
	int index;
361

362 363 364 365
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
366 367
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
368
	} else if (lane_count > 1) {
369
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
370
		intel_dp->max_link_lane_count = lane_count >> 1;
371 372 373 374 375 376 377 378
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

379
static enum drm_mode_status
380 381 382
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
383
	struct intel_dp *intel_dp = intel_attached_dp(connector);
384 385
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
386 387
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
388 389 390
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
391

392
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
393
		if (mode->hdisplay > fixed_mode->hdisplay)
394 395
			return MODE_PANEL;

396
		if (mode->vdisplay > fixed_mode->vdisplay)
397
			return MODE_PANEL;
398 399

		target_clock = fixed_mode->clock;
400 401
	}

402
	max_link_clock = intel_dp_max_link_rate(intel_dp);
403
	max_lanes = intel_dp_max_lane_count(intel_dp);
404 405 406 407

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

408
	if (mode_rate > max_rate || target_clock > max_dotclk)
409
		return MODE_CLOCK_HIGH;
410 411 412 413

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

414 415 416
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

417 418 419
	return MODE_OK;
}

420
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
421 422 423 424 425 426 427 428 429 430 431
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

432
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
433 434 435 436 437 438 439 440
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

441 442
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
443
				    struct intel_dp *intel_dp);
444 445
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
446 447
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
448 449
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
450

451 452 453 454 455
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
456
	struct drm_i915_private *dev_priv = to_i915(dev);
457 458 459 460 461

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
462
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
463 464 465 466 467 468 469 470 471

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
472
	struct drm_i915_private *dev_priv = to_i915(dev);
473 474 475

	mutex_unlock(&dev_priv->pps_mutex);

476
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
477 478
}

479 480 481 482
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
483
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
484
	enum pipe pipe = intel_dp->pps_pipe;
485 486 487
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

506
	if (IS_CHERRYVIEW(dev_priv))
507 508 509 510
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

511 512 513 514 515 516
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
517
	if (!pll_enabled) {
518
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
519 520
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

521
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
522 523 524 525 526
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
527
	}
528

529 530 531 532 533 534 535 536 537 538 539 540 541 542
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
543

544
	if (!pll_enabled) {
545
		vlv_force_pll_off(dev_priv, pipe);
546 547 548 549

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
550 551
}

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

590 591 592 593 594
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
595
	struct drm_i915_private *dev_priv = to_i915(dev);
596
	enum pipe pipe;
597

V
Ville Syrjälä 已提交
598
	lockdep_assert_held(&dev_priv->pps_mutex);
599

600
	/* We should never land here with regular DP ports */
601
	WARN_ON(!intel_dp_is_edp(intel_dp));
602

603 604 605
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

606 607 608
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

609
	pipe = vlv_find_free_pps(dev_priv);
610 611 612 613 614

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
615
	if (WARN_ON(pipe == INVALID_PIPE))
616
		pipe = PIPE_A;
617

618 619
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
620 621 622 623 624 625

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
626
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
627
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
628

629 630 631 632 633
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
634 635 636 637

	return intel_dp->pps_pipe;
}

638 639 640 641 642
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
643
	struct drm_i915_private *dev_priv = to_i915(dev);
644 645 646 647

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
648
	WARN_ON(!intel_dp_is_edp(intel_dp));
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
664
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
665 666 667 668

	return 0;
}

669 670 671 672 673 674
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
675
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
676 677 678 679 680
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
681
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
682 683 684 685 686 687 688
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
689

690
static enum pipe
691 692 693
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
694 695
{
	enum pipe pipe;
696 697

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
698
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
699
			PANEL_PORT_SELECT_MASK;
700 701 702 703

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

704 705 706
		if (!pipe_check(dev_priv, pipe))
			continue;

707
		return pipe;
708 709
	}

710 711 712 713 714 715 716 717
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
718
	struct drm_i915_private *dev_priv = to_i915(dev);
719 720 721 722 723
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
724 725 726 727 728 729 730 731 732 733 734
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
735 736 737 738 739 740

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
741 742
	}

743 744 745
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

746
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
747
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
748 749
}

750
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
751
{
752
	struct drm_device *dev = &dev_priv->drm;
753 754
	struct intel_encoder *encoder;

755
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
756
		    !IS_GEN9_LP(dev_priv)))
757 758 759 760 761 762 763 764 765 766 767 768
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

769
	for_each_intel_encoder(dev, encoder) {
770 771
		struct intel_dp *intel_dp;

772 773
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
774 775 776
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
777 778 779 780 781 782

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

783
		if (IS_GEN9_LP(dev_priv))
784 785 786
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
787
	}
788 789
}

790 791 792 793 794 795 796 797 798 799 800 801
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
802 803
	int pps_idx = 0;

804 805
	memset(regs, 0, sizeof(*regs));

806
	if (IS_GEN9_LP(dev_priv))
807 808 809
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
810

811 812 813 814
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
815
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv))
816
		regs->pp_div = PP_DIVISOR(pps_idx);
817 818
}

819 820
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
821
{
822
	struct pps_registers regs;
823

824 825 826 827
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
828 829
}

830 831
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
832
{
833
	struct pps_registers regs;
834

835 836 837 838
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
839 840
}

841 842 843 844 845 846 847 848
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
849
	struct drm_i915_private *dev_priv = to_i915(dev);
850

851
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
852 853
		return 0;

854
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
855

856
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
857
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
858
		i915_reg_t pp_ctrl_reg, pp_div_reg;
859
		u32 pp_div;
V
Ville Syrjälä 已提交
860

861 862
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
863 864 865 866 867 868 869 870 871
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

872
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
873

874 875 876
	return 0;
}

877
static bool edp_have_panel_power(struct intel_dp *intel_dp)
878
{
879
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
880
	struct drm_i915_private *dev_priv = to_i915(dev);
881

V
Ville Syrjälä 已提交
882 883
	lockdep_assert_held(&dev_priv->pps_mutex);

884
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
885 886 887
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

888
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
889 890
}

891
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
892
{
893
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
894
	struct drm_i915_private *dev_priv = to_i915(dev);
895

V
Ville Syrjälä 已提交
896 897
	lockdep_assert_held(&dev_priv->pps_mutex);

898
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
899 900 901
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

902
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
903 904
}

905 906 907
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
908
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
909
	struct drm_i915_private *dev_priv = to_i915(dev);
910

911
	if (!intel_dp_is_edp(intel_dp))
912
		return;
913

914
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
915 916
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
917 918
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
919 920 921
	}
}

922 923 924 925 926
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
927
	struct drm_i915_private *dev_priv = to_i915(dev);
928
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
929 930 931
	uint32_t status;
	bool done;

932
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
933
	if (has_aux_irq)
934
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
935
					  msecs_to_jiffies_timeout(10));
936
	else
937
		done = wait_for(C, 10) == 0;
938 939 940 941 942 943 944 945
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

946
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
947
{
948
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
949
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
950

951 952 953
	if (index)
		return 0;

954 955
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
956
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
957
	 */
958
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
959 960 961 962 963
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
964
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
965 966 967 968

	if (index)
		return 0;

969 970 971 972 973
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
974
	if (intel_dig_port->port == PORT_A)
975
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
976 977
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
978 979 980 981 982
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
983
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
984

985
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
986
		/* Workaround for non-ULT HSW */
987 988 989 990 991
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
992
	}
993 994

	return ilk_get_aux_clock_divider(intel_dp, index);
995 996
}

997 998 999 1000 1001 1002 1003 1004 1005 1006
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1007 1008 1009 1010
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1011 1012
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1013 1014
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1015 1016
	uint32_t precharge, timeout;

1017
	if (IS_GEN6(dev_priv))
1018 1019 1020 1021
		precharge = 3;
	else
		precharge = 5;

1022
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
1023 1024 1025 1026 1027
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1028
	       DP_AUX_CH_CTL_DONE |
1029
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1030
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1031
	       timeout |
1032
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1033 1034
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1035
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1036 1037
}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1050
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1051 1052 1053
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1054 1055
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1056
		const uint8_t *send, int send_bytes,
1057 1058 1059
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1060 1061
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1062
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1063
	uint32_t aux_clock_divider;
1064 1065
	int i, ret, recv_bytes;
	uint32_t status;
1066
	int try, clock = 0;
1067
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1068 1069
	bool vdd;

1070
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1071

1072 1073 1074 1075 1076 1077
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1078
	vdd = edp_panel_vdd_on(intel_dp);
1079 1080 1081 1082 1083 1084 1085 1086

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1087

1088 1089
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1090
		status = I915_READ_NOTRACE(ch_ctl);
1091 1092 1093 1094 1095 1096
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1097 1098 1099 1100 1101 1102 1103 1104 1105
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1106 1107
		ret = -EBUSY;
		goto out;
1108 1109
	}

1110 1111 1112 1113 1114 1115
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1116
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1117 1118 1119 1120
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1121

1122 1123 1124 1125
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1126
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1127 1128
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1129 1130

			/* Send the command and wait for it to complete */
1131
			I915_WRITE(ch_ctl, send_ctl);
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1142
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1143
				continue;
1144 1145 1146 1147 1148 1149 1150 1151

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1152
				continue;
1153
			}
1154
			if (status & DP_AUX_CH_CTL_DONE)
1155
				goto done;
1156
		}
1157 1158 1159
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1160
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1161 1162
		ret = -EBUSY;
		goto out;
1163 1164
	}

1165
done:
1166 1167 1168
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1169
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1170
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1171 1172
		ret = -EIO;
		goto out;
1173
	}
1174 1175 1176

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1177
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1178
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1179 1180
		ret = -ETIMEDOUT;
		goto out;
1181 1182 1183 1184 1185
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1207 1208
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1209

1210
	for (i = 0; i < recv_bytes; i += 4)
1211
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1212
				    recv + i, recv_bytes - i);
1213

1214 1215 1216 1217
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1218 1219 1220
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1221
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1222

1223
	return ret;
1224 1225
}

1226 1227
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1228 1229
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1230
{
1231 1232 1233
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1234 1235
	int ret;

1236 1237 1238
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1239 1240
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1241

1242 1243 1244
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1245
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1246
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1247
		rxsize = 2; /* 0 or 1 data bytes */
1248

1249 1250
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1251

1252 1253
		WARN_ON(!msg->buffer != !msg->size);

1254 1255
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1256

1257 1258 1259
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1260

1261 1262 1263 1264 1265 1266 1267
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1268 1269
		}
		break;
1270

1271 1272
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1273
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1274
		rxsize = msg->size + 1;
1275

1276 1277
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1278

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1290
		}
1291 1292 1293 1294 1295
		break;

	default:
		ret = -EINVAL;
		break;
1296
	}
1297

1298
	return ret;
1299 1300
}

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1339
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1340
				  enum port port)
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1353
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1354
				   enum port port, int index)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1367
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1368
				  enum port port)
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1383
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1384
				   enum port port, int index)
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1399
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1400
				  enum port port)
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1414
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1415
				   enum port port, int index)
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1429
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1430
				    enum port port)
1431 1432 1433 1434 1435 1436 1437 1438 1439
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1440
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1441
				     enum port port, int index)
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1454 1455
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1456 1457 1458 1459 1460 1461 1462
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1463
static void
1464 1465 1466 1467 1468
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1469
static void
1470
intel_dp_aux_init(struct intel_dp *intel_dp)
1471
{
1472 1473
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1474

1475
	intel_aux_reg_init(intel_dp);
1476
	drm_dp_aux_init(&intel_dp->aux);
1477

1478
	/* Failure to allocate our preferred name is not critical */
1479
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1480
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1481 1482
}

1483
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1484
{
1485
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1486
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1487

1488 1489
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1490 1491 1492 1493 1494
		return true;
	else
		return false;
}

1495 1496
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1497
		   struct intel_crtc_state *pipe_config)
1498 1499
{
	struct drm_device *dev = encoder->base.dev;
1500
	struct drm_i915_private *dev_priv = to_i915(dev);
1501 1502
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1503

1504
	if (IS_G4X(dev_priv)) {
1505 1506
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1507
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1508 1509
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1510
	} else if (IS_CHERRYVIEW(dev_priv)) {
1511 1512
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1513
	} else if (IS_VALLEYVIEW(dev_priv)) {
1514 1515
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1516
	}
1517 1518 1519

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1520
			if (pipe_config->port_clock == divisor[i].clock) {
1521 1522 1523 1524 1525
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1526 1527 1528
	}
}

1529 1530 1531 1532 1533 1534 1535 1536
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1537
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1552 1553
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1554 1555
	DRM_DEBUG_KMS("source rates: %s\n", str);

1556 1557
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1558 1559
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1560 1561
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1562
	DRM_DEBUG_KMS("common rates: %s\n", str);
1563 1564
}

1565 1566 1567 1568 1569
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1570
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1571 1572 1573
	if (WARN_ON(len <= 0))
		return 162000;

1574
	return intel_dp->common_rates[len - 1];
1575 1576
}

1577 1578
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1579 1580
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1581 1582 1583 1584 1585

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1586 1587
}

1588 1589
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1590
{
1591 1592
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1593 1594 1595 1596 1597 1598 1599 1600 1601
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1602 1603
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1604 1605 1606 1607 1608 1609 1610 1611 1612
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1613 1614 1615 1616 1617 1618 1619
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1620 1621 1622
	return bpp;
}

1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1640
bool
1641
intel_dp_compute_config(struct intel_encoder *encoder,
1642 1643
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1644
{
1645
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1646
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1647
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1648
	enum port port = dp_to_dig_port(intel_dp)->port;
1649
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1650
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1651 1652
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1653
	int lane_count, clock;
1654
	int min_lane_count = 1;
1655
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1656
	/* Conveniently, the link BW constants become indices with a shift...*/
1657
	int min_clock = 0;
1658
	int max_clock;
1659
	int bpp, mode_rate;
1660
	int link_avail, link_clock;
1661
	int common_len;
1662
	uint8_t link_bw, rate_select;
1663 1664
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1665

1666
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1667
						    intel_dp->max_link_rate);
1668 1669

	/* No common link rates between source and sink */
1670
	WARN_ON(common_len <= 0);
1671

1672
	max_clock = common_len - 1;
1673

1674
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1675 1676
		pipe_config->has_pch_encoder = true;

1677
	pipe_config->has_drrs = false;
1678 1679
	if (port == PORT_A)
		pipe_config->has_audio = false;
1680
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1681 1682
		pipe_config->has_audio = intel_dp->has_audio;
	else
1683
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1684

1685
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1696

1697
		if (INTEL_GEN(dev_priv) >= 9) {
1698
			int ret;
1699
			ret = skl_update_scaler_crtc(pipe_config);
1700 1701 1702 1703
			if (ret)
				return ret;
		}

1704
		if (HAS_GMCH_DISPLAY(dev_priv))
1705
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1706
						 conn_state->scaling_mode);
1707
		else
1708
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1709
						conn_state->scaling_mode);
1710 1711
	}

1712
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1713 1714
		return false;

1715 1716
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1717 1718
		int index;

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1731
	}
1732
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1733
		      "max bw %d pixel clock %iKHz\n",
1734
		      max_lane_count, intel_dp->common_rates[max_clock],
1735
		      adjusted_mode->crtc_clock);
1736

1737 1738
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1739
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1740
	if (intel_dp_is_edp(intel_dp)) {
1741 1742 1743

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1744
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1745
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1746 1747
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1748 1749
		}

1750 1751 1752 1753 1754 1755 1756 1757 1758
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1759
	}
1760

1761
	for (; bpp >= 6*3; bpp -= 2*3) {
1762 1763
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1764

1765
		for (clock = min_clock; clock <= max_clock; clock++) {
1766 1767 1768 1769
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1770
				link_clock = intel_dp->common_rates[clock];
1771 1772 1773 1774 1775 1776 1777 1778 1779
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1780

1781
	return false;
1782

1783
found:
1784
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1785 1786 1787 1788 1789
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1790
		pipe_config->limited_color_range =
1791 1792 1793
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1794 1795
	} else {
		pipe_config->limited_color_range =
1796
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1797 1798
	}

1799
	pipe_config->lane_count = lane_count;
1800

1801
	pipe_config->pipe_bpp = bpp;
1802
	pipe_config->port_clock = intel_dp->common_rates[clock];
1803

1804 1805 1806 1807 1808
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1809
		      pipe_config->port_clock, bpp);
1810 1811
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1812

1813
	intel_link_compute_m_n(bpp, lane_count,
1814 1815
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1816 1817
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1818

1819
	if (intel_connector->panel.downclock_mode != NULL &&
1820
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1821
			pipe_config->has_drrs = true;
1822 1823 1824
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1825 1826
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1827 1828
	}

1829 1830 1831 1832
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1833
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1834 1835 1836 1837 1838
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1839
			vco = 8640000;
1840 1841
			break;
		default:
1842
			vco = 8100000;
1843 1844 1845
			break;
		}

1846
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1847 1848
	}

1849
	if (!HAS_DDI(dev_priv))
1850
		intel_dp_set_clock(encoder, pipe_config);
1851

1852
	return true;
1853 1854
}

1855
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1856 1857
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1858
{
1859 1860 1861
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1862 1863
}

1864
static void intel_dp_prepare(struct intel_encoder *encoder,
1865
			     const struct intel_crtc_state *pipe_config)
1866
{
1867
	struct drm_device *dev = encoder->base.dev;
1868
	struct drm_i915_private *dev_priv = to_i915(dev);
1869
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1870
	enum port port = dp_to_dig_port(intel_dp)->port;
1871
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1872
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1873

1874 1875 1876 1877
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1878

1879
	/*
K
Keith Packard 已提交
1880
	 * There are four kinds of DP registers:
1881 1882
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1883 1884
	 * 	SNB CPU
	 *	IVB CPU
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1895

1896 1897 1898 1899
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1900

1901 1902
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1903
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1904

1905
	/* Split out the IBX/CPU vs CPT settings */
1906

1907
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1908 1909 1910 1911 1912 1913
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1914
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1915 1916
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1917
		intel_dp->DP |= crtc->pipe << 29;
1918
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1919 1920
		u32 trans_dp;

1921
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1922 1923 1924 1925 1926 1927 1928

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1929
	} else {
1930
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1931
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1932 1933 1934 1935 1936 1937 1938

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1939
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1940 1941
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1942
		if (IS_CHERRYVIEW(dev_priv))
1943
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1944 1945
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1946
	}
1947 1948
}

1949 1950
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1951

1952 1953
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1954

1955 1956
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1957

I
Imre Deak 已提交
1958 1959 1960
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1961
static void wait_panel_status(struct intel_dp *intel_dp,
1962 1963
				       u32 mask,
				       u32 value)
1964
{
1965
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1966
	struct drm_i915_private *dev_priv = to_i915(dev);
1967
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1968

V
Ville Syrjälä 已提交
1969 1970
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1971 1972
	intel_pps_verify_state(dev_priv, intel_dp);

1973 1974
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1975

1976
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1977 1978 1979
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1980

1981 1982 1983
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1984
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1985 1986
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1987 1988

	DRM_DEBUG_KMS("Wait complete\n");
1989
}
1990

1991
static void wait_panel_on(struct intel_dp *intel_dp)
1992 1993
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1994
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1995 1996
}

1997
static void wait_panel_off(struct intel_dp *intel_dp)
1998 1999
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2000
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2001 2002
}

2003
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2004
{
2005 2006 2007
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2008
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2009

2010 2011 2012 2013 2014
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2015 2016
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2017 2018 2019
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2020

2021
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2022 2023
}

2024
static void wait_backlight_on(struct intel_dp *intel_dp)
2025 2026 2027 2028 2029
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2030
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2031 2032 2033 2034
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2035

2036 2037 2038 2039
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2040
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2041
{
2042
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2043
	struct drm_i915_private *dev_priv = to_i915(dev);
2044
	u32 control;
2045

V
Ville Syrjälä 已提交
2046 2047
	lockdep_assert_held(&dev_priv->pps_mutex);

2048
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2049 2050
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2051 2052 2053
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2054
	return control;
2055 2056
}

2057 2058 2059 2060 2061
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2062
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2063
{
2064
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2065
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2066
	struct drm_i915_private *dev_priv = to_i915(dev);
2067
	u32 pp;
2068
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2069
	bool need_to_disable = !intel_dp->want_panel_vdd;
2070

V
Ville Syrjälä 已提交
2071 2072
	lockdep_assert_held(&dev_priv->pps_mutex);

2073
	if (!intel_dp_is_edp(intel_dp))
2074
		return false;
2075

2076
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2077
	intel_dp->want_panel_vdd = true;
2078

2079
	if (edp_have_panel_vdd(intel_dp))
2080
		return need_to_disable;
2081

2082
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2083

V
Ville Syrjälä 已提交
2084 2085
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2086

2087 2088
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2089

2090
	pp = ironlake_get_pp_control(intel_dp);
2091
	pp |= EDP_FORCE_VDD;
2092

2093 2094
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2095 2096 2097 2098 2099

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2100 2101 2102
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2103
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2104 2105
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2106 2107
		msleep(intel_dp->panel_power_up_delay);
	}
2108 2109 2110 2111

	return need_to_disable;
}

2112 2113 2114 2115 2116 2117 2118
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2119
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2120
{
2121
	bool vdd;
2122

2123
	if (!intel_dp_is_edp(intel_dp))
2124 2125
		return;

2126
	pps_lock(intel_dp);
2127
	vdd = edp_panel_vdd_on(intel_dp);
2128
	pps_unlock(intel_dp);
2129

R
Rob Clark 已提交
2130
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2131
	     port_name(dp_to_dig_port(intel_dp)->port));
2132 2133
}

2134
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2135
{
2136
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2137
	struct drm_i915_private *dev_priv = to_i915(dev);
2138 2139
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2140
	u32 pp;
2141
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2142

V
Ville Syrjälä 已提交
2143
	lockdep_assert_held(&dev_priv->pps_mutex);
2144

2145
	WARN_ON(intel_dp->want_panel_vdd);
2146

2147
	if (!edp_have_panel_vdd(intel_dp))
2148
		return;
2149

V
Ville Syrjälä 已提交
2150 2151
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2152

2153 2154
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2155

2156 2157
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2158

2159 2160
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2161

2162 2163 2164
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2165

2166
	if ((pp & PANEL_POWER_ON) == 0)
2167
		intel_dp->panel_power_off_time = ktime_get_boottime();
2168

2169
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2170
}
2171

2172
static void edp_panel_vdd_work(struct work_struct *__work)
2173 2174 2175 2176
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2177
	pps_lock(intel_dp);
2178 2179
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2180
	pps_unlock(intel_dp);
2181 2182
}

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2196 2197 2198 2199 2200
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2201
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2202
{
2203
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2204 2205 2206

	lockdep_assert_held(&dev_priv->pps_mutex);

2207
	if (!intel_dp_is_edp(intel_dp))
2208
		return;
2209

R
Rob Clark 已提交
2210
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2211
	     port_name(dp_to_dig_port(intel_dp)->port));
2212

2213 2214
	intel_dp->want_panel_vdd = false;

2215
	if (sync)
2216
		edp_panel_vdd_off_sync(intel_dp);
2217 2218
	else
		edp_panel_vdd_schedule_off(intel_dp);
2219 2220
}

2221
static void edp_panel_on(struct intel_dp *intel_dp)
2222
{
2223
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2224
	struct drm_i915_private *dev_priv = to_i915(dev);
2225
	u32 pp;
2226
	i915_reg_t pp_ctrl_reg;
2227

2228 2229
	lockdep_assert_held(&dev_priv->pps_mutex);

2230
	if (!intel_dp_is_edp(intel_dp))
2231
		return;
2232

V
Ville Syrjälä 已提交
2233 2234
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2235

2236 2237 2238
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2239
		return;
2240

2241
	wait_panel_power_cycle(intel_dp);
2242

2243
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2244
	pp = ironlake_get_pp_control(intel_dp);
2245
	if (IS_GEN5(dev_priv)) {
2246 2247
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2248 2249
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2250
	}
2251

2252
	pp |= PANEL_POWER_ON;
2253
	if (!IS_GEN5(dev_priv))
2254 2255
		pp |= PANEL_POWER_RESET;

2256 2257
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2258

2259
	wait_panel_on(intel_dp);
2260
	intel_dp->last_power_on = jiffies;
2261

2262
	if (IS_GEN5(dev_priv)) {
2263
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2264 2265
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2266
	}
2267
}
V
Ville Syrjälä 已提交
2268

2269 2270
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2271
	if (!intel_dp_is_edp(intel_dp))
2272 2273 2274 2275
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2276
	pps_unlock(intel_dp);
2277 2278
}

2279 2280

static void edp_panel_off(struct intel_dp *intel_dp)
2281
{
2282
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2283
	struct drm_i915_private *dev_priv = to_i915(dev);
2284
	u32 pp;
2285
	i915_reg_t pp_ctrl_reg;
2286

2287 2288
	lockdep_assert_held(&dev_priv->pps_mutex);

2289
	if (!intel_dp_is_edp(intel_dp))
2290
		return;
2291

V
Ville Syrjälä 已提交
2292 2293
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2294

V
Ville Syrjälä 已提交
2295 2296
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2297

2298
	pp = ironlake_get_pp_control(intel_dp);
2299 2300
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2301
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2302
		EDP_BLC_ENABLE);
2303

2304
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2305

2306 2307
	intel_dp->want_panel_vdd = false;

2308 2309
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2310

2311
	wait_panel_off(intel_dp);
2312
	intel_dp->panel_power_off_time = ktime_get_boottime();
2313 2314

	/* We got a reference when we enabled the VDD. */
2315
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2316
}
V
Ville Syrjälä 已提交
2317

2318 2319
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2320
	if (!intel_dp_is_edp(intel_dp))
2321
		return;
V
Ville Syrjälä 已提交
2322

2323 2324
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2325
	pps_unlock(intel_dp);
2326 2327
}

2328 2329
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2330
{
2331 2332
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2333
	struct drm_i915_private *dev_priv = to_i915(dev);
2334
	u32 pp;
2335
	i915_reg_t pp_ctrl_reg;
2336

2337 2338 2339 2340 2341 2342
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2343
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2344

2345
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2346

2347
	pp = ironlake_get_pp_control(intel_dp);
2348
	pp |= EDP_BLC_ENABLE;
2349

2350
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2351 2352 2353

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2354

2355
	pps_unlock(intel_dp);
2356 2357
}

2358
/* Enable backlight PWM and backlight PP control. */
2359 2360
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2361
{
2362 2363
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2364
	if (!intel_dp_is_edp(intel_dp))
2365 2366 2367 2368
		return;

	DRM_DEBUG_KMS("\n");

2369
	intel_panel_enable_backlight(crtc_state, conn_state);
2370 2371 2372 2373 2374
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2375
{
2376
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2377
	struct drm_i915_private *dev_priv = to_i915(dev);
2378
	u32 pp;
2379
	i915_reg_t pp_ctrl_reg;
2380

2381
	if (!intel_dp_is_edp(intel_dp))
2382 2383
		return;

2384
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2385

2386
	pp = ironlake_get_pp_control(intel_dp);
2387
	pp &= ~EDP_BLC_ENABLE;
2388

2389
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2390 2391 2392

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2393

2394
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2395 2396

	intel_dp->last_backlight_off = jiffies;
2397
	edp_wait_backlight_off(intel_dp);
2398
}
2399

2400
/* Disable backlight PP control and backlight PWM. */
2401
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2402
{
2403 2404
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2405
	if (!intel_dp_is_edp(intel_dp))
2406 2407 2408
		return;

	DRM_DEBUG_KMS("\n");
2409

2410
	_intel_edp_backlight_off(intel_dp);
2411
	intel_panel_disable_backlight(old_conn_state);
2412
}
2413

2414 2415 2416 2417 2418 2419 2420 2421
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2422 2423
	bool is_enabled;

2424
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2425
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2426
	pps_unlock(intel_dp);
2427 2428 2429 2430

	if (is_enabled == enable)
		return;

2431 2432
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2433 2434 2435 2436 2437 2438 2439

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2440 2441 2442 2443 2444 2445 2446 2447 2448
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2449
			onoff(state), onoff(cur_state));
2450 2451 2452 2453 2454 2455 2456 2457 2458
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2459
			onoff(state), onoff(cur_state));
2460 2461 2462 2463
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2464
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2465
				const struct intel_crtc_state *pipe_config)
2466
{
2467
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2468
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2469

2470 2471 2472
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2473

2474
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2475
		      pipe_config->port_clock);
2476 2477 2478

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2479
	if (pipe_config->port_clock == 162000)
2480 2481 2482 2483 2484 2485 2486 2487
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2488 2489 2490 2491 2492 2493 2494
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2495
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2496

2497
	intel_dp->DP |= DP_PLL_ENABLE;
2498

2499
	I915_WRITE(DP_A, intel_dp->DP);
2500 2501
	POSTING_READ(DP_A);
	udelay(200);
2502 2503
}

2504
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2505
{
2506
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2507 2508
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2509

2510 2511 2512
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2513

2514 2515
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2516
	intel_dp->DP &= ~DP_PLL_ENABLE;
2517

2518
	I915_WRITE(DP_A, intel_dp->DP);
2519
	POSTING_READ(DP_A);
2520 2521 2522
	udelay(200);
}

2523
/* If the sink supports it, try to set the power state appropriately */
2524
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2525 2526 2527 2528 2529 2530 2531 2532
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2533 2534
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2535
	} else {
2536 2537
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2538 2539 2540 2541 2542
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2543 2544
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2545 2546 2547 2548
			if (ret == 1)
				break;
			msleep(1);
		}
2549 2550 2551

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2552
	}
2553 2554 2555 2556

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2557 2558
}

2559 2560
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2561
{
2562
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2563
	enum port port = dp_to_dig_port(intel_dp)->port;
2564
	struct drm_device *dev = encoder->base.dev;
2565
	struct drm_i915_private *dev_priv = to_i915(dev);
2566
	u32 tmp;
2567
	bool ret;
2568

2569 2570
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2571 2572
		return false;

2573 2574
	ret = false;

2575
	tmp = I915_READ(intel_dp->output_reg);
2576 2577

	if (!(tmp & DP_PORT_EN))
2578
		goto out;
2579

2580
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2581
		*pipe = PORT_TO_PIPE_CPT(tmp);
2582
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2583
		enum pipe p;
2584

2585 2586 2587 2588
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2589 2590 2591
				ret = true;

				goto out;
2592 2593 2594
			}
		}

2595
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2596
			      i915_mmio_reg_offset(intel_dp->output_reg));
2597
	} else if (IS_CHERRYVIEW(dev_priv)) {
2598 2599 2600
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2601
	}
2602

2603 2604 2605
	ret = true;

out:
2606
	intel_display_power_put(dev_priv, encoder->power_domain);
2607 2608

	return ret;
2609
}
2610

2611
static void intel_dp_get_config(struct intel_encoder *encoder,
2612
				struct intel_crtc_state *pipe_config)
2613 2614 2615
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2616
	struct drm_device *dev = encoder->base.dev;
2617
	struct drm_i915_private *dev_priv = to_i915(dev);
2618 2619
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2620

2621
	tmp = I915_READ(intel_dp->output_reg);
2622 2623

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2624

2625
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2626 2627 2628
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2629 2630 2631
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2632

2633
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2634 2635 2636 2637
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2638
		if (tmp & DP_SYNC_HS_HIGH)
2639 2640 2641
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2642

2643
		if (tmp & DP_SYNC_VS_HIGH)
2644 2645 2646 2647
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2648

2649
	pipe_config->base.adjusted_mode.flags |= flags;
2650

2651
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2652 2653
		pipe_config->limited_color_range = true;

2654 2655 2656
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2657 2658
	intel_dp_get_m_n(crtc, pipe_config);

2659
	if (port == PORT_A) {
2660
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2661 2662 2663 2664
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2665

2666 2667 2668
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2669

2670
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2671
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2686 2687
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2688
	}
2689 2690
}

2691
static void intel_disable_dp(struct intel_encoder *encoder,
2692 2693
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2694
{
2695
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2696

2697
	if (old_crtc_state->has_audio)
2698
		intel_audio_codec_disable(encoder);
2699 2700 2701

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2702
	intel_edp_panel_vdd_on(intel_dp);
2703
	intel_edp_backlight_off(old_conn_state);
2704
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2705
	intel_edp_panel_off(intel_dp);
2706 2707 2708 2709 2710 2711 2712 2713 2714
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2715

2716
	/* disable the port before the pipe on g4x */
2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
	intel_dp_link_down(intel_dp);
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2736 2737
}

2738
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2739 2740
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2741
{
2742
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2743
	enum port port = dp_to_dig_port(intel_dp)->port;
2744

2745
	intel_dp_link_down(intel_dp);
2746 2747

	/* Only ilk+ has port A */
2748 2749
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2750 2751
}

2752
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2753 2754
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2755 2756 2757 2758
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2759 2760
}

2761
static void chv_post_disable_dp(struct intel_encoder *encoder,
2762 2763
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2764 2765 2766
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2767
	struct drm_i915_private *dev_priv = to_i915(dev);
2768

2769 2770 2771 2772 2773 2774
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2775

V
Ville Syrjälä 已提交
2776
	mutex_unlock(&dev_priv->sb_lock);
2777 2778
}

2779 2780 2781 2782 2783 2784 2785
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2786
	struct drm_i915_private *dev_priv = to_i915(dev);
2787 2788
	enum port port = intel_dig_port->port;

2789 2790 2791 2792
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2793
	if (HAS_DDI(dev_priv)) {
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2819
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2820
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2834
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2835 2836 2837 2838 2839
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2840
		if (IS_CHERRYVIEW(dev_priv))
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2856
			if (IS_CHERRYVIEW(dev_priv)) {
2857 2858
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2859
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2860 2861 2862 2863 2864 2865 2866
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2867
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2868
				 const struct intel_crtc_state *old_crtc_state)
2869 2870
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2871
	struct drm_i915_private *dev_priv = to_i915(dev);
2872 2873 2874

	/* enable with pattern 1 (as per spec) */

2875
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2876 2877 2878 2879 2880 2881 2882 2883

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2884
	if (old_crtc_state->has_audio)
2885
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2886 2887 2888

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2889 2890
}

2891
static void intel_enable_dp(struct intel_encoder *encoder,
2892 2893
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2894
{
2895 2896
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2897
	struct drm_i915_private *dev_priv = to_i915(dev);
2898
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2899
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2900
	enum pipe pipe = crtc->pipe;
2901

2902 2903
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2904

2905 2906
	pps_lock(intel_dp);

2907
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2908 2909
		vlv_init_panel_power_sequencer(intel_dp);

2910
	intel_dp_enable_port(intel_dp, pipe_config);
2911 2912 2913 2914 2915 2916 2917

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2918
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2919 2920
		unsigned int lane_mask = 0x0;

2921
		if (IS_CHERRYVIEW(dev_priv))
2922
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2923

2924 2925
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2926
	}
2927

2928
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2929
	intel_dp_start_link_train(intel_dp);
2930
	intel_dp_stop_link_train(intel_dp);
2931

2932
	if (pipe_config->has_audio) {
2933
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2934
				 pipe_name(pipe));
2935
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2936
	}
2937
}
2938

2939
static void g4x_enable_dp(struct intel_encoder *encoder,
2940 2941
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2942
{
2943
	intel_enable_dp(encoder, pipe_config, conn_state);
2944
	intel_edp_backlight_on(pipe_config, conn_state);
2945
}
2946

2947
static void vlv_enable_dp(struct intel_encoder *encoder,
2948 2949
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2950
{
2951 2952
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2953
	intel_edp_backlight_on(pipe_config, conn_state);
2954
	intel_psr_enable(intel_dp, pipe_config);
2955 2956
}

2957
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2958 2959
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2960 2961
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2962
	enum port port = dp_to_dig_port(intel_dp)->port;
2963

2964
	intel_dp_prepare(encoder, pipe_config);
2965

2966
	/* Only ilk+ has port A */
2967
	if (port == PORT_A)
2968
		ironlake_edp_pll_on(intel_dp, pipe_config);
2969 2970
}

2971 2972 2973
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2974
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2975
	enum pipe pipe = intel_dp->pps_pipe;
2976
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2977

2978 2979
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2980 2981 2982
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3002 3003 3004
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
3005
	struct drm_i915_private *dev_priv = to_i915(dev);
3006 3007 3008 3009
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3010
	for_each_intel_encoder(dev, encoder) {
3011
		struct intel_dp *intel_dp;
3012
		enum port port;
3013

3014 3015
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3016 3017 3018
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3019
		port = dp_to_dig_port(intel_dp)->port;
3020

3021 3022 3023 3024
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3025 3026 3027 3028
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3029
			      pipe_name(pipe), port_name(port));
3030 3031

		/* make sure vdd is off before we steal it */
3032
		vlv_detach_power_sequencer(intel_dp);
3033 3034 3035 3036 3037 3038 3039 3040
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
3041
	struct drm_i915_private *dev_priv = to_i915(dev);
3042 3043 3044 3045
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

3046
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3047

3048 3049 3050 3051 3052 3053 3054
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3055
		vlv_detach_power_sequencer(intel_dp);
3056
	}
3057 3058 3059 3060 3061 3062 3063

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

3064 3065
	intel_dp->active_pipe = crtc->pipe;

3066
	if (!intel_dp_is_edp(intel_dp))
3067 3068
		return;

3069 3070 3071 3072 3073 3074 3075
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3076
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3077
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3078 3079
}

3080
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3081 3082
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3083
{
3084
	vlv_phy_pre_encoder_enable(encoder);
3085

3086
	intel_enable_dp(encoder, pipe_config, conn_state);
3087 3088
}

3089
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3090 3091
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3092
{
3093
	intel_dp_prepare(encoder, pipe_config);
3094

3095
	vlv_phy_pre_pll_enable(encoder);
3096 3097
}

3098
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3099 3100
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3101
{
3102
	chv_phy_pre_encoder_enable(encoder);
3103

3104
	intel_enable_dp(encoder, pipe_config, conn_state);
3105 3106

	/* Second common lane will stay alive on its own now */
3107
	chv_phy_release_cl2_override(encoder);
3108 3109
}

3110
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3111 3112
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3113
{
3114
	intel_dp_prepare(encoder, pipe_config);
3115

3116
	chv_phy_pre_pll_enable(encoder);
3117 3118
}

3119
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3120 3121
				    const struct intel_crtc_state *pipe_config,
				    const struct drm_connector_state *conn_state)
3122
{
3123
	chv_phy_post_pll_disable(encoder);
3124 3125
}

3126 3127 3128 3129
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3130
bool
3131
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3132
{
3133 3134
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3135 3136
}

3137 3138 3139 3140
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

3141 3142
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
3143 3144 3145 3146 3147 3148 3149
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

3150 3151 3152
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
3153 3154 3155
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3156
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3157 3158 3159
{
	uint8_t alpm_caps = 0;

3160 3161 3162
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
3163 3164 3165
	return alpm_caps & DP_ALPM_CAP;
}

3166
/* These are source-specific values. */
3167
uint8_t
K
Keith Packard 已提交
3168
intel_dp_voltage_max(struct intel_dp *intel_dp)
3169
{
3170
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3171
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3172

3173
	if (IS_GEN9_LP(dev_priv))
3174
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3175
	else if (INTEL_GEN(dev_priv) >= 9) {
3176 3177
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3178
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3179
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3180
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3181
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3182
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3183
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3184
	else
3185
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3186 3187
}

3188
uint8_t
K
Keith Packard 已提交
3189 3190
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3191
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3192
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3193

3194
	if (INTEL_GEN(dev_priv) >= 9) {
3195 3196 3197 3198 3199 3200 3201
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3202 3203
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3204 3205 3206
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3207
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3208
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3209 3210 3211 3212 3213 3214 3215
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3216
		default:
3217
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3218
		}
3219
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3220
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3221 3222 3223 3224 3225 3226 3227
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3228
		default:
3229
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3230
		}
3231
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3232
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3233 3234 3235 3236 3237
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3238
		default:
3239
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3240 3241 3242
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3243 3244 3245 3246 3247 3248 3249
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3250
		default:
3251
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3252
		}
3253 3254 3255
	}
}

3256
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3257
{
3258
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3259 3260 3261 3262 3263
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3264
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3265 3266
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3267
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3268 3269 3270
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3271
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3272 3273 3274
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3275
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3276 3277 3278
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3279
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3280 3281 3282 3283 3284 3285 3286
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3287
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3288 3289
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3290
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3291 3292 3293
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3294
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3295 3296 3297
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3298
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3299 3300 3301 3302 3303 3304 3305
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3306
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3307 3308
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3309
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3310 3311 3312
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3313
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3314 3315 3316 3317 3318 3319 3320
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3321
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3322 3323
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3324
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3336 3337
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3338 3339 3340 3341

	return 0;
}

3342
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3343
{
3344 3345 3346
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3347 3348 3349
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3350
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3351
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3352
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3353 3354 3355
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3356
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3357 3358 3359
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3360
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3361 3362 3363
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3364
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3365 3366
			deemph_reg_value = 128;
			margin_reg_value = 154;
3367
			uniq_trans_scale = true;
3368 3369 3370 3371 3372
			break;
		default:
			return 0;
		}
		break;
3373
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3374
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3375
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3376 3377 3378
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3379
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3380 3381 3382
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3383
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3384 3385 3386 3387 3388 3389 3390
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3391
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3392
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3393
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3394 3395 3396
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3397
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3398 3399 3400 3401 3402 3403 3404
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3405
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3406
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3407
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3419 3420
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3421 3422 3423 3424

	return 0;
}

3425
static uint32_t
3426
gen4_signal_levels(uint8_t train_set)
3427
{
3428
	uint32_t	signal_levels = 0;
3429

3430
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3431
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3432 3433 3434
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3435
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3436 3437
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3438
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3439 3440
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3441
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3442 3443 3444
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3445
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3446
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3447 3448 3449
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3450
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3451 3452
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3453
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3454 3455
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3456
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3457 3458 3459 3460 3461 3462
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3463 3464
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3465
gen6_edp_signal_levels(uint8_t train_set)
3466
{
3467 3468 3469
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3470 3471
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3472
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3473
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3474
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3475 3476
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3477
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3478 3479
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3480
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3481 3482
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3483
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3484
	default:
3485 3486 3487
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3488 3489 3490
	}
}

K
Keith Packard 已提交
3491 3492
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3493
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3494 3495 3496 3497
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3498
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3499
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3500
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3501
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3502
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3503 3504
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3505
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3506
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3507
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3508 3509
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3510
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3511
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3512
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3513 3514 3515 3516 3517 3518 3519 3520 3521
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3522
void
3523
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3524 3525
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3526
	enum port port = intel_dig_port->port;
3527
	struct drm_device *dev = intel_dig_port->base.base.dev;
3528
	struct drm_i915_private *dev_priv = to_i915(dev);
3529
	uint32_t signal_levels, mask = 0;
3530 3531
	uint8_t train_set = intel_dp->train_set[0];

3532 3533 3534
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3535
		signal_levels = ddi_signal_levels(intel_dp);
3536
		mask = DDI_BUF_EMP_MASK;
3537
	} else if (IS_CHERRYVIEW(dev_priv)) {
3538
		signal_levels = chv_signal_levels(intel_dp);
3539
	} else if (IS_VALLEYVIEW(dev_priv)) {
3540
		signal_levels = vlv_signal_levels(intel_dp);
3541
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3542
		signal_levels = gen7_edp_signal_levels(train_set);
3543
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3544
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3545
		signal_levels = gen6_edp_signal_levels(train_set);
3546 3547
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3548
		signal_levels = gen4_signal_levels(train_set);
3549 3550 3551
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3552 3553 3554 3555 3556 3557 3558 3559
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3560

3561
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3562 3563 3564

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3565 3566
}

3567
void
3568 3569
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3570
{
3571
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3572 3573
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3574

3575
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3576

3577
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3578
	POSTING_READ(intel_dp->output_reg);
3579 3580
}

3581
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3582 3583 3584
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3585
	struct drm_i915_private *dev_priv = to_i915(dev);
3586 3587 3588
	enum port port = intel_dig_port->port;
	uint32_t val;

3589
	if (!HAS_DDI(dev_priv))
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3607 3608 3609 3610
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3611 3612 3613
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3614
static void
C
Chris Wilson 已提交
3615
intel_dp_link_down(struct intel_dp *intel_dp)
3616
{
3617
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3618
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3619
	enum port port = intel_dig_port->port;
3620
	struct drm_device *dev = intel_dig_port->base.base.dev;
3621
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3622
	uint32_t DP = intel_dp->DP;
3623

3624
	if (WARN_ON(HAS_DDI(dev_priv)))
3625 3626
		return;

3627
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3628 3629
		return;

3630
	DRM_DEBUG_KMS("\n");
3631

3632
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3633
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3634
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3635
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3636
	} else {
3637
		if (IS_CHERRYVIEW(dev_priv))
3638 3639 3640
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3641
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3642
	}
3643
	I915_WRITE(intel_dp->output_reg, DP);
3644
	POSTING_READ(intel_dp->output_reg);
3645

3646 3647 3648 3649 3650 3651 3652 3653 3654
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3655
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3656 3657 3658 3659 3660 3661 3662
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3663 3664 3665 3666 3667 3668 3669
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3670
		I915_WRITE(intel_dp->output_reg, DP);
3671
		POSTING_READ(intel_dp->output_reg);
3672

3673
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3674 3675
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3676 3677
	}

3678
	msleep(intel_dp->panel_power_down_delay);
3679 3680

	intel_dp->DP = DP;
3681 3682 3683 3684 3685 3686

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3687 3688
}

3689
bool
3690
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3691
{
3692 3693
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3694
		return false; /* aux transfer failed */
3695

3696
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3697

3698 3699
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3700

3701 3702 3703 3704 3705
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3706

3707 3708
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3709

3710
	if (!intel_dp_read_dpcd(intel_dp))
3711 3712
		return false;

3713 3714
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3715

3716 3717 3718
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3719

3720 3721 3722 3723 3724 3725 3726 3727
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3728

3729 3730 3731 3732 3733
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3734 3735 3736 3737
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
3738 3739 3740 3741 3742
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3743 3744 3745 3746 3747 3748

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3749 3750
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3751 3752
		}

3753 3754
	}

3755 3756 3757
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3758 3759
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3760 3761
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3762

3763
	/* Intermediate frequency support */
3764
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3765
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3766 3767
		int i;

3768 3769
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3770

3771 3772
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3773 3774 3775 3776

			if (val == 0)
				break;

3777 3778 3779 3780 3781 3782
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3783
			intel_dp->sink_rates[i] = (val * 200) / 10;
3784
		}
3785
		intel_dp->num_sink_rates = i;
3786
	}
3787

3788 3789 3790 3791 3792
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3793 3794
	intel_dp_set_common_rates(intel_dp);

3795 3796 3797 3798 3799 3800 3801
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3802 3803
	u8 sink_count;

3804 3805 3806
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3807
	/* Don't clobber cached eDP rates. */
3808
	if (!intel_dp_is_edp(intel_dp)) {
3809
		intel_dp_set_sink_rates(intel_dp);
3810 3811
		intel_dp_set_common_rates(intel_dp);
	}
3812

3813
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3814 3815 3816 3817 3818 3819 3820
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3821
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3822 3823 3824 3825 3826 3827 3828 3829

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3830
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3831
		return false;
3832

3833
	if (!drm_dp_is_branch(intel_dp->dpcd))
3834 3835 3836 3837 3838
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3839 3840 3841
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3842 3843 3844
		return false; /* downstream port status fetch failed */

	return true;
3845 3846
}

3847
static bool
3848
intel_dp_can_mst(struct intel_dp *intel_dp)
3849
{
3850
	u8 mstm_cap;
3851

3852
	if (!i915_modparams.enable_dp_mst)
3853 3854
		return false;

3855 3856 3857 3858 3859 3860
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3861
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3862
		return false;
3863

3864
	return mstm_cap & DP_MST_CAP;
3865 3866 3867 3868 3869
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3870
	if (!i915_modparams.enable_dp_mst)
3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3885 3886
}

3887
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3888
{
3889
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3890
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3891
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3892
	u8 buf;
3893
	int ret = 0;
3894 3895
	int count = 0;
	int attempts = 10;
3896

3897 3898
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3899 3900
		ret = -EIO;
		goto out;
3901 3902
	}

3903
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3904
			       buf & ~DP_TEST_SINK_START) < 0) {
3905
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3906 3907 3908
		ret = -EIO;
		goto out;
	}
3909

3910
	do {
3911
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3912 3913 3914 3915 3916 3917 3918 3919 3920 3921

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3922
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3923 3924 3925
		ret = -ETIMEDOUT;
	}

3926
 out:
3927
	hsw_enable_ips(intel_crtc);
3928
	return ret;
3929 3930 3931 3932 3933
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3934
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3935 3936
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3937 3938
	int ret;

3939 3940 3941 3942 3943 3944 3945 3946 3947
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3948 3949 3950 3951 3952 3953
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3954
	hsw_disable_ips(intel_crtc);
3955

3956
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3957 3958 3959
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3960 3961
	}

3962
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3963 3964 3965 3966 3967 3968
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3969
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3970 3971
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3972
	int count, ret;
3973 3974 3975 3976 3977 3978
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3979
	do {
3980
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3981

3982
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3983 3984
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3985
			goto stop;
3986
		}
3987
		count = buf & DP_TEST_COUNT_MASK;
3988

3989
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3990 3991

	if (attempts == 0) {
3992 3993 3994 3995 3996 3997 3998 3999
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4000
	}
4001

4002
stop:
4003
	intel_dp_sink_crc_stop(intel_dp);
4004
	return ret;
4005 4006
}

4007 4008 4009
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4010 4011
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4012 4013
}

4014 4015 4016
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4017 4018 4019
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4020 4021
}

4022 4023
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4024
	int status = 0;
4025
	int test_link_rate;
4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4047 4048 4049 4050

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4051 4052 4053 4054 4055 4056
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4057 4058 4059 4060
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4061
	uint8_t test_pattern;
4062
	uint8_t test_misc;
4063 4064 4065 4066
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4067 4068
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4090 4091
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4118 4119 4120
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4121
{
4122
	uint8_t test_result = DP_TEST_ACK;
4123 4124 4125 4126
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4127
	    connector->edid_corrupt ||
4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4141
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4142
	} else {
4143 4144 4145 4146 4147 4148 4149
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4150 4151
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4152 4153 4154
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4155
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4156 4157 4158
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4159
	intel_dp->compliance.test_active = 1;
4160

4161 4162 4163 4164
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4165
{
4166 4167 4168 4169 4170 4171 4172
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4173 4174
	uint8_t request = 0;
	int status;
4175

4176
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4177 4178 4179 4180 4181
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4182
	switch (request) {
4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4200
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4201 4202 4203
		break;
	}

4204 4205 4206
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4207
update_status:
4208
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4209 4210
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4211 4212
}

4213 4214 4215 4216 4217 4218
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4219
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4220 4221 4222 4223 4224 4225 4226 4227
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4228
			if (intel_dp->active_mst_links &&
4229
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4230 4231 4232 4233 4234
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4235
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4251
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4287
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4288 4289 4290 4291 4292 4293 4294

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4315 4316 4317 4318
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4319 4320
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4321 4322
		return;

4323 4324
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4325 4326
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4327 4328

		intel_dp_retrain_link(intel_dp);
4329 4330 4331
	}
}

4332 4333 4334 4335 4336 4337 4338
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4339 4340 4341 4342 4343
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4344
 */
4345
static bool
4346
intel_dp_short_pulse(struct intel_dp *intel_dp)
4347
{
4348
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4349
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4350
	u8 sink_irq_vector = 0;
4351 4352
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4353

4354 4355 4356 4357
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4358
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4359

4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4371 4372
	}

4373 4374
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4375 4376
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4377
		/* Clear interrupt source */
4378 4379 4380
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4381 4382

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4383
			intel_dp_handle_test_request(intel_dp);
4384 4385 4386 4387
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4388 4389 4390
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4391 4392 4393 4394 4395
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4396 4397

	return true;
4398 4399
}

4400
/* XXX this is probably wrong for multiple downstream ports */
4401
static enum drm_connector_status
4402
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4403
{
4404
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4405 4406 4407
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4408 4409 4410
	if (lspcon->active)
		lspcon_resume(lspcon);

4411 4412 4413
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4414
	if (intel_dp_is_edp(intel_dp))
4415 4416
		return connector_status_connected;

4417
	/* if there's no downstream port, we're done */
4418
	if (!drm_dp_is_branch(dpcd))
4419
		return connector_status_connected;
4420 4421

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4422 4423
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4424

4425 4426
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4427 4428
	}

4429 4430 4431
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4432
	/* If no HPD, poke DDC gently */
4433
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4434
		return connector_status_connected;
4435 4436

	/* Well we tried, say unknown for unreliable port types */
4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4449 4450 4451

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4452
	return connector_status_disconnected;
4453 4454
}

4455 4456 4457 4458
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4459
	struct drm_i915_private *dev_priv = to_i915(dev);
4460 4461
	enum drm_connector_status status;

4462
	status = intel_panel_detect(dev_priv);
4463 4464 4465 4466 4467 4468
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4469 4470
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4471
{
4472
	u32 bit;
4473

4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool spt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4524 4525 4526
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4527
	default:
4528
		return cpt_digital_port_connected(dev_priv, port);
4529
	}
4530

4531
	return I915_READ(SDEISR) & bit;
4532 4533
}

4534
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4535
				       struct intel_digital_port *port)
4536
{
4537
	u32 bit;
4538

4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4557 4558
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4559 4560 4561 4562 4563
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4564
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4565 4566
		break;
	case PORT_C:
4567
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4568 4569
		break;
	case PORT_D:
4570
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4571 4572 4573 4574
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4575 4576
	}

4577
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4578 4579
}

4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615
static bool ilk_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return ibx_digital_port_connected(dev_priv, port);
}

static bool snb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool ivb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool bdw_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

4616
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4617
				       struct intel_digital_port *intel_dig_port)
4618
{
4619 4620
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4621 4622
	u32 bit;

4623
	port = intel_hpd_pin_to_port(intel_encoder->hpd_pin);
4624
	switch (port) {
4625 4626 4627 4628 4629 4630 4631 4632 4633 4634
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4635
		MISSING_CASE(port);
4636 4637 4638 4639 4640 4641
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4642 4643 4644 4645 4646 4647 4648
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4649 4650
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4651
{
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
			return gm45_digital_port_connected(dev_priv, port);
		else
			return g4x_digital_port_connected(dev_priv, port);
	}

	if (IS_GEN5(dev_priv))
		return ilk_digital_port_connected(dev_priv, port);
	else if (IS_GEN6(dev_priv))
		return snb_digital_port_connected(dev_priv, port);
	else if (IS_GEN7(dev_priv))
		return ivb_digital_port_connected(dev_priv, port);
	else if (IS_GEN8(dev_priv))
		return bdw_digital_port_connected(dev_priv, port);
4667
	else if (IS_GEN9_LP(dev_priv))
4668
		return bxt_digital_port_connected(dev_priv, port);
4669
	else
4670
		return spt_digital_port_connected(dev_priv, port);
4671 4672
}

4673
static struct edid *
4674
intel_dp_get_edid(struct intel_dp *intel_dp)
4675
{
4676
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4677

4678 4679 4680 4681
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4682 4683
			return NULL;

J
Jani Nikula 已提交
4684
		return drm_edid_duplicate(intel_connector->edid);
4685 4686 4687 4688
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4689

4690 4691 4692 4693 4694
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4695

4696
	intel_dp_unset_edid(intel_dp);
4697 4698 4699
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4700
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4701 4702
}

4703 4704
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4705
{
4706
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4707

4708 4709
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4710

4711 4712
	intel_dp->has_audio = false;
}
4713

4714
static int
4715
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4716
{
4717
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4718
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4719 4720
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4721
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4722
	enum drm_connector_status status;
4723
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4724

4725 4726
	WARN_ON(!drm_modeset_is_locked(&connector->dev->mode_config.connection_mutex));

4727
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4728

4729
	/* Can't disconnect eDP, but you can close the lid... */
4730
	if (intel_dp_is_edp(intel_dp))
4731
		status = edp_detect(intel_dp);
4732 4733 4734
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4735
	else
4736 4737
		status = connector_status_disconnected;

4738
	if (status == connector_status_disconnected) {
4739
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4740

4741 4742 4743 4744 4745 4746 4747 4748 4749
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4750
		goto out;
4751
	}
Z
Zhenyu Wang 已提交
4752

4753
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4754
		intel_encoder->type = INTEL_OUTPUT_DP;
4755

4756
	if (intel_dp->reset_link_params) {
4757 4758
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4759

4760 4761
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4762 4763 4764

		intel_dp->reset_link_params = false;
	}
4765

4766 4767
	intel_dp_print_rates(intel_dp);

4768 4769
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4770

4771 4772 4773
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4774 4775 4776 4777 4778
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4779 4780
		status = connector_status_disconnected;
		goto out;
4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4794
		intel_dp_check_link_status(intel_dp);
4795 4796
	}

4797 4798 4799 4800 4801 4802 4803 4804
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4805
	intel_dp_set_edid(intel_dp);
4806
	if (intel_dp_is_edp(intel_dp) || intel_connector->detect_edid)
4807
		status = connector_status_connected;
4808
	intel_dp->detect_done = true;
4809

4810 4811
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4812 4813
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4825
out:
4826
	if (status != connector_status_connected && !intel_dp->is_mst)
4827
		intel_dp_unset_edid(intel_dp);
4828

4829
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4830
	return status;
4831 4832
}

4833 4834 4835 4836
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4837 4838
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4839
	int status = connector->status;
4840 4841 4842 4843

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4844 4845
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4846
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4847 4848

	intel_dp->detect_done = false;
4849

4850
	return status;
4851 4852
}

4853 4854
static void
intel_dp_force(struct drm_connector *connector)
4855
{
4856
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4857
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4858
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4859

4860 4861 4862
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4863

4864 4865
	if (connector->status != connector_status_connected)
		return;
4866

4867
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4868 4869 4870

	intel_dp_set_edid(intel_dp);

4871
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4872 4873

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4874
		intel_encoder->type = INTEL_OUTPUT_DP;
4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4888

4889
	/* if eDP has no EDID, fall back to fixed mode */
4890
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4891
	    intel_connector->panel.fixed_mode) {
4892
		struct drm_display_mode *mode;
4893 4894

		mode = drm_mode_duplicate(connector->dev,
4895
					  intel_connector->panel.fixed_mode);
4896
		if (mode) {
4897 4898 4899 4900
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4901

4902
	return 0;
4903 4904
}

4905 4906 4907 4908
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4909 4910 4911 4912 4913
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4914 4915 4916 4917 4918 4919 4920 4921 4922 4923

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4924 4925 4926 4927 4928 4929 4930
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4931
static void
4932
intel_dp_connector_destroy(struct drm_connector *connector)
4933
{
4934
	struct intel_connector *intel_connector = to_intel_connector(connector);
4935

4936
	kfree(intel_connector->detect_edid);
4937

4938 4939 4940
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4941 4942 4943 4944
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
4945
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4946
		intel_panel_fini(&intel_connector->panel);
4947

4948
	drm_connector_cleanup(connector);
4949
	kfree(connector);
4950 4951
}

P
Paulo Zanoni 已提交
4952
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4953
{
4954 4955
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4956

4957
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4958
	if (intel_dp_is_edp(intel_dp)) {
4959
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4960 4961 4962 4963
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4964
		pps_lock(intel_dp);
4965
		edp_panel_vdd_off_sync(intel_dp);
4966 4967
		pps_unlock(intel_dp);

4968 4969 4970 4971
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4972
	}
4973 4974 4975

	intel_dp_aux_fini(intel_dp);

4976
	drm_encoder_cleanup(encoder);
4977
	kfree(intel_dig_port);
4978 4979
}

4980
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4981 4982 4983
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

4984
	if (!intel_dp_is_edp(intel_dp))
4985 4986
		return;

4987 4988 4989 4990
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4991
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4992
	pps_lock(intel_dp);
4993
	edp_panel_vdd_off_sync(intel_dp);
4994
	pps_unlock(intel_dp);
4995 4996
}

4997 4998 4999 5000
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
5001
	struct drm_i915_private *dev_priv = to_i915(dev);
5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5015
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5016 5017 5018 5019

	edp_panel_vdd_schedule_off(intel_dp);
}

5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5033
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5034
{
5035
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5036 5037
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5038 5039 5040

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5041

5042
	if (lspcon->active)
5043 5044
		lspcon_resume(lspcon);

5045 5046
	intel_dp->reset_link_params = true;

5047 5048
	pps_lock(intel_dp);

5049 5050 5051
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5052
	if (intel_dp_is_edp(intel_dp)) {
5053 5054 5055 5056
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5057 5058

	pps_unlock(intel_dp);
5059 5060
}

5061
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5062
	.force = intel_dp_force,
5063
	.fill_modes = drm_helper_probe_single_connector_modes,
5064 5065
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5066
	.late_register = intel_dp_connector_register,
5067
	.early_unregister = intel_dp_connector_unregister,
5068
	.destroy = intel_dp_connector_destroy,
5069
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5070
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5071 5072 5073
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5074
	.detect_ctx = intel_dp_detect,
5075 5076
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5077
	.atomic_check = intel_digital_connector_atomic_check,
5078 5079 5080
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5081
	.reset = intel_dp_encoder_reset,
5082
	.destroy = intel_dp_encoder_destroy,
5083 5084
};

5085
enum irqreturn
5086 5087 5088
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5089
	struct drm_device *dev = intel_dig_port->base.base.dev;
5090
	struct drm_i915_private *dev_priv = to_i915(dev);
5091
	enum irqreturn ret = IRQ_NONE;
5092

5093 5094
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5095
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5096

5097 5098 5099 5100 5101 5102 5103 5104 5105
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5106
		return IRQ_HANDLED;
5107 5108
	}

5109 5110
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5111
		      long_hpd ? "long" : "short");
5112

5113
	if (long_hpd) {
5114
		intel_dp->reset_link_params = true;
5115 5116 5117 5118
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5119
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5120

5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5134
		}
5135
	}
5136

5137 5138 5139 5140
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5141
		}
5142
	}
5143 5144 5145

	ret = IRQ_HANDLED;

5146
put_power:
5147
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5148 5149

	return ret;
5150 5151
}

5152
/* check the VBT to see whether the eDP is on another port */
5153
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5154
{
5155 5156 5157 5158
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5159
	if (INTEL_GEN(dev_priv) < 5)
5160 5161
		return false;

5162
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5163 5164
		return true;

5165
	return intel_bios_is_port_edp(dev_priv, port);
5166 5167
}

5168
static void
5169 5170
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5171 5172
	struct drm_i915_private *dev_priv = to_i915(connector->dev);

5173
	intel_attach_force_audio_property(connector);
5174
	intel_attach_broadcast_rgb_property(connector);
5175

5176
	if (intel_dp_is_edp(intel_dp)) {
5177 5178 5179 5180 5181 5182 5183 5184
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5185
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5186

5187
	}
5188 5189
}

5190 5191
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5192
	intel_dp->panel_power_off_time = ktime_get_boottime();
5193 5194 5195 5196
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5197
static void
5198 5199
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5200
{
5201
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5202
	struct pps_registers regs;
5203

5204
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5205 5206 5207

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5208
	pp_ctl = ironlake_get_pp_control(intel_dp);
5209

5210 5211
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5212
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv)) {
5213 5214
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5215
	}
5216 5217

	/* Pull timing values out of registers */
5218 5219
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5220

5221 5222
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5223

5224 5225
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5226

5227 5228
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5229

5230
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5231 5232
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5233
	} else {
5234
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5235
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5236
	}
5237 5238
}

I
Imre Deak 已提交
5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5264 5265 5266 5267
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5268
	struct drm_i915_private *dev_priv = to_i915(dev);
5269 5270 5271 5272 5273 5274 5275 5276 5277 5278
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5279

I
Imre Deak 已提交
5280
	intel_pps_dump_state("cur", &cur);
5281

5282
	vbt = dev_priv->vbt.edp.pps;
5283 5284 5285 5286 5287 5288
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5289
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5290 5291 5292
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5293 5294 5295 5296 5297
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5311
	intel_pps_dump_state("vbt", &vbt);
5312 5313 5314

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5315
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5316 5317 5318 5319 5320 5321 5322 5323 5324
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5325
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5326 5327 5328 5329 5330 5331 5332
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5333 5334 5335 5336 5337 5338
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5339 5340 5341 5342 5343 5344 5345 5346 5347 5348

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5349 5350 5351 5352
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5353 5354
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5355
{
5356
	struct drm_i915_private *dev_priv = to_i915(dev);
5357
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5358
	int div = dev_priv->rawclk_freq / 1000;
5359
	struct pps_registers regs;
5360
	enum port port = dp_to_dig_port(intel_dp)->port;
5361
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5362

V
Ville Syrjälä 已提交
5363
	lockdep_assert_held(&dev_priv->pps_mutex);
5364

5365
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5366

5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5392
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5393 5394
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5395
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5396 5397
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5398
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5399
		pp_div = I915_READ(regs.pp_ctrl);
5400
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5401
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5402 5403 5404 5405 5406 5407
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5408 5409 5410

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5411
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5412
		port_sel = PANEL_PORT_SELECT_VLV(port);
5413
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5414
		if (port == PORT_A)
5415
			port_sel = PANEL_PORT_SELECT_DPA;
5416
		else
5417
			port_sel = PANEL_PORT_SELECT_DPD;
5418 5419
	}

5420 5421
	pp_on |= port_sel;

5422 5423
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5424
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
5425
		I915_WRITE(regs.pp_ctrl, pp_div);
5426
	else
5427
		I915_WRITE(regs.pp_div, pp_div);
5428 5429

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5430 5431
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5432
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) ?
5433 5434
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5435 5436
}

5437 5438 5439
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5440 5441 5442
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5443 5444 5445
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5446
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5447 5448 5449
	}
}

5450 5451
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5452
 * @dev_priv: i915 device
5453
 * @crtc_state: a pointer to the active intel_crtc_state
5454 5455 5456 5457 5458 5459 5460 5461 5462
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5463
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5464
				    const struct intel_crtc_state *crtc_state,
5465
				    int refresh_rate)
5466 5467
{
	struct intel_encoder *encoder;
5468 5469
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5470
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5471
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5472 5473 5474 5475 5476 5477

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5478 5479
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5480 5481 5482
		return;
	}

5483 5484
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5485
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5486 5487 5488 5489 5490 5491

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5492
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5493 5494 5495 5496
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5497 5498
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5499 5500
		index = DRRS_LOW_RR;

5501
	if (index == dev_priv->drrs.refresh_rate_type) {
5502 5503 5504 5505 5506
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5507
	if (!crtc_state->base.active) {
5508 5509 5510 5511
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5512
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5524 5525
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5526
		u32 val;
5527

5528
		val = I915_READ(reg);
5529
		if (index > DRRS_HIGH_RR) {
5530
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5531 5532 5533
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5534
		} else {
5535
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5536 5537 5538
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5539 5540 5541 5542
		}
		I915_WRITE(reg, val);
	}

5543 5544 5545 5546 5547
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5548 5549 5550
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5551
 * @crtc_state: A pointer to the active crtc state.
5552 5553 5554
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5555
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5556
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5557 5558
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5559
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5560

5561
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5562 5563 5564 5565
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5566 5567 5568 5569 5570
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5585 5586 5587
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5588
 * @old_crtc_state: Pointer to old crtc_state.
5589 5590
 *
 */
5591
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5592
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5593 5594
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5595
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5596

5597
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5598 5599 5600 5601 5602 5603 5604 5605 5606
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5607 5608
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5609 5610 5611 5612 5613 5614 5615

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5629
	/*
5630 5631
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5632 5633
	 */

5634 5635
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5636

5637 5638 5639 5640 5641 5642
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5643

5644 5645
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5646 5647
}

5648
/**
5649
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5650
 * @dev_priv: i915 device
5651 5652
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5653 5654
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5655 5656 5657
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5658 5659
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5660 5661 5662 5663
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5664
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5665 5666
		return;

5667
	cancel_delayed_work(&dev_priv->drrs.work);
5668

5669
	mutex_lock(&dev_priv->drrs.mutex);
5670 5671 5672 5673 5674
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5675 5676 5677
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5678 5679 5680
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5681
	/* invalidate means busy screen hence upclock */
5682
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5683 5684
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5685 5686 5687 5688

	mutex_unlock(&dev_priv->drrs.mutex);
}

5689
/**
5690
 * intel_edp_drrs_flush - Restart Idleness DRRS
5691
 * @dev_priv: i915 device
5692 5693
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5694 5695 5696 5697
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5698 5699 5700
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5701 5702
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5703 5704 5705 5706
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5707
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5708 5709
		return;

5710
	cancel_delayed_work(&dev_priv->drrs.work);
5711

5712
	mutex_lock(&dev_priv->drrs.mutex);
5713 5714 5715 5716 5717
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5718 5719
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5720 5721

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5722 5723
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5724
	/* flush means busy screen hence upclock */
5725
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5726 5727
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5728 5729 5730 5731 5732 5733

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5734 5735 5736 5737 5738
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5762 5763 5764 5765 5766 5767 5768 5769
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5789
static struct drm_display_mode *
5790 5791
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5792 5793
{
	struct drm_connector *connector = &intel_connector->base;
5794
	struct drm_device *dev = connector->dev;
5795
	struct drm_i915_private *dev_priv = to_i915(dev);
5796 5797
	struct drm_display_mode *downclock_mode = NULL;

5798 5799 5800
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5801
	if (INTEL_GEN(dev_priv) <= 6) {
5802 5803 5804 5805 5806
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5807
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5808 5809 5810 5811
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5812
					(dev_priv, fixed_mode, connector);
5813 5814

	if (!downclock_mode) {
5815
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5816 5817 5818
		return NULL;
	}

5819
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5820

5821
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5822
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5823 5824 5825
	return downclock_mode;
}

5826
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5827
				     struct intel_connector *intel_connector)
5828 5829 5830
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5831 5832
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5833
	struct drm_i915_private *dev_priv = to_i915(dev);
5834
	struct drm_display_mode *fixed_mode = NULL;
5835
	struct drm_display_mode *alt_fixed_mode = NULL;
5836
	struct drm_display_mode *downclock_mode = NULL;
5837 5838 5839
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5840
	enum pipe pipe = INVALID_PIPE;
5841

5842
	if (!intel_dp_is_edp(intel_dp))
5843 5844
		return true;

5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5858
	pps_lock(intel_dp);
5859 5860

	intel_dp_init_panel_power_timestamps(intel_dp);
5861
	intel_dp_pps_init(dev, intel_dp);
5862
	intel_edp_panel_vdd_sanitize(intel_dp);
5863

5864
	pps_unlock(intel_dp);
5865

5866
	/* Cache DPCD and EDID for edp. */
5867
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5868

5869
	if (!has_dpcd) {
5870 5871
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5872
		goto out_vdd_off;
5873 5874
	}

5875
	mutex_lock(&dev->mode_config.mutex);
5876
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5891
	/* prefer fixed mode from EDID if available, save an alt mode also */
5892 5893 5894
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5895 5896
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5897 5898
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
5899 5900 5901 5902 5903 5904 5905
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5906
		if (fixed_mode) {
5907
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5908 5909 5910
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5911
	}
5912
	mutex_unlock(&dev->mode_config.mutex);
5913

5914
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5915 5916
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5917 5918 5919 5920 5921 5922

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5923
		pipe = vlv_active_pipe(intel_dp);
5924 5925 5926 5927 5928 5929 5930 5931 5932

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5933 5934
	}

5935 5936
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
5937
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5938
	intel_panel_setup_backlight(connector, pipe);
5939 5940

	return true;
5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5953 5954
}

5955
/* Set up the hotplug pin and aux power domain. */
5956 5957 5958 5959
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5960
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5961

5962 5963
	encoder->hpd_pin = intel_hpd_pin(intel_dig_port->port);

5964 5965
	switch (intel_dig_port->port) {
	case PORT_A:
5966
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5967 5968
		break;
	case PORT_B:
5969
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5970 5971
		break;
	case PORT_C:
5972
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5973 5974
		break;
	case PORT_D:
5975
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5976 5977
		break;
	case PORT_E:
5978 5979
		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5980 5981 5982 5983 5984 5985
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6009
bool
6010 6011
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6012
{
6013 6014 6015 6016
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6017
	struct drm_i915_private *dev_priv = to_i915(dev);
6018
	enum port port = intel_dig_port->port;
6019
	int type;
6020

6021 6022 6023 6024
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6025 6026 6027 6028 6029
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6030 6031
	intel_dp_set_source_rates(intel_dp);

6032
	intel_dp->reset_link_params = true;
6033
	intel_dp->pps_pipe = INVALID_PIPE;
6034
	intel_dp->active_pipe = INVALID_PIPE;
6035

6036
	/* intel_dp vfuncs */
6037
	if (INTEL_GEN(dev_priv) >= 9)
6038
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6039
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6040
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6041
	else if (HAS_PCH_SPLIT(dev_priv))
6042 6043
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
6044
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
6045

6046
	if (INTEL_GEN(dev_priv) >= 9)
6047 6048
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
6049
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6050

6051
	if (HAS_DDI(dev_priv))
6052 6053
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6054 6055
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6056
	intel_dp->attached_connector = intel_connector;
6057

6058
	if (intel_dp_is_port_edp(dev_priv, port))
6059
		type = DRM_MODE_CONNECTOR_eDP;
6060 6061
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6062

6063 6064 6065
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6066 6067 6068 6069 6070 6071 6072 6073
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6074
	/* eDP only on port B and/or C on vlv/chv */
6075
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6076 6077
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6078 6079
		return false;

6080 6081 6082 6083
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6084
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6085 6086 6087 6088 6089
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6090 6091
	intel_dp_init_connector_port_info(intel_dig_port);

6092
	intel_dp_aux_init(intel_dp);
6093

6094
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6095
			  edp_panel_vdd_work);
6096

6097
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6098

6099
	if (HAS_DDI(dev_priv))
6100 6101 6102 6103
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6104
	/* init MST on ports that can support it */
6105
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6106 6107 6108
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6109

6110
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6111 6112 6113
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6114
	}
6115

6116 6117
	intel_dp_add_properties(intel_dp, connector);

6118 6119 6120 6121
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6122
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6123 6124 6125
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6126 6127

	return true;
6128 6129 6130 6131 6132

fail:
	drm_connector_cleanup(connector);

	return false;
6133
}
6134

6135
bool intel_dp_init(struct drm_i915_private *dev_priv,
6136 6137
		   i915_reg_t output_reg,
		   enum port port)
6138 6139 6140 6141 6142 6143
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6144
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6145
	if (!intel_dig_port)
6146
		return false;
6147

6148
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6149 6150
	if (!intel_connector)
		goto err_connector_alloc;
6151 6152 6153 6154

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6155 6156 6157
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6158
		goto err_encoder_init;
6159

6160
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6161
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6162
	intel_encoder->get_config = intel_dp_get_config;
6163
	intel_encoder->suspend = intel_dp_encoder_suspend;
6164
	if (IS_CHERRYVIEW(dev_priv)) {
6165
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6166 6167
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6168
		intel_encoder->disable = vlv_disable_dp;
6169
		intel_encoder->post_disable = chv_post_disable_dp;
6170
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6171
	} else if (IS_VALLEYVIEW(dev_priv)) {
6172
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6173 6174
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6175
		intel_encoder->disable = vlv_disable_dp;
6176
		intel_encoder->post_disable = vlv_post_disable_dp;
6177 6178 6179 6180 6181
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6182
	} else {
6183 6184
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6185
		intel_encoder->disable = g4x_disable_dp;
6186
	}
6187

6188
	intel_dig_port->port = port;
6189
	intel_dig_port->dp.output_reg = output_reg;
6190
	intel_dig_port->max_lanes = 4;
6191

6192
	intel_encoder->type = INTEL_OUTPUT_DP;
6193
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6194
	if (IS_CHERRYVIEW(dev_priv)) {
6195 6196 6197 6198 6199 6200 6201
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6202
	intel_encoder->cloneable = 0;
6203
	intel_encoder->port = port;
6204

6205
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6206
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6207

6208 6209 6210
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6211 6212 6213
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6214
	return true;
S
Sudip Mukherjee 已提交
6215 6216 6217

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6218
err_encoder_init:
S
Sudip Mukherjee 已提交
6219 6220 6221
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6222
	return false;
6223
}
6224 6225 6226

void intel_dp_mst_suspend(struct drm_device *dev)
{
6227
	struct drm_i915_private *dev_priv = to_i915(dev);
6228 6229 6230 6231
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6232
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6233 6234

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6235 6236
			continue;

6237 6238
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6239 6240 6241 6242 6243
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6244
	struct drm_i915_private *dev_priv = to_i915(dev);
6245 6246 6247
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6248
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6249
		int ret;
6250

6251 6252
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6253

6254 6255 6256
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6257 6258
	}
}