intel_dp.c 170.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99 100
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
101

102 103 104 105 106 107 108 109 110
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
111 112 113
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
114 115
}

116
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
117
{
118 119 120
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
121 122
}

123 124
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
125
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
126 127
}

C
Chris Wilson 已提交
128
static void intel_dp_link_down(struct intel_dp *intel_dp);
129
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
130
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
131
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
132 133
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
134
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static int intel_dp_num_rates(u8 link_bw_code)
{
	switch (link_bw_code) {
	default:
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     link_bw_code);
	case DP_LINK_BW_1_62:
		return 1;
	case DP_LINK_BW_2_7:
		return 2;
	case DP_LINK_BW_5_4:
		return 3;
	}
}

/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
	int i, num_rates;

	num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);

	for (i = 0; i < num_rates; i++)
		intel_dp->sink_rates[i] = default_rates[i];

	intel_dp->num_sink_rates = num_rates;
}

164 165
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
166
{
167
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
168 169
}

170 171
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
172 173
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
174 175
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
176 177 178 179

	return min(source_max, sink_max);
}

180
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
181 182 183 184
{
	return intel_dp->max_link_lane_count;
}

185
int
186
intel_dp_link_required(int pixel_clock, int bpp)
187
{
188 189
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
190 191
}

192
int
193 194
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
195 196 197 198 199 200 201
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
202 203
}

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

227 228
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
229 230 231
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
232
	const int *source_rates;
233 234
	int size;

235 236 237
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

238
	if (IS_GEN9_LP(dev_priv)) {
239
		source_rates = bxt_rates;
240
		size = ARRAY_SIZE(bxt_rates);
241
	} else if (IS_GEN9_BC(dev_priv)) {
242
		source_rates = skl_rates;
243 244
		size = ARRAY_SIZE(skl_rates);
	} else {
245
		source_rates = default_rates;
246 247 248 249 250 251 252
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

253 254
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

280 281 282 283 284 285 286 287 288 289 290 291
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

292
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
293
{
294
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
295

296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

/* get length of common rates potentially limited by max_rate */
static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
					  int max_rate)
{
	const int *common_rates = intel_dp->common_rates;
	int i, common_len = intel_dp->num_common_rates;
315 316 317 318 319 320

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
321

322
	return 0;
323 324
}

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp)
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
	if (intel_dp->link_rate == 0 ||
	    intel_dp->link_rate > intel_dp->max_link_rate)
		return false;

	if (intel_dp->lane_count == 0 ||
	    intel_dp->lane_count > intel_dp_max_lane_count(intel_dp))
		return false;

	return true;
}

343 344 345
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
346
	int index;
347

348 349 350 351
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
352 353
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
354
	} else if (lane_count > 1) {
355
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
356
		intel_dp->max_link_lane_count = lane_count >> 1;
357 358 359 360 361 362 363 364
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

365
static enum drm_mode_status
366 367 368
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
369
	struct intel_dp *intel_dp = intel_attached_dp(connector);
370 371
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
372 373
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
374 375 376
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
377

378 379
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
380 381
			return MODE_PANEL;

382
		if (mode->vdisplay > fixed_mode->vdisplay)
383
			return MODE_PANEL;
384 385

		target_clock = fixed_mode->clock;
386 387
	}

388
	max_link_clock = intel_dp_max_link_rate(intel_dp);
389
	max_lanes = intel_dp_max_lane_count(intel_dp);
390 391 392 393

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

394
	if (mode_rate > max_rate || target_clock > max_dotclk)
395
		return MODE_CLOCK_HIGH;
396 397 398 399

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

400 401 402
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

403 404 405
	return MODE_OK;
}

406
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
407 408 409 410 411 412 413 414 415 416 417
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

418
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
419 420 421 422 423 424 425 426
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

427 428
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
429
				    struct intel_dp *intel_dp);
430 431
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
432 433
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
434 435
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
436

437 438 439 440 441
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
442
	struct drm_i915_private *dev_priv = to_i915(dev);
443 444 445 446 447

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
448
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
449 450 451 452 453 454 455 456 457

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
458
	struct drm_i915_private *dev_priv = to_i915(dev);
459 460 461

	mutex_unlock(&dev_priv->pps_mutex);

462
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
463 464
}

465 466 467 468
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
469
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
470
	enum pipe pipe = intel_dp->pps_pipe;
471 472 473
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

492
	if (IS_CHERRYVIEW(dev_priv))
493 494 495 496
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

497 498 499 500 501 502
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
503
	if (!pll_enabled) {
504
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
505 506
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

507
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
508 509 510 511 512
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
513
	}
514

515 516 517 518 519 520 521 522 523 524 525 526 527 528
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
529

530
	if (!pll_enabled) {
531
		vlv_force_pll_off(dev_priv, pipe);
532 533 534 535

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
536 537
}

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

576 577 578 579 580
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
581
	struct drm_i915_private *dev_priv = to_i915(dev);
582
	enum pipe pipe;
583

V
Ville Syrjälä 已提交
584
	lockdep_assert_held(&dev_priv->pps_mutex);
585

586 587 588
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

589 590 591
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

592 593 594
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

595
	pipe = vlv_find_free_pps(dev_priv);
596 597 598 599 600

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
601
	if (WARN_ON(pipe == INVALID_PIPE))
602
		pipe = PIPE_A;
603

604 605
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
606 607 608 609 610 611

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
612
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
613
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
614

615 616 617 618 619
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
620 621 622 623

	return intel_dp->pps_pipe;
}

624 625 626 627 628
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
629
	struct drm_i915_private *dev_priv = to_i915(dev);
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
650
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
651 652 653 654

	return 0;
}

655 656 657 658 659 660
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
661
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
662 663 664 665 666
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
667
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
668 669 670 671 672 673 674
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
675

676
static enum pipe
677 678 679
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
680 681
{
	enum pipe pipe;
682 683

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
684
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
685
			PANEL_PORT_SELECT_MASK;
686 687 688 689

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

690 691 692
		if (!pipe_check(dev_priv, pipe))
			continue;

693
		return pipe;
694 695
	}

696 697 698 699 700 701 702 703
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
704
	struct drm_i915_private *dev_priv = to_i915(dev);
705 706 707 708 709
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
710 711 712 713 714 715 716 717 718 719 720
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
721 722 723 724 725 726

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
727 728
	}

729 730 731
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

732
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
733
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
734 735
}

736
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
737
{
738
	struct drm_device *dev = &dev_priv->drm;
739 740
	struct intel_encoder *encoder;

741
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
742
		    !IS_GEN9_LP(dev_priv)))
743 744 745 746 747 748 749 750 751 752 753 754
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

755
	for_each_intel_encoder(dev, encoder) {
756 757
		struct intel_dp *intel_dp;

758 759
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
760 761 762
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
763 764 765 766 767 768

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

769
		if (IS_GEN9_LP(dev_priv))
770 771 772
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
773
	}
774 775
}

776 777 778 779 780 781 782 783 784 785 786 787
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
788 789
	int pps_idx = 0;

790 791
	memset(regs, 0, sizeof(*regs));

792
	if (IS_GEN9_LP(dev_priv))
793 794 795
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
796

797 798 799 800
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
801
	if (!IS_GEN9_LP(dev_priv))
802
		regs->pp_div = PP_DIVISOR(pps_idx);
803 804
}

805 806
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
807
{
808
	struct pps_registers regs;
809

810 811 812 813
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
814 815
}

816 817
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
818
{
819
	struct pps_registers regs;
820

821 822 823 824
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
825 826
}

827 828 829 830 831 832 833 834
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
835
	struct drm_i915_private *dev_priv = to_i915(dev);
836 837 838 839

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

840
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
841

842
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
843
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
844
		i915_reg_t pp_ctrl_reg, pp_div_reg;
845
		u32 pp_div;
V
Ville Syrjälä 已提交
846

847 848
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
849 850 851 852 853 854 855 856 857
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

858
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
859

860 861 862
	return 0;
}

863
static bool edp_have_panel_power(struct intel_dp *intel_dp)
864
{
865
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
866
	struct drm_i915_private *dev_priv = to_i915(dev);
867

V
Ville Syrjälä 已提交
868 869
	lockdep_assert_held(&dev_priv->pps_mutex);

870
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
871 872 873
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

874
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
875 876
}

877
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
878
{
879
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
880
	struct drm_i915_private *dev_priv = to_i915(dev);
881

V
Ville Syrjälä 已提交
882 883
	lockdep_assert_held(&dev_priv->pps_mutex);

884
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
885 886 887
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

888
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
889 890
}

891 892 893
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
894
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
895
	struct drm_i915_private *dev_priv = to_i915(dev);
896

897 898
	if (!is_edp(intel_dp))
		return;
899

900
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
901 902
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
903 904
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
905 906 907
	}
}

908 909 910 911 912
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
913
	struct drm_i915_private *dev_priv = to_i915(dev);
914
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
915 916 917
	uint32_t status;
	bool done;

918
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
919
	if (has_aux_irq)
920
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
921
					  msecs_to_jiffies_timeout(10));
922
	else
923
		done = wait_for(C, 10) == 0;
924 925 926 927 928 929 930 931
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

932
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
933
{
934
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
935
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
936

937 938 939
	if (index)
		return 0;

940 941
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
942
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
943
	 */
944
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
945 946 947 948 949
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
950
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
951 952 953 954

	if (index)
		return 0;

955 956 957 958 959
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
960
	if (intel_dig_port->port == PORT_A)
961
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
962 963
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
964 965 966 967 968
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
969
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
970

971
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
972
		/* Workaround for non-ULT HSW */
973 974 975 976 977
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
978
	}
979 980

	return ilk_get_aux_clock_divider(intel_dp, index);
981 982
}

983 984 985 986 987 988 989 990 991 992
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

993 994 995 996
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
997 998
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
999 1000
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1001 1002
	uint32_t precharge, timeout;

1003
	if (IS_GEN6(dev_priv))
1004 1005 1006 1007
		precharge = 3;
	else
		precharge = 5;

1008
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
1009 1010 1011 1012 1013
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1014
	       DP_AUX_CH_CTL_DONE |
1015
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1016
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1017
	       timeout |
1018
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1019 1020
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1021
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1022 1023
}

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1036
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1037 1038 1039
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1040 1041
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1042
		const uint8_t *send, int send_bytes,
1043 1044 1045
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1046 1047
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1048
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1049
	uint32_t aux_clock_divider;
1050 1051
	int i, ret, recv_bytes;
	uint32_t status;
1052
	int try, clock = 0;
1053
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1054 1055
	bool vdd;

1056
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1057

1058 1059 1060 1061 1062 1063
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1064
	vdd = edp_panel_vdd_on(intel_dp);
1065 1066 1067 1068 1069 1070 1071 1072

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1073

1074 1075
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1076
		status = I915_READ_NOTRACE(ch_ctl);
1077 1078 1079 1080 1081 1082
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1083 1084 1085 1086 1087 1088 1089 1090 1091
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1092 1093
		ret = -EBUSY;
		goto out;
1094 1095
	}

1096 1097 1098 1099 1100 1101
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1102
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1103 1104 1105 1106
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1107

1108 1109 1110 1111
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1112
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1113 1114
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1115 1116

			/* Send the command and wait for it to complete */
1117
			I915_WRITE(ch_ctl, send_ctl);
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1128
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1129
				continue;
1130 1131 1132 1133 1134 1135 1136 1137

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1138
				continue;
1139
			}
1140
			if (status & DP_AUX_CH_CTL_DONE)
1141
				goto done;
1142
		}
1143 1144 1145
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1146
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1147 1148
		ret = -EBUSY;
		goto out;
1149 1150
	}

1151
done:
1152 1153 1154
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1155
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1156
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1157 1158
		ret = -EIO;
		goto out;
1159
	}
1160 1161 1162

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1163
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1164
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1165 1166
		ret = -ETIMEDOUT;
		goto out;
1167 1168 1169 1170 1171
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1193 1194
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1195

1196
	for (i = 0; i < recv_bytes; i += 4)
1197
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1198
				    recv + i, recv_bytes - i);
1199

1200 1201 1202 1203
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1204 1205 1206
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1207
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1208

1209
	return ret;
1210 1211
}

1212 1213
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1214 1215
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1216
{
1217 1218 1219
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1220 1221
	int ret;

1222 1223 1224
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1225 1226
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1227

1228 1229 1230
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1231
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1232
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1233
		rxsize = 2; /* 0 or 1 data bytes */
1234

1235 1236
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1237

1238 1239
		WARN_ON(!msg->buffer != !msg->size);

1240 1241
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1242

1243 1244 1245
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1246

1247 1248 1249 1250 1251 1252 1253
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1254 1255
		}
		break;
1256

1257 1258
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1259
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1260
		rxsize = msg->size + 1;
1261

1262 1263
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1264

1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1276
		}
1277 1278 1279 1280 1281
		break;

	default:
		ret = -EINVAL;
		break;
1282
	}
1283

1284
	return ret;
1285 1286
}

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1325
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1326
				  enum port port)
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1339
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1340
				   enum port port, int index)
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1353
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1354
				  enum port port)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1369
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1370
				   enum port port, int index)
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1385
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1386
				  enum port port)
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1400
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1401
				   enum port port, int index)
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1415
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1416
				    enum port port)
1417 1418 1419 1420 1421 1422 1423 1424 1425
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1426
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1427
				     enum port port, int index)
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1440 1441
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1442 1443 1444 1445 1446 1447 1448
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1449
static void
1450 1451 1452 1453 1454
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1455
static void
1456
intel_dp_aux_init(struct intel_dp *intel_dp)
1457
{
1458 1459
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1460

1461
	intel_aux_reg_init(intel_dp);
1462
	drm_dp_aux_init(&intel_dp->aux);
1463

1464
	/* Failure to allocate our preferred name is not critical */
1465
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1466
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1467 1468
}

1469
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1470
{
1471
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1472
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1473

1474 1475
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1476 1477 1478 1479 1480
		return true;
	else
		return false;
}

1481 1482
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1483
		   struct intel_crtc_state *pipe_config)
1484 1485
{
	struct drm_device *dev = encoder->base.dev;
1486
	struct drm_i915_private *dev_priv = to_i915(dev);
1487 1488
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1489

1490
	if (IS_G4X(dev_priv)) {
1491 1492
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1493
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1494 1495
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1496
	} else if (IS_CHERRYVIEW(dev_priv)) {
1497 1498
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1499
	} else if (IS_VALLEYVIEW(dev_priv)) {
1500 1501
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1502
	}
1503 1504 1505

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1506
			if (pipe_config->port_clock == divisor[i].clock) {
1507 1508 1509 1510 1511
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1512 1513 1514
	}
}

1515 1516 1517 1518 1519 1520 1521 1522
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1523
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1538 1539
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1540 1541
	DRM_DEBUG_KMS("source rates: %s\n", str);

1542 1543
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1544 1545
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1546 1547
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1548
	DRM_DEBUG_KMS("common rates: %s\n", str);
1549 1550
}

1551
bool
1552
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1553
{
1554 1555
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1556

1557 1558
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1559 1560
}

1561
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1562
{
1563 1564 1565 1566
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1567

1568 1569
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1570

1571 1572 1573 1574 1575 1576 1577
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1578

1579
	return true;
1580 1581
}

1582 1583 1584 1585 1586
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1587
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1588 1589 1590
	if (WARN_ON(len <= 0))
		return 162000;

1591
	return intel_dp->common_rates[len - 1];
1592 1593
}

1594 1595
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1596 1597
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1598 1599 1600 1601 1602

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1603 1604
}

1605 1606
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1607
{
1608 1609
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1610 1611 1612 1613 1614 1615 1616 1617 1618
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1619 1620
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1621 1622 1623 1624 1625 1626 1627 1628 1629
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1630 1631 1632 1633 1634 1635 1636
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1637 1638 1639
	return bpp;
}

P
Paulo Zanoni 已提交
1640
bool
1641
intel_dp_compute_config(struct intel_encoder *encoder,
1642 1643
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1644
{
1645
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1646
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1647
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1648
	enum port port = dp_to_dig_port(intel_dp)->port;
1649
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1650
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1651
	int lane_count, clock;
1652
	int min_lane_count = 1;
1653
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1654
	/* Conveniently, the link BW constants become indices with a shift...*/
1655
	int min_clock = 0;
1656
	int max_clock;
1657
	int bpp, mode_rate;
1658
	int link_avail, link_clock;
1659
	int common_len;
1660
	uint8_t link_bw, rate_select;
1661

1662
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1663
						    intel_dp->max_link_rate);
1664 1665

	/* No common link rates between source and sink */
1666
	WARN_ON(common_len <= 0);
1667

1668
	max_clock = common_len - 1;
1669

1670
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1671 1672
		pipe_config->has_pch_encoder = true;

1673
	pipe_config->has_drrs = false;
1674
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1675

1676 1677 1678
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1679

1680
		if (INTEL_GEN(dev_priv) >= 9) {
1681
			int ret;
1682
			ret = skl_update_scaler_crtc(pipe_config);
1683 1684 1685 1686
			if (ret)
				return ret;
		}

1687
		if (HAS_GMCH_DISPLAY(dev_priv))
1688 1689 1690
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1691 1692
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1693 1694
	}

1695
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1696 1697
		return false;

1698 1699
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1700 1701 1702 1703 1704 1705 1706
		int index;

		index = intel_dp_rate_index(intel_dp->common_rates,
					    intel_dp->num_common_rates,
					    intel_dp->compliance.test_link_rate);
		if (index >= 0)
			min_clock = max_clock = index;
1707 1708
		min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
	}
1709
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1710
		      "max bw %d pixel clock %iKHz\n",
1711
		      max_lane_count, intel_dp->common_rates[max_clock],
1712
		      adjusted_mode->crtc_clock);
1713

1714 1715
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1716
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1717
	if (is_edp(intel_dp)) {
1718 1719 1720

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1721
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1722
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1723 1724
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1725 1726
		}

1727 1728 1729 1730 1731 1732 1733 1734 1735
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1736
	}
1737

1738
	for (; bpp >= 6*3; bpp -= 2*3) {
1739 1740
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1741

1742
		for (clock = min_clock; clock <= max_clock; clock++) {
1743 1744 1745 1746
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1747
				link_clock = intel_dp->common_rates[clock];
1748 1749 1750 1751 1752 1753 1754 1755 1756
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1757

1758
	return false;
1759

1760
found:
1761 1762 1763 1764 1765 1766
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1767
		pipe_config->limited_color_range =
1768 1769 1770
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1771 1772 1773
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1774 1775
	}

1776
	pipe_config->lane_count = lane_count;
1777

1778
	pipe_config->pipe_bpp = bpp;
1779
	pipe_config->port_clock = intel_dp->common_rates[clock];
1780

1781 1782 1783 1784 1785
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1786
		      pipe_config->port_clock, bpp);
1787 1788
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1789

1790
	intel_link_compute_m_n(bpp, lane_count,
1791 1792
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1793
			       &pipe_config->dp_m_n);
1794

1795
	if (intel_connector->panel.downclock_mode != NULL &&
1796
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1797
			pipe_config->has_drrs = true;
1798 1799 1800 1801 1802 1803
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1804 1805 1806 1807
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1808
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1809 1810 1811 1812 1813
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1814
			vco = 8640000;
1815 1816
			break;
		default:
1817
			vco = 8100000;
1818 1819 1820
			break;
		}

1821
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1822 1823
	}

1824
	if (!HAS_DDI(dev_priv))
1825
		intel_dp_set_clock(encoder, pipe_config);
1826

1827
	return true;
1828 1829
}

1830
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1831 1832
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1833
{
1834 1835 1836
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1837 1838
}

1839 1840
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1841
{
1842
	struct drm_device *dev = encoder->base.dev;
1843
	struct drm_i915_private *dev_priv = to_i915(dev);
1844
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1845
	enum port port = dp_to_dig_port(intel_dp)->port;
1846
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1847
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1848

1849 1850 1851 1852
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1853

1854
	/*
K
Keith Packard 已提交
1855
	 * There are four kinds of DP registers:
1856 1857
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1858 1859
	 * 	SNB CPU
	 *	IVB CPU
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1870

1871 1872 1873 1874
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1875

1876 1877
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1878
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1879

1880
	/* Split out the IBX/CPU vs CPT settings */
1881

1882
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1883 1884 1885 1886 1887 1888
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1889
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1890 1891
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1892
		intel_dp->DP |= crtc->pipe << 29;
1893
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1894 1895
		u32 trans_dp;

1896
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1897 1898 1899 1900 1901 1902 1903

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1904
	} else {
1905
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1906
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1907 1908 1909 1910 1911 1912 1913

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1914
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1915 1916
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1917
		if (IS_CHERRYVIEW(dev_priv))
1918
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1919 1920
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1921
	}
1922 1923
}

1924 1925
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1926

1927 1928
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1929

1930 1931
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1932

I
Imre Deak 已提交
1933 1934 1935
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1936
static void wait_panel_status(struct intel_dp *intel_dp,
1937 1938
				       u32 mask,
				       u32 value)
1939
{
1940
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1941
	struct drm_i915_private *dev_priv = to_i915(dev);
1942
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1943

V
Ville Syrjälä 已提交
1944 1945
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1946 1947
	intel_pps_verify_state(dev_priv, intel_dp);

1948 1949
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1950

1951
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1952 1953 1954
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1955

1956 1957 1958
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1959
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1960 1961
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1962 1963

	DRM_DEBUG_KMS("Wait complete\n");
1964
}
1965

1966
static void wait_panel_on(struct intel_dp *intel_dp)
1967 1968
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1969
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1970 1971
}

1972
static void wait_panel_off(struct intel_dp *intel_dp)
1973 1974
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1975
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1976 1977
}

1978
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1979
{
1980 1981 1982
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1983
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1984

1985 1986 1987 1988 1989
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1990 1991
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1992 1993 1994
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1995

1996
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1997 1998
}

1999
static void wait_backlight_on(struct intel_dp *intel_dp)
2000 2001 2002 2003 2004
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2005
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2006 2007 2008 2009
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2010

2011 2012 2013 2014
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2015
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2016
{
2017
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2018
	struct drm_i915_private *dev_priv = to_i915(dev);
2019
	u32 control;
2020

V
Ville Syrjälä 已提交
2021 2022
	lockdep_assert_held(&dev_priv->pps_mutex);

2023
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2024 2025
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2026 2027 2028
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2029
	return control;
2030 2031
}

2032 2033 2034 2035 2036
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2037
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2038
{
2039
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2040
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2041
	struct drm_i915_private *dev_priv = to_i915(dev);
2042
	u32 pp;
2043
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2044
	bool need_to_disable = !intel_dp->want_panel_vdd;
2045

V
Ville Syrjälä 已提交
2046 2047
	lockdep_assert_held(&dev_priv->pps_mutex);

2048
	if (!is_edp(intel_dp))
2049
		return false;
2050

2051
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2052
	intel_dp->want_panel_vdd = true;
2053

2054
	if (edp_have_panel_vdd(intel_dp))
2055
		return need_to_disable;
2056

2057
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2058

V
Ville Syrjälä 已提交
2059 2060
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2061

2062 2063
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2064

2065
	pp = ironlake_get_pp_control(intel_dp);
2066
	pp |= EDP_FORCE_VDD;
2067

2068 2069
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2070 2071 2072 2073 2074

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2075 2076 2077
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2078
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2079 2080
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2081 2082
		msleep(intel_dp->panel_power_up_delay);
	}
2083 2084 2085 2086

	return need_to_disable;
}

2087 2088 2089 2090 2091 2092 2093
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2094
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2095
{
2096
	bool vdd;
2097

2098 2099 2100
	if (!is_edp(intel_dp))
		return;

2101
	pps_lock(intel_dp);
2102
	vdd = edp_panel_vdd_on(intel_dp);
2103
	pps_unlock(intel_dp);
2104

R
Rob Clark 已提交
2105
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2106
	     port_name(dp_to_dig_port(intel_dp)->port));
2107 2108
}

2109
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2110
{
2111
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2112
	struct drm_i915_private *dev_priv = to_i915(dev);
2113 2114
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2115
	u32 pp;
2116
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2117

V
Ville Syrjälä 已提交
2118
	lockdep_assert_held(&dev_priv->pps_mutex);
2119

2120
	WARN_ON(intel_dp->want_panel_vdd);
2121

2122
	if (!edp_have_panel_vdd(intel_dp))
2123
		return;
2124

V
Ville Syrjälä 已提交
2125 2126
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2127

2128 2129
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2130

2131 2132
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2133

2134 2135
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2136

2137 2138 2139
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2140

2141
	if ((pp & PANEL_POWER_ON) == 0)
2142
		intel_dp->panel_power_off_time = ktime_get_boottime();
2143

2144
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2145
}
2146

2147
static void edp_panel_vdd_work(struct work_struct *__work)
2148 2149 2150 2151
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2152
	pps_lock(intel_dp);
2153 2154
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2155
	pps_unlock(intel_dp);
2156 2157
}

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2171 2172 2173 2174 2175
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2176
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2177
{
2178
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2179 2180 2181

	lockdep_assert_held(&dev_priv->pps_mutex);

2182 2183
	if (!is_edp(intel_dp))
		return;
2184

R
Rob Clark 已提交
2185
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2186
	     port_name(dp_to_dig_port(intel_dp)->port));
2187

2188 2189
	intel_dp->want_panel_vdd = false;

2190
	if (sync)
2191
		edp_panel_vdd_off_sync(intel_dp);
2192 2193
	else
		edp_panel_vdd_schedule_off(intel_dp);
2194 2195
}

2196
static void edp_panel_on(struct intel_dp *intel_dp)
2197
{
2198
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2199
	struct drm_i915_private *dev_priv = to_i915(dev);
2200
	u32 pp;
2201
	i915_reg_t pp_ctrl_reg;
2202

2203 2204
	lockdep_assert_held(&dev_priv->pps_mutex);

2205
	if (!is_edp(intel_dp))
2206
		return;
2207

V
Ville Syrjälä 已提交
2208 2209
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2210

2211 2212 2213
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2214
		return;
2215

2216
	wait_panel_power_cycle(intel_dp);
2217

2218
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2219
	pp = ironlake_get_pp_control(intel_dp);
2220
	if (IS_GEN5(dev_priv)) {
2221 2222
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2223 2224
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2225
	}
2226

2227
	pp |= PANEL_POWER_ON;
2228
	if (!IS_GEN5(dev_priv))
2229 2230
		pp |= PANEL_POWER_RESET;

2231 2232
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2233

2234
	wait_panel_on(intel_dp);
2235
	intel_dp->last_power_on = jiffies;
2236

2237
	if (IS_GEN5(dev_priv)) {
2238
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2239 2240
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2241
	}
2242
}
V
Ville Syrjälä 已提交
2243

2244 2245 2246 2247 2248 2249 2250
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2251
	pps_unlock(intel_dp);
2252 2253
}

2254 2255

static void edp_panel_off(struct intel_dp *intel_dp)
2256
{
2257
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2258
	struct drm_i915_private *dev_priv = to_i915(dev);
2259
	u32 pp;
2260
	i915_reg_t pp_ctrl_reg;
2261

2262 2263
	lockdep_assert_held(&dev_priv->pps_mutex);

2264 2265
	if (!is_edp(intel_dp))
		return;
2266

V
Ville Syrjälä 已提交
2267 2268
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2269

V
Ville Syrjälä 已提交
2270 2271
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2272

2273
	pp = ironlake_get_pp_control(intel_dp);
2274 2275
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2276
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2277
		EDP_BLC_ENABLE);
2278

2279
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2280

2281 2282
	intel_dp->want_panel_vdd = false;

2283 2284
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2285

2286
	intel_dp->panel_power_off_time = ktime_get_boottime();
2287
	wait_panel_off(intel_dp);
2288 2289

	/* We got a reference when we enabled the VDD. */
2290
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2291
}
V
Ville Syrjälä 已提交
2292

2293 2294 2295 2296
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2297

2298 2299
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2300
	pps_unlock(intel_dp);
2301 2302
}

2303 2304
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2305
{
2306 2307
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2308
	struct drm_i915_private *dev_priv = to_i915(dev);
2309
	u32 pp;
2310
	i915_reg_t pp_ctrl_reg;
2311

2312 2313 2314 2315 2316 2317
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2318
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2319

2320
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2321

2322
	pp = ironlake_get_pp_control(intel_dp);
2323
	pp |= EDP_BLC_ENABLE;
2324

2325
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2326 2327 2328

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2329

2330
	pps_unlock(intel_dp);
2331 2332
}

2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2347
{
2348
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2349
	struct drm_i915_private *dev_priv = to_i915(dev);
2350
	u32 pp;
2351
	i915_reg_t pp_ctrl_reg;
2352

2353 2354 2355
	if (!is_edp(intel_dp))
		return;

2356
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2357

2358
	pp = ironlake_get_pp_control(intel_dp);
2359
	pp &= ~EDP_BLC_ENABLE;
2360

2361
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2362 2363 2364

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2365

2366
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2367 2368

	intel_dp->last_backlight_off = jiffies;
2369
	edp_wait_backlight_off(intel_dp);
2370
}
2371

2372 2373 2374 2375 2376 2377 2378
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2379

2380
	_intel_edp_backlight_off(intel_dp);
2381
	intel_panel_disable_backlight(intel_dp->attached_connector);
2382
}
2383

2384 2385 2386 2387 2388 2389 2390 2391
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2392 2393
	bool is_enabled;

2394
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2395
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2396
	pps_unlock(intel_dp);
2397 2398 2399 2400

	if (is_enabled == enable)
		return;

2401 2402
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2403 2404 2405 2406 2407 2408 2409

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2410 2411 2412 2413 2414 2415 2416 2417 2418
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2419
			onoff(state), onoff(cur_state));
2420 2421 2422 2423 2424 2425 2426 2427 2428
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2429
			onoff(state), onoff(cur_state));
2430 2431 2432 2433
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2434 2435
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2436
{
2437
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2438
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2439

2440 2441 2442
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2443

2444
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2445
		      pipe_config->port_clock);
2446 2447 2448

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2449
	if (pipe_config->port_clock == 162000)
2450 2451 2452 2453 2454 2455 2456 2457
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2458 2459 2460 2461 2462 2463 2464
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2465
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2466

2467
	intel_dp->DP |= DP_PLL_ENABLE;
2468

2469
	I915_WRITE(DP_A, intel_dp->DP);
2470 2471
	POSTING_READ(DP_A);
	udelay(200);
2472 2473
}

2474
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2475
{
2476
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2477 2478
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2479

2480 2481 2482
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2483

2484 2485
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2486
	intel_dp->DP &= ~DP_PLL_ENABLE;
2487

2488
	I915_WRITE(DP_A, intel_dp->DP);
2489
	POSTING_READ(DP_A);
2490 2491 2492
	udelay(200);
}

2493
/* If the sink supports it, try to set the power state appropriately */
2494
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2495 2496 2497 2498 2499 2500 2501 2502
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2503 2504
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2505
	} else {
2506 2507
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2508 2509 2510 2511 2512
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2513 2514
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2515 2516 2517 2518
			if (ret == 1)
				break;
			msleep(1);
		}
2519 2520 2521

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2522
	}
2523 2524 2525 2526

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2527 2528
}

2529 2530
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2531
{
2532
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2533
	enum port port = dp_to_dig_port(intel_dp)->port;
2534
	struct drm_device *dev = encoder->base.dev;
2535
	struct drm_i915_private *dev_priv = to_i915(dev);
2536
	u32 tmp;
2537
	bool ret;
2538

2539 2540
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2541 2542
		return false;

2543 2544
	ret = false;

2545
	tmp = I915_READ(intel_dp->output_reg);
2546 2547

	if (!(tmp & DP_PORT_EN))
2548
		goto out;
2549

2550
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2551
		*pipe = PORT_TO_PIPE_CPT(tmp);
2552
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2553
		enum pipe p;
2554

2555 2556 2557 2558
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2559 2560 2561
				ret = true;

				goto out;
2562 2563 2564
			}
		}

2565
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2566
			      i915_mmio_reg_offset(intel_dp->output_reg));
2567
	} else if (IS_CHERRYVIEW(dev_priv)) {
2568 2569 2570
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2571
	}
2572

2573 2574 2575
	ret = true;

out:
2576
	intel_display_power_put(dev_priv, encoder->power_domain);
2577 2578

	return ret;
2579
}
2580

2581
static void intel_dp_get_config(struct intel_encoder *encoder,
2582
				struct intel_crtc_state *pipe_config)
2583 2584 2585
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2586
	struct drm_device *dev = encoder->base.dev;
2587
	struct drm_i915_private *dev_priv = to_i915(dev);
2588 2589
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2590

2591
	tmp = I915_READ(intel_dp->output_reg);
2592 2593

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2594

2595
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2596 2597 2598
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2599 2600 2601
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2602

2603
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2604 2605 2606 2607
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2608
		if (tmp & DP_SYNC_HS_HIGH)
2609 2610 2611
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2612

2613
		if (tmp & DP_SYNC_VS_HIGH)
2614 2615 2616 2617
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2618

2619
	pipe_config->base.adjusted_mode.flags |= flags;
2620

2621
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2622 2623
		pipe_config->limited_color_range = true;

2624 2625 2626
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2627 2628
	intel_dp_get_m_n(crtc, pipe_config);

2629
	if (port == PORT_A) {
2630
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2631 2632 2633 2634
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2635

2636 2637 2638
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2639

2640 2641
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2656 2657
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2658
	}
2659 2660
}

2661 2662 2663
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2664
{
2665
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2666
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2667

2668
	if (old_crtc_state->has_audio)
2669
		intel_audio_codec_disable(encoder);
2670

2671
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2672 2673
		intel_psr_disable(intel_dp);

2674 2675
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2676
	intel_edp_panel_vdd_on(intel_dp);
2677
	intel_edp_backlight_off(intel_dp);
2678
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2679
	intel_edp_panel_off(intel_dp);
2680

2681
	/* disable the port before the pipe on g4x */
2682
	if (INTEL_GEN(dev_priv) < 5)
2683
		intel_dp_link_down(intel_dp);
2684 2685
}

2686 2687 2688
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2689
{
2690
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2691
	enum port port = dp_to_dig_port(intel_dp)->port;
2692

2693
	intel_dp_link_down(intel_dp);
2694 2695

	/* Only ilk+ has port A */
2696 2697
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2698 2699
}

2700 2701 2702
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2703 2704 2705 2706
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2707 2708
}

2709 2710 2711
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2712 2713 2714
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2715
	struct drm_i915_private *dev_priv = to_i915(dev);
2716

2717 2718 2719 2720 2721 2722
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2723

V
Ville Syrjälä 已提交
2724
	mutex_unlock(&dev_priv->sb_lock);
2725 2726
}

2727 2728 2729 2730 2731 2732 2733
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2734
	struct drm_i915_private *dev_priv = to_i915(dev);
2735 2736
	enum port port = intel_dig_port->port;

2737 2738 2739 2740
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2741
	if (HAS_DDI(dev_priv)) {
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2767
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2768
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2782
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2783 2784 2785 2786 2787
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2788
		if (IS_CHERRYVIEW(dev_priv))
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2804
			if (IS_CHERRYVIEW(dev_priv)) {
2805 2806
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2807
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2808 2809 2810 2811 2812 2813 2814
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2815 2816
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2817 2818
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2819
	struct drm_i915_private *dev_priv = to_i915(dev);
2820 2821 2822

	/* enable with pattern 1 (as per spec) */

2823
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2824 2825 2826 2827 2828 2829 2830 2831

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2832
	if (old_crtc_state->has_audio)
2833
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2834 2835 2836

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2837 2838
}

2839
static void intel_enable_dp(struct intel_encoder *encoder,
2840 2841
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2842
{
2843 2844
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2845
	struct drm_i915_private *dev_priv = to_i915(dev);
2846
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2847
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2848
	enum pipe pipe = crtc->pipe;
2849

2850 2851
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2852

2853 2854
	pps_lock(intel_dp);

2855
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2856 2857
		vlv_init_panel_power_sequencer(intel_dp);

2858
	intel_dp_enable_port(intel_dp, pipe_config);
2859 2860 2861 2862 2863 2864 2865

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2866
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2867 2868
		unsigned int lane_mask = 0x0;

2869
		if (IS_CHERRYVIEW(dev_priv))
2870
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2871

2872 2873
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2874
	}
2875

2876
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2877
	intel_dp_start_link_train(intel_dp);
2878
	intel_dp_stop_link_train(intel_dp);
2879

2880
	if (pipe_config->has_audio) {
2881
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2882
				 pipe_name(pipe));
2883
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2884
	}
2885
}
2886

2887 2888 2889
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2890
{
2891 2892
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2893
	intel_enable_dp(encoder, pipe_config, conn_state);
2894
	intel_edp_backlight_on(intel_dp);
2895
}
2896

2897 2898 2899
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2900
{
2901 2902
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2903
	intel_edp_backlight_on(intel_dp);
2904
	intel_psr_enable(intel_dp);
2905 2906
}

2907 2908 2909
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2910 2911
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2912
	enum port port = dp_to_dig_port(intel_dp)->port;
2913

2914
	intel_dp_prepare(encoder, pipe_config);
2915

2916
	/* Only ilk+ has port A */
2917
	if (port == PORT_A)
2918
		ironlake_edp_pll_on(intel_dp, pipe_config);
2919 2920
}

2921 2922 2923
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2924
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2925
	enum pipe pipe = intel_dp->pps_pipe;
2926
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2927

2928 2929
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2930 2931 2932
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2952 2953 2954
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2955
	struct drm_i915_private *dev_priv = to_i915(dev);
2956 2957 2958 2959
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2960
	for_each_intel_encoder(dev, encoder) {
2961
		struct intel_dp *intel_dp;
2962
		enum port port;
2963

2964 2965
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2966 2967 2968
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2969
		port = dp_to_dig_port(intel_dp)->port;
2970

2971 2972 2973 2974
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2975 2976 2977 2978
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2979
			      pipe_name(pipe), port_name(port));
2980 2981

		/* make sure vdd is off before we steal it */
2982
		vlv_detach_power_sequencer(intel_dp);
2983 2984 2985 2986 2987 2988 2989 2990
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2991
	struct drm_i915_private *dev_priv = to_i915(dev);
2992 2993 2994 2995
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2996
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2997

2998 2999 3000 3001 3002 3003 3004
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3005
		vlv_detach_power_sequencer(intel_dp);
3006
	}
3007 3008 3009 3010 3011 3012 3013

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

3014 3015 3016 3017 3018
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

3019 3020 3021 3022 3023 3024 3025
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3026
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3027
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3028 3029
}

3030 3031 3032
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3033
{
3034
	vlv_phy_pre_encoder_enable(encoder);
3035

3036
	intel_enable_dp(encoder, pipe_config, conn_state);
3037 3038
}

3039 3040 3041
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3042
{
3043
	intel_dp_prepare(encoder, pipe_config);
3044

3045
	vlv_phy_pre_pll_enable(encoder);
3046 3047
}

3048 3049 3050
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3051
{
3052
	chv_phy_pre_encoder_enable(encoder);
3053

3054
	intel_enable_dp(encoder, pipe_config, conn_state);
3055 3056

	/* Second common lane will stay alive on its own now */
3057
	chv_phy_release_cl2_override(encoder);
3058 3059
}

3060 3061 3062
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3063
{
3064
	intel_dp_prepare(encoder, pipe_config);
3065

3066
	chv_phy_pre_pll_enable(encoder);
3067 3068
}

3069 3070 3071
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3072
{
3073
	chv_phy_post_pll_disable(encoder);
3074 3075
}

3076 3077 3078 3079
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3080
bool
3081
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3082
{
3083 3084
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3085 3086
}

3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps);
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	drm_dp_dpcd_readb(&intel_dp->aux,
			DP_DPRX_FEATURE_ENUMERATION_LIST,
			&dprx);
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3105
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3106 3107 3108 3109 3110 3111 3112
{
	uint8_t alpm_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP, &alpm_caps);
	return alpm_caps & DP_ALPM_CAP;
}

3113
/* These are source-specific values. */
3114
uint8_t
K
Keith Packard 已提交
3115
intel_dp_voltage_max(struct intel_dp *intel_dp)
3116
{
3117
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3118
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3119

3120
	if (IS_GEN9_LP(dev_priv))
3121
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3122
	else if (INTEL_GEN(dev_priv) >= 9) {
3123 3124
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3125
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3126
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3127
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3128
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3129
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3130
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3131
	else
3132
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3133 3134
}

3135
uint8_t
K
Keith Packard 已提交
3136 3137
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3138
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3139
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3140

3141
	if (INTEL_GEN(dev_priv) >= 9) {
3142 3143 3144 3145 3146 3147 3148
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3149 3150
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3151 3152 3153
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3154
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3155
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3156 3157 3158 3159 3160 3161 3162
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3163
		default:
3164
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3165
		}
3166
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3167
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3168 3169 3170 3171 3172 3173 3174
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3175
		default:
3176
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3177
		}
3178
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3179
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3180 3181 3182 3183 3184
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3185
		default:
3186
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3187 3188 3189
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3190 3191 3192 3193 3194 3195 3196
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3197
		default:
3198
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3199
		}
3200 3201 3202
	}
}

3203
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3204
{
3205
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3206 3207 3208 3209 3210
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3211
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3212 3213
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3214
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3215 3216 3217
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3218
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3219 3220 3221
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3222
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3223 3224 3225
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3226
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3227 3228 3229 3230 3231 3232 3233
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3234
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3235 3236
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3237
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3238 3239 3240
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3241
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3242 3243 3244
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3245
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3246 3247 3248 3249 3250 3251 3252
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3253
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3254 3255
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3256
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3257 3258 3259
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3260
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3261 3262 3263 3264 3265 3266 3267
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3268
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3269 3270
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3271
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3283 3284
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3285 3286 3287 3288

	return 0;
}

3289
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3290
{
3291 3292 3293
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3294 3295 3296
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3297
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3298
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3300 3301 3302
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3303
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3304 3305 3306
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3307
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3308 3309 3310
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3311
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3312 3313
			deemph_reg_value = 128;
			margin_reg_value = 154;
3314
			uniq_trans_scale = true;
3315 3316 3317 3318 3319
			break;
		default:
			return 0;
		}
		break;
3320
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3321
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3322
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3323 3324 3325
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3326
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3327 3328 3329
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3330
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3331 3332 3333 3334 3335 3336 3337
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3338
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3339
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3340
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3341 3342 3343
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3344
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3345 3346 3347 3348 3349 3350 3351
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3352
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3353
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3354
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3366 3367
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3368 3369 3370 3371

	return 0;
}

3372
static uint32_t
3373
gen4_signal_levels(uint8_t train_set)
3374
{
3375
	uint32_t	signal_levels = 0;
3376

3377
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3378
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3379 3380 3381
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3382
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3383 3384
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3385
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3386 3387
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3388
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3389 3390 3391
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3392
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3393
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3394 3395 3396
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3397
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3398 3399
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3400
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3401 3402
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3403
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3404 3405 3406 3407 3408 3409
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3410 3411
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3412
gen6_edp_signal_levels(uint8_t train_set)
3413
{
3414 3415 3416
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3417 3418
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3419
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3420
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3421
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3422 3423
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3424
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3425 3426
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3427
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3428 3429
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3430
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3431
	default:
3432 3433 3434
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3435 3436 3437
	}
}

K
Keith Packard 已提交
3438 3439
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3440
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3441 3442 3443 3444
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3445
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3446
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3447
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3448
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3449
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3450 3451
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3452
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3453
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3454
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3455 3456
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3457
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3458
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3459
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3460 3461 3462 3463 3464 3465 3466 3467 3468
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3469
void
3470
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3471 3472
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3473
	enum port port = intel_dig_port->port;
3474
	struct drm_device *dev = intel_dig_port->base.base.dev;
3475
	struct drm_i915_private *dev_priv = to_i915(dev);
3476
	uint32_t signal_levels, mask = 0;
3477 3478
	uint8_t train_set = intel_dp->train_set[0];

3479
	if (HAS_DDI(dev_priv)) {
3480 3481
		signal_levels = ddi_signal_levels(intel_dp);

3482
		if (IS_GEN9_LP(dev_priv))
3483 3484 3485
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3486
	} else if (IS_CHERRYVIEW(dev_priv)) {
3487
		signal_levels = chv_signal_levels(intel_dp);
3488
	} else if (IS_VALLEYVIEW(dev_priv)) {
3489
		signal_levels = vlv_signal_levels(intel_dp);
3490
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3491
		signal_levels = gen7_edp_signal_levels(train_set);
3492
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3493
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3494
		signal_levels = gen6_edp_signal_levels(train_set);
3495 3496
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3497
		signal_levels = gen4_signal_levels(train_set);
3498 3499 3500
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3501 3502 3503 3504 3505 3506 3507 3508
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3509

3510
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3511 3512 3513

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3514 3515
}

3516
void
3517 3518
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3519
{
3520
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3521 3522
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3523

3524
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3525

3526
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3527
	POSTING_READ(intel_dp->output_reg);
3528 3529
}

3530
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3531 3532 3533
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3534
	struct drm_i915_private *dev_priv = to_i915(dev);
3535 3536 3537
	enum port port = intel_dig_port->port;
	uint32_t val;

3538
	if (!HAS_DDI(dev_priv))
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3556 3557 3558 3559
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3560 3561 3562
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3563
static void
C
Chris Wilson 已提交
3564
intel_dp_link_down(struct intel_dp *intel_dp)
3565
{
3566
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3567
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3568
	enum port port = intel_dig_port->port;
3569
	struct drm_device *dev = intel_dig_port->base.base.dev;
3570
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3571
	uint32_t DP = intel_dp->DP;
3572

3573
	if (WARN_ON(HAS_DDI(dev_priv)))
3574 3575
		return;

3576
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3577 3578
		return;

3579
	DRM_DEBUG_KMS("\n");
3580

3581
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3582
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3583
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3584
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3585
	} else {
3586
		if (IS_CHERRYVIEW(dev_priv))
3587 3588 3589
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3590
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3591
	}
3592
	I915_WRITE(intel_dp->output_reg, DP);
3593
	POSTING_READ(intel_dp->output_reg);
3594

3595 3596 3597 3598 3599 3600 3601 3602 3603
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3604
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3605 3606 3607 3608 3609 3610 3611
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3612 3613 3614 3615 3616 3617 3618
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3619
		I915_WRITE(intel_dp->output_reg, DP);
3620
		POSTING_READ(intel_dp->output_reg);
3621

3622
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3623 3624
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3625 3626
	}

3627
	msleep(intel_dp->panel_power_down_delay);
3628 3629

	intel_dp->DP = DP;
3630 3631 3632 3633 3634 3635

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3636 3637
}

3638
bool
3639
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3640
{
3641 3642
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3643
		return false; /* aux transfer failed */
3644

3645
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3646

3647 3648
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3649

3650 3651 3652 3653 3654
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3655

3656 3657
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3658

3659
	if (!intel_dp_read_dpcd(intel_dp))
3660 3661
		return false;

3662 3663
	intel_dp_read_desc(intel_dp);

3664 3665 3666
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3667

3668 3669 3670 3671 3672 3673 3674 3675
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3676

3677 3678 3679 3680 3681
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3682 3683 3684
		drm_dp_dpcd_readb(&intel_dp->aux,
				  DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				  &frame_sync_cap);
3685 3686 3687 3688 3689
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3690 3691 3692 3693 3694 3695

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3696 3697
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3698 3699
		}

3700 3701
	}

3702 3703 3704
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3705 3706
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3707 3708
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3709

3710
	/* Intermediate frequency support */
3711
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3712
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3713 3714
		int i;

3715 3716
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3717

3718 3719
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3720 3721 3722 3723

			if (val == 0)
				break;

3724 3725 3726 3727 3728 3729
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3730
			intel_dp->sink_rates[i] = (val * 200) / 10;
3731
		}
3732
		intel_dp->num_sink_rates = i;
3733
	}
3734

3735 3736 3737 3738 3739
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3740 3741
	intel_dp_set_common_rates(intel_dp);

3742 3743 3744 3745 3746 3747 3748
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3749 3750
	u8 sink_count;

3751 3752 3753
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3754
	/* Don't clobber cached eDP rates. */
3755
	if (!is_edp(intel_dp)) {
3756
		intel_dp_set_sink_rates(intel_dp);
3757 3758
		intel_dp_set_common_rates(intel_dp);
	}
3759

3760
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3761 3762 3763 3764 3765 3766 3767
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3768
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3779

3780
	if (!drm_dp_is_branch(intel_dp->dpcd))
3781 3782 3783 3784 3785
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3786 3787 3788
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3789 3790 3791
		return false; /* downstream port status fetch failed */

	return true;
3792 3793
}

3794
static bool
3795
intel_dp_can_mst(struct intel_dp *intel_dp)
3796
{
3797
	u8 mstm_cap;
3798

3799 3800 3801
	if (!i915.enable_dp_mst)
		return false;

3802 3803 3804 3805 3806 3807
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3808
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3809
		return false;
3810

3811
	return mstm_cap & DP_MST_CAP;
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3832 3833
}

3834
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3835
{
3836
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3837
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3838
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3839
	u8 buf;
3840
	int ret = 0;
3841 3842
	int count = 0;
	int attempts = 10;
3843

3844 3845
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3846 3847
		ret = -EIO;
		goto out;
3848 3849
	}

3850
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3851
			       buf & ~DP_TEST_SINK_START) < 0) {
3852
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3853 3854 3855
		ret = -EIO;
		goto out;
	}
3856

3857
	do {
3858
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3869
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3870 3871 3872
		ret = -ETIMEDOUT;
	}

3873
 out:
3874
	hsw_enable_ips(intel_crtc);
3875
	return ret;
3876 3877 3878 3879 3880
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3881
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3882 3883
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3884 3885
	int ret;

3886 3887 3888 3889 3890 3891 3892 3893 3894
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3895 3896 3897 3898 3899 3900
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3901
	hsw_disable_ips(intel_crtc);
3902

3903
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3904 3905 3906
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3907 3908
	}

3909
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3910 3911 3912 3913 3914 3915
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3916
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3917 3918
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3919
	int count, ret;
3920 3921 3922 3923 3924 3925
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3926
	do {
3927
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3928

3929
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3930 3931
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3932
			goto stop;
3933
		}
3934
		count = buf & DP_TEST_COUNT_MASK;
3935

3936
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3937 3938

	if (attempts == 0) {
3939 3940 3941 3942 3943 3944 3945 3946
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3947
	}
3948

3949
stop:
3950
	intel_dp_sink_crc_stop(intel_dp);
3951
	return ret;
3952 3953
}

3954 3955 3956
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3957 3958
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
3959 3960
}

3961 3962 3963 3964 3965
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3966
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3967 3968 3969 3970 3971 3972 3973 3974
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3975 3976
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
	int status = 0;
	int min_lane_count = 1;
	int link_rate_index, test_link_rate;
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
	/* Validate the requested lane count */
	if (test_lane_count < min_lane_count ||
3995
	    test_lane_count > intel_dp->max_link_lane_count)
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005
		return DP_TEST_NAK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	/* Validate the requested link rate */
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4006 4007 4008
	link_rate_index = intel_dp_rate_index(intel_dp->common_rates,
					      intel_dp->num_common_rates,
					      test_link_rate);
4009 4010 4011 4012 4013 4014 4015
	if (link_rate_index < 0)
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4016 4017 4018 4019
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4020
	uint8_t test_pattern;
4021
	uint8_t test_misc;
4022 4023 4024 4025
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4026 4027
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4049 4050
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4077 4078 4079
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4080
{
4081
	uint8_t test_result = DP_TEST_ACK;
4082 4083 4084 4085
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4086
	    connector->edid_corrupt ||
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4100
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4101
	} else {
4102 4103 4104 4105 4106 4107 4108
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4109 4110
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4111 4112 4113
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4114
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4115 4116 4117
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4118
	intel_dp->compliance.test_active = 1;
4119

4120 4121 4122 4123
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4124
{
4125 4126 4127 4128 4129 4130 4131
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4132 4133
	uint8_t request = 0;
	int status;
4134

4135
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4136 4137 4138 4139 4140
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4141
	switch (request) {
4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4159
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4160 4161 4162
		break;
	}

4163 4164 4165
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4166
update_status:
4167
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4168 4169
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4170 4171
}

4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4187
			if (intel_dp->active_mst_links &&
4188
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4189 4190 4191 4192 4193
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4194
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4210
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4246
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4247 4248 4249 4250 4251 4252 4253

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4274 4275 4276 4277 4278
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
	if (!intel_dp_link_params_valid(intel_dp))
4279 4280
		return;

4281 4282
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4283 4284
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4285 4286

		intel_dp_retrain_link(intel_dp);
4287 4288 4289
	}
}

4290 4291 4292 4293 4294 4295 4296
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4297 4298 4299 4300 4301
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4302
 */
4303
static bool
4304
intel_dp_short_pulse(struct intel_dp *intel_dp)
4305
{
4306
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4307
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4308
	u8 sink_irq_vector = 0;
4309 4310
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4311

4312 4313 4314 4315
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4316
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4317

4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4329 4330
	}

4331 4332
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4333 4334
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4335
		/* Clear interrupt source */
4336 4337 4338
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4339 4340

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4341
			intel_dp_handle_test_request(intel_dp);
4342 4343 4344 4345
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4346 4347 4348
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4349 4350 4351 4352 4353
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4354 4355

	return true;
4356 4357
}

4358
/* XXX this is probably wrong for multiple downstream ports */
4359
static enum drm_connector_status
4360
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4361
{
4362
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4363 4364 4365
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4366 4367 4368
	if (lspcon->active)
		lspcon_resume(lspcon);

4369 4370 4371
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4372 4373 4374
	if (is_edp(intel_dp))
		return connector_status_connected;

4375
	/* if there's no downstream port, we're done */
4376
	if (!drm_dp_is_branch(dpcd))
4377
		return connector_status_connected;
4378 4379

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4380 4381
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4382

4383 4384
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4385 4386
	}

4387 4388 4389
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4390
	/* If no HPD, poke DDC gently */
4391
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4392
		return connector_status_connected;
4393 4394

	/* Well we tried, say unknown for unreliable port types */
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4407 4408 4409

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4410
	return connector_status_disconnected;
4411 4412
}

4413 4414 4415 4416
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4417
	struct drm_i915_private *dev_priv = to_i915(dev);
4418 4419
	enum drm_connector_status status;

4420
	status = intel_panel_detect(dev_priv);
4421 4422 4423 4424 4425 4426
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4427 4428
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4429
{
4430
	u32 bit;
4431

4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4469 4470 4471
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4472 4473 4474
	default:
		MISSING_CASE(port->port);
		return false;
4475
	}
4476

4477
	return I915_READ(SDEISR) & bit;
4478 4479
}

4480
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4481
				       struct intel_digital_port *port)
4482
{
4483
	u32 bit;
4484

4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4503 4504
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4505 4506 4507 4508 4509
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4510
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4511 4512
		break;
	case PORT_C:
4513
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4514 4515
		break;
	case PORT_D:
4516
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4517 4518 4519 4520
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4521 4522
	}

4523
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4524 4525
}

4526
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4527
				       struct intel_digital_port *intel_dig_port)
4528
{
4529 4530
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4531 4532
	u32 bit;

4533 4534
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4535 4536 4537 4538 4539 4540 4541 4542 4543 4544
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4545
		MISSING_CASE(port);
4546 4547 4548 4549 4550 4551
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4552 4553 4554 4555 4556 4557 4558
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4559 4560
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4561
{
4562
	if (HAS_PCH_IBX(dev_priv))
4563
		return ibx_digital_port_connected(dev_priv, port);
4564
	else if (HAS_PCH_SPLIT(dev_priv))
4565
		return cpt_digital_port_connected(dev_priv, port);
4566
	else if (IS_GEN9_LP(dev_priv))
4567
		return bxt_digital_port_connected(dev_priv, port);
4568 4569
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4570 4571 4572 4573
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4574
static struct edid *
4575
intel_dp_get_edid(struct intel_dp *intel_dp)
4576
{
4577
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4578

4579 4580 4581 4582
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4583 4584
			return NULL;

J
Jani Nikula 已提交
4585
		return drm_edid_duplicate(intel_connector->edid);
4586 4587 4588 4589
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4590

4591 4592 4593 4594 4595
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4596

4597
	intel_dp_unset_edid(intel_dp);
4598 4599 4600 4601 4602 4603 4604
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4605 4606
}

4607 4608
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4609
{
4610
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4611

4612 4613
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4614

4615 4616
	intel_dp->has_audio = false;
}
4617

4618
static int
4619
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4620
{
4621
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4622
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4623 4624
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4625
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4626
	enum drm_connector_status status;
4627
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4628

4629 4630
	WARN_ON(!drm_modeset_is_locked(&connector->dev->mode_config.connection_mutex));

4631
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4632

4633 4634 4635
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4636 4637 4638
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4639
	else
4640 4641
		status = connector_status_disconnected;

4642
	if (status == connector_status_disconnected) {
4643
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4644

4645 4646 4647 4648 4649 4650 4651 4652 4653
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4654
		goto out;
4655
	}
Z
Zhenyu Wang 已提交
4656

4657
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4658
		intel_encoder->type = INTEL_OUTPUT_DP;
4659

4660 4661 4662 4663
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4664
	if (intel_dp->reset_link_params) {
4665 4666
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4667

4668 4669
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4670 4671 4672

		intel_dp->reset_link_params = false;
	}
4673

4674 4675
	intel_dp_print_rates(intel_dp);

4676
	intel_dp_read_desc(intel_dp);
4677

4678 4679 4680
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4681 4682 4683 4684 4685
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4686 4687
		status = connector_status_disconnected;
		goto out;
4688 4689 4690
	} else if (connector->status == connector_status_connected) {
		intel_dp_check_link_status(intel_dp);
		goto out;
4691 4692
	}

4693 4694 4695 4696 4697 4698 4699 4700
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4701
	intel_dp_set_edid(intel_dp);
4702 4703
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4704
	intel_dp->detect_done = true;
4705

4706 4707
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4708 4709
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4721
out:
4722
	if (status != connector_status_connected && !intel_dp->is_mst)
4723
		intel_dp_unset_edid(intel_dp);
4724

4725
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4726
	return status;
4727 4728
}

4729 4730 4731 4732
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4733 4734
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4735
	int status = connector->status;
4736 4737 4738 4739

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4740 4741
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4742
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4743 4744

	intel_dp->detect_done = false;
4745

4746
	return status;
4747 4748
}

4749 4750
static void
intel_dp_force(struct drm_connector *connector)
4751
{
4752
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4753
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4754
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4755

4756 4757 4758
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4759

4760 4761
	if (connector->status != connector_status_connected)
		return;
4762

4763
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4764 4765 4766

	intel_dp_set_edid(intel_dp);

4767
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4768 4769

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4770
		intel_encoder->type = INTEL_OUTPUT_DP;
4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4784

4785
	/* if eDP has no EDID, fall back to fixed mode */
4786 4787
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4788
		struct drm_display_mode *mode;
4789 4790

		mode = drm_mode_duplicate(connector->dev,
4791
					  intel_connector->panel.fixed_mode);
4792
		if (mode) {
4793 4794 4795 4796
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4797

4798
	return 0;
4799 4800
}

4801 4802 4803 4804
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4805
	struct edid *edid;
4806

4807 4808
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4809
		has_audio = drm_detect_monitor_audio(edid);
4810

4811 4812 4813
	return has_audio;
}

4814 4815 4816 4817 4818
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4819
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4820
	struct intel_connector *intel_connector = to_intel_connector(connector);
4821 4822
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4823 4824
	int ret;

4825
	ret = drm_object_property_set_value(&connector->base, property, val);
4826 4827 4828
	if (ret)
		return ret;

4829
	if (property == dev_priv->force_audio_property) {
4830 4831 4832 4833
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4834 4835
			return 0;

4836
		intel_dp->force_audio = i;
4837

4838
		if (i == HDMI_AUDIO_AUTO)
4839 4840
			has_audio = intel_dp_detect_audio(connector);
		else
4841
			has_audio = (i == HDMI_AUDIO_ON);
4842 4843

		if (has_audio == intel_dp->has_audio)
4844 4845
			return 0;

4846
		intel_dp->has_audio = has_audio;
4847 4848 4849
		goto done;
	}

4850
	if (property == dev_priv->broadcast_rgb_property) {
4851
		bool old_auto = intel_dp->color_range_auto;
4852
		bool old_range = intel_dp->limited_color_range;
4853

4854 4855 4856 4857 4858 4859
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4860
			intel_dp->limited_color_range = false;
4861 4862 4863
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4864
			intel_dp->limited_color_range = true;
4865 4866 4867 4868
			break;
		default:
			return -EINVAL;
		}
4869 4870

		if (old_auto == intel_dp->color_range_auto &&
4871
		    old_range == intel_dp->limited_color_range)
4872 4873
			return 0;

4874 4875 4876
		goto done;
	}

4877 4878 4879 4880 4881 4882
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4883 4884 4885 4886 4887
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4888 4889 4890 4891 4892 4893 4894 4895 4896 4897

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4898 4899 4900
	return -EINVAL;

done:
4901 4902
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4903 4904 4905 4906

	return 0;
}

4907 4908 4909 4910
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4911 4912 4913 4914 4915
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4916 4917 4918 4919 4920 4921 4922 4923 4924 4925

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4926 4927 4928 4929 4930 4931 4932
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4933
static void
4934
intel_dp_connector_destroy(struct drm_connector *connector)
4935
{
4936
	struct intel_connector *intel_connector = to_intel_connector(connector);
4937

4938
	kfree(intel_connector->detect_edid);
4939

4940 4941 4942
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4943 4944 4945
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4946
		intel_panel_fini(&intel_connector->panel);
4947

4948
	drm_connector_cleanup(connector);
4949
	kfree(connector);
4950 4951
}

P
Paulo Zanoni 已提交
4952
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4953
{
4954 4955
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4956

4957
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4958 4959
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4960 4961 4962 4963
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4964
		pps_lock(intel_dp);
4965
		edp_panel_vdd_off_sync(intel_dp);
4966 4967
		pps_unlock(intel_dp);

4968 4969 4970 4971
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4972
	}
4973 4974 4975

	intel_dp_aux_fini(intel_dp);

4976
	drm_encoder_cleanup(encoder);
4977
	kfree(intel_dig_port);
4978 4979
}

4980
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4981 4982 4983 4984 4985 4986
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4987 4988 4989 4990
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4991
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4992
	pps_lock(intel_dp);
4993
	edp_panel_vdd_off_sync(intel_dp);
4994
	pps_unlock(intel_dp);
4995 4996
}

4997 4998 4999 5000
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
5001
	struct drm_i915_private *dev_priv = to_i915(dev);
5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5015
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5016 5017 5018 5019

	edp_panel_vdd_schedule_off(intel_dp);
}

5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5033
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5034
{
5035
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5036 5037
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5038 5039 5040

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5041

5042
	if (lspcon->active)
5043 5044
		lspcon_resume(lspcon);

5045 5046
	intel_dp->reset_link_params = true;

5047 5048
	pps_lock(intel_dp);

5049 5050 5051 5052 5053 5054 5055 5056
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5057 5058

	pps_unlock(intel_dp);
5059 5060
}

5061
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5062
	.dpms = drm_atomic_helper_connector_dpms,
5063
	.force = intel_dp_force,
5064
	.fill_modes = drm_helper_probe_single_connector_modes,
5065
	.set_property = intel_dp_set_property,
5066
	.atomic_get_property = intel_connector_atomic_get_property,
5067
	.late_register = intel_dp_connector_register,
5068
	.early_unregister = intel_dp_connector_unregister,
5069
	.destroy = intel_dp_connector_destroy,
5070
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5071
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
5072 5073 5074
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5075
	.detect_ctx = intel_dp_detect,
5076 5077 5078 5079 5080
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5081
	.reset = intel_dp_encoder_reset,
5082
	.destroy = intel_dp_encoder_destroy,
5083 5084
};

5085
enum irqreturn
5086 5087 5088
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5089
	struct drm_device *dev = intel_dig_port->base.base.dev;
5090
	struct drm_i915_private *dev_priv = to_i915(dev);
5091
	enum irqreturn ret = IRQ_NONE;
5092

5093 5094
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5095
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5096

5097 5098 5099 5100 5101 5102 5103 5104 5105
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5106
		return IRQ_HANDLED;
5107 5108
	}

5109 5110
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5111
		      long_hpd ? "long" : "short");
5112

5113
	if (long_hpd) {
5114
		intel_dp->reset_link_params = true;
5115 5116 5117 5118
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5119
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5120

5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5134
		}
5135
	}
5136

5137 5138 5139 5140
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5141
		}
5142
	}
5143 5144 5145

	ret = IRQ_HANDLED;

5146
put_power:
5147
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5148 5149

	return ret;
5150 5151
}

5152
/* check the VBT to see whether the eDP is on another port */
5153
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5154
{
5155 5156 5157 5158
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5159
	if (INTEL_GEN(dev_priv) < 5)
5160 5161
		return false;

5162
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5163 5164
		return true;

5165
	return intel_bios_is_port_edp(dev_priv, port);
5166 5167
}

5168
static void
5169 5170
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5171 5172
	struct intel_connector *intel_connector = to_intel_connector(connector);

5173
	intel_attach_force_audio_property(connector);
5174
	intel_attach_broadcast_rgb_property(connector);
5175
	intel_dp->color_range_auto = true;
5176 5177 5178

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5179 5180
		drm_object_attach_property(
			&connector->base,
5181
			connector->dev->mode_config.scaling_mode_property,
5182 5183
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5184
	}
5185 5186
}

5187 5188
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5189
	intel_dp->panel_power_off_time = ktime_get_boottime();
5190 5191 5192 5193
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5194
static void
5195 5196
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5197
{
5198
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5199
	struct pps_registers regs;
5200

5201
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5202 5203 5204

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5205
	pp_ctl = ironlake_get_pp_control(intel_dp);
5206

5207 5208
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5209
	if (!IS_GEN9_LP(dev_priv)) {
5210 5211
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5212
	}
5213 5214

	/* Pull timing values out of registers */
5215 5216
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5217

5218 5219
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5220

5221 5222
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5223

5224 5225
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5226

5227
	if (IS_GEN9_LP(dev_priv)) {
5228 5229 5230
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
5231
			seq->t11_t12 = (tmp - 1) * 1000;
5232
		else
5233
			seq->t11_t12 = 0;
5234
	} else {
5235
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5236
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5237
	}
5238 5239
}

I
Imre Deak 已提交
5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5265 5266 5267 5268
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5269
	struct drm_i915_private *dev_priv = to_i915(dev);
5270 5271 5272 5273 5274 5275 5276 5277 5278 5279
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5280

I
Imre Deak 已提交
5281
	intel_pps_dump_state("cur", &cur);
5282

5283
	vbt = dev_priv->vbt.edp.pps;
5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5297
	intel_pps_dump_state("vbt", &vbt);
5298 5299 5300

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5301
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5302 5303 5304 5305 5306 5307 5308 5309 5310
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5311
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5312 5313 5314 5315 5316 5317 5318
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5319 5320 5321 5322 5323 5324
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5325 5326 5327 5328 5329 5330 5331 5332 5333 5334

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5335 5336 5337 5338
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5339 5340
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5341
{
5342
	struct drm_i915_private *dev_priv = to_i915(dev);
5343
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5344
	int div = dev_priv->rawclk_freq / 1000;
5345
	struct pps_registers regs;
5346
	enum port port = dp_to_dig_port(intel_dp)->port;
5347
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5348

V
Ville Syrjälä 已提交
5349
	lockdep_assert_held(&dev_priv->pps_mutex);
5350

5351
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5352

5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5378
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5379 5380
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5381
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5382 5383
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5384
	if (IS_GEN9_LP(dev_priv)) {
5385
		pp_div = I915_READ(regs.pp_ctrl);
5386 5387 5388 5389 5390 5391 5392 5393
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5394 5395 5396

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5397
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5398
		port_sel = PANEL_PORT_SELECT_VLV(port);
5399
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5400
		if (port == PORT_A)
5401
			port_sel = PANEL_PORT_SELECT_DPA;
5402
		else
5403
			port_sel = PANEL_PORT_SELECT_DPD;
5404 5405
	}

5406 5407
	pp_on |= port_sel;

5408 5409
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5410
	if (IS_GEN9_LP(dev_priv))
5411
		I915_WRITE(regs.pp_ctrl, pp_div);
5412
	else
5413
		I915_WRITE(regs.pp_div, pp_div);
5414 5415

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5416 5417
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5418
		      IS_GEN9_LP(dev_priv) ?
5419 5420
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5421 5422
}

5423 5424 5425
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5426 5427 5428
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5429 5430 5431
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5432
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5433 5434 5435
	}
}

5436 5437
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5438
 * @dev_priv: i915 device
5439
 * @crtc_state: a pointer to the active intel_crtc_state
5440 5441 5442 5443 5444 5445 5446 5447 5448
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5449 5450 5451
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5452 5453
{
	struct intel_encoder *encoder;
5454 5455
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5456
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5457
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5458 5459 5460 5461 5462 5463

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5464 5465
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5466 5467 5468
		return;
	}

5469
	/*
5470 5471
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5472
	 */
5473

5474 5475
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5476
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5477 5478 5479 5480 5481 5482

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5483
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5484 5485 5486 5487
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5488 5489
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5490 5491
		index = DRRS_LOW_RR;

5492
	if (index == dev_priv->drrs.refresh_rate_type) {
5493 5494 5495 5496 5497
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5498
	if (!crtc_state->base.active) {
5499 5500 5501 5502
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5503
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5515 5516
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5517
		u32 val;
5518

5519
		val = I915_READ(reg);
5520
		if (index > DRRS_HIGH_RR) {
5521
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5522 5523 5524
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5525
		} else {
5526
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5527 5528 5529
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5530 5531 5532 5533
		}
		I915_WRITE(reg, val);
	}

5534 5535 5536 5537 5538
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5539 5540 5541
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5542
 * @crtc_state: A pointer to the active crtc state.
5543 5544 5545
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5546 5547
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5548 5549
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5550
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5551

5552
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5571 5572 5573
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5574
 * @old_crtc_state: Pointer to old crtc_state.
5575 5576
 *
 */
5577 5578
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5579 5580
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5581
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5582

5583
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5584 5585 5586 5587 5588 5589 5590 5591 5592
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5593 5594
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5595 5596 5597 5598 5599 5600 5601

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5615
	/*
5616 5617
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5618 5619
	 */

5620 5621
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5622

5623 5624 5625 5626 5627 5628
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5629

5630 5631
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5632 5633
}

5634
/**
5635
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5636
 * @dev_priv: i915 device
5637 5638
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5639 5640
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5641 5642 5643
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5644 5645
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5646 5647 5648 5649
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5650
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5651 5652
		return;

5653
	cancel_delayed_work(&dev_priv->drrs.work);
5654

5655
	mutex_lock(&dev_priv->drrs.mutex);
5656 5657 5658 5659 5660
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5661 5662 5663
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5664 5665 5666
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5667
	/* invalidate means busy screen hence upclock */
5668
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5669 5670
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5671 5672 5673 5674

	mutex_unlock(&dev_priv->drrs.mutex);
}

5675
/**
5676
 * intel_edp_drrs_flush - Restart Idleness DRRS
5677
 * @dev_priv: i915 device
5678 5679
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5680 5681 5682 5683
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5684 5685 5686
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5687 5688
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5689 5690 5691 5692
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5693
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5694 5695
		return;

5696
	cancel_delayed_work(&dev_priv->drrs.work);
5697

5698
	mutex_lock(&dev_priv->drrs.mutex);
5699 5700 5701 5702 5703
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5704 5705
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5706 5707

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5708 5709
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5710
	/* flush means busy screen hence upclock */
5711
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5712 5713
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5714 5715 5716 5717 5718 5719

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5720 5721 5722 5723 5724
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5748 5749 5750 5751 5752 5753 5754 5755
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5775
static struct drm_display_mode *
5776 5777
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5778 5779
{
	struct drm_connector *connector = &intel_connector->base;
5780
	struct drm_device *dev = connector->dev;
5781
	struct drm_i915_private *dev_priv = to_i915(dev);
5782 5783
	struct drm_display_mode *downclock_mode = NULL;

5784 5785 5786
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5787
	if (INTEL_GEN(dev_priv) <= 6) {
5788 5789 5790 5791 5792
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5793
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5794 5795 5796 5797
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5798
					(dev_priv, fixed_mode, connector);
5799 5800

	if (!downclock_mode) {
5801
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5802 5803 5804
		return NULL;
	}

5805
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5806

5807
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5808
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5809 5810 5811
	return downclock_mode;
}

5812
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5813
				     struct intel_connector *intel_connector)
5814 5815 5816
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5817 5818
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5819
	struct drm_i915_private *dev_priv = to_i915(dev);
5820
	struct drm_display_mode *fixed_mode = NULL;
5821
	struct drm_display_mode *downclock_mode = NULL;
5822 5823 5824
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5825
	enum pipe pipe = INVALID_PIPE;
5826 5827 5828 5829

	if (!is_edp(intel_dp))
		return true;

5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5843
	pps_lock(intel_dp);
5844 5845

	intel_dp_init_panel_power_timestamps(intel_dp);
5846
	intel_dp_pps_init(dev, intel_dp);
5847
	intel_edp_panel_vdd_sanitize(intel_dp);
5848

5849
	pps_unlock(intel_dp);
5850

5851
	/* Cache DPCD and EDID for edp. */
5852
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5853

5854
	if (!has_dpcd) {
5855 5856
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5857
		goto out_vdd_off;
5858 5859
	}

5860
	mutex_lock(&dev->mode_config.mutex);
5861
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5880 5881
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5882 5883 5884 5885 5886 5887 5888 5889
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5890
		if (fixed_mode) {
5891
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5892 5893 5894
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5895
	}
5896
	mutex_unlock(&dev->mode_config.mutex);
5897

5898
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5899 5900
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5901 5902 5903 5904 5905 5906

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5907
		pipe = vlv_active_pipe(intel_dp);
5908 5909 5910 5911 5912 5913 5914 5915 5916

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5917 5918
	}

5919
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5920
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5921
	intel_panel_setup_backlight(connector, pipe);
5922 5923

	return true;
5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5936 5937
}

5938
/* Set up the hotplug pin and aux power domain. */
5939 5940 5941 5942
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5943
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5944 5945 5946 5947

	switch (intel_dig_port->port) {
	case PORT_A:
		encoder->hpd_pin = HPD_PORT_A;
5948
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5949 5950 5951
		break;
	case PORT_B:
		encoder->hpd_pin = HPD_PORT_B;
5952
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5953 5954 5955
		break;
	case PORT_C:
		encoder->hpd_pin = HPD_PORT_C;
5956
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5957 5958 5959
		break;
	case PORT_D:
		encoder->hpd_pin = HPD_PORT_D;
5960
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5961 5962 5963
		break;
	case PORT_E:
		encoder->hpd_pin = HPD_PORT_E;
5964 5965 5966

		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5967 5968 5969 5970 5971 5972
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5973
bool
5974 5975
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5976
{
5977 5978 5979 5980
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5981
	struct drm_i915_private *dev_priv = to_i915(dev);
5982
	enum port port = intel_dig_port->port;
5983
	int type;
5984

5985 5986 5987 5988 5989
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5990 5991
	intel_dp_set_source_rates(intel_dp);

5992
	intel_dp->reset_link_params = true;
5993
	intel_dp->pps_pipe = INVALID_PIPE;
5994
	intel_dp->active_pipe = INVALID_PIPE;
5995

5996
	/* intel_dp vfuncs */
5997
	if (INTEL_GEN(dev_priv) >= 9)
5998
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5999
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6000
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6001
	else if (HAS_PCH_SPLIT(dev_priv))
6002 6003
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
6004
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
6005

6006
	if (INTEL_GEN(dev_priv) >= 9)
6007 6008
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
6009
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6010

6011
	if (HAS_DDI(dev_priv))
6012 6013
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6014 6015
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6016
	intel_dp->attached_connector = intel_connector;
6017

6018
	if (intel_dp_is_edp(dev_priv, port))
6019
		type = DRM_MODE_CONNECTOR_eDP;
6020 6021
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6022

6023 6024 6025
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6026 6027 6028 6029 6030 6031 6032 6033
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6034
	/* eDP only on port B and/or C on vlv/chv */
6035
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6036
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
6037 6038
		return false;

6039 6040 6041 6042
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6043
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6044 6045 6046 6047 6048
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6049 6050
	intel_dp_init_connector_port_info(intel_dig_port);

6051
	intel_dp_aux_init(intel_dp);
6052

6053
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6054
			  edp_panel_vdd_work);
6055

6056
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6057

6058
	if (HAS_DDI(dev_priv))
6059 6060 6061 6062
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6063
	/* init MST on ports that can support it */
6064
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
6065 6066 6067
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6068

6069
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6070 6071 6072
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6073
	}
6074

6075 6076
	intel_dp_add_properties(intel_dp, connector);

6077 6078 6079 6080
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6081
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6082 6083 6084
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6085 6086

	return true;
6087 6088 6089 6090 6091

fail:
	drm_connector_cleanup(connector);

	return false;
6092
}
6093

6094
bool intel_dp_init(struct drm_i915_private *dev_priv,
6095 6096
		   i915_reg_t output_reg,
		   enum port port)
6097 6098 6099 6100 6101 6102
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6103
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6104
	if (!intel_dig_port)
6105
		return false;
6106

6107
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6108 6109
	if (!intel_connector)
		goto err_connector_alloc;
6110 6111 6112 6113

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6114 6115 6116
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6117
		goto err_encoder_init;
6118

6119
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6120 6121
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6122
	intel_encoder->get_config = intel_dp_get_config;
6123
	intel_encoder->suspend = intel_dp_encoder_suspend;
6124
	if (IS_CHERRYVIEW(dev_priv)) {
6125
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6126 6127
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6128
		intel_encoder->post_disable = chv_post_disable_dp;
6129
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6130
	} else if (IS_VALLEYVIEW(dev_priv)) {
6131
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6132 6133
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6134
		intel_encoder->post_disable = vlv_post_disable_dp;
6135
	} else {
6136 6137
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6138
		if (INTEL_GEN(dev_priv) >= 5)
6139
			intel_encoder->post_disable = ilk_post_disable_dp;
6140
	}
6141

6142
	intel_dig_port->port = port;
6143
	intel_dig_port->dp.output_reg = output_reg;
6144
	intel_dig_port->max_lanes = 4;
6145

6146
	intel_encoder->type = INTEL_OUTPUT_DP;
6147
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6148
	if (IS_CHERRYVIEW(dev_priv)) {
6149 6150 6151 6152 6153 6154 6155
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6156
	intel_encoder->cloneable = 0;
6157
	intel_encoder->port = port;
6158

6159
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6160
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6161

S
Sudip Mukherjee 已提交
6162 6163 6164
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6165
	return true;
S
Sudip Mukherjee 已提交
6166 6167 6168

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6169
err_encoder_init:
S
Sudip Mukherjee 已提交
6170 6171 6172
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6173
	return false;
6174
}
6175 6176 6177

void intel_dp_mst_suspend(struct drm_device *dev)
{
6178
	struct drm_i915_private *dev_priv = to_i915(dev);
6179 6180 6181 6182
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6183
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6184 6185

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6186 6187
			continue;

6188 6189
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6190 6191 6192 6193 6194
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6195
	struct drm_i915_private *dev_priv = to_i915(dev);
6196 6197 6198
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6199
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6200
		int ret;
6201

6202 6203
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6204

6205 6206 6207
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6208 6209
	}
}