intel_dp.c 102.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

60 61 62 63 64 65 66
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 5, .m2 = 3 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

67 68 69 70 71 72 73 74 75
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
76 77 78
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
79 80
}

81
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
82
{
83 84 85
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
86 87
}

88 89
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
90
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
91 92
}

C
Chris Wilson 已提交
93
static void intel_dp_link_down(struct intel_dp *intel_dp);
94 95

static int
C
Chris Wilson 已提交
96
intel_dp_max_link_bw(struct intel_dp *intel_dp)
97
{
98
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
99 100 101 102 103

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
104 105 106
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
		max_link_bw = DP_LINK_BW_2_7;
		break;
107
	default:
108 109
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
110 111 112 113 114 115
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

133
static int
134
intel_dp_link_required(int pixel_clock, int bpp)
135
{
136
	return (pixel_clock * bpp + 9) / 10;
137 138
}

139 140 141 142 143 144
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

145 146 147 148
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
149
	struct intel_dp *intel_dp = intel_attached_dp(connector);
150 151
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
152 153
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
154

155 156
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
157 158
			return MODE_PANEL;

159
		if (mode->vdisplay > fixed_mode->vdisplay)
160
			return MODE_PANEL;
161 162

		target_clock = fixed_mode->clock;
163 164
	}

165 166 167 168 169 170 171
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
172
		return MODE_CLOCK_HIGH;
173 174 175 176

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

177 178 179
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

206 207 208 209 210 211 212
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

213 214 215 216
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

297 298
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
299
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
300 301
	struct drm_i915_private *dev_priv = dev->dev_private;

302
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
303 304 305 306
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
307
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
308 309
	struct drm_i915_private *dev_priv = dev->dev_private;

310
	return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
311 312
}

313 314 315
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
316
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
317
	struct drm_i915_private *dev_priv = dev->dev_private;
318

319 320
	if (!is_edp(intel_dp))
		return;
321

322
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
323 324
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
325 326
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
327 328 329
	}
}

330 331 332 333 334 335
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
336
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
337 338 339
	uint32_t status;
	bool done;

340
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
341
	if (has_aux_irq)
342
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
343
					  msecs_to_jiffies_timeout(10));
344 345 346 347 348 349 350 351 352 353
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

354 355
static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
				      int index)
356
{
357 358
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
359
	struct drm_i915_private *dev_priv = dev->dev_private;
360

361
	/* The clock divider is based off the hrawclk,
362 363
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
364 365 366
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
367
	 */
368
	if (IS_VALLEYVIEW(dev)) {
369
		return index ? 0 : 100;
370
	} else if (intel_dig_port->port == PORT_A) {
371 372
		if (index)
			return 0;
P
Paulo Zanoni 已提交
373
		if (HAS_DDI(dev))
374
			return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
375
		else if (IS_GEN6(dev) || IS_GEN7(dev))
376
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
377
		else
378
			return 225; /* eDP input clock at 450Mhz */
379 380
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
381 382 383 384 385
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
386
	} else if (HAS_PCH_SPLIT(dev)) {
387
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
388
	} else {
389
		return index ? 0 :intel_hrawclk(dev) / 2;
390
	}
391 392 393 394 395 396 397 398 399 400 401 402
}

static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
403
	uint32_t aux_clock_divider;
404 405
	int i, ret, recv_bytes;
	uint32_t status;
406
	int try, precharge, clock = 0;
407 408 409 410 411 412 413 414 415
	bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
416

417 418 419 420 421
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

422 423
	intel_aux_display_runtime_get(dev_priv);

424 425
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
426
		status = I915_READ_NOTRACE(ch_ctl);
427 428 429 430 431 432 433 434
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
435 436
		ret = -EBUSY;
		goto out;
437 438
	}

439 440 441 442 443 444
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
	while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
			I915_WRITE(ch_ctl,
				   DP_AUX_CH_CTL_SEND_BUSY |
				   (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
				   DP_AUX_CH_CTL_TIME_OUT_400us |
				   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
				   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
				   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
480
		if (status & DP_AUX_CH_CTL_DONE)
481 482 483 484
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
485
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
486 487
		ret = -EBUSY;
		goto out;
488 489 490 491 492
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
493
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
494
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
495 496
		ret = -EIO;
		goto out;
497
	}
498 499 500

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
501
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
502
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
503 504
		ret = -ETIMEDOUT;
		goto out;
505 506 507 508 509 510 511
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
512

513 514 515
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
516

517 518 519
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
520
	intel_aux_display_runtime_put(dev_priv);
521 522

	return ret;
523 524 525 526
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
527
intel_dp_aux_native_write(struct intel_dp *intel_dp,
528 529 530 531 532 533 534
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

535 536 537
	if (WARN_ON(send_bytes > 16))
		return -E2BIG;

538
	intel_dp_check_edp(intel_dp);
539 540
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
541
	msg[2] = address & 0xff;
542 543 544 545
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
546
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
547 548 549 550 551 552 553
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
554
			return -EIO;
555 556 557 558 559 560
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
561
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
562 563
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
564
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
565 566 567 568
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
569
intel_dp_aux_native_read(struct intel_dp *intel_dp,
570 571 572 573 574 575 576 577 578
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

579 580 581
	if (WARN_ON(recv_bytes > 19))
		return -E2BIG;

582
	intel_dp_check_edp(intel_dp);
583 584 585 586 587 588 589 590 591
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
592
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
593
				      reply, reply_bytes);
594 595 596
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
597 598 599 600 601 602 603 604 605
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
606
			return -EIO;
607 608 609 610
	}
}

static int
611 612
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
613
{
614
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
615 616 617
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
618 619 620
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
621
	unsigned retry;
622 623 624 625
	int msg_bytes;
	int reply_bytes;
	int ret;

626
	intel_dp_check_edp(intel_dp);
627 628 629 630 631 632 633 634
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
635

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

657 658 659 660
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
661
		if (ret < 0) {
662
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
663 664
			return ret;
		}
665 666 667 668 669 670 671 672 673 674 675

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
676 677 678 679 680 681 682 683 684 685 686 687
			/*
			 * For now, just give more slack to branch devices. We
			 * could check the DPCD for I2C bit rate capabilities,
			 * and if available, adjust the interval. We could also
			 * be more careful with DP-to-Legacy adapters where a
			 * long legacy cable may force very low I2C bit rates.
			 */
			if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			    DP_DWN_STRM_PORT_PRESENT)
				usleep_range(500, 600);
			else
				usleep_range(300, 400);
688 689 690 691 692 693 694
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

695 696 697 698 699 700 701
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
702
			DRM_DEBUG_KMS("aux_i2c nack\n");
703 704
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
705
			DRM_DEBUG_KMS("aux_i2c defer\n");
706 707 708
			udelay(100);
			break;
		default:
709
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
710 711 712
			return -EREMOTEIO;
		}
	}
713 714 715

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
716 717 718
}

static int
C
Chris Wilson 已提交
719
intel_dp_i2c_init(struct intel_dp *intel_dp,
720
		  struct intel_connector *intel_connector, const char *name)
721
{
722 723
	int	ret;

Z
Zhenyu Wang 已提交
724
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
725 726 727 728
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

729
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
730 731
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
732
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
733 734 735 736
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

737 738
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
739
	ironlake_edp_panel_vdd_off(intel_dp, false);
740
	return ret;
741 742
}

743 744 745 746 747
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
748 749
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
750 751

	if (IS_G4X(dev)) {
752 753
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
754 755 756
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
757 758
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
759
	} else if (IS_VALLEYVIEW(dev)) {
760 761
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
762
	}
763 764 765 766 767 768 769 770 771

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
772 773 774
	}
}

P
Paulo Zanoni 已提交
775
bool
776 777
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
778
{
779
	struct drm_device *dev = encoder->base.dev;
780
	struct drm_i915_private *dev_priv = dev->dev_private;
781 782
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
783
	enum port port = dp_to_dig_port(intel_dp)->port;
784
	struct intel_crtc *intel_crtc = encoder->new_crtc;
785
	struct intel_connector *intel_connector = intel_dp->attached_connector;
786
	int lane_count, clock;
787
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
C
Chris Wilson 已提交
788
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
789
	int bpp, mode_rate;
790
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
791
	int link_avail, link_clock;
792

793
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
794 795
		pipe_config->has_pch_encoder = true;

796
	pipe_config->has_dp_encoder = true;
797

798 799 800
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
801 802 803 804
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
805 806
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
807 808
	}

809
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
810 811
		return false;

812 813
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
814
		      max_lane_count, bws[max_clock], adjusted_mode->clock);
815

816 817
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
818
	bpp = pipe_config->pipe_bpp;
819 820 821
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
		DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
			      dev_priv->vbt.edp_bpp);
822
		bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
823
	}
824

825
	for (; bpp >= 6*3; bpp -= 2*3) {
826
		mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
827 828 829 830 831 832 833 834 835 836 837 838 839

		for (clock = 0; clock <= max_clock; clock++) {
			for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
840

841
	return false;
842

843
found:
844 845 846 847 848 849
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
850
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
851 852 853 854 855
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

856
	if (intel_dp->color_range)
857
		pipe_config->limited_color_range = true;
858

859 860
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
861
	pipe_config->pipe_bpp = bpp;
862
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
863

864 865
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
866
		      pipe_config->port_clock, bpp);
867 868
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
869

870
	intel_link_compute_m_n(bpp, lane_count,
871
			       adjusted_mode->clock, pipe_config->port_clock,
872
			       &pipe_config->dp_m_n);
873

874 875
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

876
	return true;
877 878
}

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
void intel_dp_init_link_config(struct intel_dp *intel_dp)
{
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
	/*
	 * Check for DPCD version > 1.1 and enhanced framing support
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	}
}

894
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
895
{
896 897 898
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
899 900 901
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

902
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
903 904 905
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

906
	if (crtc->config.port_clock == 162000) {
907 908 909 910
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
911
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
912
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
913 914
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
915
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
916
	}
917

918 919 920 921 922 923
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

924
static void intel_dp_mode_set(struct intel_encoder *encoder)
925
{
926
	struct drm_device *dev = encoder->base.dev;
927
	struct drm_i915_private *dev_priv = dev->dev_private;
928
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
929
	enum port port = dp_to_dig_port(intel_dp)->port;
930 931
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
932

933
	/*
K
Keith Packard 已提交
934
	 * There are four kinds of DP registers:
935 936
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
937 938
	 * 	SNB CPU
	 *	IVB CPU
939 940 941 942 943 944 945 946 947 948
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
949

950 951 952 953
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
954

955 956
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
957
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
958

959 960
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
961
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
962
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
963
		intel_write_eld(&encoder->base, adjusted_mode);
964
	}
965 966

	intel_dp_init_link_config(intel_dp);
967

968
	/* Split out the IBX/CPU vs CPT settings */
969

970
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
971 972 973 974 975 976 977 978 979
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

980
		intel_dp->DP |= crtc->pipe << 29;
981
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
982
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
983
			intel_dp->DP |= intel_dp->color_range;
984 985 986 987 988 989 990 991 992 993

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

994
		if (crtc->pipe == 1)
995 996 997
			intel_dp->DP |= DP_PIPEB_SELECT;
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
998
	}
999

1000
	if (port == PORT_A && !IS_VALLEYVIEW(dev))
1001
		ironlake_set_pll_cpu_edp(intel_dp);
1002 1003
}

1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
#define IDLE_ON_MASK		(PP_ON | 0 	  | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | 0 	  | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)

#define IDLE_OFF_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_OFF_VALUE		(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

#define IDLE_CYCLE_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
				       u32 mask,
				       u32 value)
1016
{
1017
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1018
	struct drm_i915_private *dev_priv = dev->dev_private;
1019 1020
	u32 pp_stat_reg, pp_ctrl_reg;

1021 1022
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1023

1024
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1025 1026 1027
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1028

1029
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1030
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1031 1032
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1033
	}
1034
}
1035

1036 1037 1038 1039
static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
	ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1040 1041
}

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
	ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
}

static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
	ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
}


1055 1056 1057 1058
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1059
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1060
{
1061 1062 1063
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1064

1065
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1066 1067 1068
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1069 1070
}

1071
void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
1072
{
1073
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1074 1075
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1076
	u32 pp_stat_reg, pp_ctrl_reg;
1077

1078 1079
	if (!is_edp(intel_dp))
		return;
1080
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
1081

1082 1083 1084 1085
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
1086

1087 1088 1089 1090 1091
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

1092 1093 1094
	if (!ironlake_edp_have_panel_power(intel_dp))
		ironlake_wait_panel_power_cycle(intel_dp);

1095
	pp = ironlake_get_pp_control(intel_dp);
1096
	pp |= EDP_FORCE_VDD;
1097

1098 1099
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1100 1101 1102 1103 1104

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1105 1106 1107 1108
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
1109
		DRM_DEBUG_KMS("eDP was not running\n");
1110 1111
		msleep(intel_dp->panel_power_up_delay);
	}
1112 1113
}

1114
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
1115
{
1116
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1117 1118
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1119
	u32 pp_stat_reg, pp_ctrl_reg;
1120

1121 1122
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1123
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
1124
		pp = ironlake_get_pp_control(intel_dp);
1125 1126
		pp &= ~EDP_FORCE_VDD;

1127 1128
		pp_stat_reg = _pp_ctrl_reg(intel_dp);
		pp_ctrl_reg = _pp_stat_reg(intel_dp);
1129 1130 1131

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1132

1133 1134 1135
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1136
		msleep(intel_dp->panel_power_down_delay);
1137 1138
	}
}
1139

1140 1141 1142 1143
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1144
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1145

1146
	mutex_lock(&dev->mode_config.mutex);
1147
	ironlake_panel_vdd_off_sync(intel_dp);
1148
	mutex_unlock(&dev->mode_config.mutex);
1149 1150
}

1151
void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1152
{
1153 1154
	if (!is_edp(intel_dp))
		return;
1155

1156 1157
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1158

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1172 1173
}

1174
void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1175
{
1176
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1177
	struct drm_i915_private *dev_priv = dev->dev_private;
1178
	u32 pp;
1179
	u32 pp_ctrl_reg;
1180

1181
	if (!is_edp(intel_dp))
1182
		return;
1183 1184 1185 1186 1187

	DRM_DEBUG_KMS("Turn eDP power on\n");

	if (ironlake_edp_have_panel_power(intel_dp)) {
		DRM_DEBUG_KMS("eDP power already on\n");
1188
		return;
1189
	}
1190

1191
	ironlake_wait_panel_power_cycle(intel_dp);
1192

1193
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1194
	pp = ironlake_get_pp_control(intel_dp);
1195 1196 1197
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1198 1199
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1200
	}
1201

1202
	pp |= POWER_TARGET_ON;
1203 1204 1205
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1206 1207
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1208

1209
	ironlake_wait_panel_on(intel_dp);
1210

1211 1212
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1213 1214
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1215
	}
1216 1217
}

1218
void ironlake_edp_panel_off(struct intel_dp *intel_dp)
1219
{
1220
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1221
	struct drm_i915_private *dev_priv = dev->dev_private;
1222
	u32 pp;
1223
	u32 pp_ctrl_reg;
1224

1225 1226
	if (!is_edp(intel_dp))
		return;
1227

1228
	DRM_DEBUG_KMS("Turn eDP power off\n");
1229

1230
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1231

1232
	pp = ironlake_get_pp_control(intel_dp);
1233 1234 1235
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
	pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1236

1237
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1238 1239 1240

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1241

1242 1243
	intel_dp->want_panel_vdd = false;

1244
	ironlake_wait_panel_off(intel_dp);
1245 1246
}

1247
void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1248
{
1249 1250
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1251
	struct drm_i915_private *dev_priv = dev->dev_private;
1252
	int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
1253
	u32 pp;
1254
	u32 pp_ctrl_reg;
1255

1256 1257 1258
	if (!is_edp(intel_dp))
		return;

1259
	DRM_DEBUG_KMS("\n");
1260 1261 1262 1263 1264 1265
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1266
	msleep(intel_dp->backlight_on_delay);
1267
	pp = ironlake_get_pp_control(intel_dp);
1268
	pp |= EDP_BLC_ENABLE;
1269

1270
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1271 1272 1273

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1274 1275

	intel_panel_enable_backlight(dev, pipe);
1276 1277
}

1278
void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1279
{
1280
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1281 1282
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1283
	u32 pp_ctrl_reg;
1284

1285 1286 1287
	if (!is_edp(intel_dp))
		return;

1288 1289
	intel_panel_disable_backlight(dev);

1290
	DRM_DEBUG_KMS("\n");
1291
	pp = ironlake_get_pp_control(intel_dp);
1292
	pp &= ~EDP_BLC_ENABLE;
1293

1294
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1295 1296 1297

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1298
	msleep(intel_dp->backlight_off_delay);
1299
}
1300

1301
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1302
{
1303 1304 1305
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1306 1307 1308
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1309 1310 1311
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1312 1313
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1314 1315 1316 1317 1318 1319 1320 1321 1322
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1323 1324
	POSTING_READ(DP_A);
	udelay(200);
1325 1326
}

1327
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1328
{
1329 1330 1331
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1332 1333 1334
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1335 1336 1337
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1338
	dpa_ctl = I915_READ(DP_A);
1339 1340 1341 1342 1343 1344 1345
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1346
	dpa_ctl &= ~DP_PLL_ENABLE;
1347
	I915_WRITE(DP_A, dpa_ctl);
1348
	POSTING_READ(DP_A);
1349 1350 1351
	udelay(200);
}

1352
/* If the sink supports it, try to set the power state appropriately */
1353
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1382 1383
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1384
{
1385
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1386
	enum port port = dp_to_dig_port(intel_dp)->port;
1387 1388 1389 1390 1391 1392 1393
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

1394
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1395
		*pipe = PORT_TO_PIPE_CPT(tmp);
1396
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1425 1426 1427
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1428

1429 1430
	return true;
}
1431

1432 1433 1434 1435 1436
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1437 1438 1439 1440
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1441
	int dotclock;
1442

1443 1444 1445 1446 1447 1448
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		tmp = I915_READ(intel_dp->output_reg);
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1449

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1460

1461 1462 1463 1464 1465
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1466 1467

	pipe_config->adjusted_mode.flags |= flags;
1468

1469 1470 1471 1472
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1473
	if (port == PORT_A) {
1474 1475 1476 1477 1478
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1479 1480 1481 1482 1483 1484 1485 1486

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

	pipe_config->adjusted_mode.clock = dotclock;
1487 1488
}

1489 1490 1491 1492 1493 1494
static bool is_edp_psr(struct intel_dp *intel_dp)
{
	return is_edp(intel_dp) &&
		intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
}

R
Rodrigo Vivi 已提交
1495 1496 1497 1498
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1499
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1500 1501
		return false;

1502
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1552
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
R
Rodrigo Vivi 已提交
1553 1554 1555 1556 1557 1558 1559 1560 1561
		   EDP_PSR_DEBUG_MASK_HPD);

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1562
	uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
R
Rodrigo Vivi 已提交
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
		intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
					    DP_PSR_ENABLE &
					    ~DP_PSR_MAIN_LINK_ACTIVE);
	else
		intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
					    DP_PSR_ENABLE |
					    DP_PSR_MAIN_LINK_ACTIVE);

	/* Setup AUX registers */
1577 1578 1579
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

1602
	I915_WRITE(EDP_PSR_CTL(dev), val |
R
Rodrigo Vivi 已提交
1603 1604 1605 1606 1607 1608
		   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

1619
	if (!HAS_PSR(dev)) {
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		dev_priv->no_psr_reason = PSR_NO_SOURCE;
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		dev_priv->no_psr_reason = PSR_HSW_NOT_DDIA;
		return false;
	}

	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		dev_priv->no_psr_reason = PSR_NO_SINK;
		return false;
	}

1638 1639 1640 1641 1642 1643
	if (!i915_enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		dev_priv->no_psr_reason = PSR_MODULE_PARAM;
		return false;
	}

1644 1645 1646 1647 1648 1649 1650 1651
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1652
	if (!intel_crtc_active(crtc)) {
1653 1654 1655 1656 1657
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
		return false;
	}

1658
	obj = to_intel_framebuffer(crtc->fb)->obj;
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		dev_priv->no_psr_reason = PSR_NOT_TILED;
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		dev_priv->no_psr_reason = PSR_SPRITE_ENABLED;
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		dev_priv->no_psr_reason = PSR_S3D_ENABLED;
		return false;
	}

1679
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1680 1681 1682 1683 1684 1685 1686 1687
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		dev_priv->no_psr_reason = PSR_INTERLACED_ENABLED;
		return false;
	}

	return true;
}

1688
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1689 1690 1691
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1692 1693
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1706 1707 1708 1709 1710 1711 1712 1713 1714
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1715 1716 1717 1718 1719 1720 1721 1722
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

1723 1724
	I915_WRITE(EDP_PSR_CTL(dev),
		   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
1725 1726

	/* Wait till PSR is idle */
1727
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
R
Rodrigo Vivi 已提交
1728 1729 1730 1731
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

			if (!is_edp_psr(intel_dp))
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1752
static void intel_disable_dp(struct intel_encoder *encoder)
1753
{
1754
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1755 1756
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1757 1758 1759 1760

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
	ironlake_edp_panel_vdd_on(intel_dp);
1761
	ironlake_edp_backlight_off(intel_dp);
1762
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1763
	ironlake_edp_panel_off(intel_dp);
1764 1765

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1766
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1767
		intel_dp_link_down(intel_dp);
1768 1769
}

1770
static void intel_post_disable_dp(struct intel_encoder *encoder)
1771
{
1772
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1773
	enum port port = dp_to_dig_port(intel_dp)->port;
1774
	struct drm_device *dev = encoder->base.dev;
1775

1776
	if (port == PORT_A || IS_VALLEYVIEW(dev)) {
1777
		intel_dp_link_down(intel_dp);
1778 1779
		if (!IS_VALLEYVIEW(dev))
			ironlake_edp_pll_off(intel_dp);
1780
	}
1781 1782
}

1783
static void intel_enable_dp(struct intel_encoder *encoder)
1784
{
1785 1786 1787 1788
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1789

1790 1791
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1792

1793
	ironlake_edp_panel_vdd_on(intel_dp);
1794
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1795
	intel_dp_start_link_train(intel_dp);
1796
	ironlake_edp_panel_on(intel_dp);
1797
	ironlake_edp_panel_vdd_off(intel_dp, true);
1798
	intel_dp_complete_link_train(intel_dp);
1799
	intel_dp_stop_link_train(intel_dp);
1800
}
1801

1802 1803
static void g4x_enable_dp(struct intel_encoder *encoder)
{
1804 1805
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1806
	intel_enable_dp(encoder);
1807
	ironlake_edp_backlight_on(intel_dp);
1808
}
1809

1810 1811
static void vlv_enable_dp(struct intel_encoder *encoder)
{
1812 1813 1814
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	ironlake_edp_backlight_on(intel_dp);
1815 1816
}

1817
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
1818 1819 1820 1821 1822 1823 1824 1825 1826
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

	if (dport->port == PORT_A)
		ironlake_edp_pll_on(intel_dp);
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1827
{
1828
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1829
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1830
	struct drm_device *dev = encoder->base.dev;
1831
	struct drm_i915_private *dev_priv = dev->dev_private;
1832 1833 1834
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	int port = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
1835
	struct edp_power_seq power_seq;
1836
	u32 val;
1837

1838
	mutex_lock(&dev_priv->dpio_lock);
1839

1840
	val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
1841 1842 1843 1844 1845 1846
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1847 1848 1849
	vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
1850

1851 1852
	mutex_unlock(&dev_priv->dpio_lock);

1853 1854 1855 1856 1857
	/* init power sequencer on this pipe and port */
	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);

1858 1859 1860
	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, port);
1861 1862
}

1863
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
1864 1865 1866 1867
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1868 1869
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1870
	int port = vlv_dport_to_channel(dport);
1871
	int pipe = intel_crtc->pipe;
1872 1873

	/* Program Tx lane resets to default */
1874
	mutex_lock(&dev_priv->dpio_lock);
1875
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
1876 1877
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1878
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
1879 1880 1881 1882 1883 1884
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1885 1886 1887
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
1888
	mutex_unlock(&dev_priv->dpio_lock);
1889 1890 1891
}

/*
1892 1893
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1894 1895
 */
static bool
1896 1897
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1898
{
1899 1900
	int ret, i;

1901 1902 1903 1904
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1905
	for (i = 0; i < 3; i++) {
1906 1907 1908
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1909 1910 1911
			return true;
		msleep(1);
	}
1912

1913
	return false;
1914 1915 1916 1917 1918 1919 1920
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1921
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1922
{
1923 1924
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
1925
					      link_status,
1926
					      DP_LINK_STATUS_SIZE);
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
}

#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1947
intel_dp_voltage_max(struct intel_dp *intel_dp)
1948
{
1949
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1950
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1951

1952 1953
	if (IS_VALLEYVIEW(dev))
		return DP_TRAIN_VOLTAGE_SWING_1200;
1954
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
1955
		return DP_TRAIN_VOLTAGE_SWING_800;
1956
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
1957 1958 1959 1960 1961 1962 1963 1964
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
1965
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1966
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1967

1968
	if (HAS_DDI(dev)) {
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1992
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2014 2015 2016
	}
}

2017 2018 2019 2020 2021
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2022 2023
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2024 2025 2026
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2027
	int port = vlv_dport_to_channel(dport);
2028
	int pipe = intel_crtc->pipe;
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2103
	mutex_lock(&dev_priv->dpio_lock);
2104 2105 2106
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
2107
			 uniqtranscale_reg_value);
2108 2109 2110 2111
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x80000000);
2112
	mutex_unlock(&dev_priv->dpio_lock);
2113 2114 2115 2116

	return 0;
}

2117
static void
2118
intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2119 2120 2121 2122
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2123 2124
	uint8_t voltage_max;
	uint8_t preemph_max;
2125

2126
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2127 2128
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2129 2130 2131 2132 2133 2134 2135

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2136
	voltage_max = intel_dp_voltage_max(intel_dp);
2137 2138
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2139

K
Keith Packard 已提交
2140 2141 2142
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2143 2144

	for (lane = 0; lane < 4; lane++)
2145
		intel_dp->train_set[lane] = v | p;
2146 2147 2148
}

static uint32_t
2149
intel_gen4_signal_levels(uint8_t train_set)
2150
{
2151
	uint32_t	signal_levels = 0;
2152

2153
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2168
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2186 2187 2188 2189
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2190 2191 2192
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2193
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2194 2195 2196 2197
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2198
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2199 2200
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2201
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2202 2203
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2204
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2205 2206
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2207
	default:
2208 2209 2210
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2211 2212 2213
	}
}

K
Keith Packard 已提交
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2245 2246
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2247
intel_hsw_signal_levels(uint8_t train_set)
2248
{
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2260

2261 2262 2263 2264 2265 2266
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2267

2268 2269 2270 2271 2272 2273 2274 2275
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2276 2277 2278
	}
}

2279 2280 2281 2282 2283
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2284
	enum port port = intel_dig_port->port;
2285 2286 2287 2288
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2289
	if (HAS_DDI(dev)) {
2290 2291
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2292 2293 2294
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2295
	} else if (IS_GEN7(dev) && port == PORT_A) {
2296 2297
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2298
	} else if (IS_GEN6(dev) && port == PORT_A) {
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2311
static bool
C
Chris Wilson 已提交
2312
intel_dp_set_link_train(struct intel_dp *intel_dp,
2313
			uint32_t dp_reg_value,
2314
			uint8_t dp_train_pat)
2315
{
2316 2317
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2318
	struct drm_i915_private *dev_priv = dev->dev_private;
2319
	enum port port = intel_dig_port->port;
2320 2321
	int ret;

2322
	if (HAS_DDI(dev)) {
2323
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2346
		I915_WRITE(DP_TP_CTL(port), temp);
2347

2348
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
		dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		dp_reg_value &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		}
	}

C
Chris Wilson 已提交
2387 2388
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
2389

C
Chris Wilson 已提交
2390
	intel_dp_aux_native_write_1(intel_dp,
2391 2392 2393
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

2394 2395 2396 2397 2398 2399 2400 2401 2402
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
						DP_TRAINING_LANE0_SET,
						intel_dp->train_set,
						intel_dp->lane_count);
		if (ret != intel_dp->lane_count)
			return false;
	}
2403 2404 2405 2406

	return true;
}

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2438
/* Enable corresponding port and start training pattern 1 */
2439
void
2440
intel_dp_start_link_train(struct intel_dp *intel_dp)
2441
{
2442
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2443
	struct drm_device *dev = encoder->dev;
2444 2445
	int i;
	uint8_t voltage;
2446
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2447
	uint32_t DP = intel_dp->DP;
2448

P
Paulo Zanoni 已提交
2449
	if (HAS_DDI(dev))
2450 2451
		intel_ddi_prepare_link_retrain(encoder);

2452 2453 2454 2455
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
2456 2457

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2458

2459
	memset(intel_dp->train_set, 0, 4);
2460
	voltage = 0xff;
2461 2462
	voltage_tries = 0;
	loop_tries = 0;
2463
	for (;;) {
2464
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
2465
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
2466 2467

		intel_dp_set_signal_levels(intel_dp, &DP);
2468

2469
		/* Set training pattern 1 */
2470
		if (!intel_dp_set_link_train(intel_dp, DP,
2471 2472
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
2473 2474
			break;

2475
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2476 2477
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2478
			break;
2479
		}
2480

2481
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2482
			DRM_DEBUG_KMS("clock recovery OK\n");
2483 2484 2485 2486 2487 2488
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2489
				break;
2490
		if (i == intel_dp->lane_count) {
2491 2492
			++loop_tries;
			if (loop_tries == 5) {
2493 2494 2495 2496 2497 2498 2499
				DRM_DEBUG_KMS("too many full retries, give up\n");
				break;
			}
			memset(intel_dp->train_set, 0, 4);
			voltage_tries = 0;
			continue;
		}
2500

2501
		/* Check to see if we've tried the same voltage 5 times */
2502
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2503
			++voltage_tries;
2504 2505 2506 2507 2508 2509 2510
			if (voltage_tries == 5) {
				DRM_DEBUG_KMS("too many voltage retries, give up\n");
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2511

2512
		/* Compute new intel_dp->train_set as requested by target */
2513
		intel_get_adjust_train(intel_dp, link_status);
2514 2515
	}

2516 2517 2518
	intel_dp->DP = DP;
}

2519
void
2520 2521 2522
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2523
	int tries, cr_tries;
2524 2525
	uint32_t DP = intel_dp->DP;

2526 2527
	/* channel equalization */
	tries = 0;
2528
	cr_tries = 0;
2529 2530
	channel_eq = false;
	for (;;) {
2531
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
2532

2533 2534 2535 2536 2537 2538
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

2539
		intel_dp_set_signal_levels(intel_dp, &DP);
2540

2541
		/* channel eq pattern */
2542
		if (!intel_dp_set_link_train(intel_dp, DP,
2543 2544
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
2545 2546
			break;

2547
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2548
		if (!intel_dp_get_link_status(intel_dp, link_status))
2549 2550
			break;

2551
		/* Make sure clock is still ok */
2552
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2553 2554 2555 2556 2557
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

2558
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2559 2560 2561
			channel_eq = true;
			break;
		}
2562

2563 2564 2565 2566 2567 2568 2569 2570
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
2571

2572
		/* Compute new intel_dp->train_set as requested by target */
2573
		intel_get_adjust_train(intel_dp, link_status);
2574
		++tries;
2575
	}
2576

2577 2578 2579 2580
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

2581
	if (channel_eq)
M
Masanari Iida 已提交
2582
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
2583

2584 2585 2586 2587 2588 2589
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
	intel_dp_set_link_train(intel_dp, intel_dp->DP,
				DP_TRAINING_PATTERN_DISABLE);
2590 2591 2592
}

static void
C
Chris Wilson 已提交
2593
intel_dp_link_down(struct intel_dp *intel_dp)
2594
{
2595
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2596
	enum port port = intel_dig_port->port;
2597
	struct drm_device *dev = intel_dig_port->base.base.dev;
2598
	struct drm_i915_private *dev_priv = dev->dev_private;
2599 2600
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2601
	uint32_t DP = intel_dp->DP;
2602

2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2618
	if (HAS_DDI(dev))
2619 2620
		return;

2621
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2622 2623
		return;

2624
	DRM_DEBUG_KMS("\n");
2625

2626
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2627
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2628
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2629 2630
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2631
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2632
	}
2633
	POSTING_READ(intel_dp->output_reg);
2634

2635 2636
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2637

2638
	if (HAS_PCH_IBX(dev) &&
2639
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2640
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2641

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2656 2657 2658 2659
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2660 2661 2662
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2663
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2664 2665
	}

2666
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2667 2668
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2669
	msleep(intel_dp->panel_power_down_delay);
2670 2671
}

2672 2673
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2674
{
2675 2676
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2677
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2678 2679
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2680

2681 2682 2683 2684
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2685 2686 2687
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

2688 2689
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
2690 2691 2692 2693 2694 2695 2696 2697
	if (is_edp(intel_dp)) {
		intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
					       intel_dp->psr_dpcd,
					       sizeof(intel_dp->psr_dpcd));
		if (is_edp_psr(intel_dp))
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2711 2712
}

2713 2714 2715 2716 2717 2718 2719 2720
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

D
Daniel Vetter 已提交
2721 2722
	ironlake_edp_panel_vdd_on(intel_dp);

2723 2724 2725 2726 2727 2728 2729
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2730 2731

	ironlake_edp_panel_vdd_off(intel_dp, false);
2732 2733
}

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2752
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
2753 2754
}

2755 2756 2757 2758 2759 2760 2761 2762 2763
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
2764
void
C
Chris Wilson 已提交
2765
intel_dp_check_link_status(struct intel_dp *intel_dp)
2766
{
2767
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
2768
	u8 sink_irq_vector;
2769
	u8 link_status[DP_LINK_STATUS_SIZE];
2770

2771
	if (!intel_encoder->connectors_active)
2772
		return;
2773

2774
	if (WARN_ON(!intel_encoder->base.crtc))
2775 2776
		return;

2777
	/* Try to read receiver status if the link appears to be up */
2778
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
C
Chris Wilson 已提交
2779
		intel_dp_link_down(intel_dp);
2780 2781 2782
		return;
	}

2783
	/* Now read the DPCD to see if it's actually running */
2784
	if (!intel_dp_get_dpcd(intel_dp)) {
2785 2786 2787 2788
		intel_dp_link_down(intel_dp);
		return;
	}

2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2803
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2804
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2805
			      drm_get_encoder_name(&intel_encoder->base));
2806 2807
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
2808
		intel_dp_stop_link_train(intel_dp);
2809
	}
2810 2811
}

2812
/* XXX this is probably wrong for multiple downstream ports */
2813
static enum drm_connector_status
2814
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2815
{
2816 2817 2818 2819 2820 2821 2822 2823 2824
	uint8_t *dpcd = intel_dp->dpcd;
	bool hpd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
2825
		return connector_status_connected;
2826 2827 2828 2829

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
	hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
	if (hpd) {
2830
		uint8_t reg;
2831
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
2832
						    &reg, 1))
2833
			return connector_status_unknown;
2834 2835
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
2836 2837 2838 2839
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
2840
		return connector_status_connected;
2841 2842 2843 2844 2845 2846 2847 2848

	/* Well we tried, say unknown for unreliable port types */
	type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
	if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
		return connector_status_unknown;

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
2849
	return connector_status_disconnected;
2850 2851
}

2852
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2853
ironlake_dp_detect(struct intel_dp *intel_dp)
2854
{
2855
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2856 2857
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2858 2859
	enum drm_connector_status status;

2860 2861
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
2862
		status = intel_panel_detect(dev);
2863 2864 2865 2866
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
2867

2868 2869 2870
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

2871
	return intel_dp_detect_dpcd(intel_dp);
2872 2873
}

2874
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2875
g4x_dp_detect(struct intel_dp *intel_dp)
2876
{
2877
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2878
	struct drm_i915_private *dev_priv = dev->dev_private;
2879
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2880
	uint32_t bit;
2881

2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

2892 2893
	switch (intel_dig_port->port) {
	case PORT_B:
2894
		bit = PORTB_HOTPLUG_LIVE_STATUS;
2895
		break;
2896
	case PORT_C:
2897
		bit = PORTC_HOTPLUG_LIVE_STATUS;
2898
		break;
2899
	case PORT_D:
2900
		bit = PORTD_HOTPLUG_LIVE_STATUS;
2901 2902 2903 2904 2905
		break;
	default:
		return connector_status_unknown;
	}

2906
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2907 2908
		return connector_status_disconnected;

2909
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
2910 2911
}

2912 2913 2914
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2915
	struct intel_connector *intel_connector = to_intel_connector(connector);
2916

2917 2918 2919 2920 2921 2922 2923
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		struct edid *edid;
		int size;

		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
2924 2925
			return NULL;

2926
		size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
2927
		edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
2928 2929 2930 2931 2932
		if (!edid)
			return NULL;

		return edid;
	}
2933

2934
	return drm_get_edid(connector, adapter);
2935 2936 2937 2938 2939
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2940
	struct intel_connector *intel_connector = to_intel_connector(connector);
2941

2942 2943 2944 2945 2946 2947 2948 2949
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
2950 2951
	}

2952
	return intel_ddc_get_modes(connector, adapter);
2953 2954
}

Z
Zhenyu Wang 已提交
2955 2956 2957 2958
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2959 2960
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2961
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
2962 2963 2964
	enum drm_connector_status status;
	struct edid *edid = NULL;

2965 2966 2967
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

Z
Zhenyu Wang 已提交
2968 2969 2970 2971 2972 2973
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
2974

Z
Zhenyu Wang 已提交
2975 2976 2977
	if (status != connector_status_connected)
		return status;

2978 2979
	intel_dp_probe_oui(intel_dp);

2980 2981
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
2982
	} else {
2983
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2984 2985 2986 2987
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
2988 2989
	}

2990 2991
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Z
Zhenyu Wang 已提交
2992
	return connector_status_connected;
2993 2994 2995 2996
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
2997
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2998
	struct intel_connector *intel_connector = to_intel_connector(connector);
2999
	struct drm_device *dev = connector->dev;
3000
	int ret;
3001 3002 3003 3004

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3005
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
3006
	if (ret)
3007 3008
		return ret;

3009
	/* if eDP has no EDID, fall back to fixed mode */
3010
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3011
		struct drm_display_mode *mode;
3012 3013
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3014
		if (mode) {
3015 3016 3017 3018 3019
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3020 3021
}

3022 3023 3024 3025 3026 3027 3028
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

3029
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
3030 3031 3032 3033 3034 3035 3036 3037
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

3038 3039 3040 3041 3042
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3043
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3044
	struct intel_connector *intel_connector = to_intel_connector(connector);
3045 3046
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3047 3048
	int ret;

3049
	ret = drm_object_property_set_value(&connector->base, property, val);
3050 3051 3052
	if (ret)
		return ret;

3053
	if (property == dev_priv->force_audio_property) {
3054 3055 3056 3057
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3058 3059
			return 0;

3060
		intel_dp->force_audio = i;
3061

3062
		if (i == HDMI_AUDIO_AUTO)
3063 3064
			has_audio = intel_dp_detect_audio(connector);
		else
3065
			has_audio = (i == HDMI_AUDIO_ON);
3066 3067

		if (has_audio == intel_dp->has_audio)
3068 3069
			return 0;

3070
		intel_dp->has_audio = has_audio;
3071 3072 3073
		goto done;
	}

3074
	if (property == dev_priv->broadcast_rgb_property) {
3075 3076 3077
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3093 3094 3095 3096 3097

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3098 3099 3100
		goto done;
	}

3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3117 3118 3119
	return -EINVAL;

done:
3120 3121
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3122 3123 3124 3125

	return 0;
}

3126
static void
3127
intel_dp_connector_destroy(struct drm_connector *connector)
3128
{
3129
	struct intel_connector *intel_connector = to_intel_connector(connector);
3130

3131 3132 3133
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3134 3135 3136
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3137
		intel_panel_fini(&intel_connector->panel);
3138

3139 3140
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
3141
	kfree(connector);
3142 3143
}

P
Paulo Zanoni 已提交
3144
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3145
{
3146 3147
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3148
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3149 3150 3151

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
3152 3153
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3154
		mutex_lock(&dev->mode_config.mutex);
3155
		ironlake_panel_vdd_off_sync(intel_dp);
3156
		mutex_unlock(&dev->mode_config.mutex);
3157
	}
3158
	kfree(intel_dig_port);
3159 3160
}

3161
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3162
	.dpms = intel_connector_dpms,
3163 3164
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3165
	.set_property = intel_dp_set_property,
3166
	.destroy = intel_dp_connector_destroy,
3167 3168 3169 3170 3171
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3172
	.best_encoder = intel_best_encoder,
3173 3174 3175
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3176
	.destroy = intel_dp_encoder_destroy,
3177 3178
};

3179
static void
3180
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3181
{
3182
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3183

3184
	intel_dp_check_link_status(intel_dp);
3185
}
3186

3187 3188
/* Return which DP Port should be selected for Transcoder DP control */
int
3189
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3190 3191
{
	struct drm_device *dev = crtc->dev;
3192 3193
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3194

3195 3196
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3197

3198 3199
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3200
			return intel_dp->output_reg;
3201
	}
C
Chris Wilson 已提交
3202

3203 3204 3205
	return -1;
}

3206
/* check the VBT to see whether the eDP is on DP-D port */
3207
bool intel_dpd_is_edp(struct drm_device *dev)
3208 3209
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3210
	union child_device_config *p_child;
3211 3212
	int i;

3213
	if (!dev_priv->vbt.child_dev_num)
3214 3215
		return false;

3216 3217
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3218

3219 3220
		if (p_child->common.dvo_port == PORT_IDPD &&
		    p_child->common.device_type == DEVICE_TYPE_eDP)
3221 3222 3223 3224 3225
			return true;
	}
	return false;
}

3226 3227 3228
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3229 3230
	struct intel_connector *intel_connector = to_intel_connector(connector);

3231
	intel_attach_force_audio_property(connector);
3232
	intel_attach_broadcast_rgb_property(connector);
3233
	intel_dp->color_range_auto = true;
3234 3235 3236

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3237 3238
		drm_object_attach_property(
			&connector->base,
3239
			connector->dev->mode_config.scaling_mode_property,
3240 3241
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3242
	}
3243 3244
}

3245 3246
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3247 3248
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3249 3250 3251 3252
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3253
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
3254 3255

	if (HAS_PCH_SPLIT(dev)) {
3256
		pp_ctrl_reg = PCH_PP_CONTROL;
3257 3258 3259 3260
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3261 3262 3263 3264 3265 3266
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3267
	}
3268 3269 3270

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3271
	pp = ironlake_get_pp_control(intel_dp);
3272
	I915_WRITE(pp_ctrl_reg, pp);
3273

3274 3275 3276
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3297
	vbt = dev_priv->vbt.edp_pps;
3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3351 3352 3353 3354 3355 3356 3357 3358 3359
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3360 3361 3362 3363 3364
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3365 3366
	}

3367
	/* And finally store the new values in the power sequencer. */
3368 3369 3370 3371
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3372 3373
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3374
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3375
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3376 3377 3378 3379
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3380
	if (IS_VALLEYVIEW(dev)) {
3381 3382 3383 3384
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
3385 3386
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
3387
			port_sel = PANEL_PORT_SELECT_DPA;
3388
		else
3389
			port_sel = PANEL_PORT_SELECT_DPD;
3390 3391
	}

3392 3393 3394 3395 3396
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
3397 3398

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
3399 3400 3401
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
3402 3403
}

3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
				     struct intel_connector *intel_connector)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
	struct edp_power_seq power_seq = { 0 };
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

	if (!is_edp(intel_dp))
		return true;

	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);

	/* Cache DPCD and EDID for edp. */
	ironlake_edp_panel_vdd_on(intel_dp);
	has_dpcd = intel_dp_get_dpcd(intel_dp);
	ironlake_edp_panel_vdd_off(intel_dp, false);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);

	ironlake_edp_panel_vdd_on(intel_dp);
	edid = drm_get_edid(connector, &intel_dp->adapter);
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}

	ironlake_edp_panel_vdd_off(intel_dp, false);

	intel_panel_init(&intel_connector->panel, fixed_mode);
	intel_panel_setup_backlight(connector);

	return true;
}

3482
bool
3483 3484
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
3485
{
3486 3487 3488 3489
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
3490
	struct drm_i915_private *dev_priv = dev->dev_private;
3491
	enum port port = intel_dig_port->port;
3492
	const char *name = NULL;
3493
	int type, error;
3494

3495 3496
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
3497
	intel_dp->attached_connector = intel_connector;
3498

3499
	type = DRM_MODE_CONNECTOR_DisplayPort;
3500 3501 3502 3503
	/*
	 * FIXME : We need to initialize built-in panels before external panels.
	 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
	 */
3504 3505
	switch (port) {
	case PORT_A:
3506
		type = DRM_MODE_CONNECTOR_eDP;
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
		break;
	case PORT_C:
		if (IS_VALLEYVIEW(dev))
			type = DRM_MODE_CONNECTOR_eDP;
		break;
	case PORT_D:
		if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
			type = DRM_MODE_CONNECTOR_eDP;
		break;
	default:	/* silence GCC warning */
		break;
3518 3519
	}

3520 3521 3522 3523 3524 3525 3526 3527
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

3528 3529 3530 3531
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

3532
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
3533 3534 3535 3536 3537
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

3538 3539
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
			  ironlake_panel_vdd_work);
3540

3541
	intel_connector_attach_encoder(intel_connector, intel_encoder);
3542 3543
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
3544
	if (HAS_DDI(dev))
3545 3546 3547 3548
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
	intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
	if (HAS_DDI(dev)) {
		switch (intel_dig_port->port) {
		case PORT_A:
			intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
			break;
		case PORT_B:
			intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
			break;
		case PORT_C:
			intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
			break;
		case PORT_D:
			intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
			break;
		default:
			BUG();
		}
	}
3568

3569
	/* Set up the DDC bus. */
3570 3571
	switch (port) {
	case PORT_A:
3572
		intel_encoder->hpd_pin = HPD_PORT_A;
3573 3574 3575
		name = "DPDDC-A";
		break;
	case PORT_B:
3576
		intel_encoder->hpd_pin = HPD_PORT_B;
3577 3578 3579
		name = "DPDDC-B";
		break;
	case PORT_C:
3580
		intel_encoder->hpd_pin = HPD_PORT_C;
3581 3582 3583
		name = "DPDDC-C";
		break;
	case PORT_D:
3584
		intel_encoder->hpd_pin = HPD_PORT_D;
3585 3586 3587
		name = "DPDDC-D";
		break;
	default:
3588
		BUG();
3589 3590
	}

3591 3592 3593
	error = intel_dp_i2c_init(intel_dp, intel_connector, name);
	WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
	     error, port_name(port));
3594

R
Rodrigo Vivi 已提交
3595 3596
	intel_dp->psr_setup_done = false;

3597
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
3598 3599 3600 3601 3602 3603 3604
		i2c_del_adapter(&intel_dp->adapter);
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
			mutex_lock(&dev->mode_config.mutex);
			ironlake_panel_vdd_off_sync(intel_dp);
			mutex_unlock(&dev->mode_config.mutex);
		}
3605 3606
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
3607
		return false;
3608
	}
3609

3610 3611
	intel_dp_add_properties(intel_dp, connector);

3612 3613 3614 3615 3616 3617 3618 3619
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
3620 3621

	return true;
3622
}
3623 3624 3625 3626 3627 3628 3629 3630 3631

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

3632
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
3633 3634 3635
	if (!intel_dig_port)
		return;

3636
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

3648
	intel_encoder->compute_config = intel_dp_compute_config;
3649
	intel_encoder->mode_set = intel_dp_mode_set;
P
Paulo Zanoni 已提交
3650 3651 3652
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
3653
	intel_encoder->get_config = intel_dp_get_config;
3654
	if (IS_VALLEYVIEW(dev)) {
3655
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
3656 3657 3658
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
	} else {
3659 3660
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
3661
	}
3662

3663
	intel_dig_port->port = port;
3664 3665
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
3666
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3667 3668 3669 3670
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
	intel_encoder->hot_plug = intel_dp_hot_plug;

3671 3672 3673
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
3674
		kfree(intel_connector);
3675
	}
3676
}