intel_dp.c 169.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135 136 137 138
static unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

139 140
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
141
{
142
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
143 144 145 146

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
147
	case DP_LINK_BW_5_4:
148
		break;
149
	default:
150 151
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
152 153 154 155 156 157
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

158 159 160 161 162
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

163
	source_max = intel_dig_port->max_lanes;
164 165 166 167 168
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

186
static int
187
intel_dp_link_required(int pixel_clock, int bpp)
188
{
189
	return (pixel_clock * bpp + 9) / 10;
190 191
}

192 193 194 195 196 197
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

198
static enum drm_mode_status
199 200 201
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
202
	struct intel_dp *intel_dp = intel_attached_dp(connector);
203 204
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
205 206
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
207
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
208

209 210
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
211 212
			return MODE_PANEL;

213
		if (mode->vdisplay > fixed_mode->vdisplay)
214
			return MODE_PANEL;
215 216

		target_clock = fixed_mode->clock;
217 218
	}

219
	max_link_clock = intel_dp_max_link_rate(intel_dp);
220
	max_lanes = intel_dp_max_lane_count(intel_dp);
221 222 223 224

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

225
	if (mode_rate > max_rate || target_clock > max_dotclk)
226
		return MODE_CLOCK_HIGH;
227 228 229 230

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

231 232 233
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

234 235 236
	return MODE_OK;
}

237
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
238 239 240 241 242 243 244 245 246 247 248
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

249
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
250 251 252 253 254 255 256 257
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

258 259
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
260
				    struct intel_dp *intel_dp);
261 262
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
263
					      struct intel_dp *intel_dp);
264

265 266 267 268 269 270 271 272 273 274 275 276
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
277
	power_domain = intel_display_port_aux_power_domain(encoder);
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

293
	power_domain = intel_display_port_aux_power_domain(encoder);
294 295 296
	intel_display_power_put(dev_priv, power_domain);
}

297 298 299 300 301 302 303
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
304 305 306
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

330 331 332 333 334 335
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
336 337 338 339
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

340 341 342 343 344 345
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
346
	}
347

348 349 350 351 352 353 354 355 356 357 358 359 360 361
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
362

363
	if (!pll_enabled) {
364
		vlv_force_pll_off(dev, pipe);
365 366 367 368

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
369 370
}

371 372 373 374 375 376
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
377 378
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
379
	enum pipe pipe;
380

V
Ville Syrjälä 已提交
381
	lockdep_assert_held(&dev_priv->pps_mutex);
382

383 384 385
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

386 387 388 389 390 391 392
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
393
	for_each_intel_encoder(dev, encoder) {
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
410 411 412
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
413

414 415
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
416 417 418 419 420 421

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
422 423
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
424

425 426 427 428 429
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
430 431 432 433

	return intel_dp->pps_pipe;
}

434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
454

455
static enum pipe
456 457 458
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
459 460
{
	enum pipe pipe;
461 462 463 464

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
465 466 467 468

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

469 470 471
		if (!pipe_check(dev_priv, pipe))
			continue;

472
		return pipe;
473 474
	}

475 476 477 478 479 480 481 482 483 484 485 486 487 488
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
489 490 491 492 493 494 495 496 497 498 499
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
500 501 502 503 504 505

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
506 507
	}

508 509 510
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

511 512
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
513 514
}

515 516 517 518 519
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

520
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
521 522 523 524 525 526 527 528 529 530 531 532
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

533
	for_each_intel_encoder(dev, encoder) {
534 535 536 537 538 539 540 541
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
542 543
}

544 545
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
546 547 548
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

549 550 551
	if (IS_BROXTON(dev))
		return BXT_PP_CONTROL(0);
	else if (HAS_PCH_SPLIT(dev))
552 553 554 555 556
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

557 558
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
559 560 561
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

562 563 564
	if (IS_BROXTON(dev))
		return BXT_PP_STATUS(0);
	else if (HAS_PCH_SPLIT(dev))
565 566 567 568 569
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

570 571 572 573 574 575 576 577 578 579 580 581 582
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

583
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
584

585
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
586
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
587
		i915_reg_t pp_ctrl_reg, pp_div_reg;
588
		u32 pp_div;
V
Ville Syrjälä 已提交
589

590 591 592 593 594 595 596 597 598 599 600
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

601
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
602

603 604 605
	return 0;
}

606
static bool edp_have_panel_power(struct intel_dp *intel_dp)
607
{
608
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
609 610
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
611 612
	lockdep_assert_held(&dev_priv->pps_mutex);

613
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
614 615 616
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

617
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
618 619
}

620
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
621
{
622
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
623 624
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
625 626
	lockdep_assert_held(&dev_priv->pps_mutex);

627
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
628 629 630
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

631
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
632 633
}

634 635 636
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
637
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
638
	struct drm_i915_private *dev_priv = dev->dev_private;
639

640 641
	if (!is_edp(intel_dp))
		return;
642

643
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
644 645
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
646 647
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
648 649 650
	}
}

651 652 653 654 655 656
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
657
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
658 659 660
	uint32_t status;
	bool done;

661
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
662
	if (has_aux_irq)
663
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
664
					  msecs_to_jiffies_timeout(10));
665 666 667 668 669 670 671 672 673 674
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

675
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
676
{
677
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
678
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
679

680 681 682
	if (index)
		return 0;

683 684
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
685
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
686
	 */
687
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
688 689 690 691 692
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
693
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
694 695 696 697

	if (index)
		return 0;

698 699 700 701 702
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
703
	if (intel_dig_port->port == PORT_A)
704
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
705 706
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
707 708 709 710 711
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
712
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
713

714
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
715
		/* Workaround for non-ULT HSW */
716 717 718 719 720
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
721
	}
722 723

	return ilk_get_aux_clock_divider(intel_dp, index);
724 725
}

726 727 728 729 730 731 732 733 734 735
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

736 737 738 739
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
740 741 742 743 744 745 746 747 748 749
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

750
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
751 752 753 754 755
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
756
	       DP_AUX_CH_CTL_DONE |
757
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
758
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
759
	       timeout |
760
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
761 762
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
763
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
764 765
}

766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

781 782
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
783
		const uint8_t *send, int send_bytes,
784 785 786 787 788
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
789
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
790
	uint32_t aux_clock_divider;
791 792
	int i, ret, recv_bytes;
	uint32_t status;
793
	int try, clock = 0;
794
	bool has_aux_irq = HAS_AUX_IRQ(dev);
795 796
	bool vdd;

797
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
798

799 800 801 802 803 804
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
805
	vdd = edp_panel_vdd_on(intel_dp);
806 807 808 809 810 811 812 813

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
814

815 816
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
817
		status = I915_READ_NOTRACE(ch_ctl);
818 819 820 821 822 823
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
824 825 826 827 828 829 830 831 832
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

833 834
		ret = -EBUSY;
		goto out;
835 836
	}

837 838 839 840 841 842
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

843
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
844 845 846 847
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
848

849 850 851 852
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
853
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
854 855
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
856 857

			/* Send the command and wait for it to complete */
858
			I915_WRITE(ch_ctl, send_ctl);
859 860 861 862 863 864 865 866 867 868

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

869
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
870
				continue;
871 872 873 874 875 876 877 878

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
879
				continue;
880
			}
881
			if (status & DP_AUX_CH_CTL_DONE)
882
				goto done;
883
		}
884 885 886
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
887
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
888 889
		ret = -EBUSY;
		goto out;
890 891
	}

892
done:
893 894 895
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
896
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
897
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
898 899
		ret = -EIO;
		goto out;
900
	}
901 902 903

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
904
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
905
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
906 907
		ret = -ETIMEDOUT;
		goto out;
908 909 910 911 912
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

934 935
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
936

937
	for (i = 0; i < recv_bytes; i += 4)
938
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
939
				    recv + i, recv_bytes - i);
940

941 942 943 944
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

945 946 947
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

948
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
949

950
	return ret;
951 952
}

953 954
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
955 956
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
957
{
958 959 960
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
961 962
	int ret;

963 964 965
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
966 967
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
968

969 970 971
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
972
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
973
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
974
		rxsize = 2; /* 0 or 1 data bytes */
975

976 977
		if (WARN_ON(txsize > 20))
			return -E2BIG;
978

979 980 981 982
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
		else
			WARN_ON(msg->size);
983

984 985 986
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
987

988 989 990 991 992 993 994
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
995 996
		}
		break;
997

998 999
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1000
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1001
		rxsize = msg->size + 1;
1002

1003 1004
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1005

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1017
		}
1018 1019 1020 1021 1022
		break;

	default:
		ret = -EINVAL;
		break;
1023
	}
1024

1025
	return ret;
1026 1027
}

1028 1029
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1042 1043
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1056 1057
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1072 1073
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1112 1113
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1130 1131
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1148 1149
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1150 1151 1152 1153 1154 1155 1156 1157 1158
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1159 1160
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1181
static void
1182 1183 1184 1185 1186 1187 1188
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	drm_dp_aux_unregister(&intel_dp->aux);
	kfree(intel_dp->aux.name);
}

static int
1189 1190
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
1191 1192
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1193 1194
	int ret;

1195
	intel_aux_reg_init(intel_dp);
1196

1197 1198 1199 1200
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
	if (!intel_dp->aux.name)
		return -ENOMEM;

1201
	intel_dp->aux.dev = connector->base.kdev;
1202
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1203

1204 1205
	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name,
1206
		      connector->base.kdev->kobj.name);
1207

1208
	ret = drm_dp_aux_register(&intel_dp->aux);
1209
	if (ret < 0) {
1210
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1211 1212 1213
			  intel_dp->aux.name, ret);
		kfree(intel_dp->aux.name);
		return ret;
1214
	}
1215

1216
	return 0;
1217 1218
}

1219 1220 1221 1222 1223
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1224
	intel_dp_aux_fini(intel_dp);
1225 1226 1227
	intel_connector_unregister(intel_connector);
}

1228
static int
1229
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1230
{
1231 1232 1233
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1234
	}
1235 1236 1237 1238

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1239 1240
}

1241
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1242
{
1243 1244 1245
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1246
	/* WaDisableHBR2:skl */
1247
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1248 1249 1250 1251 1252 1253 1254 1255 1256
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1257
static int
1258
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1259
{
1260 1261
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1262 1263
	int size;

1264 1265
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1266
		size = ARRAY_SIZE(bxt_rates);
1267
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1268
		*source_rates = skl_rates;
1269 1270 1271 1272
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1273
	}
1274

1275
	/* This depends on the fact that 5.4 is last value in the array */
1276
	if (!intel_dp_source_supports_hbr2(intel_dp))
1277
		size--;
1278

1279
	return size;
1280 1281
}

1282 1283
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1284
		   struct intel_crtc_state *pipe_config)
1285 1286
{
	struct drm_device *dev = encoder->base.dev;
1287 1288
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1289 1290

	if (IS_G4X(dev)) {
1291 1292
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1293
	} else if (HAS_PCH_SPLIT(dev)) {
1294 1295
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1296 1297 1298
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1299
	} else if (IS_VALLEYVIEW(dev)) {
1300 1301
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1302
	}
1303 1304 1305

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1306
			if (pipe_config->port_clock == divisor[i].clock) {
1307 1308 1309 1310 1311
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1312 1313 1314
	}
}

1315 1316
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1317
			   int *common_rates)
1318 1319 1320 1321 1322
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1323 1324
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1325
			common_rates[k] = source_rates[i];
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1338 1339
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1340 1341 1342 1343 1344
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1345
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1346 1347 1348

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1349
			       common_rates);
1350 1351
}

1352 1353 1354 1355 1356 1357 1358 1359
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1360
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1371 1372
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1373 1374 1375 1376 1377
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1378
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1379 1380 1381 1382 1383 1384 1385
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1386 1387 1388
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1389 1390
}

1391
static int rate_to_index(int find, const int *rates)
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1402 1403 1404 1405 1406 1407
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1408
	len = intel_dp_common_rates(intel_dp, rates);
1409 1410 1411 1412 1413 1414
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1415 1416
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1417
	return rate_to_index(rate, intel_dp->sink_rates);
1418 1419
}

1420 1421
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1433
bool
1434
intel_dp_compute_config(struct intel_encoder *encoder,
1435
			struct intel_crtc_state *pipe_config)
1436
{
1437
	struct drm_device *dev = encoder->base.dev;
1438
	struct drm_i915_private *dev_priv = dev->dev_private;
1439
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1440
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1441
	enum port port = dp_to_dig_port(intel_dp)->port;
1442
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1443
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1444
	int lane_count, clock;
1445
	int min_lane_count = 1;
1446
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1447
	/* Conveniently, the link BW constants become indices with a shift...*/
1448
	int min_clock = 0;
1449
	int max_clock;
1450
	int bpp, mode_rate;
1451
	int link_avail, link_clock;
1452 1453
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1454
	uint8_t link_bw, rate_select;
1455

1456
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1457 1458

	/* No common link rates between source and sink */
1459
	WARN_ON(common_len <= 0);
1460

1461
	max_clock = common_len - 1;
1462

1463
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1464 1465
		pipe_config->has_pch_encoder = true;

1466
	pipe_config->has_dp_encoder = true;
1467
	pipe_config->has_drrs = false;
1468
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1469

1470 1471 1472
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1473 1474 1475

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1476
			ret = skl_update_scaler_crtc(pipe_config);
1477 1478 1479 1480
			if (ret)
				return ret;
		}

1481
		if (HAS_GMCH_DISPLAY(dev))
1482 1483 1484
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1485 1486
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1487 1488
	}

1489
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1490 1491
		return false;

1492
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1493
		      "max bw %d pixel clock %iKHz\n",
1494
		      max_lane_count, common_rates[max_clock],
1495
		      adjusted_mode->crtc_clock);
1496

1497 1498
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1499
	bpp = pipe_config->pipe_bpp;
1500
	if (is_edp(intel_dp)) {
1501 1502 1503

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1504
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1505
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1506 1507
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1508 1509
		}

1510 1511 1512 1513 1514 1515 1516 1517 1518
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1519
	}
1520

1521
	for (; bpp >= 6*3; bpp -= 2*3) {
1522 1523
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1524

1525
		for (clock = min_clock; clock <= max_clock; clock++) {
1526 1527 1528 1529
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1530
				link_clock = common_rates[clock];
1531 1532 1533 1534 1535 1536 1537 1538 1539
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1540

1541
	return false;
1542

1543
found:
1544 1545 1546 1547 1548 1549
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1550 1551 1552 1553 1554
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1555 1556
	}

1557
	pipe_config->lane_count = lane_count;
1558

1559
	pipe_config->pipe_bpp = bpp;
1560
	pipe_config->port_clock = common_rates[clock];
1561

1562 1563 1564 1565 1566
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1567
		      pipe_config->port_clock, bpp);
1568 1569
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1570

1571
	intel_link_compute_m_n(bpp, lane_count,
1572 1573
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1574
			       &pipe_config->dp_m_n);
1575

1576
	if (intel_connector->panel.downclock_mode != NULL &&
1577
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1578
			pipe_config->has_drrs = true;
1579 1580 1581 1582 1583 1584
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1585
	if (!HAS_DDI(dev))
1586
		intel_dp_set_clock(encoder, pipe_config);
1587

1588
	return true;
1589 1590
}

1591 1592 1593 1594 1595 1596 1597
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
}

1598
static void intel_dp_prepare(struct intel_encoder *encoder)
1599
{
1600
	struct drm_device *dev = encoder->base.dev;
1601
	struct drm_i915_private *dev_priv = dev->dev_private;
1602
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1603
	enum port port = dp_to_dig_port(intel_dp)->port;
1604
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1605
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1606

1607 1608
	intel_dp_set_link_params(intel_dp, crtc->config);

1609
	/*
K
Keith Packard 已提交
1610
	 * There are four kinds of DP registers:
1611 1612
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1613 1614
	 * 	SNB CPU
	 *	IVB CPU
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1625

1626 1627 1628 1629
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1630

1631 1632
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1633
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1634

1635
	/* Split out the IBX/CPU vs CPT settings */
1636

1637
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1638 1639 1640 1641 1642 1643
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1644
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1645 1646
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1647
		intel_dp->DP |= crtc->pipe << 29;
1648
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1649 1650
		u32 trans_dp;

1651
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1652 1653 1654 1655 1656 1657 1658

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1659
	} else {
1660
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1661
		    !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
1662
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1663 1664 1665 1666 1667 1668 1669

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1670
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1671 1672
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1673
		if (IS_CHERRYVIEW(dev))
1674
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1675 1676
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1677
	}
1678 1679
}

1680 1681
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1682

1683 1684
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1685

1686 1687
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1688

1689
static void wait_panel_status(struct intel_dp *intel_dp,
1690 1691
				       u32 mask,
				       u32 value)
1692
{
1693
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1694
	struct drm_i915_private *dev_priv = dev->dev_private;
1695
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1696

V
Ville Syrjälä 已提交
1697 1698
	lockdep_assert_held(&dev_priv->pps_mutex);

1699 1700
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1701

1702
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1703 1704 1705
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1706

T
Tvrtko Ursulin 已提交
1707 1708
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
		      5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
1709
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1710 1711
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1712 1713

	DRM_DEBUG_KMS("Wait complete\n");
1714
}
1715

1716
static void wait_panel_on(struct intel_dp *intel_dp)
1717 1718
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1719
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1720 1721
}

1722
static void wait_panel_off(struct intel_dp *intel_dp)
1723 1724
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1725
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1726 1727
}

1728
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1729
{
1730 1731 1732
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1733
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1734

1735 1736 1737 1738 1739
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1740 1741
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1742 1743 1744
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1745

1746
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1747 1748
}

1749
static void wait_backlight_on(struct intel_dp *intel_dp)
1750 1751 1752 1753 1754
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1755
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1756 1757 1758 1759
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1760

1761 1762 1763 1764
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1765
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1766
{
1767 1768 1769
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1770

V
Ville Syrjälä 已提交
1771 1772
	lockdep_assert_held(&dev_priv->pps_mutex);

1773
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1774 1775 1776 1777
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1778
	return control;
1779 1780
}

1781 1782 1783 1784 1785
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1786
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1787
{
1788
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1789 1790
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1791
	struct drm_i915_private *dev_priv = dev->dev_private;
1792
	enum intel_display_power_domain power_domain;
1793
	u32 pp;
1794
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1795
	bool need_to_disable = !intel_dp->want_panel_vdd;
1796

V
Ville Syrjälä 已提交
1797 1798
	lockdep_assert_held(&dev_priv->pps_mutex);

1799
	if (!is_edp(intel_dp))
1800
		return false;
1801

1802
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1803
	intel_dp->want_panel_vdd = true;
1804

1805
	if (edp_have_panel_vdd(intel_dp))
1806
		return need_to_disable;
1807

1808
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1809
	intel_display_power_get(dev_priv, power_domain);
1810

V
Ville Syrjälä 已提交
1811 1812
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1813

1814 1815
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1816

1817
	pp = ironlake_get_pp_control(intel_dp);
1818
	pp |= EDP_FORCE_VDD;
1819

1820 1821
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1822 1823 1824 1825 1826

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1827 1828 1829
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1830
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1831 1832
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1833 1834
		msleep(intel_dp->panel_power_up_delay);
	}
1835 1836 1837 1838

	return need_to_disable;
}

1839 1840 1841 1842 1843 1844 1845
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1846
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1847
{
1848
	bool vdd;
1849

1850 1851 1852
	if (!is_edp(intel_dp))
		return;

1853
	pps_lock(intel_dp);
1854
	vdd = edp_panel_vdd_on(intel_dp);
1855
	pps_unlock(intel_dp);
1856

R
Rob Clark 已提交
1857
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1858
	     port_name(dp_to_dig_port(intel_dp)->port));
1859 1860
}

1861
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1862
{
1863
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1864
	struct drm_i915_private *dev_priv = dev->dev_private;
1865 1866 1867 1868
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1869
	u32 pp;
1870
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1871

V
Ville Syrjälä 已提交
1872
	lockdep_assert_held(&dev_priv->pps_mutex);
1873

1874
	WARN_ON(intel_dp->want_panel_vdd);
1875

1876
	if (!edp_have_panel_vdd(intel_dp))
1877
		return;
1878

V
Ville Syrjälä 已提交
1879 1880
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1881

1882 1883
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1884

1885 1886
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1887

1888 1889
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1890

1891 1892 1893
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1894

1895
	if ((pp & POWER_TARGET_ON) == 0)
1896
		intel_dp->panel_power_off_time = ktime_get_boottime();
1897

1898
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1899
	intel_display_power_put(dev_priv, power_domain);
1900
}
1901

1902
static void edp_panel_vdd_work(struct work_struct *__work)
1903 1904 1905 1906
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1907
	pps_lock(intel_dp);
1908 1909
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1910
	pps_unlock(intel_dp);
1911 1912
}

1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1926 1927 1928 1929 1930
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1931
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1932
{
V
Ville Syrjälä 已提交
1933 1934 1935 1936 1937
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1938 1939
	if (!is_edp(intel_dp))
		return;
1940

R
Rob Clark 已提交
1941
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1942
	     port_name(dp_to_dig_port(intel_dp)->port));
1943

1944 1945
	intel_dp->want_panel_vdd = false;

1946
	if (sync)
1947
		edp_panel_vdd_off_sync(intel_dp);
1948 1949
	else
		edp_panel_vdd_schedule_off(intel_dp);
1950 1951
}

1952
static void edp_panel_on(struct intel_dp *intel_dp)
1953
{
1954
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1955
	struct drm_i915_private *dev_priv = dev->dev_private;
1956
	u32 pp;
1957
	i915_reg_t pp_ctrl_reg;
1958

1959 1960
	lockdep_assert_held(&dev_priv->pps_mutex);

1961
	if (!is_edp(intel_dp))
1962
		return;
1963

V
Ville Syrjälä 已提交
1964 1965
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1966

1967 1968 1969
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1970
		return;
1971

1972
	wait_panel_power_cycle(intel_dp);
1973

1974
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1975
	pp = ironlake_get_pp_control(intel_dp);
1976 1977 1978
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1979 1980
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1981
	}
1982

1983
	pp |= POWER_TARGET_ON;
1984 1985 1986
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1987 1988
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1989

1990
	wait_panel_on(intel_dp);
1991
	intel_dp->last_power_on = jiffies;
1992

1993 1994
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1995 1996
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1997
	}
1998
}
V
Ville Syrjälä 已提交
1999

2000 2001 2002 2003 2004 2005 2006
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2007
	pps_unlock(intel_dp);
2008 2009
}

2010 2011

static void edp_panel_off(struct intel_dp *intel_dp)
2012
{
2013 2014
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2015
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2016
	struct drm_i915_private *dev_priv = dev->dev_private;
2017
	enum intel_display_power_domain power_domain;
2018
	u32 pp;
2019
	i915_reg_t pp_ctrl_reg;
2020

2021 2022
	lockdep_assert_held(&dev_priv->pps_mutex);

2023 2024
	if (!is_edp(intel_dp))
		return;
2025

V
Ville Syrjälä 已提交
2026 2027
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2028

V
Ville Syrjälä 已提交
2029 2030
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2031

2032
	pp = ironlake_get_pp_control(intel_dp);
2033 2034
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2035 2036
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
2037

2038
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2039

2040 2041
	intel_dp->want_panel_vdd = false;

2042 2043
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2044

2045
	intel_dp->panel_power_off_time = ktime_get_boottime();
2046
	wait_panel_off(intel_dp);
2047 2048

	/* We got a reference when we enabled the VDD. */
2049
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2050
	intel_display_power_put(dev_priv, power_domain);
2051
}
V
Ville Syrjälä 已提交
2052

2053 2054 2055 2056
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2057

2058 2059
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2060
	pps_unlock(intel_dp);
2061 2062
}

2063 2064
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2065
{
2066 2067
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2068 2069
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2070
	i915_reg_t pp_ctrl_reg;
2071

2072 2073 2074 2075 2076 2077
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2078
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2079

2080
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2081

2082
	pp = ironlake_get_pp_control(intel_dp);
2083
	pp |= EDP_BLC_ENABLE;
2084

2085
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2086 2087 2088

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2089

2090
	pps_unlock(intel_dp);
2091 2092
}

2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2107
{
2108
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2109 2110
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2111
	i915_reg_t pp_ctrl_reg;
2112

2113 2114 2115
	if (!is_edp(intel_dp))
		return;

2116
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2117

2118
	pp = ironlake_get_pp_control(intel_dp);
2119
	pp &= ~EDP_BLC_ENABLE;
2120

2121
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2122 2123 2124

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2125

2126
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2127 2128

	intel_dp->last_backlight_off = jiffies;
2129
	edp_wait_backlight_off(intel_dp);
2130
}
2131

2132 2133 2134 2135 2136 2137 2138
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2139

2140
	_intel_edp_backlight_off(intel_dp);
2141
	intel_panel_disable_backlight(intel_dp->attached_connector);
2142
}
2143

2144 2145 2146 2147 2148 2149 2150 2151
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2152 2153
	bool is_enabled;

2154
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2155
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2156
	pps_unlock(intel_dp);
2157 2158 2159 2160

	if (is_enabled == enable)
		return;

2161 2162
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2163 2164 2165 2166 2167 2168 2169

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2170 2171 2172 2173 2174 2175 2176 2177 2178
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2179
			onoff(state), onoff(cur_state));
2180 2181 2182 2183 2184 2185 2186 2187 2188
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2189
			onoff(state), onoff(cur_state));
2190 2191 2192 2193
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2194
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2195
{
2196
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2197 2198
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2199

2200 2201 2202
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2203

2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
		      crtc->config->port_clock);

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

	if (crtc->config->port_clock == 162000)
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2218 2219 2220 2221 2222 2223 2224 2225 2226
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
		intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);

2227
	intel_dp->DP |= DP_PLL_ENABLE;
2228

2229
	I915_WRITE(DP_A, intel_dp->DP);
2230 2231
	POSTING_READ(DP_A);
	udelay(200);
2232 2233
}

2234
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2235
{
2236
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2237 2238
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2239

2240 2241 2242
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2243

2244 2245
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2246
	intel_dp->DP &= ~DP_PLL_ENABLE;
2247

2248
	I915_WRITE(DP_A, intel_dp->DP);
2249
	POSTING_READ(DP_A);
2250 2251 2252
	udelay(200);
}

2253
/* If the sink supports it, try to set the power state appropriately */
2254
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2255 2256 2257 2258 2259 2260 2261 2262
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2263 2264
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2265 2266 2267 2268 2269 2270
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2271 2272
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2273 2274 2275 2276 2277
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2278 2279 2280 2281

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2282 2283
}

2284 2285
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2286
{
2287
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2288
	enum port port = dp_to_dig_port(intel_dp)->port;
2289 2290
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2291 2292
	enum intel_display_power_domain power_domain;
	u32 tmp;
2293
	bool ret;
2294 2295

	power_domain = intel_display_port_power_domain(encoder);
2296
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2297 2298
		return false;

2299 2300
	ret = false;

2301
	tmp = I915_READ(intel_dp->output_reg);
2302 2303

	if (!(tmp & DP_PORT_EN))
2304
		goto out;
2305

2306
	if (IS_GEN7(dev) && port == PORT_A) {
2307
		*pipe = PORT_TO_PIPE_CPT(tmp);
2308
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2309
		enum pipe p;
2310

2311 2312 2313 2314
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2315 2316 2317
				ret = true;

				goto out;
2318 2319 2320
			}
		}

2321
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2322
			      i915_mmio_reg_offset(intel_dp->output_reg));
2323 2324 2325 2326
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2327
	}
2328

2329 2330 2331 2332 2333 2334
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2335
}
2336

2337
static void intel_dp_get_config(struct intel_encoder *encoder,
2338
				struct intel_crtc_state *pipe_config)
2339 2340 2341
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2342 2343 2344 2345
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2346

2347
	tmp = I915_READ(intel_dp->output_reg);
2348 2349

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2350

2351
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2352 2353 2354
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2355 2356 2357
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2358

2359
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2360 2361 2362 2363
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2364
		if (tmp & DP_SYNC_HS_HIGH)
2365 2366 2367
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2368

2369
		if (tmp & DP_SYNC_VS_HIGH)
2370 2371 2372 2373
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2374

2375
	pipe_config->base.adjusted_mode.flags |= flags;
2376

2377
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2378
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2379 2380
		pipe_config->limited_color_range = true;

2381 2382
	pipe_config->has_dp_encoder = true;

2383 2384 2385
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2386 2387
	intel_dp_get_m_n(crtc, pipe_config);

2388
	if (port == PORT_A) {
2389
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2390 2391 2392 2393
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2394

2395 2396 2397
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2398

2399 2400
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2415 2416
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2417
	}
2418 2419
}

2420
static void intel_disable_dp(struct intel_encoder *encoder)
2421
{
2422
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2423
	struct drm_device *dev = encoder->base.dev;
2424 2425
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2426
	if (crtc->config->has_audio)
2427
		intel_audio_codec_disable(encoder);
2428

2429 2430 2431
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2432 2433
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2434
	intel_edp_panel_vdd_on(intel_dp);
2435
	intel_edp_backlight_off(intel_dp);
2436
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2437
	intel_edp_panel_off(intel_dp);
2438

2439 2440
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2441
		intel_dp_link_down(intel_dp);
2442 2443
}

2444
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2445
{
2446
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2447
	enum port port = dp_to_dig_port(intel_dp)->port;
2448

2449
	intel_dp_link_down(intel_dp);
2450 2451

	/* Only ilk+ has port A */
2452 2453
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2454 2455 2456 2457 2458 2459 2460
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2461 2462
}

2463 2464
static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
				     bool reset)
2465
{
2466 2467 2468 2469 2470
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	enum pipe pipe = crtc->pipe;
	uint32_t val;
2471

2472 2473 2474 2475 2476 2477
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	if (reset)
		val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	else
		val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2478

2479 2480 2481 2482 2483 2484 2485 2486
	if (crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
		if (reset)
			val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
		else
			val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
	}
2487

2488
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2489
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2490 2491 2492 2493
	if (reset)
		val &= ~DPIO_PCS_CLK_SOFT_RESET;
	else
		val |= DPIO_PCS_CLK_SOFT_RESET;
2494
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2495

2496
	if (crtc->config->lane_count > 2) {
2497 2498
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
		val |= CHV_PCS_REQ_SOFTRESET_EN;
2499 2500 2501 2502
		if (reset)
			val &= ~DPIO_PCS_CLK_SOFT_RESET;
		else
			val |= DPIO_PCS_CLK_SOFT_RESET;
2503 2504
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
	}
2505
}
2506

2507 2508 2509 2510 2511
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2512

2513 2514 2515 2516 2517 2518
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2519

V
Ville Syrjälä 已提交
2520
	mutex_unlock(&dev_priv->sb_lock);
2521 2522
}

2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2559 2560
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
2611 2612
	struct intel_crtc *crtc =
		to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
2613 2614 2615 2616 2617 2618 2619

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2620 2621 2622 2623 2624 2625 2626 2627

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2628 2629
	if (crtc->config->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2630 2631 2632

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2633 2634
}

2635
static void intel_enable_dp(struct intel_encoder *encoder)
2636
{
2637 2638 2639
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2640
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2641
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2642
	enum pipe pipe = crtc->pipe;
2643

2644 2645
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2646

2647 2648
	pps_lock(intel_dp);

2649
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2650 2651
		vlv_init_panel_power_sequencer(intel_dp);

2652
	intel_dp_enable_port(intel_dp);
2653 2654 2655 2656 2657 2658 2659

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2660
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2661 2662 2663 2664 2665
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2666 2667
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2668
	}
2669

2670
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2671
	intel_dp_start_link_train(intel_dp);
2672
	intel_dp_stop_link_train(intel_dp);
2673

2674
	if (crtc->config->has_audio) {
2675
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2676
				 pipe_name(pipe));
2677 2678
		intel_audio_codec_enable(encoder);
	}
2679
}
2680

2681 2682
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2683 2684
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2685
	intel_enable_dp(encoder);
2686
	intel_edp_backlight_on(intel_dp);
2687
}
2688

2689 2690
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2691 2692
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2693
	intel_edp_backlight_on(intel_dp);
2694
	intel_psr_enable(intel_dp);
2695 2696
}

2697
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2698 2699
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2700
	enum port port = dp_to_dig_port(intel_dp)->port;
2701

2702 2703
	intel_dp_prepare(encoder);

2704
	/* Only ilk+ has port A */
2705
	if (port == PORT_A)
2706 2707 2708
		ironlake_edp_pll_on(intel_dp);
}

2709 2710 2711 2712 2713
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
2714
	i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2735 2736 2737 2738 2739 2740 2741 2742
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2743 2744 2745
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2746
	for_each_intel_encoder(dev, encoder) {
2747
		struct intel_dp *intel_dp;
2748
		enum port port;
2749 2750 2751 2752 2753

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2754
		port = dp_to_dig_port(intel_dp)->port;
2755 2756 2757 2758 2759

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2760
			      pipe_name(pipe), port_name(port));
2761

2762
		WARN(encoder->base.crtc,
2763 2764
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2765 2766

		/* make sure vdd is off before we steal it */
2767
		vlv_detach_power_sequencer(intel_dp);
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2781 2782 2783
	if (!is_edp(intel_dp))
		return;

2784 2785 2786 2787 2788 2789 2790 2791 2792
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2793
		vlv_detach_power_sequencer(intel_dp);
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2808 2809
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2810 2811
}

2812
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2813
{
2814
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2815
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2816
	struct drm_device *dev = encoder->base.dev;
2817
	struct drm_i915_private *dev_priv = dev->dev_private;
2818
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2819
	enum dpio_channel port = vlv_dport_to_channel(dport);
2820 2821
	int pipe = intel_crtc->pipe;
	u32 val;
2822

V
Ville Syrjälä 已提交
2823
	mutex_lock(&dev_priv->sb_lock);
2824

2825
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2826 2827 2828 2829 2830 2831
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2832 2833 2834
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2835

V
Ville Syrjälä 已提交
2836
	mutex_unlock(&dev_priv->sb_lock);
2837 2838

	intel_enable_dp(encoder);
2839 2840
}

2841
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2842 2843 2844 2845
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2846 2847
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2848
	enum dpio_channel port = vlv_dport_to_channel(dport);
2849
	int pipe = intel_crtc->pipe;
2850

2851 2852
	intel_dp_prepare(encoder);

2853
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2854
	mutex_lock(&dev_priv->sb_lock);
2855
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2856 2857
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2858
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2859 2860 2861 2862 2863 2864
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2865 2866 2867
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2868
	mutex_unlock(&dev_priv->sb_lock);
2869 2870
}

2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2881
	int data, i, stagger;
2882
	u32 val;
2883

V
Ville Syrjälä 已提交
2884
	mutex_lock(&dev_priv->sb_lock);
2885

2886 2887 2888 2889 2890
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

2891 2892 2893 2894 2895
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
2896

2897
	/* Program Tx lane latency optimal setting*/
2898
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
2899
		/* Set the upar bit */
2900 2901 2902 2903
		if (intel_crtc->config->lane_count == 1)
			data = 0x0;
		else
			data = (i == 1) ? 0x0 : 0x1;
2904 2905 2906 2907 2908
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

2924 2925 2926 2927 2928
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val |= DPIO_TX2_STAGGER_MASK(0x1f);
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
2929 2930 2931 2932 2933 2934 2935 2936

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

2937 2938 2939 2940 2941 2942 2943 2944
	if (intel_crtc->config->lane_count > 2) {
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
			       DPIO_LANESTAGGER_STRAP(stagger) |
			       DPIO_LANESTAGGER_STRAP_OVRD |
			       DPIO_TX1_STAGGER_MASK(0x1f) |
			       DPIO_TX1_STAGGER_MULT(7) |
			       DPIO_TX2_STAGGER_MULT(5));
	}
2945

2946 2947 2948
	/* Deassert data lane reset */
	chv_data_lane_soft_reset(encoder, false);

V
Ville Syrjälä 已提交
2949
	mutex_unlock(&dev_priv->sb_lock);
2950 2951

	intel_enable_dp(encoder);
2952 2953 2954 2955 2956 2957

	/* Second common lane will stay alive on its own now */
	if (dport->release_cl2_override) {
		chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
		dport->release_cl2_override = false;
	}
2958 2959
}

2960 2961 2962 2963 2964 2965 2966 2967 2968
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
2969 2970
	unsigned int lane_mask =
		intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
2971 2972
	u32 val;

2973 2974
	intel_dp_prepare(encoder);

2975 2976 2977 2978 2979 2980 2981 2982
	/*
	 * Must trick the second common lane into life.
	 * Otherwise we can't even access the PLL.
	 */
	if (ch == DPIO_CH0 && pipe == PIPE_B)
		dport->release_cl2_override =
			!chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);

2983 2984
	chv_phy_powergate_lanes(encoder, true, lane_mask);

V
Ville Syrjälä 已提交
2985
	mutex_lock(&dev_priv->sb_lock);
2986

2987 2988 2989
	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);

2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

3009 3010 3011 3012 3013 3014 3015 3016 3017
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

3018 3019 3020 3021 3022 3023 3024 3025 3026
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
		val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
		if (pipe != PIPE_B)
			val &= ~CHV_PCS_USEDCLKCHANNEL;
		else
			val |= CHV_PCS_USEDCLKCHANNEL;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
	}
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
3040
	mutex_unlock(&dev_priv->sb_lock);
3041 3042
}

3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
	u32 val;

	mutex_lock(&dev_priv->sb_lock);

	/* disable left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

	mutex_unlock(&dev_priv->sb_lock);
3063

3064 3065 3066 3067 3068 3069 3070 3071 3072
	/*
	 * Leave the power down bit cleared for at least one
	 * lane so that chv_powergate_phy_ch() will power
	 * on something when the channel is otherwise unused.
	 * When the port is off and the override is removed
	 * the lanes power down anyway, so otherwise it doesn't
	 * really matter what the state of power down bits is
	 * after this.
	 */
3073
	chv_phy_powergate_lanes(encoder, false, 0x0);
3074 3075
}

3076
/*
3077 3078
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
3079 3080 3081
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
3082
 */
3083 3084 3085
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
3086
{
3087 3088
	ssize_t ret;
	int i;
3089

3090 3091 3092 3093 3094 3095 3096
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

3097
	for (i = 0; i < 3; i++) {
3098 3099 3100
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
3101 3102
		msleep(1);
	}
3103

3104
	return ret;
3105 3106 3107 3108 3109 3110
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3111
bool
3112
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3113
{
3114 3115 3116 3117
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3118 3119
}

3120
/* These are source-specific values. */
3121
uint8_t
K
Keith Packard 已提交
3122
intel_dp_voltage_max(struct intel_dp *intel_dp)
3123
{
3124
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3125
	struct drm_i915_private *dev_priv = dev->dev_private;
3126
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3127

3128 3129 3130
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
3131
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
3132
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3133
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3134
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3135
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3136
	else if (IS_GEN7(dev) && port == PORT_A)
3137
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3138
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
3139
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3140
	else
3141
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3142 3143
}

3144
uint8_t
K
Keith Packard 已提交
3145 3146
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3147
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3148
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3149

3150 3151 3152 3153 3154 3155 3156 3157
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3158 3159
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3160 3161 3162 3163
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3164
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3165 3166 3167 3168 3169 3170 3171
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3172
		default:
3173
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3174
		}
3175
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3176
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3177 3178 3179 3180 3181 3182 3183
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3184
		default:
3185
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3186
		}
3187
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3188
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3189 3190 3191 3192 3193
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3194
		default:
3195
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3196 3197 3198
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3199 3200 3201 3202 3203 3204 3205
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3206
		default:
3207
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3208
		}
3209 3210 3211
	}
}

3212
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3213 3214 3215 3216
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3217 3218
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3219 3220 3221
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3222
	enum dpio_channel port = vlv_dport_to_channel(dport);
3223
	int pipe = intel_crtc->pipe;
3224 3225

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3226
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3227 3228
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3229
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3230 3231 3232
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3233
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3234 3235 3236
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3237
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3238 3239 3240
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3241
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3242 3243 3244 3245 3246 3247 3248
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3249
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3250 3251
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3252
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3253 3254 3255
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3256
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3257 3258 3259
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3260
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3261 3262 3263 3264 3265 3266 3267
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3268
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3269 3270
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3271
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3272 3273 3274
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3275
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3276 3277 3278 3279 3280 3281 3282
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3283
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3284 3285
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3286
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3298
	mutex_lock(&dev_priv->sb_lock);
3299 3300 3301
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3302
			 uniqtranscale_reg_value);
3303 3304 3305 3306
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3307
	mutex_unlock(&dev_priv->sb_lock);
3308 3309 3310 3311

	return 0;
}

3312 3313 3314 3315 3316 3317
static bool chv_need_uniq_trans_scale(uint8_t train_set)
{
	return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
		(train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
}

3318
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3319 3320 3321 3322 3323
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3324
	u32 deemph_reg_value, margin_reg_value, val;
3325 3326
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3327 3328
	enum pipe pipe = intel_crtc->pipe;
	int i;
3329 3330

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3331
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3332
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3333
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3334 3335 3336
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3337
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3338 3339 3340
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3341
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3342 3343 3344
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3345
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3346 3347 3348 3349 3350 3351 3352 3353
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3354
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3355
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3356
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3357 3358 3359
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3360
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3361 3362 3363
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3364
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3365 3366 3367 3368 3369 3370 3371
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3372
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3373
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3374
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3375 3376 3377
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3378
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3379 3380 3381 3382 3383 3384 3385
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3386
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3387
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3388
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3400
	mutex_lock(&dev_priv->sb_lock);
3401 3402

	/* Clear calc init */
3403 3404
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3405 3406
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3407 3408
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3409 3410 3411 3412 3413 3414 3415
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
		val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
		val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3416

3417 3418 3419 3420 3421
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

3422 3423 3424 3425 3426 3427
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
		val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
		val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
	}
3428

3429
	/* Program swing deemph */
3430
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3431 3432 3433 3434 3435
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3436 3437

	/* Program swing margin */
3438
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3439
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3440

3441 3442
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3443 3444 3445 3446 3447 3448 3449 3450 3451

		/*
		 * Supposedly this value shouldn't matter when unique transition
		 * scale is disabled, but in fact it does matter. Let's just
		 * always program the same value and hope it's OK.
		 */
		val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
		val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;

3452 3453
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3454

3455 3456 3457 3458 3459 3460
	/*
	 * The document said it needs to set bit 27 for ch0 and bit 26
	 * for ch1. Might be a typo in the doc.
	 * For now, for this unique transition scale selection, set bit
	 * 27 for ch0 and ch1.
	 */
3461
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3462
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3463
		if (chv_need_uniq_trans_scale(train_set))
3464
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3465 3466 3467
		else
			val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3468 3469 3470
	}

	/* Start swing calculation */
3471 3472 3473 3474
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3475 3476 3477 3478 3479
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3480

V
Ville Syrjälä 已提交
3481
	mutex_unlock(&dev_priv->sb_lock);
3482 3483 3484 3485

	return 0;
}

3486
static uint32_t
3487
gen4_signal_levels(uint8_t train_set)
3488
{
3489
	uint32_t	signal_levels = 0;
3490

3491
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3492
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3493 3494 3495
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3496
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3497 3498
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3499
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3500 3501
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3502
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3503 3504 3505
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3506
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3507
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3508 3509 3510
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3511
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3512 3513
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3514
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3515 3516
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3517
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3518 3519 3520 3521 3522 3523
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3524 3525
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3526
gen6_edp_signal_levels(uint8_t train_set)
3527
{
3528 3529 3530
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3531 3532
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3533
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3534
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3535
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3536 3537
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3538
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3539 3540
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3541
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3542 3543
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3544
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3545
	default:
3546 3547 3548
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3549 3550 3551
	}
}

K
Keith Packard 已提交
3552 3553
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3554
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3555 3556 3557 3558
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3559
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3560
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3561
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3562
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3563
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3564 3565
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3566
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3567
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3568
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3569 3570
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3571
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3572
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3573
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3574 3575 3576 3577 3578 3579 3580 3581 3582
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3583
void
3584
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3585 3586
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3587
	enum port port = intel_dig_port->port;
3588
	struct drm_device *dev = intel_dig_port->base.base.dev;
3589
	struct drm_i915_private *dev_priv = to_i915(dev);
3590
	uint32_t signal_levels, mask = 0;
3591 3592
	uint8_t train_set = intel_dp->train_set[0];

3593 3594 3595 3596 3597 3598 3599
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3600
	} else if (IS_CHERRYVIEW(dev)) {
3601
		signal_levels = chv_signal_levels(intel_dp);
3602
	} else if (IS_VALLEYVIEW(dev)) {
3603
		signal_levels = vlv_signal_levels(intel_dp);
3604
	} else if (IS_GEN7(dev) && port == PORT_A) {
3605
		signal_levels = gen7_edp_signal_levels(train_set);
3606
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3607
	} else if (IS_GEN6(dev) && port == PORT_A) {
3608
		signal_levels = gen6_edp_signal_levels(train_set);
3609 3610
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3611
		signal_levels = gen4_signal_levels(train_set);
3612 3613 3614
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3615 3616 3617 3618 3619 3620 3621 3622
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3623

3624
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3625 3626 3627

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3628 3629
}

3630
void
3631 3632
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3633
{
3634
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3635 3636
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3637

3638
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3639

3640
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3641
	POSTING_READ(intel_dp->output_reg);
3642 3643
}

3644
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3675
static void
C
Chris Wilson 已提交
3676
intel_dp_link_down(struct intel_dp *intel_dp)
3677
{
3678
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3679
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3680
	enum port port = intel_dig_port->port;
3681
	struct drm_device *dev = intel_dig_port->base.base.dev;
3682
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3683
	uint32_t DP = intel_dp->DP;
3684

3685
	if (WARN_ON(HAS_DDI(dev)))
3686 3687
		return;

3688
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3689 3690
		return;

3691
	DRM_DEBUG_KMS("\n");
3692

3693 3694
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3695
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3696
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3697
	} else {
3698 3699 3700 3701
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3702
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3703
	}
3704
	I915_WRITE(intel_dp->output_reg, DP);
3705
	POSTING_READ(intel_dp->output_reg);
3706

3707 3708 3709 3710 3711 3712 3713 3714 3715 3716
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3717 3718 3719 3720 3721 3722 3723
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3724 3725 3726 3727 3728 3729 3730
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3731
		I915_WRITE(intel_dp->output_reg, DP);
3732
		POSTING_READ(intel_dp->output_reg);
3733 3734 3735 3736

		intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3737 3738
	}

3739
	msleep(intel_dp->panel_power_down_delay);
3740 3741

	intel_dp->DP = DP;
3742 3743
}

3744 3745
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3746
{
R
Rodrigo Vivi 已提交
3747 3748 3749 3750
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3751 3752
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3753
		return false; /* aux transfer failed */
3754

3755
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3756

3757 3758 3759
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
				    &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3778
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
3779 3780
		return false;

3781 3782
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3783
	if (is_edp(intel_dp)) {
3784 3785 3786
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3787 3788
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3789
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3790
		}
3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3806 3807 3808 3809 3810 3811 3812 3813 3814

		/* Read the eDP Display control capabilities registers */
		memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
		if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
				(intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV,
						intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
								sizeof(intel_dp->edp_dpcd)))
			DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
					intel_dp->edp_dpcd);
3815 3816
	}

3817
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
3818
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
3819
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
3820

3821
	/* Intermediate frequency support */
3822
	if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
3823
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3824 3825
		int i;

3826 3827
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3828 3829
				sink_rates,
				sizeof(sink_rates));
3830

3831 3832
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3833 3834 3835 3836

			if (val == 0)
				break;

3837 3838
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3839
		}
3840
		intel_dp->num_sink_rates = i;
3841
	}
3842 3843 3844

	intel_dp_print_rates(intel_dp);

3845 3846 3847 3848 3849 3850 3851
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3852 3853 3854
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3855 3856 3857
		return false; /* downstream port status fetch failed */

	return true;
3858 3859
}

3860 3861 3862 3863 3864 3865 3866 3867
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3868
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3869 3870 3871
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3872
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3873 3874 3875 3876
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3877 3878 3879 3880 3881
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

3882 3883 3884
	if (!i915.enable_dp_mst)
		return false;

3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3905
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3906
{
3907
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3908
	struct drm_device *dev = dig_port->base.base.dev;
3909
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3910
	u8 buf;
3911
	int ret = 0;
3912 3913
	int count = 0;
	int attempts = 10;
3914

3915 3916
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3917 3918
		ret = -EIO;
		goto out;
3919 3920
	}

3921
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3922
			       buf & ~DP_TEST_SINK_START) < 0) {
3923
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3924 3925 3926
		ret = -EIO;
		goto out;
	}
3927

3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3940
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3941 3942 3943
		ret = -ETIMEDOUT;
	}

3944
 out:
3945
	hsw_enable_ips(intel_crtc);
3946
	return ret;
3947 3948 3949 3950 3951
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3952
	struct drm_device *dev = dig_port->base.base.dev;
3953 3954
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3955 3956
	int ret;

3957 3958 3959 3960 3961 3962 3963 3964 3965
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3966 3967 3968 3969 3970 3971
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3972
	hsw_disable_ips(intel_crtc);
3973

3974
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3975 3976 3977
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3978 3979
	}

3980
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3981 3982 3983 3984 3985 3986 3987 3988 3989
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3990
	int count, ret;
3991 3992 3993 3994 3995 3996
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3997
	do {
3998 3999
		intel_wait_for_vblank(dev, intel_crtc->pipe);

4000
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4001 4002
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
4003
			goto stop;
4004
		}
4005
		count = buf & DP_TEST_COUNT_MASK;
4006

4007
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4008 4009

	if (attempts == 0) {
4010 4011 4012 4013 4014 4015 4016 4017
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4018
	}
4019

4020
stop:
4021
	intel_dp_sink_crc_stop(intel_dp);
4022
	return ret;
4023 4024
}

4025 4026 4027
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4028 4029 4030
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4031 4032
}

4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4060
{
4061
	uint8_t test_result = DP_TEST_NAK;
4062 4063 4064 4065
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4066
	    connector->edid_corrupt ||
4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
4082 4083 4084 4085 4086 4087 4088
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4089 4090
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4091
					&block->checksum,
D
Dan Carpenter 已提交
4092
					1))
4093 4094 4095 4096 4097 4098 4099 4100 4101
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4102 4103 4104 4105
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4106
{
4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4155 4156
}

4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4172
			if (intel_dp->active_mst_links &&
4173
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4174 4175 4176 4177 4178
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4179
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4195
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
		intel_dp_start_link_train(intel_dp);
		intel_dp_stop_link_train(intel_dp);
	}
}

4244 4245 4246 4247 4248 4249 4250
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4251 4252 4253 4254 4255
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4256
 */
4257
static bool
4258
intel_dp_short_pulse(struct intel_dp *intel_dp)
4259
{
4260
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4261
	u8 sink_irq_vector;
4262 4263
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4264

4265 4266 4267 4268 4269 4270 4271 4272
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4284 4285
	}

4286 4287 4288 4289
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4290 4291 4292
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4293 4294

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4295
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4296 4297 4298 4299
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4300 4301 4302
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4303 4304

	return true;
4305 4306
}

4307
/* XXX this is probably wrong for multiple downstream ports */
4308
static enum drm_connector_status
4309
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4310
{
4311 4312 4313 4314 4315 4316
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4317 4318 4319
	if (is_edp(intel_dp))
		return connector_status_connected;

4320 4321
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4322
		return connector_status_connected;
4323 4324

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4325 4326
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4327

4328 4329
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4330 4331 4332
	}

	/* If no HPD, poke DDC gently */
4333
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4334
		return connector_status_connected;
4335 4336

	/* Well we tried, say unknown for unreliable port types */
4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4349 4350 4351

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4352
	return connector_status_disconnected;
4353 4354
}

4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4368 4369
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4370
{
4371
	u32 bit;
4372

4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4410 4411 4412
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4413 4414 4415
	default:
		MISSING_CASE(port->port);
		return false;
4416
	}
4417

4418
	return I915_READ(SDEISR) & bit;
4419 4420
}

4421
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4422
				       struct intel_digital_port *port)
4423
{
4424
	u32 bit;
4425

4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4444 4445
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4446 4447 4448 4449 4450
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4451
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4452 4453
		break;
	case PORT_C:
4454
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4455 4456
		break;
	case PORT_D:
4457
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4458 4459 4460 4461
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4462 4463
	}

4464
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4465 4466
}

4467
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4468
				       struct intel_digital_port *intel_dig_port)
4469
{
4470 4471
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4472 4473
	u32 bit;

4474 4475
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4476 4477 4478 4479 4480 4481 4482 4483 4484 4485
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4486
		MISSING_CASE(port);
4487 4488 4489 4490 4491 4492
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4493 4494 4495 4496 4497 4498 4499
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4500
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4501 4502
					 struct intel_digital_port *port)
{
4503
	if (HAS_PCH_IBX(dev_priv))
4504
		return ibx_digital_port_connected(dev_priv, port);
4505
	else if (HAS_PCH_SPLIT(dev_priv))
4506
		return cpt_digital_port_connected(dev_priv, port);
4507 4508
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4509 4510
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4511 4512 4513 4514
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4515
static struct edid *
4516
intel_dp_get_edid(struct intel_dp *intel_dp)
4517
{
4518
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4519

4520 4521 4522 4523
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4524 4525
			return NULL;

J
Jani Nikula 已提交
4526
		return drm_edid_duplicate(intel_connector->edid);
4527 4528 4529 4530
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4531

4532 4533 4534 4535 4536
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4537

4538
	intel_dp_unset_edid(intel_dp);
4539 4540 4541 4542 4543 4544 4545
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4546 4547
}

4548 4549
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4550
{
4551
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4552

4553 4554
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4555

4556 4557
	intel_dp->has_audio = false;
}
4558

4559 4560
static void
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4561
{
4562
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4563
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4564 4565
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4566
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4567
	enum drm_connector_status status;
4568
	enum intel_display_power_domain power_domain;
4569
	bool ret;
4570
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4571

4572 4573
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4574

4575 4576 4577
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4578 4579 4580
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4581
	else
4582 4583
		status = connector_status_disconnected;

4584 4585 4586 4587 4588
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4589 4590 4591 4592 4593 4594 4595 4596 4597
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4598
		goto out;
4599
	}
Z
Zhenyu Wang 已提交
4600

4601 4602 4603
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;

4604 4605
	intel_dp_probe_oui(intel_dp);

4606 4607
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
4608 4609 4610 4611 4612
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4613 4614
		status = connector_status_disconnected;
		goto out;
4615 4616 4617 4618 4619 4620 4621 4622 4623 4624
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4625 4626
	}

4627 4628 4629 4630 4631 4632 4633 4634
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4635
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4636

4637
	status = connector_status_connected;
4638
	intel_dp->detect_done = true;
4639

4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4654
out:
4655 4656
	if ((status != connector_status_connected) &&
	    (intel_dp->is_mst == false))
4657
		intel_dp_unset_edid(intel_dp);
4658

4659
	intel_display_power_put(to_i915(dev), power_domain);
4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681
	return;
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		return connector_status_disconnected;
	}

4682 4683 4684 4685 4686
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
		intel_dp_long_pulse(intel_dp->attached_connector);

	intel_dp->detect_done = false;
4687 4688 4689 4690 4691

	if (intel_connector->detect_edid)
		return connector_status_connected;
	else
		return connector_status_disconnected;
4692 4693
}

4694 4695
static void
intel_dp_force(struct drm_connector *connector)
4696
{
4697
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4698
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4699
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4700
	enum intel_display_power_domain power_domain;
4701

4702 4703 4704
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4705

4706 4707
	if (connector->status != connector_status_connected)
		return;
4708

4709 4710
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4711 4712 4713

	intel_dp_set_edid(intel_dp);

4714
	intel_display_power_put(dev_priv, power_domain);
4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4731

4732
	/* if eDP has no EDID, fall back to fixed mode */
4733 4734
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4735
		struct drm_display_mode *mode;
4736 4737

		mode = drm_mode_duplicate(connector->dev,
4738
					  intel_connector->panel.fixed_mode);
4739
		if (mode) {
4740 4741 4742 4743
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4744

4745
	return 0;
4746 4747
}

4748 4749 4750 4751
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4752
	struct edid *edid;
4753

4754 4755
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4756
		has_audio = drm_detect_monitor_audio(edid);
4757

4758 4759 4760
	return has_audio;
}

4761 4762 4763 4764 4765
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4766
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4767
	struct intel_connector *intel_connector = to_intel_connector(connector);
4768 4769
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4770 4771
	int ret;

4772
	ret = drm_object_property_set_value(&connector->base, property, val);
4773 4774 4775
	if (ret)
		return ret;

4776
	if (property == dev_priv->force_audio_property) {
4777 4778 4779 4780
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4781 4782
			return 0;

4783
		intel_dp->force_audio = i;
4784

4785
		if (i == HDMI_AUDIO_AUTO)
4786 4787
			has_audio = intel_dp_detect_audio(connector);
		else
4788
			has_audio = (i == HDMI_AUDIO_ON);
4789 4790

		if (has_audio == intel_dp->has_audio)
4791 4792
			return 0;

4793
		intel_dp->has_audio = has_audio;
4794 4795 4796
		goto done;
	}

4797
	if (property == dev_priv->broadcast_rgb_property) {
4798
		bool old_auto = intel_dp->color_range_auto;
4799
		bool old_range = intel_dp->limited_color_range;
4800

4801 4802 4803 4804 4805 4806
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4807
			intel_dp->limited_color_range = false;
4808 4809 4810
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4811
			intel_dp->limited_color_range = true;
4812 4813 4814 4815
			break;
		default:
			return -EINVAL;
		}
4816 4817

		if (old_auto == intel_dp->color_range_auto &&
4818
		    old_range == intel_dp->limited_color_range)
4819 4820
			return 0;

4821 4822 4823
		goto done;
	}

4824 4825 4826 4827 4828 4829
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4830 4831 4832 4833 4834
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4835 4836 4837 4838 4839 4840 4841 4842 4843 4844

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4845 4846 4847
	return -EINVAL;

done:
4848 4849
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4850 4851 4852 4853

	return 0;
}

4854
static void
4855
intel_dp_connector_destroy(struct drm_connector *connector)
4856
{
4857
	struct intel_connector *intel_connector = to_intel_connector(connector);
4858

4859
	kfree(intel_connector->detect_edid);
4860

4861 4862 4863
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4864 4865 4866
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4867
		intel_panel_fini(&intel_connector->panel);
4868

4869
	drm_connector_cleanup(connector);
4870
	kfree(connector);
4871 4872
}

P
Paulo Zanoni 已提交
4873
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4874
{
4875 4876
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4877

4878
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4879 4880
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4881 4882 4883 4884
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4885
		pps_lock(intel_dp);
4886
		edp_panel_vdd_off_sync(intel_dp);
4887 4888
		pps_unlock(intel_dp);

4889 4890 4891 4892
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4893
	}
4894
	drm_encoder_cleanup(encoder);
4895
	kfree(intel_dig_port);
4896 4897
}

4898
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4899 4900 4901 4902 4903 4904
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4905 4906 4907 4908
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4909
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4910
	pps_lock(intel_dp);
4911
	edp_panel_vdd_off_sync(intel_dp);
4912
	pps_unlock(intel_dp);
4913 4914
}

4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4934
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4935 4936 4937 4938 4939
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4940
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4941
{
4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
4955
	if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
4956 4957 4958 4959 4960
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4961 4962
}

4963
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4964
	.dpms = drm_atomic_helper_connector_dpms,
4965
	.detect = intel_dp_detect,
4966
	.force = intel_dp_force,
4967
	.fill_modes = drm_helper_probe_single_connector_modes,
4968
	.set_property = intel_dp_set_property,
4969
	.atomic_get_property = intel_connector_atomic_get_property,
4970
	.destroy = intel_dp_connector_destroy,
4971
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4972
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4973 4974 4975 4976 4977
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4978
	.best_encoder = intel_best_encoder,
4979 4980 4981
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4982
	.reset = intel_dp_encoder_reset,
4983
	.destroy = intel_dp_encoder_destroy,
4984 4985
};

4986
enum irqreturn
4987 4988 4989
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4990
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4991 4992
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4993
	enum intel_display_power_domain power_domain;
4994
	enum irqreturn ret = IRQ_NONE;
4995

4996 4997
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4998
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4999

5000 5001 5002 5003 5004 5005 5006 5007 5008
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5009
		return IRQ_HANDLED;
5010 5011
	}

5012 5013
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5014
		      long_hpd ? "long" : "short");
5015

5016
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
5017 5018
	intel_display_power_get(dev_priv, power_domain);

5019
	if (long_hpd) {
5020 5021
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
5022

5023 5024 5025 5026
		intel_dp_long_pulse(intel_dp->attached_connector);
		if (intel_dp->is_mst)
			ret = IRQ_HANDLED;
		goto put_power;
5027 5028 5029

	} else {
		if (intel_dp->is_mst) {
5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
				/*
				 * If we were in MST mode, and device is not
				 * there, get out of MST mode
				 */
				DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
					      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
				intel_dp->is_mst = false;
				drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
								intel_dp->is_mst);
				goto put_power;
			}
5042 5043
		}

5044 5045 5046 5047 5048 5049
		if (!intel_dp->is_mst) {
			if (!intel_dp_short_pulse(intel_dp)) {
				intel_dp_long_pulse(intel_dp->attached_connector);
				goto put_power;
			}
		}
5050
	}
5051 5052 5053

	ret = IRQ_HANDLED;

5054 5055 5056 5057
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5058 5059
}

5060
/* check the VBT to see whether the eDP is on another port */
5061
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
5062 5063 5064
{
	struct drm_i915_private *dev_priv = dev->dev_private;

5065 5066 5067 5068 5069 5070 5071
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

5072 5073 5074
	if (port == PORT_A)
		return true;

5075
	return intel_bios_is_port_edp(dev_priv, port);
5076 5077
}

5078
void
5079 5080
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5081 5082
	struct intel_connector *intel_connector = to_intel_connector(connector);

5083
	intel_attach_force_audio_property(connector);
5084
	intel_attach_broadcast_rgb_property(connector);
5085
	intel_dp->color_range_auto = true;
5086 5087 5088

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5089 5090
		drm_object_attach_property(
			&connector->base,
5091
			connector->dev->mode_config.scaling_mode_property,
5092 5093
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5094
	}
5095 5096
}

5097 5098
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5099
	intel_dp->panel_power_off_time = ktime_get_boottime();
5100 5101 5102 5103
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5104 5105
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5106
				    struct intel_dp *intel_dp)
5107 5108
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5109 5110
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5111
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5112
	i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5113

V
Ville Syrjälä 已提交
5114 5115
	lockdep_assert_held(&dev_priv->pps_mutex);

5116 5117 5118 5119
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5120 5121 5122 5123 5124 5125 5126 5127 5128 5129
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);
	} else if (HAS_PCH_SPLIT(dev)) {
5130
		pp_ctrl_reg = PCH_PP_CONTROL;
5131 5132 5133 5134
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5135 5136 5137 5138 5139 5140
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5141
	}
5142 5143 5144

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5145
	pp_ctl = ironlake_get_pp_control(intel_dp);
5146

5147 5148
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
5149 5150 5151 5152
	if (!IS_BROXTON(dev)) {
		I915_WRITE(pp_ctrl_reg, pp_ctl);
		pp_div = I915_READ(pp_div_reg);
	}
5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

5167 5168 5169 5170 5171 5172 5173 5174 5175
	if (IS_BROXTON(dev)) {
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
			cur.t11_t12 = (tmp - 1) * 1000;
		else
			cur.t11_t12 = 0;
	} else {
		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5176
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5177
	}
5178 5179 5180 5181

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5182
	vbt = dev_priv->vbt.edp.pps;
5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5201
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5202 5203 5204 5205 5206 5207 5208 5209 5210
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5211
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5212 5213 5214 5215 5216 5217 5218
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5219 5220 5221 5222 5223 5224 5225 5226 5227 5228
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5229
					      struct intel_dp *intel_dp)
5230 5231
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5232
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5233
	int div = dev_priv->rawclk_freq / 1000;
5234
	i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
5235
	enum port port = dp_to_dig_port(intel_dp)->port;
5236
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5237

V
Ville Syrjälä 已提交
5238
	lockdep_assert_held(&dev_priv->pps_mutex);
5239

5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);

	} else if (HAS_PCH_SPLIT(dev)) {
5251 5252 5253 5254
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5255 5256 5257 5258 5259
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5260 5261
	}

5262 5263 5264 5265 5266 5267 5268 5269
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5270
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5271 5272
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5273
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5274 5275
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5276 5277 5278 5279 5280 5281 5282 5283 5284 5285
	if (IS_BROXTON(dev)) {
		pp_div = I915_READ(pp_ctrl_reg);
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5286 5287 5288

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5289
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5290
		port_sel = PANEL_PORT_SELECT_VLV(port);
5291
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5292
		if (port == PORT_A)
5293
			port_sel = PANEL_PORT_SELECT_DPA;
5294
		else
5295
			port_sel = PANEL_PORT_SELECT_DPD;
5296 5297
	}

5298 5299 5300 5301
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
5302 5303 5304 5305
	if (IS_BROXTON(dev))
		I915_WRITE(pp_ctrl_reg, pp_div);
	else
		I915_WRITE(pp_div_reg, pp_div);
5306 5307

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5308 5309
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
5310 5311
		      IS_BROXTON(dev) ?
		      (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
5312
		      I915_READ(pp_div_reg));
5313 5314
}

5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5327
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5328 5329 5330
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5331 5332
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5333
	struct intel_crtc_state *config = NULL;
5334
	struct intel_crtc *intel_crtc = NULL;
5335
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5336 5337 5338 5339 5340 5341

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5342 5343
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5344 5345 5346
		return;
	}

5347
	/*
5348 5349
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5350
	 */
5351

5352 5353
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5354
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5355 5356 5357 5358 5359 5360

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5361
	config = intel_crtc->config;
5362

5363
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5364 5365 5366 5367
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5368 5369
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5370 5371
		index = DRRS_LOW_RR;

5372
	if (index == dev_priv->drrs.refresh_rate_type) {
5373 5374 5375 5376 5377 5378 5379 5380 5381 5382
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5383
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5396
		i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5397
		u32 val;
5398

5399
		val = I915_READ(reg);
5400
		if (index > DRRS_HIGH_RR) {
5401
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5402 5403 5404
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5405
		} else {
5406
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5407 5408 5409
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5410 5411 5412 5413
		}
		I915_WRITE(reg, val);
	}

5414 5415 5416 5417 5418
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5419 5420 5421 5422 5423 5424
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5452 5453 5454 5455 5456
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5498
	/*
5499 5500
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5501 5502
	 */

5503 5504
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5505

5506 5507 5508 5509
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5510

5511 5512
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5513 5514
}

5515
/**
5516
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5517 5518 5519
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5520 5521
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5522 5523 5524
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5525 5526 5527 5528 5529 5530 5531
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5532
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5533 5534
		return;

5535
	cancel_delayed_work(&dev_priv->drrs.work);
5536

5537
	mutex_lock(&dev_priv->drrs.mutex);
5538 5539 5540 5541 5542
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5543 5544 5545
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5546 5547 5548
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5549
	/* invalidate means busy screen hence upclock */
5550
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5551 5552 5553 5554 5555 5556 5557
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	mutex_unlock(&dev_priv->drrs.mutex);
}

5558
/**
5559
 * intel_edp_drrs_flush - Restart Idleness DRRS
5560 5561 5562
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5563 5564 5565 5566
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5567 5568 5569
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5570 5571 5572 5573 5574 5575 5576
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5577
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5578 5579
		return;

5580
	cancel_delayed_work(&dev_priv->drrs.work);
5581

5582
	mutex_lock(&dev_priv->drrs.mutex);
5583 5584 5585 5586 5587
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5588 5589
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5590 5591

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5592 5593
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5594
	/* flush means busy screen hence upclock */
5595
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5596 5597 5598 5599 5600 5601 5602 5603 5604
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5605 5606 5607 5608 5609
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5660
static struct drm_display_mode *
5661 5662
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5663 5664
{
	struct drm_connector *connector = &intel_connector->base;
5665
	struct drm_device *dev = connector->dev;
5666 5667 5668
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5669 5670 5671
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5672 5673 5674 5675 5676 5677
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5678
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5679 5680 5681 5682 5683 5684 5685
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5686
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5687 5688 5689
		return NULL;
	}

5690
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5691

5692
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5693
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5694 5695 5696
	return downclock_mode;
}

5697
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5698
				     struct intel_connector *intel_connector)
5699 5700 5701
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5702 5703
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5704 5705
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5706
	struct drm_display_mode *downclock_mode = NULL;
5707 5708 5709
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5710
	enum pipe pipe = INVALID_PIPE;
5711 5712 5713 5714

	if (!is_edp(intel_dp))
		return true;

5715 5716 5717
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5718

5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5734
	pps_lock(intel_dp);
5735
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5736
	pps_unlock(intel_dp);
5737

5738
	mutex_lock(&dev->mode_config.mutex);
5739
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5758 5759
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5771
	mutex_unlock(&dev->mode_config.mutex);
5772

5773
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5774 5775
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5795 5796
	}

5797
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5798
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5799
	intel_panel_setup_backlight(connector, pipe);
5800 5801 5802 5803

	return true;
}

5804
bool
5805 5806
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5807
{
5808 5809 5810 5811
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5812
	struct drm_i915_private *dev_priv = dev->dev_private;
5813
	enum port port = intel_dig_port->port;
5814
	int type, ret;
5815

5816 5817 5818 5819 5820
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5821 5822
	intel_dp->pps_pipe = INVALID_PIPE;

5823
	/* intel_dp vfuncs */
5824 5825
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5826 5827 5828 5829 5830
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5831
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5832

5833 5834 5835
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5836
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5837

5838 5839 5840
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5841 5842
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5843
	intel_dp->attached_connector = intel_connector;
5844

5845
	if (intel_dp_is_edp(dev, port))
5846
		type = DRM_MODE_CONNECTOR_eDP;
5847 5848
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5849

5850 5851 5852 5853 5854 5855 5856 5857
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5858
	/* eDP only on port B and/or C on vlv/chv */
5859 5860
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5861 5862
		return false;

5863 5864 5865 5866
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5867
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5868 5869 5870 5871 5872
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5873
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5874
			  edp_panel_vdd_work);
5875

5876
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5877
	drm_connector_register(connector);
5878

P
Paulo Zanoni 已提交
5879
	if (HAS_DDI(dev))
5880 5881 5882
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5883
	intel_connector->unregister = intel_dp_connector_unregister;
5884

5885
	/* Set up the hotplug pin. */
5886 5887
	switch (port) {
	case PORT_A:
5888
		intel_encoder->hpd_pin = HPD_PORT_A;
5889 5890
		break;
	case PORT_B:
5891
		intel_encoder->hpd_pin = HPD_PORT_B;
5892
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5893
			intel_encoder->hpd_pin = HPD_PORT_A;
5894 5895
		break;
	case PORT_C:
5896
		intel_encoder->hpd_pin = HPD_PORT_C;
5897 5898
		break;
	case PORT_D:
5899
		intel_encoder->hpd_pin = HPD_PORT_D;
5900
		break;
X
Xiong Zhang 已提交
5901 5902 5903
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5904
	default:
5905
		BUG();
5906 5907
	}

5908
	if (is_edp(intel_dp)) {
5909
		pps_lock(intel_dp);
5910
		intel_dp_init_panel_power_timestamps(intel_dp);
5911
		if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5912
			vlv_initial_power_sequencer_setup(intel_dp);
5913
		else
5914
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5915
		pps_unlock(intel_dp);
5916
	}
5917

5918 5919 5920
	ret = intel_dp_aux_init(intel_dp, intel_connector);
	if (ret)
		goto fail;
5921

5922
	/* init MST on ports that can support it */
5923 5924 5925 5926
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5927

5928
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5929 5930 5931
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5932
	}
5933

5934 5935
	intel_dp_add_properties(intel_dp, connector);

5936 5937 5938 5939 5940 5941 5942 5943
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5944

5945 5946
	i915_debugfs_connector_add(connector);

5947
	return true;
5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963

fail:
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
		pps_lock(intel_dp);
		edp_panel_vdd_off_sync(intel_dp);
		pps_unlock(intel_dp);
	}
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);

	return false;
5964
}
5965 5966

void
5967 5968
intel_dp_init(struct drm_device *dev,
	      i915_reg_t output_reg, enum port port)
5969
{
5970
	struct drm_i915_private *dev_priv = dev->dev_private;
5971 5972 5973 5974 5975
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5976
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5977 5978 5979
	if (!intel_dig_port)
		return;

5980
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5981 5982
	if (!intel_connector)
		goto err_connector_alloc;
5983 5984 5985 5986

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5987
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5988
			     DRM_MODE_ENCODER_TMDS, NULL))
S
Sudip Mukherjee 已提交
5989
		goto err_encoder_init;
5990

5991
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5992 5993
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5994
	intel_encoder->get_config = intel_dp_get_config;
5995
	intel_encoder->suspend = intel_dp_encoder_suspend;
5996
	if (IS_CHERRYVIEW(dev)) {
5997
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5998 5999
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6000
		intel_encoder->post_disable = chv_post_disable_dp;
6001
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6002
	} else if (IS_VALLEYVIEW(dev)) {
6003
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6004 6005
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6006
		intel_encoder->post_disable = vlv_post_disable_dp;
6007
	} else {
6008 6009
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6010 6011
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
6012
	}
6013

6014
	intel_dig_port->port = port;
6015
	intel_dig_port->dp.output_reg = output_reg;
6016
	intel_dig_port->max_lanes = 4;
6017

P
Paulo Zanoni 已提交
6018
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
6019 6020 6021 6022 6023 6024 6025 6026
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6027
	intel_encoder->cloneable = 0;
6028

6029
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6030
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6031

S
Sudip Mukherjee 已提交
6032 6033 6034 6035 6036 6037 6038
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

	return;

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6039
err_encoder_init:
S
Sudip Mukherjee 已提交
6040 6041 6042 6043 6044
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);

	return;
6045
}
6046 6047 6048 6049 6050 6051 6052 6053

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6054
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6073
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}