intel_dp.c 161.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159
	sink_max = intel_dp->max_sink_lane_count;
160 161 162 163

	return min(source_max, sink_max);
}

164
int
165
intel_dp_link_required(int pixel_clock, int bpp)
166
{
167 168
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
169 170
}

171
int
172 173
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
174 175 176 177 178 179 180
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
181 182
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

206 207 208 209 210 211 212 213 214 215
static int
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
{
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
	}

	*sink_rates = default_rates;

216
	return (intel_dp->max_sink_link_bw >> 3) + 1;
217 218 219 220 221 222 223 224 225
}

static int
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	int size;

226
	if (IS_GEN9_LP(dev_priv)) {
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
		*source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
	} else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		*source_rates = skl_rates;
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

	return size;
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(intel_dp, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
			       common_rates);
}

281
static enum drm_mode_status
282 283 284
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
285
	struct intel_dp *intel_dp = intel_attached_dp(connector);
286 287
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
288 289
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
290 291 292
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
293

294 295
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
296 297
			return MODE_PANEL;

298
		if (mode->vdisplay > fixed_mode->vdisplay)
299
			return MODE_PANEL;
300 301

		target_clock = fixed_mode->clock;
302 303
	}

304
	max_link_clock = intel_dp_max_link_rate(intel_dp);
305
	max_lanes = intel_dp_max_lane_count(intel_dp);
306 307 308 309

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

310
	if (mode_rate > max_rate || target_clock > max_dotclk)
311
		return MODE_CLOCK_HIGH;
312 313 314 315

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

316 317 318
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

319 320 321
	return MODE_OK;
}

322
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
323 324 325 326 327 328 329 330 331 332 333
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

334
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
335 336 337 338 339 340 341 342
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

343 344
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
345
				    struct intel_dp *intel_dp);
346 347
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
348
					      struct intel_dp *intel_dp);
349 350
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
351

352 353 354 355 356
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
357
	struct drm_i915_private *dev_priv = to_i915(dev);
358 359 360 361 362 363
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
364
	power_domain = intel_display_port_aux_power_domain(encoder);
365 366 367 368 369 370 371 372 373 374
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
375
	struct drm_i915_private *dev_priv = to_i915(dev);
376 377 378 379
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

380
	power_domain = intel_display_port_aux_power_domain(encoder);
381 382 383
	intel_display_power_put(dev_priv, power_domain);
}

384 385 386 387
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
388
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
389
	enum pipe pipe = intel_dp->pps_pipe;
390 391 392
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

411
	if (IS_CHERRYVIEW(dev_priv))
412 413 414 415
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

416 417 418 419 420 421
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
422
	if (!pll_enabled) {
423
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
424 425
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

426
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
427 428 429 430 431
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
432
	}
433

434 435 436 437 438 439 440 441 442 443 444 445 446 447
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
448

449
	if (!pll_enabled) {
450
		vlv_force_pll_off(dev_priv, pipe);
451 452 453 454

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
455 456
}

457 458 459 460 461
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
462
	struct drm_i915_private *dev_priv = to_i915(dev);
463 464
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
465
	enum pipe pipe;
466

V
Ville Syrjälä 已提交
467
	lockdep_assert_held(&dev_priv->pps_mutex);
468

469 470 471
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

472 473 474 475 476 477 478
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
479
	for_each_intel_encoder(dev, encoder) {
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
496 497 498
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
499

500 501
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
502 503 504 505 506 507

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
508 509
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
510

511 512 513 514 515
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
516 517 518 519

	return intel_dp->pps_pipe;
}

520 521 522 523 524
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
525
	struct drm_i915_private *dev_priv = to_i915(dev);
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

551 552 553 554 555 556
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
557
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
558 559 560 561 562
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
563
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
564 565 566 567 568 569 570
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
571

572
static enum pipe
573 574 575
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
576 577
{
	enum pipe pipe;
578 579

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
580
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
581
			PANEL_PORT_SELECT_MASK;
582 583 584 585

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

586 587 588
		if (!pipe_check(dev_priv, pipe))
			continue;

589
		return pipe;
590 591
	}

592 593 594 595 596 597 598 599
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
600
	struct drm_i915_private *dev_priv = to_i915(dev);
601 602 603 604 605
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
606 607 608 609 610 611 612 613 614 615 616
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
617 618 619 620 621 622

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
623 624
	}

625 626 627
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

628 629
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
630 631
}

632
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
633
{
634
	struct drm_device *dev = &dev_priv->drm;
635 636
	struct intel_encoder *encoder;

637
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
638
		    !IS_GEN9_LP(dev_priv)))
639 640 641 642 643 644 645 646 647 648 649 650
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

651
	for_each_intel_encoder(dev, encoder) {
652 653 654 655 656 657
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
658
		if (IS_GEN9_LP(dev_priv))
659 660 661
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
662
	}
663 664
}

665 666 667 668 669 670 671 672 673 674 675 676
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
677 678
	int pps_idx = 0;

679 680
	memset(regs, 0, sizeof(*regs));

681
	if (IS_GEN9_LP(dev_priv))
682 683 684
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
685

686 687 688 689
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
690
	if (!IS_GEN9_LP(dev_priv))
691
		regs->pp_div = PP_DIVISOR(pps_idx);
692 693
}

694 695
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
696
{
697
	struct pps_registers regs;
698

699 700 701 702
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
703 704
}

705 706
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
707
{
708
	struct pps_registers regs;
709

710 711 712 713
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
714 715
}

716 717 718 719 720 721 722 723
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
724
	struct drm_i915_private *dev_priv = to_i915(dev);
725 726 727 728

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

729
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
730

731
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
732
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
733
		i915_reg_t pp_ctrl_reg, pp_div_reg;
734
		u32 pp_div;
V
Ville Syrjälä 已提交
735

736 737
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
738 739 740 741 742 743 744 745 746
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

747
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
748

749 750 751
	return 0;
}

752
static bool edp_have_panel_power(struct intel_dp *intel_dp)
753
{
754
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
755
	struct drm_i915_private *dev_priv = to_i915(dev);
756

V
Ville Syrjälä 已提交
757 758
	lockdep_assert_held(&dev_priv->pps_mutex);

759
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
760 761 762
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

763
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
764 765
}

766
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
767
{
768
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
769
	struct drm_i915_private *dev_priv = to_i915(dev);
770

V
Ville Syrjälä 已提交
771 772
	lockdep_assert_held(&dev_priv->pps_mutex);

773
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
774 775 776
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

777
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
778 779
}

780 781 782
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
783
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
784
	struct drm_i915_private *dev_priv = to_i915(dev);
785

786 787
	if (!is_edp(intel_dp))
		return;
788

789
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
790 791
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
792 793
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
794 795 796
	}
}

797 798 799 800 801
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
802
	struct drm_i915_private *dev_priv = to_i915(dev);
803
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
804 805 806
	uint32_t status;
	bool done;

807
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
808
	if (has_aux_irq)
809
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
810
					  msecs_to_jiffies_timeout(10));
811
	else
812
		done = wait_for(C, 10) == 0;
813 814 815 816 817 818 819 820
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

821
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
822
{
823
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
824
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
825

826 827 828
	if (index)
		return 0;

829 830
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
831
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
832
	 */
833
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
834 835 836 837 838
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
839
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
840 841 842 843

	if (index)
		return 0;

844 845 846 847 848
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
849
	if (intel_dig_port->port == PORT_A)
850
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
851 852
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
853 854 855 856 857
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
858
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
859

860
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
861
		/* Workaround for non-ULT HSW */
862 863 864 865 866
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
867
	}
868 869

	return ilk_get_aux_clock_divider(intel_dp, index);
870 871
}

872 873 874 875 876 877 878 879 880 881
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

882 883 884 885
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
886 887
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
888 889
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
890 891
	uint32_t precharge, timeout;

892
	if (IS_GEN6(dev_priv))
893 894 895 896
		precharge = 3;
	else
		precharge = 5;

897
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
898 899 900 901 902
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
903
	       DP_AUX_CH_CTL_DONE |
904
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
905
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
906
	       timeout |
907
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
908 909
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
910
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
911 912
}

913 914 915 916 917 918 919 920 921 922 923 924
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
925
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
926 927 928
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

929 930
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
931
		const uint8_t *send, int send_bytes,
932 933 934
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
935 936
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
937
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
938
	uint32_t aux_clock_divider;
939 940
	int i, ret, recv_bytes;
	uint32_t status;
941
	int try, clock = 0;
942
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
943 944
	bool vdd;

945
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
946

947 948 949 950 951 952
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
953
	vdd = edp_panel_vdd_on(intel_dp);
954 955 956 957 958 959 960 961

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
962

963 964
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
965
		status = I915_READ_NOTRACE(ch_ctl);
966 967 968 969 970 971
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
972 973 974 975 976 977 978 979 980
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

981 982
		ret = -EBUSY;
		goto out;
983 984
	}

985 986 987 988 989 990
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

991
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
992 993 994 995
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
996

997 998 999 1000
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1001
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1002 1003
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1004 1005

			/* Send the command and wait for it to complete */
1006
			I915_WRITE(ch_ctl, send_ctl);
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1017
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1018
				continue;
1019 1020 1021 1022 1023 1024 1025 1026

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1027
				continue;
1028
			}
1029
			if (status & DP_AUX_CH_CTL_DONE)
1030
				goto done;
1031
		}
1032 1033 1034
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1035
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1036 1037
		ret = -EBUSY;
		goto out;
1038 1039
	}

1040
done:
1041 1042 1043
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1044
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1045
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1046 1047
		ret = -EIO;
		goto out;
1048
	}
1049 1050 1051

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1052
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1053
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1054 1055
		ret = -ETIMEDOUT;
		goto out;
1056 1057 1058 1059 1060
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1082 1083
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1084

1085
	for (i = 0; i < recv_bytes; i += 4)
1086
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1087
				    recv + i, recv_bytes - i);
1088

1089 1090 1091 1092
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1093 1094 1095
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1096
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1097

1098
	return ret;
1099 1100
}

1101 1102
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1103 1104
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1105
{
1106 1107 1108
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1109 1110
	int ret;

1111 1112 1113
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1114 1115
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1116

1117 1118 1119
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1120
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1121
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1122
		rxsize = 2; /* 0 or 1 data bytes */
1123

1124 1125
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1126

1127 1128
		WARN_ON(!msg->buffer != !msg->size);

1129 1130
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1131

1132 1133 1134
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1135

1136 1137 1138 1139 1140 1141 1142
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1143 1144
		}
		break;
1145

1146 1147
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1148
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1149
		rxsize = msg->size + 1;
1150

1151 1152
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1153

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1165
		}
1166 1167 1168 1169 1170
		break;

	default:
		ret = -EINVAL;
		break;
1171
	}
1172

1173
	return ret;
1174 1175
}

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1214
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1215
				  enum port port)
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1228
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1229
				   enum port port, int index)
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1242
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1243
				  enum port port)
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1258
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1259
				   enum port port, int index)
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1274
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1275
				  enum port port)
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1289
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1290
				   enum port port, int index)
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1304
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1305
				    enum port port)
1306 1307 1308 1309 1310 1311 1312 1313 1314
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1315
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1316
				     enum port port, int index)
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1329 1330
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1331 1332 1333 1334 1335 1336 1337
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1338
static void
1339 1340 1341 1342 1343
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1344
static void
1345
intel_dp_aux_init(struct intel_dp *intel_dp)
1346
{
1347 1348
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1349

1350
	intel_aux_reg_init(intel_dp);
1351
	drm_dp_aux_init(&intel_dp->aux);
1352

1353
	/* Failure to allocate our preferred name is not critical */
1354
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1355
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1356 1357
}

1358
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1359
{
1360
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1361
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1362

1363 1364
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1365 1366 1367 1368 1369
		return true;
	else
		return false;
}

1370 1371
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1372
		   struct intel_crtc_state *pipe_config)
1373 1374
{
	struct drm_device *dev = encoder->base.dev;
1375
	struct drm_i915_private *dev_priv = to_i915(dev);
1376 1377
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1378

1379
	if (IS_G4X(dev_priv)) {
1380 1381
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1382
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1383 1384
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1385
	} else if (IS_CHERRYVIEW(dev_priv)) {
1386 1387
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1388
	} else if (IS_VALLEYVIEW(dev_priv)) {
1389 1390
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1391
	}
1392 1393 1394

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1395
			if (pipe_config->port_clock == divisor[i].clock) {
1396 1397 1398 1399 1400
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1401 1402 1403
	}
}

1404 1405 1406 1407 1408 1409 1410 1411
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1412
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1423 1424
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1425 1426 1427 1428 1429
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1430
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1431 1432 1433 1434 1435 1436 1437
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1438 1439 1440
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1441 1442
}

1443
bool
1444
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1445
{
1446 1447
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1448

1449 1450
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1451 1452
}

1453
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1454
{
1455 1456 1457 1458
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1459

1460 1461
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1462

1463 1464 1465 1466 1467 1468 1469
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1470

1471
	return true;
1472 1473
}

1474
static int rate_to_index(int find, const int *rates)
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1485 1486 1487 1488 1489 1490
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1491
	len = intel_dp_common_rates(intel_dp, rates);
1492 1493 1494
	if (WARN_ON(len <= 0))
		return 162000;

1495
	return rates[len - 1];
1496 1497
}

1498 1499
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1500
	return rate_to_index(rate, intel_dp->sink_rates);
1501 1502
}

1503 1504
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1516 1517
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

	return bpp;
}

P
Paulo Zanoni 已提交
1530
bool
1531
intel_dp_compute_config(struct intel_encoder *encoder,
1532 1533
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1534
{
1535
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1536
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1537
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1538
	enum port port = dp_to_dig_port(intel_dp)->port;
1539
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1540
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1541
	int lane_count, clock;
1542
	int min_lane_count = 1;
1543
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1544
	/* Conveniently, the link BW constants become indices with a shift...*/
1545
	int min_clock = 0;
1546
	int max_clock;
1547
	int bpp, mode_rate;
1548
	int link_avail, link_clock;
1549 1550
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1551
	uint8_t link_bw, rate_select;
1552

1553
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1554 1555

	/* No common link rates between source and sink */
1556
	WARN_ON(common_len <= 0);
1557

1558
	max_clock = common_len - 1;
1559

1560
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1561 1562
		pipe_config->has_pch_encoder = true;

1563
	pipe_config->has_drrs = false;
1564
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1565

1566 1567 1568
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1569

1570
		if (INTEL_GEN(dev_priv) >= 9) {
1571
			int ret;
1572
			ret = skl_update_scaler_crtc(pipe_config);
1573 1574 1575 1576
			if (ret)
				return ret;
		}

1577
		if (HAS_GMCH_DISPLAY(dev_priv))
1578 1579 1580
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1581 1582
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1583 1584
	}

1585
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1586 1587
		return false;

1588
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1589
		      "max bw %d pixel clock %iKHz\n",
1590
		      max_lane_count, common_rates[max_clock],
1591
		      adjusted_mode->crtc_clock);
1592

1593 1594
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1595
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1596
	if (is_edp(intel_dp)) {
1597 1598 1599

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1600
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1601
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1602 1603
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1604 1605
		}

1606 1607 1608 1609 1610 1611 1612 1613 1614
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1615
	}
1616

1617
	for (; bpp >= 6*3; bpp -= 2*3) {
1618 1619
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1620

1621
		for (clock = min_clock; clock <= max_clock; clock++) {
1622 1623 1624 1625
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1626
				link_clock = common_rates[clock];
1627 1628 1629 1630 1631 1632 1633 1634 1635
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1636

1637
	return false;
1638

1639
found:
1640 1641 1642 1643 1644 1645
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1646 1647 1648 1649 1650
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1651 1652
	}

1653
	pipe_config->lane_count = lane_count;
1654

1655
	pipe_config->pipe_bpp = bpp;
1656
	pipe_config->port_clock = common_rates[clock];
1657

1658 1659 1660 1661 1662
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1663
		      pipe_config->port_clock, bpp);
1664 1665
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1666

1667
	intel_link_compute_m_n(bpp, lane_count,
1668 1669
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1670
			       &pipe_config->dp_m_n);
1671

1672
	if (intel_connector->panel.downclock_mode != NULL &&
1673
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1674
			pipe_config->has_drrs = true;
1675 1676 1677 1678 1679 1680
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1692
			vco = 8640000;
1693 1694
			break;
		default:
1695
			vco = 8100000;
1696 1697 1698 1699 1700 1701
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1702
	if (!HAS_DDI(dev_priv))
1703
		intel_dp_set_clock(encoder, pipe_config);
1704

1705
	return true;
1706 1707
}

1708
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1709 1710
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1711
{
1712 1713 1714
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1715 1716
}

1717 1718
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1719
{
1720
	struct drm_device *dev = encoder->base.dev;
1721
	struct drm_i915_private *dev_priv = to_i915(dev);
1722
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1723
	enum port port = dp_to_dig_port(intel_dp)->port;
1724
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1725
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1726

1727 1728 1729 1730
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1731

1732
	/*
K
Keith Packard 已提交
1733
	 * There are four kinds of DP registers:
1734 1735
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1736 1737
	 * 	SNB CPU
	 *	IVB CPU
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1748

1749 1750 1751 1752
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1753

1754 1755
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1756
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1757

1758
	/* Split out the IBX/CPU vs CPT settings */
1759

1760
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1761 1762 1763 1764 1765 1766
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1767
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1768 1769
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1770
		intel_dp->DP |= crtc->pipe << 29;
1771
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1772 1773
		u32 trans_dp;

1774
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1775 1776 1777 1778 1779 1780 1781

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1782
	} else {
1783
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1784
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1785 1786 1787 1788 1789 1790 1791

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1792
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1793 1794
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1795
		if (IS_CHERRYVIEW(dev_priv))
1796
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1797 1798
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1799
	}
1800 1801
}

1802 1803
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1804

1805 1806
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1807

1808 1809
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1810

I
Imre Deak 已提交
1811 1812 1813
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1814
static void wait_panel_status(struct intel_dp *intel_dp,
1815 1816
				       u32 mask,
				       u32 value)
1817
{
1818
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1819
	struct drm_i915_private *dev_priv = to_i915(dev);
1820
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1821

V
Ville Syrjälä 已提交
1822 1823
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1824 1825
	intel_pps_verify_state(dev_priv, intel_dp);

1826 1827
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1828

1829
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1830 1831 1832
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1833

1834 1835 1836
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1837
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1838 1839
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1840 1841

	DRM_DEBUG_KMS("Wait complete\n");
1842
}
1843

1844
static void wait_panel_on(struct intel_dp *intel_dp)
1845 1846
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1847
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1848 1849
}

1850
static void wait_panel_off(struct intel_dp *intel_dp)
1851 1852
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1853
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1854 1855
}

1856
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1857
{
1858 1859 1860
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1861
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1862

1863 1864 1865 1866 1867
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1868 1869
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1870 1871 1872
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1873

1874
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1875 1876
}

1877
static void wait_backlight_on(struct intel_dp *intel_dp)
1878 1879 1880 1881 1882
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1883
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1884 1885 1886 1887
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1888

1889 1890 1891 1892
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1893
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1894
{
1895
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1896
	struct drm_i915_private *dev_priv = to_i915(dev);
1897
	u32 control;
1898

V
Ville Syrjälä 已提交
1899 1900
	lockdep_assert_held(&dev_priv->pps_mutex);

1901
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1902 1903
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1904 1905 1906
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1907
	return control;
1908 1909
}

1910 1911 1912 1913 1914
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1915
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1916
{
1917
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1918 1919
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1920
	struct drm_i915_private *dev_priv = to_i915(dev);
1921
	enum intel_display_power_domain power_domain;
1922
	u32 pp;
1923
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1924
	bool need_to_disable = !intel_dp->want_panel_vdd;
1925

V
Ville Syrjälä 已提交
1926 1927
	lockdep_assert_held(&dev_priv->pps_mutex);

1928
	if (!is_edp(intel_dp))
1929
		return false;
1930

1931
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1932
	intel_dp->want_panel_vdd = true;
1933

1934
	if (edp_have_panel_vdd(intel_dp))
1935
		return need_to_disable;
1936

1937
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1938
	intel_display_power_get(dev_priv, power_domain);
1939

V
Ville Syrjälä 已提交
1940 1941
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1942

1943 1944
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1945

1946
	pp = ironlake_get_pp_control(intel_dp);
1947
	pp |= EDP_FORCE_VDD;
1948

1949 1950
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1951 1952 1953 1954 1955

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1956 1957 1958
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1959
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1960 1961
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1962 1963
		msleep(intel_dp->panel_power_up_delay);
	}
1964 1965 1966 1967

	return need_to_disable;
}

1968 1969 1970 1971 1972 1973 1974
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1975
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1976
{
1977
	bool vdd;
1978

1979 1980 1981
	if (!is_edp(intel_dp))
		return;

1982
	pps_lock(intel_dp);
1983
	vdd = edp_panel_vdd_on(intel_dp);
1984
	pps_unlock(intel_dp);
1985

R
Rob Clark 已提交
1986
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1987
	     port_name(dp_to_dig_port(intel_dp)->port));
1988 1989
}

1990
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1991
{
1992
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1993
	struct drm_i915_private *dev_priv = to_i915(dev);
1994 1995 1996 1997
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1998
	u32 pp;
1999
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2000

V
Ville Syrjälä 已提交
2001
	lockdep_assert_held(&dev_priv->pps_mutex);
2002

2003
	WARN_ON(intel_dp->want_panel_vdd);
2004

2005
	if (!edp_have_panel_vdd(intel_dp))
2006
		return;
2007

V
Ville Syrjälä 已提交
2008 2009
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2010

2011 2012
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2013

2014 2015
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2016

2017 2018
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2019

2020 2021 2022
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2023

2024
	if ((pp & PANEL_POWER_ON) == 0)
2025
		intel_dp->panel_power_off_time = ktime_get_boottime();
2026

2027
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2028
	intel_display_power_put(dev_priv, power_domain);
2029
}
2030

2031
static void edp_panel_vdd_work(struct work_struct *__work)
2032 2033 2034 2035
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2036
	pps_lock(intel_dp);
2037 2038
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2039
	pps_unlock(intel_dp);
2040 2041
}

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2055 2056 2057 2058 2059
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2060
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2061
{
2062
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2063 2064 2065

	lockdep_assert_held(&dev_priv->pps_mutex);

2066 2067
	if (!is_edp(intel_dp))
		return;
2068

R
Rob Clark 已提交
2069
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2070
	     port_name(dp_to_dig_port(intel_dp)->port));
2071

2072 2073
	intel_dp->want_panel_vdd = false;

2074
	if (sync)
2075
		edp_panel_vdd_off_sync(intel_dp);
2076 2077
	else
		edp_panel_vdd_schedule_off(intel_dp);
2078 2079
}

2080
static void edp_panel_on(struct intel_dp *intel_dp)
2081
{
2082
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2083
	struct drm_i915_private *dev_priv = to_i915(dev);
2084
	u32 pp;
2085
	i915_reg_t pp_ctrl_reg;
2086

2087 2088
	lockdep_assert_held(&dev_priv->pps_mutex);

2089
	if (!is_edp(intel_dp))
2090
		return;
2091

V
Ville Syrjälä 已提交
2092 2093
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2094

2095 2096 2097
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2098
		return;
2099

2100
	wait_panel_power_cycle(intel_dp);
2101

2102
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2103
	pp = ironlake_get_pp_control(intel_dp);
2104
	if (IS_GEN5(dev_priv)) {
2105 2106
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2107 2108
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2109
	}
2110

2111
	pp |= PANEL_POWER_ON;
2112
	if (!IS_GEN5(dev_priv))
2113 2114
		pp |= PANEL_POWER_RESET;

2115 2116
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2117

2118
	wait_panel_on(intel_dp);
2119
	intel_dp->last_power_on = jiffies;
2120

2121
	if (IS_GEN5(dev_priv)) {
2122
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2123 2124
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2125
	}
2126
}
V
Ville Syrjälä 已提交
2127

2128 2129 2130 2131 2132 2133 2134
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2135
	pps_unlock(intel_dp);
2136 2137
}

2138 2139

static void edp_panel_off(struct intel_dp *intel_dp)
2140
{
2141 2142
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2143
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2144
	struct drm_i915_private *dev_priv = to_i915(dev);
2145
	enum intel_display_power_domain power_domain;
2146
	u32 pp;
2147
	i915_reg_t pp_ctrl_reg;
2148

2149 2150
	lockdep_assert_held(&dev_priv->pps_mutex);

2151 2152
	if (!is_edp(intel_dp))
		return;
2153

V
Ville Syrjälä 已提交
2154 2155
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2156

V
Ville Syrjälä 已提交
2157 2158
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2159

2160
	pp = ironlake_get_pp_control(intel_dp);
2161 2162
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2163
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2164
		EDP_BLC_ENABLE);
2165

2166
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2167

2168 2169
	intel_dp->want_panel_vdd = false;

2170 2171
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2172

2173
	intel_dp->panel_power_off_time = ktime_get_boottime();
2174
	wait_panel_off(intel_dp);
2175 2176

	/* We got a reference when we enabled the VDD. */
2177
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2178
	intel_display_power_put(dev_priv, power_domain);
2179
}
V
Ville Syrjälä 已提交
2180

2181 2182 2183 2184
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2185

2186 2187
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2188
	pps_unlock(intel_dp);
2189 2190
}

2191 2192
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2193
{
2194 2195
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2196
	struct drm_i915_private *dev_priv = to_i915(dev);
2197
	u32 pp;
2198
	i915_reg_t pp_ctrl_reg;
2199

2200 2201 2202 2203 2204 2205
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2206
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2207

2208
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2209

2210
	pp = ironlake_get_pp_control(intel_dp);
2211
	pp |= EDP_BLC_ENABLE;
2212

2213
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2214 2215 2216

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2217

2218
	pps_unlock(intel_dp);
2219 2220
}

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2235
{
2236
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2237
	struct drm_i915_private *dev_priv = to_i915(dev);
2238
	u32 pp;
2239
	i915_reg_t pp_ctrl_reg;
2240

2241 2242 2243
	if (!is_edp(intel_dp))
		return;

2244
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2245

2246
	pp = ironlake_get_pp_control(intel_dp);
2247
	pp &= ~EDP_BLC_ENABLE;
2248

2249
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2250 2251 2252

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2253

2254
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2255 2256

	intel_dp->last_backlight_off = jiffies;
2257
	edp_wait_backlight_off(intel_dp);
2258
}
2259

2260 2261 2262 2263 2264 2265 2266
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2267

2268
	_intel_edp_backlight_off(intel_dp);
2269
	intel_panel_disable_backlight(intel_dp->attached_connector);
2270
}
2271

2272 2273 2274 2275 2276 2277 2278 2279
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2280 2281
	bool is_enabled;

2282
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2283
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2284
	pps_unlock(intel_dp);
2285 2286 2287 2288

	if (is_enabled == enable)
		return;

2289 2290
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2291 2292 2293 2294 2295 2296 2297

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2298 2299 2300 2301 2302 2303 2304 2305 2306
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2307
			onoff(state), onoff(cur_state));
2308 2309 2310 2311 2312 2313 2314 2315 2316
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2317
			onoff(state), onoff(cur_state));
2318 2319 2320 2321
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2322 2323
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2324
{
2325
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2326
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2327

2328 2329 2330
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2331

2332
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2333
		      pipe_config->port_clock);
2334 2335 2336

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2337
	if (pipe_config->port_clock == 162000)
2338 2339 2340 2341 2342 2343 2344 2345
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2346 2347 2348 2349 2350 2351 2352
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2353
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2354

2355
	intel_dp->DP |= DP_PLL_ENABLE;
2356

2357
	I915_WRITE(DP_A, intel_dp->DP);
2358 2359
	POSTING_READ(DP_A);
	udelay(200);
2360 2361
}

2362
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2363
{
2364
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2365 2366
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2367

2368 2369 2370
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2371

2372 2373
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2374
	intel_dp->DP &= ~DP_PLL_ENABLE;
2375

2376
	I915_WRITE(DP_A, intel_dp->DP);
2377
	POSTING_READ(DP_A);
2378 2379 2380
	udelay(200);
}

2381
/* If the sink supports it, try to set the power state appropriately */
2382
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2383 2384 2385 2386 2387 2388 2389 2390
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2391 2392
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2393
	} else {
2394 2395
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2396 2397 2398 2399 2400
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2401 2402
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2403 2404 2405 2406
			if (ret == 1)
				break;
			msleep(1);
		}
2407 2408 2409

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2410
	}
2411 2412 2413 2414

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2415 2416
}

2417 2418
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2419
{
2420
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2421
	enum port port = dp_to_dig_port(intel_dp)->port;
2422
	struct drm_device *dev = encoder->base.dev;
2423
	struct drm_i915_private *dev_priv = to_i915(dev);
2424 2425
	enum intel_display_power_domain power_domain;
	u32 tmp;
2426
	bool ret;
2427 2428

	power_domain = intel_display_port_power_domain(encoder);
2429
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2430 2431
		return false;

2432 2433
	ret = false;

2434
	tmp = I915_READ(intel_dp->output_reg);
2435 2436

	if (!(tmp & DP_PORT_EN))
2437
		goto out;
2438

2439
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2440
		*pipe = PORT_TO_PIPE_CPT(tmp);
2441
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2442
		enum pipe p;
2443

2444 2445 2446 2447
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2448 2449 2450
				ret = true;

				goto out;
2451 2452 2453
			}
		}

2454
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2455
			      i915_mmio_reg_offset(intel_dp->output_reg));
2456
	} else if (IS_CHERRYVIEW(dev_priv)) {
2457 2458 2459
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2460
	}
2461

2462 2463 2464 2465 2466 2467
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2468
}
2469

2470
static void intel_dp_get_config(struct intel_encoder *encoder,
2471
				struct intel_crtc_state *pipe_config)
2472 2473 2474
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2475
	struct drm_device *dev = encoder->base.dev;
2476
	struct drm_i915_private *dev_priv = to_i915(dev);
2477 2478
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2479

2480
	tmp = I915_READ(intel_dp->output_reg);
2481 2482

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2483

2484
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2485 2486 2487
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2488 2489 2490
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2491

2492
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2493 2494 2495 2496
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2497
		if (tmp & DP_SYNC_HS_HIGH)
2498 2499 2500
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2501

2502
		if (tmp & DP_SYNC_VS_HIGH)
2503 2504 2505 2506
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2507

2508
	pipe_config->base.adjusted_mode.flags |= flags;
2509

2510
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2511 2512
		pipe_config->limited_color_range = true;

2513 2514 2515
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2516 2517
	intel_dp_get_m_n(crtc, pipe_config);

2518
	if (port == PORT_A) {
2519
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2520 2521 2522 2523
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2524

2525 2526 2527
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2528

2529 2530
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2545 2546
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2547
	}
2548 2549
}

2550 2551 2552
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2553
{
2554
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2555
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2556

2557
	if (old_crtc_state->has_audio)
2558
		intel_audio_codec_disable(encoder);
2559

2560
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2561 2562
		intel_psr_disable(intel_dp);

2563 2564
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2565
	intel_edp_panel_vdd_on(intel_dp);
2566
	intel_edp_backlight_off(intel_dp);
2567
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2568
	intel_edp_panel_off(intel_dp);
2569

2570
	/* disable the port before the pipe on g4x */
2571
	if (INTEL_GEN(dev_priv) < 5)
2572
		intel_dp_link_down(intel_dp);
2573 2574
}

2575 2576 2577
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2578
{
2579
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2580
	enum port port = dp_to_dig_port(intel_dp)->port;
2581

2582
	intel_dp_link_down(intel_dp);
2583 2584

	/* Only ilk+ has port A */
2585 2586
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2587 2588
}

2589 2590 2591
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2592 2593 2594 2595
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2596 2597
}

2598 2599 2600
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2601 2602 2603
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2604
	struct drm_i915_private *dev_priv = to_i915(dev);
2605

2606 2607 2608 2609 2610 2611
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2612

V
Ville Syrjälä 已提交
2613
	mutex_unlock(&dev_priv->sb_lock);
2614 2615
}

2616 2617 2618 2619 2620 2621 2622
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2623
	struct drm_i915_private *dev_priv = to_i915(dev);
2624 2625
	enum port port = intel_dig_port->port;

2626 2627 2628 2629
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2630
	if (HAS_DDI(dev_priv)) {
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2656
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2657
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2671
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2672 2673 2674 2675 2676
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2677
		if (IS_CHERRYVIEW(dev_priv))
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2693
			if (IS_CHERRYVIEW(dev_priv)) {
2694 2695
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2696
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2697 2698 2699 2700 2701 2702 2703
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2704 2705
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2706 2707
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2708
	struct drm_i915_private *dev_priv = to_i915(dev);
2709 2710 2711

	/* enable with pattern 1 (as per spec) */

2712
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2713 2714 2715 2716 2717 2718 2719 2720

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2721
	if (old_crtc_state->has_audio)
2722
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2723 2724 2725

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2726 2727
}

2728
static void intel_enable_dp(struct intel_encoder *encoder,
2729 2730
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2731
{
2732 2733
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2734
	struct drm_i915_private *dev_priv = to_i915(dev);
2735
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2736
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2737
	enum pipe pipe = crtc->pipe;
2738

2739 2740
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2741

2742 2743
	pps_lock(intel_dp);

2744
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2745 2746
		vlv_init_panel_power_sequencer(intel_dp);

2747
	intel_dp_enable_port(intel_dp, pipe_config);
2748 2749 2750 2751 2752 2753 2754

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2755
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2756 2757
		unsigned int lane_mask = 0x0;

2758
		if (IS_CHERRYVIEW(dev_priv))
2759
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2760

2761 2762
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2763
	}
2764

2765
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2766
	intel_dp_start_link_train(intel_dp);
2767
	intel_dp_stop_link_train(intel_dp);
2768

2769
	if (pipe_config->has_audio) {
2770
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2771
				 pipe_name(pipe));
2772
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2773
	}
2774
}
2775

2776 2777 2778
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2779
{
2780 2781
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2782
	intel_enable_dp(encoder, pipe_config, conn_state);
2783
	intel_edp_backlight_on(intel_dp);
2784
}
2785

2786 2787 2788
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2789
{
2790 2791
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2792
	intel_edp_backlight_on(intel_dp);
2793
	intel_psr_enable(intel_dp);
2794 2795
}

2796 2797 2798
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2799 2800
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2801
	enum port port = dp_to_dig_port(intel_dp)->port;
2802

2803
	intel_dp_prepare(encoder, pipe_config);
2804

2805
	/* Only ilk+ has port A */
2806
	if (port == PORT_A)
2807
		ironlake_edp_pll_on(intel_dp, pipe_config);
2808 2809
}

2810 2811 2812
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2813
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2814
	enum pipe pipe = intel_dp->pps_pipe;
2815
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2836 2837 2838
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2839
	struct drm_i915_private *dev_priv = to_i915(dev);
2840 2841 2842 2843
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2844 2845 2846
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2847
	for_each_intel_encoder(dev, encoder) {
2848
		struct intel_dp *intel_dp;
2849
		enum port port;
2850 2851 2852 2853 2854

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2855
		port = dp_to_dig_port(intel_dp)->port;
2856 2857 2858 2859 2860

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2861
			      pipe_name(pipe), port_name(port));
2862

2863
		WARN(encoder->base.crtc,
2864 2865
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2866 2867

		/* make sure vdd is off before we steal it */
2868
		vlv_detach_power_sequencer(intel_dp);
2869 2870 2871 2872 2873 2874 2875 2876
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2877
	struct drm_i915_private *dev_priv = to_i915(dev);
2878 2879 2880 2881
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2882 2883 2884
	if (!is_edp(intel_dp))
		return;

2885 2886 2887 2888 2889 2890 2891 2892 2893
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2894
		vlv_detach_power_sequencer(intel_dp);
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2909 2910
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2911 2912
}

2913 2914 2915
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2916
{
2917
	vlv_phy_pre_encoder_enable(encoder);
2918

2919
	intel_enable_dp(encoder, pipe_config, conn_state);
2920 2921
}

2922 2923 2924
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2925
{
2926
	intel_dp_prepare(encoder, pipe_config);
2927

2928
	vlv_phy_pre_pll_enable(encoder);
2929 2930
}

2931 2932 2933
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2934
{
2935
	chv_phy_pre_encoder_enable(encoder);
2936

2937
	intel_enable_dp(encoder, pipe_config, conn_state);
2938 2939

	/* Second common lane will stay alive on its own now */
2940
	chv_phy_release_cl2_override(encoder);
2941 2942
}

2943 2944 2945
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2946
{
2947
	intel_dp_prepare(encoder, pipe_config);
2948

2949
	chv_phy_pre_pll_enable(encoder);
2950 2951
}

2952 2953 2954
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
2955
{
2956
	chv_phy_post_pll_disable(encoder);
2957 2958
}

2959 2960 2961 2962
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2963
bool
2964
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2965
{
2966 2967
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2968 2969
}

2970
/* These are source-specific values. */
2971
uint8_t
K
Keith Packard 已提交
2972
intel_dp_voltage_max(struct intel_dp *intel_dp)
2973
{
2974
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2975
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2976

2977
	if (IS_GEN9_LP(dev_priv))
2978
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2979
	else if (INTEL_GEN(dev_priv) >= 9) {
2980
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2981
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2982
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2983
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2984
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2985
	else if (IS_GEN7(dev_priv) && port == PORT_A)
2986
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2987
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
2988
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2989
	else
2990
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2991 2992
}

2993
uint8_t
K
Keith Packard 已提交
2994 2995
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2996
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2997
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2998

2999
	if (INTEL_GEN(dev_priv) >= 9) {
3000 3001 3002 3003 3004 3005 3006
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3007 3008
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3009 3010 3011
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3012
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3013
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3014 3015 3016 3017 3018 3019 3020
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3021
		default:
3022
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3023
		}
3024
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3025
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3026 3027 3028 3029 3030 3031 3032
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3033
		default:
3034
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3035
		}
3036
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3037
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3038 3039 3040 3041 3042
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3043
		default:
3044
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3045 3046 3047
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3048 3049 3050 3051 3052 3053 3054
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3055
		default:
3056
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3057
		}
3058 3059 3060
	}
}

3061
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3062
{
3063
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3064 3065 3066 3067 3068
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3069
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3070 3071
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3072
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3073 3074 3075
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3076
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3077 3078 3079
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3080
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3081 3082 3083
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3084
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3085 3086 3087 3088 3089 3090 3091
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3092
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3093 3094
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3095
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3096 3097 3098
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3099
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3100 3101 3102
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3103
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3104 3105 3106 3107 3108 3109 3110
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3111
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3112 3113
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3114
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3115 3116 3117
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3118
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3119 3120 3121 3122 3123 3124 3125
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3126
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3127 3128
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3129
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3141 3142
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3143 3144 3145 3146

	return 0;
}

3147
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3148
{
3149 3150 3151
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3152 3153 3154
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3155
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3156
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3157
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3158 3159 3160
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3161
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3162 3163 3164
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3165
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3166 3167 3168
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3169
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3170 3171
			deemph_reg_value = 128;
			margin_reg_value = 154;
3172
			uniq_trans_scale = true;
3173 3174 3175 3176 3177
			break;
		default:
			return 0;
		}
		break;
3178
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3179
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3180
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3181 3182 3183
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3184
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3185 3186 3187
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3188
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3189 3190 3191 3192 3193 3194 3195
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3196
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3197
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3198
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3199 3200 3201
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3202
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3203 3204 3205 3206 3207 3208 3209
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3210
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3211
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3212
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3224 3225
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3226 3227 3228 3229

	return 0;
}

3230
static uint32_t
3231
gen4_signal_levels(uint8_t train_set)
3232
{
3233
	uint32_t	signal_levels = 0;
3234

3235
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3236
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3237 3238 3239
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3240
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3241 3242
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3243
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3244 3245
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3246
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3247 3248 3249
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3250
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3251
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3252 3253 3254
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3255
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3256 3257
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3258
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3259 3260
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3261
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3262 3263 3264 3265 3266 3267
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3268 3269
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3270
gen6_edp_signal_levels(uint8_t train_set)
3271
{
3272 3273 3274
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3275 3276
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3277
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3278
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3279
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3280 3281
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3282
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3283 3284
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3285
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3286 3287
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3288
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3289
	default:
3290 3291 3292
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3293 3294 3295
	}
}

K
Keith Packard 已提交
3296 3297
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3298
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3299 3300 3301 3302
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3303
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3304
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3305
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3306
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3307
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3308 3309
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3310
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3311
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3312
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3313 3314
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3315
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3316
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3317
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3318 3319 3320 3321 3322 3323 3324 3325 3326
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3327
void
3328
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3329 3330
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3331
	enum port port = intel_dig_port->port;
3332
	struct drm_device *dev = intel_dig_port->base.base.dev;
3333
	struct drm_i915_private *dev_priv = to_i915(dev);
3334
	uint32_t signal_levels, mask = 0;
3335 3336
	uint8_t train_set = intel_dp->train_set[0];

3337
	if (HAS_DDI(dev_priv)) {
3338 3339
		signal_levels = ddi_signal_levels(intel_dp);

3340
		if (IS_BROXTON(dev_priv))
3341 3342 3343
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3344
	} else if (IS_CHERRYVIEW(dev_priv)) {
3345
		signal_levels = chv_signal_levels(intel_dp);
3346
	} else if (IS_VALLEYVIEW(dev_priv)) {
3347
		signal_levels = vlv_signal_levels(intel_dp);
3348
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3349
		signal_levels = gen7_edp_signal_levels(train_set);
3350
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3351
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3352
		signal_levels = gen6_edp_signal_levels(train_set);
3353 3354
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3355
		signal_levels = gen4_signal_levels(train_set);
3356 3357 3358
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3359 3360 3361 3362 3363 3364 3365 3366
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3367

3368
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3369 3370 3371

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3372 3373
}

3374
void
3375 3376
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3377
{
3378
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3379 3380
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3381

3382
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3383

3384
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3385
	POSTING_READ(intel_dp->output_reg);
3386 3387
}

3388
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3389 3390 3391
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3392
	struct drm_i915_private *dev_priv = to_i915(dev);
3393 3394 3395
	enum port port = intel_dig_port->port;
	uint32_t val;

3396
	if (!HAS_DDI(dev_priv))
3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3414 3415 3416 3417
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3418 3419 3420
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3421
static void
C
Chris Wilson 已提交
3422
intel_dp_link_down(struct intel_dp *intel_dp)
3423
{
3424
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3425
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3426
	enum port port = intel_dig_port->port;
3427
	struct drm_device *dev = intel_dig_port->base.base.dev;
3428
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3429
	uint32_t DP = intel_dp->DP;
3430

3431
	if (WARN_ON(HAS_DDI(dev_priv)))
3432 3433
		return;

3434
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3435 3436
		return;

3437
	DRM_DEBUG_KMS("\n");
3438

3439
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3440
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3441
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3442
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3443
	} else {
3444
		if (IS_CHERRYVIEW(dev_priv))
3445 3446 3447
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3448
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3449
	}
3450
	I915_WRITE(intel_dp->output_reg, DP);
3451
	POSTING_READ(intel_dp->output_reg);
3452

3453 3454 3455 3456 3457 3458 3459 3460 3461
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3462
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3463 3464 3465 3466 3467 3468 3469
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3470 3471 3472 3473 3474 3475 3476
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3477
		I915_WRITE(intel_dp->output_reg, DP);
3478
		POSTING_READ(intel_dp->output_reg);
3479

3480
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3481 3482
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3483 3484
	}

3485
	msleep(intel_dp->panel_power_down_delay);
3486 3487

	intel_dp->DP = DP;
3488 3489
}

3490
bool
3491
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3492
{
3493 3494
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3495
		return false; /* aux transfer failed */
3496

3497
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3498

3499 3500
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3501

3502 3503 3504 3505 3506
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3507

3508 3509
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3510

3511
	if (!intel_dp_read_dpcd(intel_dp))
3512 3513
		return false;

3514 3515
	intel_dp_read_desc(intel_dp);

3516 3517 3518
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3519

3520 3521 3522 3523 3524 3525 3526 3527
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3528

3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3542 3543
	}

3544 3545 3546
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3547 3548
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3549 3550
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3551

3552
	/* Intermediate frequency support */
3553
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3554
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3555 3556
		int i;

3557 3558
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3559

3560 3561
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3562 3563 3564 3565

			if (val == 0)
				break;

3566 3567 3568 3569 3570 3571
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3572
			intel_dp->sink_rates[i] = (val * 200) / 10;
3573
		}
3574
		intel_dp->num_sink_rates = i;
3575
	}
3576

3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3607

3608
	if (!drm_dp_is_branch(intel_dp->dpcd))
3609 3610 3611 3612 3613
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3614 3615 3616
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3617 3618 3619
		return false; /* downstream port status fetch failed */

	return true;
3620 3621
}

3622
static bool
3623
intel_dp_can_mst(struct intel_dp *intel_dp)
3624 3625 3626
{
	u8 buf[1];

3627 3628 3629
	if (!i915.enable_dp_mst)
		return false;

3630 3631 3632 3633 3634 3635
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3636 3637
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3638

3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3660 3661
}

3662
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3663
{
3664
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3665
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3666
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3667
	u8 buf;
3668
	int ret = 0;
3669 3670
	int count = 0;
	int attempts = 10;
3671

3672 3673
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3674 3675
		ret = -EIO;
		goto out;
3676 3677
	}

3678
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3679
			       buf & ~DP_TEST_SINK_START) < 0) {
3680
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3681 3682 3683
		ret = -EIO;
		goto out;
	}
3684

3685
	do {
3686
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3697
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3698 3699 3700
		ret = -ETIMEDOUT;
	}

3701
 out:
3702
	hsw_enable_ips(intel_crtc);
3703
	return ret;
3704 3705 3706 3707 3708
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3709
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3710 3711
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3712 3713
	int ret;

3714 3715 3716 3717 3718 3719 3720 3721 3722
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3723 3724 3725 3726 3727 3728
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3729
	hsw_disable_ips(intel_crtc);
3730

3731
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3732 3733 3734
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3735 3736
	}

3737
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3738 3739 3740 3741 3742 3743
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3744
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3745 3746
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3747
	int count, ret;
3748 3749 3750 3751 3752 3753
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3754
	do {
3755
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3756

3757
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3758 3759
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3760
			goto stop;
3761
		}
3762
		count = buf & DP_TEST_COUNT_MASK;
3763

3764
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3765 3766

	if (attempts == 0) {
3767 3768 3769 3770 3771 3772 3773 3774
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3775
	}
3776

3777
stop:
3778
	intel_dp_sink_crc_stop(intel_dp);
3779
	return ret;
3780 3781
}

3782 3783 3784
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3785
	return drm_dp_dpcd_read(&intel_dp->aux,
3786 3787
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3788 3789
}

3790 3791 3792 3793 3794
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3795
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3796 3797 3798 3799 3800 3801 3802 3803
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3817
{
3818
	uint8_t test_result = DP_TEST_NAK;
3819 3820 3821 3822
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3823
	    connector->edid_corrupt ||
3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3839 3840 3841 3842 3843 3844 3845
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3846 3847
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3848
					&block->checksum,
D
Dan Carpenter 已提交
3849
					1))
3850 3851 3852 3853 3854 3855 3856 3857 3858
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3859 3860 3861 3862
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3863
{
3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3912 3913
}

3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3929
			if (intel_dp->active_mst_links &&
3930
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3931 3932 3933 3934 3935
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3936
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3952
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
3988
	intel_wait_for_vblank(dev_priv, crtc->pipe);
3989 3990 3991 3992 3993 3994 3995

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4016 4017 4018 4019 4020
	/* FIXME: we need to synchronize this sort of stuff with hardware
	 * readout */
	if (WARN_ON_ONCE(!intel_dp->lane_count))
		return;

4021 4022 4023 4024 4025
	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4026 4027

		intel_dp_retrain_link(intel_dp);
4028 4029 4030
	}
}

4031 4032 4033 4034 4035 4036 4037
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4038 4039 4040 4041 4042
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4043
 */
4044
static bool
4045
intel_dp_short_pulse(struct intel_dp *intel_dp)
4046
{
4047
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4048
	u8 sink_irq_vector = 0;
4049 4050
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4051

4052 4053 4054 4055 4056 4057 4058 4059
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4071 4072
	}

4073 4074
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4075 4076
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4077
		/* Clear interrupt source */
4078 4079 4080
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4081 4082

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4083
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4084 4085 4086 4087
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4088 4089 4090
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4091 4092

	return true;
4093 4094
}

4095
/* XXX this is probably wrong for multiple downstream ports */
4096
static enum drm_connector_status
4097
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4098
{
4099 4100 4101 4102 4103 4104
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4105 4106 4107
	if (is_edp(intel_dp))
		return connector_status_connected;

4108
	/* if there's no downstream port, we're done */
4109
	if (!drm_dp_is_branch(dpcd))
4110
		return connector_status_connected;
4111 4112

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4113 4114
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4115

4116 4117
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4118 4119
	}

4120 4121 4122
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4123
	/* If no HPD, poke DDC gently */
4124
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4125
		return connector_status_connected;
4126 4127

	/* Well we tried, say unknown for unreliable port types */
4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4140 4141 4142

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4143
	return connector_status_disconnected;
4144 4145
}

4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4159 4160
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4161
{
4162
	u32 bit;
4163

4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4201 4202 4203
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4204 4205 4206
	default:
		MISSING_CASE(port->port);
		return false;
4207
	}
4208

4209
	return I915_READ(SDEISR) & bit;
4210 4211
}

4212
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4213
				       struct intel_digital_port *port)
4214
{
4215
	u32 bit;
4216

4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4235 4236
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4237 4238 4239 4240 4241
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4242
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4243 4244
		break;
	case PORT_C:
4245
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4246 4247
		break;
	case PORT_D:
4248
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4249 4250 4251 4252
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4253 4254
	}

4255
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4256 4257
}

4258
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4259
				       struct intel_digital_port *intel_dig_port)
4260
{
4261 4262
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4263 4264
	u32 bit;

4265 4266
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4277
		MISSING_CASE(port);
4278 4279 4280 4281 4282 4283
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4284 4285 4286 4287 4288 4289 4290
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4291
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4292 4293
					 struct intel_digital_port *port)
{
4294
	if (HAS_PCH_IBX(dev_priv))
4295
		return ibx_digital_port_connected(dev_priv, port);
4296
	else if (HAS_PCH_SPLIT(dev_priv))
4297
		return cpt_digital_port_connected(dev_priv, port);
4298
	else if (IS_GEN9_LP(dev_priv))
4299
		return bxt_digital_port_connected(dev_priv, port);
4300 4301
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4302 4303 4304 4305
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4306
static struct edid *
4307
intel_dp_get_edid(struct intel_dp *intel_dp)
4308
{
4309
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4310

4311 4312 4313 4314
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4315 4316
			return NULL;

J
Jani Nikula 已提交
4317
		return drm_edid_duplicate(intel_connector->edid);
4318 4319 4320 4321
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4322

4323 4324 4325 4326 4327
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4328

4329
	intel_dp_unset_edid(intel_dp);
4330 4331 4332 4333 4334 4335 4336
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4337 4338
}

4339 4340
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4341
{
4342
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4343

4344 4345
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4346

4347 4348
	intel_dp->has_audio = false;
}
4349

4350
static enum drm_connector_status
4351
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4352
{
4353
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4354
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4355 4356
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4357
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4358
	enum drm_connector_status status;
4359
	enum intel_display_power_domain power_domain;
4360
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4361

4362 4363
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4364

4365 4366 4367
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4368 4369 4370
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4371
	else
4372 4373
		status = connector_status_disconnected;

4374
	if (status == connector_status_disconnected) {
4375 4376 4377 4378
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4379 4380 4381 4382 4383 4384 4385 4386 4387
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4388
		goto out;
4389
	}
Z
Zhenyu Wang 已提交
4390

4391
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4392
		intel_encoder->type = INTEL_OUTPUT_DP;
4393

4394 4395 4396 4397
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4398 4399 4400 4401 4402 4403
	/* Set the max lane count for sink */
	intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);

	/* Set the max link BW for sink */
	intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);

4404 4405
	intel_dp_print_rates(intel_dp);

4406
	intel_dp_read_desc(intel_dp);
4407

4408 4409 4410
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4411 4412 4413 4414 4415
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4416 4417
		status = connector_status_disconnected;
		goto out;
4418 4419 4420 4421 4422 4423 4424 4425 4426 4427
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4428 4429
	}

4430 4431 4432 4433 4434 4435 4436 4437
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4438
	intel_dp_set_edid(intel_dp);
4439 4440
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4441
	intel_dp->detect_done = true;
4442

4443 4444
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4445 4446
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4458
out:
4459
	if (status != connector_status_connected && !intel_dp->is_mst)
4460
		intel_dp_unset_edid(intel_dp);
4461

4462
	intel_display_power_put(to_i915(dev), power_domain);
4463
	return status;
4464 4465 4466 4467 4468 4469
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4470
	enum drm_connector_status status = connector->status;
4471 4472 4473 4474

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4475 4476
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4477
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4478 4479

	intel_dp->detect_done = false;
4480

4481
	return status;
4482 4483
}

4484 4485
static void
intel_dp_force(struct drm_connector *connector)
4486
{
4487
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4488
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4489
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4490
	enum intel_display_power_domain power_domain;
4491

4492 4493 4494
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4495

4496 4497
	if (connector->status != connector_status_connected)
		return;
4498

4499 4500
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4501 4502 4503

	intel_dp_set_edid(intel_dp);

4504
	intel_display_power_put(dev_priv, power_domain);
4505 4506

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4507
		intel_encoder->type = INTEL_OUTPUT_DP;
4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4521

4522
	/* if eDP has no EDID, fall back to fixed mode */
4523 4524
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4525
		struct drm_display_mode *mode;
4526 4527

		mode = drm_mode_duplicate(connector->dev,
4528
					  intel_connector->panel.fixed_mode);
4529
		if (mode) {
4530 4531 4532 4533
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4534

4535
	return 0;
4536 4537
}

4538 4539 4540 4541
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4542
	struct edid *edid;
4543

4544 4545
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4546
		has_audio = drm_detect_monitor_audio(edid);
4547

4548 4549 4550
	return has_audio;
}

4551 4552 4553 4554 4555
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4556
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4557
	struct intel_connector *intel_connector = to_intel_connector(connector);
4558 4559
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4560 4561
	int ret;

4562
	ret = drm_object_property_set_value(&connector->base, property, val);
4563 4564 4565
	if (ret)
		return ret;

4566
	if (property == dev_priv->force_audio_property) {
4567 4568 4569 4570
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4571 4572
			return 0;

4573
		intel_dp->force_audio = i;
4574

4575
		if (i == HDMI_AUDIO_AUTO)
4576 4577
			has_audio = intel_dp_detect_audio(connector);
		else
4578
			has_audio = (i == HDMI_AUDIO_ON);
4579 4580

		if (has_audio == intel_dp->has_audio)
4581 4582
			return 0;

4583
		intel_dp->has_audio = has_audio;
4584 4585 4586
		goto done;
	}

4587
	if (property == dev_priv->broadcast_rgb_property) {
4588
		bool old_auto = intel_dp->color_range_auto;
4589
		bool old_range = intel_dp->limited_color_range;
4590

4591 4592 4593 4594 4595 4596
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4597
			intel_dp->limited_color_range = false;
4598 4599 4600
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4601
			intel_dp->limited_color_range = true;
4602 4603 4604 4605
			break;
		default:
			return -EINVAL;
		}
4606 4607

		if (old_auto == intel_dp->color_range_auto &&
4608
		    old_range == intel_dp->limited_color_range)
4609 4610
			return 0;

4611 4612 4613
		goto done;
	}

4614 4615 4616 4617 4618 4619
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4620 4621 4622 4623 4624
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4625 4626 4627 4628 4629 4630 4631 4632 4633 4634

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4635 4636 4637
	return -EINVAL;

done:
4638 4639
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4640 4641 4642 4643

	return 0;
}

4644 4645 4646 4647
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4648 4649 4650 4651 4652
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4653 4654 4655 4656 4657 4658 4659 4660 4661 4662

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4663 4664 4665 4666 4667 4668 4669
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4670
static void
4671
intel_dp_connector_destroy(struct drm_connector *connector)
4672
{
4673
	struct intel_connector *intel_connector = to_intel_connector(connector);
4674

4675
	kfree(intel_connector->detect_edid);
4676

4677 4678 4679
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4680 4681 4682
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4683
		intel_panel_fini(&intel_connector->panel);
4684

4685
	drm_connector_cleanup(connector);
4686
	kfree(connector);
4687 4688
}

P
Paulo Zanoni 已提交
4689
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4690
{
4691 4692
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4693

4694
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4695 4696
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4697 4698 4699 4700
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4701
		pps_lock(intel_dp);
4702
		edp_panel_vdd_off_sync(intel_dp);
4703 4704
		pps_unlock(intel_dp);

4705 4706 4707 4708
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4709
	}
4710 4711 4712

	intel_dp_aux_fini(intel_dp);

4713
	drm_encoder_cleanup(encoder);
4714
	kfree(intel_dig_port);
4715 4716
}

4717
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4718 4719 4720 4721 4722 4723
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4724 4725 4726 4727
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4728
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4729
	pps_lock(intel_dp);
4730
	edp_panel_vdd_off_sync(intel_dp);
4731
	pps_unlock(intel_dp);
4732 4733
}

4734 4735 4736 4737
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4738
	struct drm_i915_private *dev_priv = to_i915(dev);
4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4753
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4754 4755 4756 4757 4758
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4759
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4760
{
4761
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4762 4763
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4764 4765 4766

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4767

4768
	if (lspcon->active)
4769 4770
		lspcon_resume(lspcon);

4771 4772 4773 4774 4775
	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

4776 4777
	/* Reinit the power sequencer, in case BIOS did something with it. */
	intel_dp_pps_init(encoder->dev, intel_dp);
4778 4779 4780
	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4781 4782
}

4783
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4784
	.dpms = drm_atomic_helper_connector_dpms,
4785
	.detect = intel_dp_detect,
4786
	.force = intel_dp_force,
4787
	.fill_modes = drm_helper_probe_single_connector_modes,
4788
	.set_property = intel_dp_set_property,
4789
	.atomic_get_property = intel_connector_atomic_get_property,
4790
	.late_register = intel_dp_connector_register,
4791
	.early_unregister = intel_dp_connector_unregister,
4792
	.destroy = intel_dp_connector_destroy,
4793
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4794
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4795 4796 4797 4798 4799 4800 4801 4802
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4803
	.reset = intel_dp_encoder_reset,
4804
	.destroy = intel_dp_encoder_destroy,
4805 4806
};

4807
enum irqreturn
4808 4809 4810
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4811
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4812
	struct drm_device *dev = intel_dig_port->base.base.dev;
4813
	struct drm_i915_private *dev_priv = to_i915(dev);
4814
	enum intel_display_power_domain power_domain;
4815
	enum irqreturn ret = IRQ_NONE;
4816

4817 4818
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4819
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4820

4821 4822 4823 4824 4825 4826 4827 4828 4829
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4830
		return IRQ_HANDLED;
4831 4832
	}

4833 4834
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4835
		      long_hpd ? "long" : "short");
4836

4837 4838 4839 4840 4841
	if (long_hpd) {
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

4842
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4843 4844
	intel_display_power_get(dev_priv, power_domain);

4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
4858
		}
4859
	}
4860

4861 4862 4863 4864
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
4865
		}
4866
	}
4867 4868 4869

	ret = IRQ_HANDLED;

4870 4871 4872 4873
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4874 4875
}

4876
/* check the VBT to see whether the eDP is on another port */
4877
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
4878
{
4879 4880 4881 4882
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
4883
	if (INTEL_GEN(dev_priv) < 5)
4884 4885
		return false;

4886 4887 4888
	if (port == PORT_A)
		return true;

4889
	return intel_bios_is_port_edp(dev_priv, port);
4890 4891
}

4892
void
4893 4894
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4895 4896
	struct intel_connector *intel_connector = to_intel_connector(connector);

4897
	intel_attach_force_audio_property(connector);
4898
	intel_attach_broadcast_rgb_property(connector);
4899
	intel_dp->color_range_auto = true;
4900 4901 4902

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4903 4904
		drm_object_attach_property(
			&connector->base,
4905
			connector->dev->mode_config.scaling_mode_property,
4906 4907
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4908
	}
4909 4910
}

4911 4912
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4913
	intel_dp->panel_power_off_time = ktime_get_boottime();
4914 4915 4916 4917
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4918
static void
4919 4920
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4921
{
4922
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4923
	struct pps_registers regs;
4924

4925
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4926 4927 4928

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4929
	pp_ctl = ironlake_get_pp_control(intel_dp);
4930

4931 4932
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4933
	if (!IS_GEN9_LP(dev_priv)) {
4934 4935
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4936
	}
4937 4938

	/* Pull timing values out of registers */
4939 4940
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4941

4942 4943
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4944

4945 4946
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4947

4948 4949
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4950

4951
	if (IS_GEN9_LP(dev_priv)) {
4952 4953 4954
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4955
			seq->t11_t12 = (tmp - 1) * 1000;
4956
		else
4957
			seq->t11_t12 = 0;
4958
	} else {
4959
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4960
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4961
	}
4962 4963
}

I
Imre Deak 已提交
4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

4989 4990 4991 4992
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
4993
	struct drm_i915_private *dev_priv = to_i915(dev);
4994 4995 4996 4997 4998 4999 5000 5001 5002 5003
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5004

I
Imre Deak 已提交
5005
	intel_pps_dump_state("cur", &cur);
5006

5007
	vbt = dev_priv->vbt.edp.pps;
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5021
	intel_pps_dump_state("vbt", &vbt);
5022 5023 5024

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5025
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5026 5027 5028 5029 5030 5031 5032 5033 5034
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5035
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5036 5037 5038 5039 5040 5041 5042
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5043 5044 5045 5046 5047 5048
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5049 5050 5051 5052 5053 5054 5055 5056 5057 5058

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5059 5060 5061 5062
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5063
					      struct intel_dp *intel_dp)
5064
{
5065
	struct drm_i915_private *dev_priv = to_i915(dev);
5066
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5067
	int div = dev_priv->rawclk_freq / 1000;
5068
	struct pps_registers regs;
5069
	enum port port = dp_to_dig_port(intel_dp)->port;
5070
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5071

V
Ville Syrjälä 已提交
5072
	lockdep_assert_held(&dev_priv->pps_mutex);
5073

5074
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5075

5076
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5077 5078
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5079
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5080 5081
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5082
	if (IS_GEN9_LP(dev_priv)) {
5083
		pp_div = I915_READ(regs.pp_ctrl);
5084 5085 5086 5087 5088 5089 5090 5091
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5092 5093 5094

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5095
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5096
		port_sel = PANEL_PORT_SELECT_VLV(port);
5097
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5098
		if (port == PORT_A)
5099
			port_sel = PANEL_PORT_SELECT_DPA;
5100
		else
5101
			port_sel = PANEL_PORT_SELECT_DPD;
5102 5103
	}

5104 5105
	pp_on |= port_sel;

5106 5107
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5108
	if (IS_GEN9_LP(dev_priv))
5109
		I915_WRITE(regs.pp_ctrl, pp_div);
5110
	else
5111
		I915_WRITE(regs.pp_div, pp_div);
5112 5113

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5114 5115
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5116
		      IS_GEN9_LP(dev_priv) ?
5117 5118
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5119 5120
}

5121 5122 5123
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5124 5125 5126
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5127 5128 5129 5130 5131 5132 5133
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}
}

5134 5135
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5136
 * @dev_priv: i915 device
5137
 * @crtc_state: a pointer to the active intel_crtc_state
5138 5139 5140 5141 5142 5143 5144 5145 5146
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5147 5148 5149
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5150 5151
{
	struct intel_encoder *encoder;
5152 5153
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5154
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5155
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5156 5157 5158 5159 5160 5161

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5162 5163
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5164 5165 5166
		return;
	}

5167
	/*
5168 5169
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5170
	 */
5171

5172 5173
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5174
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5175 5176 5177 5178 5179 5180

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5181
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5182 5183 5184 5185
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5186 5187
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5188 5189
		index = DRRS_LOW_RR;

5190
	if (index == dev_priv->drrs.refresh_rate_type) {
5191 5192 5193 5194 5195
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5196
	if (!crtc_state->base.active) {
5197 5198 5199 5200
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5201
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5213 5214
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5215
		u32 val;
5216

5217
		val = I915_READ(reg);
5218
		if (index > DRRS_HIGH_RR) {
5219
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5220 5221 5222
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5223
		} else {
5224
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5225 5226 5227
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5228 5229 5230 5231
		}
		I915_WRITE(reg, val);
	}

5232 5233 5234 5235 5236
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5237 5238 5239
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5240
 * @crtc_state: A pointer to the active crtc state.
5241 5242 5243
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5244 5245
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5246 5247
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5248
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5249

5250
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5269 5270 5271
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5272
 * @old_crtc_state: Pointer to old crtc_state.
5273 5274
 *
 */
5275 5276
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5277 5278
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5279
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5280

5281
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5282 5283 5284 5285 5286 5287 5288 5289 5290
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5291 5292
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5293 5294 5295 5296 5297 5298 5299

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5313
	/*
5314 5315
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5316 5317
	 */

5318 5319
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5320

5321 5322 5323 5324 5325 5326
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5327

5328 5329
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5330 5331
}

5332
/**
5333
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5334
 * @dev_priv: i915 device
5335 5336
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5337 5338
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5339 5340 5341
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5342 5343
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5344 5345 5346 5347
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5348
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5349 5350
		return;

5351
	cancel_delayed_work(&dev_priv->drrs.work);
5352

5353
	mutex_lock(&dev_priv->drrs.mutex);
5354 5355 5356 5357 5358
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5359 5360 5361
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5362 5363 5364
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5365
	/* invalidate means busy screen hence upclock */
5366
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5367 5368
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5369 5370 5371 5372

	mutex_unlock(&dev_priv->drrs.mutex);
}

5373
/**
5374
 * intel_edp_drrs_flush - Restart Idleness DRRS
5375
 * @dev_priv: i915 device
5376 5377
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5378 5379 5380 5381
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5382 5383 5384
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5385 5386
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5387 5388 5389 5390
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5391
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5392 5393
		return;

5394
	cancel_delayed_work(&dev_priv->drrs.work);
5395

5396
	mutex_lock(&dev_priv->drrs.mutex);
5397 5398 5399 5400 5401
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5402 5403
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5404 5405

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5406 5407
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5408
	/* flush means busy screen hence upclock */
5409
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5410 5411
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5412 5413 5414 5415 5416 5417

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5418 5419 5420 5421 5422
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5446 5447 5448 5449 5450 5451 5452 5453
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5473
static struct drm_display_mode *
5474 5475
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5476 5477
{
	struct drm_connector *connector = &intel_connector->base;
5478
	struct drm_device *dev = connector->dev;
5479
	struct drm_i915_private *dev_priv = to_i915(dev);
5480 5481
	struct drm_display_mode *downclock_mode = NULL;

5482 5483 5484
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5485
	if (INTEL_GEN(dev_priv) <= 6) {
5486 5487 5488 5489 5490
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5491
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5492 5493 5494 5495 5496 5497 5498
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5499
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5500 5501 5502
		return NULL;
	}

5503
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5504

5505
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5506
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5507 5508 5509
	return downclock_mode;
}

5510
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5511
				     struct intel_connector *intel_connector)
5512 5513 5514
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5515 5516
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5517
	struct drm_i915_private *dev_priv = to_i915(dev);
5518
	struct drm_display_mode *fixed_mode = NULL;
5519
	struct drm_display_mode *downclock_mode = NULL;
5520 5521 5522
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5523
	enum pipe pipe = INVALID_PIPE;
5524 5525 5526 5527

	if (!is_edp(intel_dp))
		return true;

5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5541
	pps_lock(intel_dp);
5542 5543

	intel_dp_init_panel_power_timestamps(intel_dp);
5544
	intel_dp_pps_init(dev, intel_dp);
5545
	intel_edp_panel_vdd_sanitize(intel_dp);
5546

5547
	pps_unlock(intel_dp);
5548

5549
	/* Cache DPCD and EDID for edp. */
5550
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5551

5552
	if (!has_dpcd) {
5553 5554
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5555
		goto out_vdd_off;
5556 5557
	}

5558
	mutex_lock(&dev->mode_config.mutex);
5559
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5578 5579
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5580 5581 5582 5583 5584 5585 5586 5587
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5588
		if (fixed_mode) {
5589
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5590 5591 5592
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5593
	}
5594
	mutex_unlock(&dev->mode_config.mutex);
5595

5596
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5597 5598
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5599 5600 5601 5602 5603 5604

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5605
		if (IS_CHERRYVIEW(dev_priv))
5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5618 5619
	}

5620
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5621
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5622
	intel_panel_setup_backlight(connector, pipe);
5623 5624

	return true;
5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5637 5638
}

5639
bool
5640 5641
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5642
{
5643 5644 5645 5646
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5647
	struct drm_i915_private *dev_priv = to_i915(dev);
5648
	enum port port = intel_dig_port->port;
5649
	int type;
5650

5651 5652 5653 5654 5655
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5656 5657
	intel_dp->pps_pipe = INVALID_PIPE;

5658
	/* intel_dp vfuncs */
5659
	if (INTEL_GEN(dev_priv) >= 9)
5660
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5661
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5662
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5663
	else if (HAS_PCH_SPLIT(dev_priv))
5664 5665
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5666
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5667

5668
	if (INTEL_GEN(dev_priv) >= 9)
5669 5670
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5671
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5672

5673
	if (HAS_DDI(dev_priv))
5674 5675
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5676 5677
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5678
	intel_dp->attached_connector = intel_connector;
5679

5680
	if (intel_dp_is_edp(dev_priv, port))
5681
		type = DRM_MODE_CONNECTOR_eDP;
5682 5683
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5684

5685 5686 5687 5688 5689 5690 5691 5692
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5693
	/* eDP only on port B and/or C on vlv/chv */
5694
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
5695
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5696 5697
		return false;

5698 5699 5700 5701
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5702
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5703 5704 5705 5706 5707
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5708
	intel_dp_aux_init(intel_dp);
5709

5710
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5711
			  edp_panel_vdd_work);
5712

5713
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5714

5715
	if (HAS_DDI(dev_priv))
5716 5717 5718 5719
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5720
	/* Set up the hotplug pin. */
5721 5722
	switch (port) {
	case PORT_A:
5723
		intel_encoder->hpd_pin = HPD_PORT_A;
5724 5725
		break;
	case PORT_B:
5726
		intel_encoder->hpd_pin = HPD_PORT_B;
5727
		if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
5728
			intel_encoder->hpd_pin = HPD_PORT_A;
5729 5730
		break;
	case PORT_C:
5731
		intel_encoder->hpd_pin = HPD_PORT_C;
5732 5733
		break;
	case PORT_D:
5734
		intel_encoder->hpd_pin = HPD_PORT_D;
5735
		break;
X
Xiong Zhang 已提交
5736 5737 5738
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5739
	default:
5740
		BUG();
5741 5742
	}

5743
	/* init MST on ports that can support it */
5744
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
5745 5746 5747
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5748

5749
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5750 5751 5752
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5753
	}
5754

5755 5756
	intel_dp_add_properties(intel_dp, connector);

5757 5758 5759 5760
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
5761
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
5762 5763 5764
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5765 5766

	return true;
5767 5768 5769 5770 5771

fail:
	drm_connector_cleanup(connector);

	return false;
5772
}
5773

5774
bool intel_dp_init(struct drm_i915_private *dev_priv,
5775 5776
		   i915_reg_t output_reg,
		   enum port port)
5777 5778 5779 5780 5781 5782
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5783
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5784
	if (!intel_dig_port)
5785
		return false;
5786

5787
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5788 5789
	if (!intel_connector)
		goto err_connector_alloc;
5790 5791 5792 5793

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

5794 5795 5796
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5797
		goto err_encoder_init;
5798

5799
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5800 5801
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5802
	intel_encoder->get_config = intel_dp_get_config;
5803
	intel_encoder->suspend = intel_dp_encoder_suspend;
5804
	if (IS_CHERRYVIEW(dev_priv)) {
5805
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5806 5807
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5808
		intel_encoder->post_disable = chv_post_disable_dp;
5809
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5810
	} else if (IS_VALLEYVIEW(dev_priv)) {
5811
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5812 5813
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5814
		intel_encoder->post_disable = vlv_post_disable_dp;
5815
	} else {
5816 5817
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5818
		if (INTEL_GEN(dev_priv) >= 5)
5819
			intel_encoder->post_disable = ilk_post_disable_dp;
5820
	}
5821

5822
	intel_dig_port->port = port;
5823
	intel_dig_port->dp.output_reg = output_reg;
5824
	intel_dig_port->max_lanes = 4;
5825

5826
	intel_encoder->type = INTEL_OUTPUT_DP;
5827
	if (IS_CHERRYVIEW(dev_priv)) {
5828 5829 5830 5831 5832 5833 5834
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5835
	intel_encoder->cloneable = 0;
5836
	intel_encoder->port = port;
5837

5838
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5839
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5840

S
Sudip Mukherjee 已提交
5841 5842 5843
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5844
	return true;
S
Sudip Mukherjee 已提交
5845 5846 5847

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5848
err_encoder_init:
S
Sudip Mukherjee 已提交
5849 5850 5851
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5852
	return false;
5853
}
5854 5855 5856

void intel_dp_mst_suspend(struct drm_device *dev)
{
5857
	struct drm_i915_private *dev_priv = to_i915(dev);
5858 5859 5860 5861
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5862
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5863 5864

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5865 5866
			continue;

5867 5868
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5869 5870 5871 5872 5873
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5874
	struct drm_i915_private *dev_priv = to_i915(dev);
5875 5876 5877
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5878
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5879
		int ret;
5880

5881 5882
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5883

5884 5885 5886
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5887 5888
	}
}