intel_dp.c 174.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)
45
#define DP_DPRX_ESI_LEN 14
46

47 48 49 50 51 52
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

53
struct dp_link_dpll {
54
	int clock;
55 56 57 58
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
59
	{ 162000,
60
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
61
	{ 270000,
62 63 64 65
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
66
	{ 162000,
67
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
68
	{ 270000,
69 70 71
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

72
static const struct dp_link_dpll vlv_dpll[] = {
73
	{ 162000,
C
Chon Ming Lee 已提交
74
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
75
	{ 270000,
76 77 78
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

79 80 81 82 83 84 85 86 87 88
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
89
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
90
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
91
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
92
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
93
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
94 95
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
96

97 98
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
99
static const int skl_rates[] = { 162000, 216000, 270000,
100
				  324000, 432000, 540000 };
101 102 103
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
104
static const int default_rates[] = { 162000, 270000, 540000 };
105

106
/**
107
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
108 109 110 111 112
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
113
bool intel_dp_is_edp(struct intel_dp *intel_dp)
114
{
115 116 117
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
118 119
}

120
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
121
{
122 123 124
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
125 126
}

127 128
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
129
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
130 131
}

132 133
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
134
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
135
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
136 137
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
138
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
139
				      enum pipe pipe);
140
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
141

142 143 144
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
145
	int i, max_rate;
146

147
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
148

149 150 151
	for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
		if (default_rates[i] > max_rate)
			break;
152
		intel_dp->sink_rates[i] = default_rates[i];
153
	}
154

155
	intel_dp->num_sink_rates = i;
156 157
}

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

180 181
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
182
{
183
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
184 185
}

186 187
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
188 189
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
190 191
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
192 193 194 195

	return min(source_max, sink_max);
}

196
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
197 198 199 200
{
	return intel_dp->max_link_lane_count;
}

201
int
202
intel_dp_link_required(int pixel_clock, int bpp)
203
{
204 205
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
206 207
}

208
int
209 210
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
211 212 213 214 215 216 217
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
218 219
}

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

243
static int cnl_max_source_rate(struct intel_dp *intel_dp)
244 245 246 247 248 249 250 251 252
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
253
		return 540000;
254 255 256

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
257
		return 810000;
258

259
	/* For other SKUs, max rate on ports A and D is 5.4G */
260
	if (port == PORT_A || port == PORT_D)
261
		return 540000;
262

263
	return 810000;
264 265
}

266 267
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
268 269 270
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
271 272
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[dig_port->base.port];
273
	const int *source_rates;
274
	int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
275

276 277 278
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

279
	if (IS_CANNONLAKE(dev_priv)) {
280
		source_rates = cnl_rates;
281 282
		size = ARRAY_SIZE(cnl_rates);
		max_rate = cnl_max_source_rate(intel_dp);
283 284 285
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
286
	} else if (IS_GEN9_BC(dev_priv)) {
287
		source_rates = skl_rates;
288
		size = ARRAY_SIZE(skl_rates);
289 290
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
291
		source_rates = default_rates;
292
		size = ARRAY_SIZE(default_rates);
293 294 295
	} else {
		source_rates = default_rates;
		size = ARRAY_SIZE(default_rates) - 1;
296 297
	}

298 299 300 301 302
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

303 304 305
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

306 307
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

333 334 335 336 337 338 339 340 341 342 343 344
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

345
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
346
{
347
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
348

349 350 351 352 353 354 355 356 357 358 359 360 361
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

362 363
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
364 365 366 367 368 369
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
370 371
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
372 373
		return false;

374 375
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
376 377 378 379 380
		return false;

	return true;
}

381 382 383
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
384
	int index;
385

386 387 388 389
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
390 391
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
392
	} else if (lane_count > 1) {
393
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
394
		intel_dp->max_link_lane_count = lane_count >> 1;
395 396 397 398 399 400 401 402
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

403
static enum drm_mode_status
404 405 406
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
407
	struct intel_dp *intel_dp = intel_attached_dp(connector);
408 409
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
410 411
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
412 413 414
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
415

416
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
417
		if (mode->hdisplay > fixed_mode->hdisplay)
418 419
			return MODE_PANEL;

420
		if (mode->vdisplay > fixed_mode->vdisplay)
421
			return MODE_PANEL;
422 423

		target_clock = fixed_mode->clock;
424 425
	}

426
	max_link_clock = intel_dp_max_link_rate(intel_dp);
427
	max_lanes = intel_dp_max_lane_count(intel_dp);
428 429 430 431

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

432
	if (mode_rate > max_rate || target_clock > max_dotclk)
433
		return MODE_CLOCK_HIGH;
434 435 436 437

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

438 439 440
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

441 442 443
	return MODE_OK;
}

444
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
445 446 447 448 449 450 451 452 453 454 455
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

456
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
457 458 459 460 461 462 463 464
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

465
static void
466
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
467
static void
468
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
469
					      bool force_disable_vdd);
470
static void
471
intel_dp_pps_init(struct intel_dp *intel_dp);
472

473 474
static void pps_lock(struct intel_dp *intel_dp)
{
475
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
476 477

	/*
478
	 * See intel_power_sequencer_reset() why we need
479 480
	 * a power domain reference here.
	 */
481
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
482 483 484 485 486 487

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
488
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
489 490 491

	mutex_unlock(&dev_priv->pps_mutex);

492
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
493 494
}

495 496 497
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
498
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
499 500
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = intel_dp->pps_pipe;
501 502 503
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
504 505 506 507
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
508
		 pipe_name(pipe), port_name(intel_dig_port->base.port)))
509 510 511
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
512
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
513 514 515 516 517 518 519 520 521

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

522
	if (IS_CHERRYVIEW(dev_priv))
523 524 525 526
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

527 528 529 530 531 532
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
533
	if (!pll_enabled) {
534
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
535 536
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

537
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
538 539 540 541 542
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
543
	}
544

545 546 547 548 549 550 551 552 553 554 555 556 557 558
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
559

560
	if (!pll_enabled) {
561
		vlv_force_pll_off(dev_priv, pipe);
562 563 564 565

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
566 567
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

606 607 608
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
609
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
610
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
611
	enum pipe pipe;
612

V
Ville Syrjälä 已提交
613
	lockdep_assert_held(&dev_priv->pps_mutex);
614

615
	/* We should never land here with regular DP ports */
616
	WARN_ON(!intel_dp_is_edp(intel_dp));
617

618 619 620
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

621 622 623
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

624
	pipe = vlv_find_free_pps(dev_priv);
625 626 627 628 629

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
630
	if (WARN_ON(pipe == INVALID_PIPE))
631
		pipe = PIPE_A;
632

633
	vlv_steal_power_sequencer(dev_priv, pipe);
634
	intel_dp->pps_pipe = pipe;
635 636 637

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
638
		      port_name(intel_dig_port->base.port));
639 640

	/* init power sequencer on this pipe and port */
641 642
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
643

644 645 646 647 648
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
649 650 651 652

	return intel_dp->pps_pipe;
}

653 654 655
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
656
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
657 658 659 660

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
661
	WARN_ON(!intel_dp_is_edp(intel_dp));
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
677
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
678 679 680 681

	return 0;
}

682 683 684 685 686 687
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
688
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
689 690 691 692 693
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
694
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
695 696 697 698 699 700 701
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
702

703
static enum pipe
704 705 706
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
707 708
{
	enum pipe pipe;
709 710

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
711
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
712
			PANEL_PORT_SELECT_MASK;
713 714 715 716

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

717 718 719
		if (!pipe_check(dev_priv, pipe))
			continue;

720
		return pipe;
721 722
	}

723 724 725 726 727 728
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
729
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
730
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
731
	enum port port = intel_dig_port->base.port;
732 733 734 735

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
736 737 738 739 740 741 742 743 744 745 746
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
747 748 749 750 751 752

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
753 754
	}

755 756 757
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

758 759
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
760 761
}

762
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
763 764 765
{
	struct intel_encoder *encoder;

766
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
767
		    !IS_GEN9_LP(dev_priv)))
768 769 770 771 772 773 774 775 776 777 778 779
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

780
	for_each_intel_encoder(&dev_priv->drm, encoder) {
781 782
		struct intel_dp *intel_dp;

783
		if (encoder->type != INTEL_OUTPUT_DP &&
784 785
		    encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->type != INTEL_OUTPUT_DDI)
786 787 788
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
789

790 791 792 793
		/* Skip pure DVI/HDMI DDI encoders */
		if (!i915_mmio_reg_valid(intel_dp->output_reg))
			continue;

794 795 796 797 798
		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

799
		if (IS_GEN9_LP(dev_priv))
800 801 802
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
803
	}
804 805
}

806 807 808 809 810 811 812 813
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

814
static void intel_pps_get_registers(struct intel_dp *intel_dp,
815 816
				    struct pps_registers *regs)
{
817
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
818 819
	int pps_idx = 0;

820 821
	memset(regs, 0, sizeof(*regs));

822
	if (IS_GEN9_LP(dev_priv))
823 824 825
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
826

827 828 829 830
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
831 832
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv))
833
		regs->pp_div = PP_DIVISOR(pps_idx);
834 835
}

836 837
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
838
{
839
	struct pps_registers regs;
840

841
	intel_pps_get_registers(intel_dp, &regs);
842 843

	return regs.pp_ctrl;
844 845
}

846 847
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
848
{
849
	struct pps_registers regs;
850

851
	intel_pps_get_registers(intel_dp, &regs);
852 853

	return regs.pp_stat;
854 855
}

856 857 858 859 860 861 862
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
863
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
864

865
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
866 867
		return 0;

868
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
869

870
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
871
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
872
		i915_reg_t pp_ctrl_reg, pp_div_reg;
873
		u32 pp_div;
V
Ville Syrjälä 已提交
874

875 876
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
877 878 879 880 881 882 883 884 885
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

886
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
887

888 889 890
	return 0;
}

891
static bool edp_have_panel_power(struct intel_dp *intel_dp)
892
{
893
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
894

V
Ville Syrjälä 已提交
895 896
	lockdep_assert_held(&dev_priv->pps_mutex);

897
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
898 899 900
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

901
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
902 903
}

904
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
905
{
906
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
907

V
Ville Syrjälä 已提交
908 909
	lockdep_assert_held(&dev_priv->pps_mutex);

910
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
911 912 913
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

914
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
915 916
}

917 918 919
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
920
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
921

922
	if (!intel_dp_is_edp(intel_dp))
923
		return;
924

925
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
926 927
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
928 929
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
930 931 932
	}
}

933 934 935
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
936
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
937
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
938 939 940
	uint32_t status;
	bool done;

941
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
942
	if (has_aux_irq)
943
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
944
					  msecs_to_jiffies_timeout(10));
945
	else
946
		done = wait_for(C, 10) == 0;
947 948 949 950 951 952 953 954
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

955
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
956
{
957
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
958
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
959

960 961 962
	if (index)
		return 0;

963 964
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
965
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
966
	 */
967
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
968 969 970 971 972
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
973
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
974 975 976 977

	if (index)
		return 0;

978 979 980 981 982
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
983
	if (intel_dig_port->base.port == PORT_A)
984
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
985 986
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
987 988 989 990 991
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
992
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
993

994
	if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
995
		/* Workaround for non-ULT HSW */
996 997 998 999 1000
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1001
	}
1002 1003

	return ilk_get_aux_clock_divider(intel_dp, index);
1004 1005
}

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1016 1017 1018 1019
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1020 1021
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1022 1023
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1024 1025
	uint32_t precharge, timeout;

1026
	if (IS_GEN6(dev_priv))
1027 1028 1029 1030
		precharge = 3;
	else
		precharge = 5;

1031
	if (IS_BROADWELL(dev_priv))
1032 1033 1034 1035 1036
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1037
	       DP_AUX_CH_CTL_DONE |
1038
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1039
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1040
	       timeout |
1041
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1042 1043
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1044
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1045 1046
}

1047 1048 1049 1050 1051 1052 1053 1054 1055
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1056
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1057 1058
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1059
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1060 1061 1062
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1063 1064
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1065
		const uint8_t *send, int send_bytes,
1066 1067 1068
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1069 1070
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1071
	i915_reg_t ch_ctl, ch_data[5];
1072
	uint32_t aux_clock_divider;
1073 1074
	int i, ret, recv_bytes;
	uint32_t status;
1075
	int try, clock = 0;
1076
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1077 1078
	bool vdd;

1079 1080 1081 1082
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1083
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1084

1085 1086 1087 1088 1089 1090
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1091
	vdd = edp_panel_vdd_on(intel_dp);
1092 1093 1094 1095 1096 1097 1098 1099

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1100

1101 1102
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1103
		status = I915_READ_NOTRACE(ch_ctl);
1104 1105 1106 1107 1108 1109
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1110 1111 1112 1113 1114 1115 1116 1117 1118
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1119 1120
		ret = -EBUSY;
		goto out;
1121 1122
	}

1123 1124 1125 1126 1127 1128
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1129
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1130 1131 1132 1133
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1134

1135 1136 1137 1138
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1139
				I915_WRITE(ch_data[i >> 2],
1140 1141
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1142 1143

			/* Send the command and wait for it to complete */
1144
			I915_WRITE(ch_ctl, send_ctl);
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1155
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1156
				continue;
1157 1158 1159 1160 1161 1162 1163 1164

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1165
				continue;
1166
			}
1167
			if (status & DP_AUX_CH_CTL_DONE)
1168
				goto done;
1169
		}
1170 1171 1172
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1173
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1174 1175
		ret = -EBUSY;
		goto out;
1176 1177
	}

1178
done:
1179 1180 1181
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1182
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1183
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1184 1185
		ret = -EIO;
		goto out;
1186
	}
1187 1188 1189

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1190
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1191
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1192 1193
		ret = -ETIMEDOUT;
		goto out;
1194 1195 1196 1197 1198
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1220 1221
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1222

1223
	for (i = 0; i < recv_bytes; i += 4)
1224
		intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
1225
				    recv + i, recv_bytes - i);
1226

1227 1228 1229 1230
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1231 1232 1233
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1234
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1235

1236
	return ret;
1237 1238
}

1239 1240
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1241 1242
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1243
{
1244 1245 1246
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1247 1248
	int ret;

1249 1250 1251
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1252 1253
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1254

1255 1256 1257
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1258
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1259
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1260
		rxsize = 2; /* 0 or 1 data bytes */
1261

1262 1263
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1264

1265 1266
		WARN_ON(!msg->buffer != !msg->size);

1267 1268
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1269

1270 1271 1272
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1273

1274 1275 1276 1277 1278 1279 1280
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1281 1282
		}
		break;
1283

1284 1285
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1286
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1287
		rxsize = msg->size + 1;
1288

1289 1290
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1291

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1303
		}
1304 1305 1306 1307 1308
		break;

	default:
		ret = -EINVAL;
		break;
1309
	}
1310

1311
	return ret;
1312 1313
}

1314
static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
1315
{
1316 1317 1318
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
1319 1320
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
1321
	enum aux_ch aux_ch;
1322 1323

	if (!info->alternate_aux_channel) {
1324 1325
		aux_ch = (enum aux_ch) port;

1326
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1327 1328
			      aux_ch_name(aux_ch), port_name(port));
		return aux_ch;
1329 1330 1331 1332
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
1333
		aux_ch = AUX_CH_A;
1334 1335
		break;
	case DP_AUX_B:
1336
		aux_ch = AUX_CH_B;
1337 1338
		break;
	case DP_AUX_C:
1339
		aux_ch = AUX_CH_C;
1340 1341
		break;
	case DP_AUX_D:
1342
		aux_ch = AUX_CH_D;
1343
		break;
R
Rodrigo Vivi 已提交
1344
	case DP_AUX_F:
1345
		aux_ch = AUX_CH_F;
R
Rodrigo Vivi 已提交
1346
		break;
1347 1348
	default:
		MISSING_CASE(info->alternate_aux_channel);
1349
		aux_ch = AUX_CH_A;
1350 1351 1352 1353
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1354
		      aux_ch_name(aux_ch), port_name(port));
1355

1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	return aux_ch;
}

static enum intel_display_power_domain
intel_aux_power_domain(struct intel_dp *intel_dp)
{
	switch (intel_dp->aux_ch) {
	case AUX_CH_A:
		return POWER_DOMAIN_AUX_A;
	case AUX_CH_B:
		return POWER_DOMAIN_AUX_B;
	case AUX_CH_C:
		return POWER_DOMAIN_AUX_C;
	case AUX_CH_D:
		return POWER_DOMAIN_AUX_D;
	case AUX_CH_F:
		return POWER_DOMAIN_AUX_F;
	default:
		MISSING_CASE(intel_dp->aux_ch);
		return POWER_DOMAIN_AUX_A;
	}
1377 1378
}

1379
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1380
{
1381 1382 1383
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1384 1385 1386 1387 1388
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1389
	default:
1390 1391
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1392 1393 1394
	}
}

1395
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1396
{
1397 1398 1399
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1400 1401 1402 1403 1404
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1405
	default:
1406 1407
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1408 1409 1410
	}
}

1411
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1412
{
1413 1414 1415
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1416 1417 1418 1419 1420 1421 1422
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1423
	default:
1424 1425
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1426 1427 1428
	}
}

1429
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1430
{
1431 1432 1433
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1434 1435 1436 1437 1438 1439 1440
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1441
	default:
1442 1443
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1444 1445 1446
	}
}

1447
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1448
{
1449 1450 1451
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1452 1453 1454 1455 1456 1457 1458
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1459
	default:
1460 1461
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1462 1463 1464
	}
}

1465
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1466
{
1467 1468 1469
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1470 1471 1472 1473 1474 1475 1476
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_DATA(aux_ch, index);
1477
	default:
1478 1479
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1480 1481 1482
	}
}

1483 1484 1485 1486 1487 1488 1489 1490
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1491 1492
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1493 1494 1495 1496
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;

	intel_dp->aux_ch = intel_aux_ch(intel_dp);
	intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
1497

1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	if (INTEL_GEN(dev_priv) >= 9) {
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1508

1509 1510 1511 1512 1513 1514 1515 1516
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1517

1518 1519 1520 1521
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1522

1523
	drm_dp_aux_init(&intel_dp->aux);
1524

1525
	/* Failure to allocate our preferred name is not critical */
1526 1527
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
				       port_name(encoder->port));
1528
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1529 1530
}

1531
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1532
{
1533
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1534

1535
	return max_rate >= 540000;
1536 1537
}

1538 1539
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1540
		   struct intel_crtc_state *pipe_config)
1541
{
1542
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1543 1544
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1545

1546
	if (IS_G4X(dev_priv)) {
1547 1548
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1549
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1550 1551
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1552
	} else if (IS_CHERRYVIEW(dev_priv)) {
1553 1554
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1555
	} else if (IS_VALLEYVIEW(dev_priv)) {
1556 1557
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1558
	}
1559 1560 1561

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1562
			if (pipe_config->port_clock == divisor[i].clock) {
1563 1564 1565 1566 1567
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1568 1569 1570
	}
}

1571 1572 1573 1574 1575 1576 1577 1578
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1579
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1594 1595
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1596 1597
	DRM_DEBUG_KMS("source rates: %s\n", str);

1598 1599
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1600 1601
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1602 1603
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1604
	DRM_DEBUG_KMS("common rates: %s\n", str);
1605 1606
}

1607 1608 1609 1610 1611
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1612
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1613 1614 1615
	if (WARN_ON(len <= 0))
		return 162000;

1616
	return intel_dp->common_rates[len - 1];
1617 1618
}

1619 1620
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1621 1622
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1623 1624 1625 1626 1627

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1628 1629
}

1630 1631
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1632
{
1633 1634
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1635 1636 1637 1638 1639 1640 1641 1642 1643
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1644 1645
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1646 1647 1648 1649 1650 1651 1652 1653 1654
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1655 1656 1657 1658 1659 1660 1661
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1662 1663 1664
	return bpp;
}

1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1682
bool
1683
intel_dp_compute_config(struct intel_encoder *encoder,
1684 1685
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1686
{
1687
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1688
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1689
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1690
	enum port port = encoder->port;
1691
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1692
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1693 1694
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1695
	int lane_count, clock;
1696
	int min_lane_count = 1;
1697
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1698
	/* Conveniently, the link BW constants become indices with a shift...*/
1699
	int min_clock = 0;
1700
	int max_clock;
1701
	int bpp, mode_rate;
1702
	int link_avail, link_clock;
1703
	int common_len;
1704
	uint8_t link_bw, rate_select;
1705 1706
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1707

1708
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1709
						    intel_dp->max_link_rate);
1710 1711

	/* No common link rates between source and sink */
1712
	WARN_ON(common_len <= 0);
1713

1714
	max_clock = common_len - 1;
1715

1716
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1717 1718
		pipe_config->has_pch_encoder = true;

1719
	pipe_config->has_drrs = false;
1720
	if (IS_G4X(dev_priv) || port == PORT_A)
1721
		pipe_config->has_audio = false;
1722
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1723 1724
		pipe_config->has_audio = intel_dp->has_audio;
	else
1725
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1726

1727
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1738

1739
		if (INTEL_GEN(dev_priv) >= 9) {
1740
			int ret;
1741
			ret = skl_update_scaler_crtc(pipe_config);
1742 1743 1744 1745
			if (ret)
				return ret;
		}

1746
		if (HAS_GMCH_DISPLAY(dev_priv))
1747
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1748
						 conn_state->scaling_mode);
1749
		else
1750
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1751
						conn_state->scaling_mode);
1752 1753
	}

1754 1755 1756 1757
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		return false;

1758
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1759 1760
		return false;

1761 1762
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1763 1764
		int index;

1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1777
	}
1778
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1779
		      "max bw %d pixel clock %iKHz\n",
1780
		      max_lane_count, intel_dp->common_rates[max_clock],
1781
		      adjusted_mode->crtc_clock);
1782

1783 1784
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1785
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1786
	if (intel_dp_is_edp(intel_dp)) {
1787 1788 1789

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1790
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1791
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1792 1793
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1794 1795
		}

1796 1797 1798 1799 1800 1801 1802 1803 1804
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1805
	}
1806

1807
	for (; bpp >= 6*3; bpp -= 2*3) {
1808 1809
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1810

1811
		for (clock = min_clock; clock <= max_clock; clock++) {
1812 1813 1814 1815
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1816
				link_clock = intel_dp->common_rates[clock];
1817 1818 1819 1820 1821 1822 1823 1824 1825
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1826

1827
	return false;
1828

1829
found:
1830
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1831 1832 1833 1834 1835
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1836
		pipe_config->limited_color_range =
1837 1838 1839
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1840 1841
	} else {
		pipe_config->limited_color_range =
1842
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1843 1844
	}

1845
	pipe_config->lane_count = lane_count;
1846

1847
	pipe_config->pipe_bpp = bpp;
1848
	pipe_config->port_clock = intel_dp->common_rates[clock];
1849

1850 1851 1852 1853 1854
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1855
		      pipe_config->port_clock, bpp);
1856 1857
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1858

1859
	intel_link_compute_m_n(bpp, lane_count,
1860 1861
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1862 1863
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1864

1865
	if (intel_connector->panel.downclock_mode != NULL &&
1866
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1867
			pipe_config->has_drrs = true;
1868 1869 1870
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1871 1872
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1873 1874
	}

1875 1876 1877 1878
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1879
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1880 1881 1882 1883 1884
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1885
			vco = 8640000;
1886 1887
			break;
		default:
1888
			vco = 8100000;
1889 1890 1891
			break;
		}

1892
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1893 1894
	}

1895
	if (!HAS_DDI(dev_priv))
1896
		intel_dp_set_clock(encoder, pipe_config);
1897

1898 1899
	intel_psr_compute_config(intel_dp, pipe_config);

1900
	return true;
1901 1902
}

1903
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1904 1905
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1906
{
1907 1908 1909
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1910 1911
}

1912
static void intel_dp_prepare(struct intel_encoder *encoder,
1913
			     const struct intel_crtc_state *pipe_config)
1914
{
1915
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1916
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1917
	enum port port = encoder->port;
1918
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1919
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1920

1921 1922 1923 1924
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1925

1926
	/*
K
Keith Packard 已提交
1927
	 * There are four kinds of DP registers:
1928 1929
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1930 1931
	 * 	SNB CPU
	 *	IVB CPU
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1942

1943 1944 1945 1946
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1947

1948 1949
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1950
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1951

1952
	/* Split out the IBX/CPU vs CPT settings */
1953

1954
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1955 1956 1957 1958 1959 1960
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1961
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1962 1963
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1964
		intel_dp->DP |= crtc->pipe << 29;
1965
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1966 1967
		u32 trans_dp;

1968
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1969 1970 1971 1972 1973 1974 1975

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1976
	} else {
1977
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1978
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1979 1980 1981 1982 1983 1984 1985

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1986
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1987 1988
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1989
		if (IS_CHERRYVIEW(dev_priv))
1990
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1991 1992
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1993
	}
1994 1995
}

1996 1997
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1998

1999 2000
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
2001

2002 2003
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2004

2005
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
2006

2007
static void wait_panel_status(struct intel_dp *intel_dp,
2008 2009
				       u32 mask,
				       u32 value)
2010
{
2011
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2012
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2013

V
Ville Syrjälä 已提交
2014 2015
	lockdep_assert_held(&dev_priv->pps_mutex);

2016
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2017

2018 2019
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2020

2021
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
2022 2023 2024
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
2025

2026 2027 2028
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
2029
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
2030 2031
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
2032 2033

	DRM_DEBUG_KMS("Wait complete\n");
2034
}
2035

2036
static void wait_panel_on(struct intel_dp *intel_dp)
2037 2038
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
2039
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2040 2041
}

2042
static void wait_panel_off(struct intel_dp *intel_dp)
2043 2044
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2045
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2046 2047
}

2048
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2049
{
2050 2051 2052
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2053
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2054

2055 2056 2057 2058 2059
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2060 2061
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2062 2063 2064
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2065

2066
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2067 2068
}

2069
static void wait_backlight_on(struct intel_dp *intel_dp)
2070 2071 2072 2073 2074
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2075
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2076 2077 2078 2079
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2080

2081 2082 2083 2084
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2085
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2086
{
2087
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2088
	u32 control;
2089

V
Ville Syrjälä 已提交
2090 2091
	lockdep_assert_held(&dev_priv->pps_mutex);

2092
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2093 2094
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2095 2096 2097
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2098
	return control;
2099 2100
}

2101 2102 2103 2104 2105
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2106
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2107
{
2108
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2109
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2110
	u32 pp;
2111
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2112
	bool need_to_disable = !intel_dp->want_panel_vdd;
2113

V
Ville Syrjälä 已提交
2114 2115
	lockdep_assert_held(&dev_priv->pps_mutex);

2116
	if (!intel_dp_is_edp(intel_dp))
2117
		return false;
2118

2119
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2120
	intel_dp->want_panel_vdd = true;
2121

2122
	if (edp_have_panel_vdd(intel_dp))
2123
		return need_to_disable;
2124

2125
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2126

V
Ville Syrjälä 已提交
2127
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2128
		      port_name(intel_dig_port->base.port));
2129

2130 2131
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2132

2133
	pp = ironlake_get_pp_control(intel_dp);
2134
	pp |= EDP_FORCE_VDD;
2135

2136 2137
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2138 2139 2140 2141 2142

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2143 2144 2145
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2146
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2147
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2148
			      port_name(intel_dig_port->base.port));
2149 2150
		msleep(intel_dp->panel_power_up_delay);
	}
2151 2152 2153 2154

	return need_to_disable;
}

2155 2156 2157 2158 2159 2160 2161
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2162
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2163
{
2164
	bool vdd;
2165

2166
	if (!intel_dp_is_edp(intel_dp))
2167 2168
		return;

2169
	pps_lock(intel_dp);
2170
	vdd = edp_panel_vdd_on(intel_dp);
2171
	pps_unlock(intel_dp);
2172

R
Rob Clark 已提交
2173
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
2174
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2175 2176
}

2177
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2178
{
2179
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2180 2181
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2182
	u32 pp;
2183
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2184

V
Ville Syrjälä 已提交
2185
	lockdep_assert_held(&dev_priv->pps_mutex);
2186

2187
	WARN_ON(intel_dp->want_panel_vdd);
2188

2189
	if (!edp_have_panel_vdd(intel_dp))
2190
		return;
2191

V
Ville Syrjälä 已提交
2192
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2193
		      port_name(intel_dig_port->base.port));
2194

2195 2196
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2197

2198 2199
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2200

2201 2202
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2203

2204 2205 2206
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2207

2208
	if ((pp & PANEL_POWER_ON) == 0)
2209
		intel_dp->panel_power_off_time = ktime_get_boottime();
2210

2211
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2212
}
2213

2214
static void edp_panel_vdd_work(struct work_struct *__work)
2215 2216 2217 2218
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2219
	pps_lock(intel_dp);
2220 2221
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2222
	pps_unlock(intel_dp);
2223 2224
}

2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2238 2239 2240 2241 2242
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2243
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2244
{
2245
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2246 2247 2248

	lockdep_assert_held(&dev_priv->pps_mutex);

2249
	if (!intel_dp_is_edp(intel_dp))
2250
		return;
2251

R
Rob Clark 已提交
2252
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2253
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2254

2255 2256
	intel_dp->want_panel_vdd = false;

2257
	if (sync)
2258
		edp_panel_vdd_off_sync(intel_dp);
2259 2260
	else
		edp_panel_vdd_schedule_off(intel_dp);
2261 2262
}

2263
static void edp_panel_on(struct intel_dp *intel_dp)
2264
{
2265
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2266
	u32 pp;
2267
	i915_reg_t pp_ctrl_reg;
2268

2269 2270
	lockdep_assert_held(&dev_priv->pps_mutex);

2271
	if (!intel_dp_is_edp(intel_dp))
2272
		return;
2273

V
Ville Syrjälä 已提交
2274
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2275
		      port_name(dp_to_dig_port(intel_dp)->base.port));
V
Ville Syrjälä 已提交
2276

2277 2278
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
2279
		 port_name(dp_to_dig_port(intel_dp)->base.port)))
2280
		return;
2281

2282
	wait_panel_power_cycle(intel_dp);
2283

2284
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2285
	pp = ironlake_get_pp_control(intel_dp);
2286
	if (IS_GEN5(dev_priv)) {
2287 2288
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2289 2290
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2291
	}
2292

2293
	pp |= PANEL_POWER_ON;
2294
	if (!IS_GEN5(dev_priv))
2295 2296
		pp |= PANEL_POWER_RESET;

2297 2298
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2299

2300
	wait_panel_on(intel_dp);
2301
	intel_dp->last_power_on = jiffies;
2302

2303
	if (IS_GEN5(dev_priv)) {
2304
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2305 2306
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2307
	}
2308
}
V
Ville Syrjälä 已提交
2309

2310 2311
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2312
	if (!intel_dp_is_edp(intel_dp))
2313 2314 2315 2316
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2317
	pps_unlock(intel_dp);
2318 2319
}

2320 2321

static void edp_panel_off(struct intel_dp *intel_dp)
2322
{
2323
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2324
	u32 pp;
2325
	i915_reg_t pp_ctrl_reg;
2326

2327 2328
	lockdep_assert_held(&dev_priv->pps_mutex);

2329
	if (!intel_dp_is_edp(intel_dp))
2330
		return;
2331

V
Ville Syrjälä 已提交
2332
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2333
		      port_name(dp_to_dig_port(intel_dp)->base.port));
2334

V
Ville Syrjälä 已提交
2335
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2336
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2337

2338
	pp = ironlake_get_pp_control(intel_dp);
2339 2340
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2341
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2342
		EDP_BLC_ENABLE);
2343

2344
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2345

2346 2347
	intel_dp->want_panel_vdd = false;

2348 2349
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2350

2351
	wait_panel_off(intel_dp);
2352
	intel_dp->panel_power_off_time = ktime_get_boottime();
2353 2354

	/* We got a reference when we enabled the VDD. */
2355
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2356
}
V
Ville Syrjälä 已提交
2357

2358 2359
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2360
	if (!intel_dp_is_edp(intel_dp))
2361
		return;
V
Ville Syrjälä 已提交
2362

2363 2364
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2365
	pps_unlock(intel_dp);
2366 2367
}

2368 2369
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2370
{
2371
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2372
	u32 pp;
2373
	i915_reg_t pp_ctrl_reg;
2374

2375 2376 2377 2378 2379 2380
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2381
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2382

2383
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2384

2385
	pp = ironlake_get_pp_control(intel_dp);
2386
	pp |= EDP_BLC_ENABLE;
2387

2388
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2389 2390 2391

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2392

2393
	pps_unlock(intel_dp);
2394 2395
}

2396
/* Enable backlight PWM and backlight PP control. */
2397 2398
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2399
{
2400 2401
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2402
	if (!intel_dp_is_edp(intel_dp))
2403 2404 2405 2406
		return;

	DRM_DEBUG_KMS("\n");

2407
	intel_panel_enable_backlight(crtc_state, conn_state);
2408 2409 2410 2411 2412
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2413
{
2414
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2415
	u32 pp;
2416
	i915_reg_t pp_ctrl_reg;
2417

2418
	if (!intel_dp_is_edp(intel_dp))
2419 2420
		return;

2421
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2422

2423
	pp = ironlake_get_pp_control(intel_dp);
2424
	pp &= ~EDP_BLC_ENABLE;
2425

2426
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2427 2428 2429

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2430

2431
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2432 2433

	intel_dp->last_backlight_off = jiffies;
2434
	edp_wait_backlight_off(intel_dp);
2435
}
2436

2437
/* Disable backlight PP control and backlight PWM. */
2438
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2439
{
2440 2441
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2442
	if (!intel_dp_is_edp(intel_dp))
2443 2444 2445
		return;

	DRM_DEBUG_KMS("\n");
2446

2447
	_intel_edp_backlight_off(intel_dp);
2448
	intel_panel_disable_backlight(old_conn_state);
2449
}
2450

2451 2452 2453 2454 2455 2456 2457 2458
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2459 2460
	bool is_enabled;

2461
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2462
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2463
	pps_unlock(intel_dp);
2464 2465 2466 2467

	if (is_enabled == enable)
		return;

2468 2469
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2470 2471 2472 2473 2474 2475 2476

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2477 2478 2479 2480 2481 2482 2483 2484
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
2485
			port_name(dig_port->base.port),
2486
			onoff(state), onoff(cur_state));
2487 2488 2489 2490 2491 2492 2493 2494 2495
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2496
			onoff(state), onoff(cur_state));
2497 2498 2499 2500
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2501
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2502
				const struct intel_crtc_state *pipe_config)
2503
{
2504
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2505
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2506

2507 2508 2509
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2510

2511
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2512
		      pipe_config->port_clock);
2513 2514 2515

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2516
	if (pipe_config->port_clock == 162000)
2517 2518 2519 2520 2521 2522 2523 2524
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2525 2526 2527 2528 2529 2530 2531
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2532
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2533

2534
	intel_dp->DP |= DP_PLL_ENABLE;
2535

2536
	I915_WRITE(DP_A, intel_dp->DP);
2537 2538
	POSTING_READ(DP_A);
	udelay(200);
2539 2540
}

2541 2542
static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *old_crtc_state)
2543
{
2544
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
2545
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2546

2547 2548 2549
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2550

2551 2552
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2553
	intel_dp->DP &= ~DP_PLL_ENABLE;
2554

2555
	I915_WRITE(DP_A, intel_dp->DP);
2556
	POSTING_READ(DP_A);
2557 2558 2559
	udelay(200);
}

2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2575
/* If the sink supports it, try to set the power state appropriately */
2576
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2577 2578 2579 2580 2581 2582 2583 2584
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2585 2586 2587
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2588 2589
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2590
	} else {
2591 2592
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2593 2594 2595 2596 2597
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2598 2599
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2600 2601 2602 2603
			if (ret == 1)
				break;
			msleep(1);
		}
2604 2605 2606

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2607
	}
2608 2609 2610 2611

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2612 2613
}

2614 2615
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2616
{
2617
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2618
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2619
	enum port port = encoder->port;
2620
	u32 tmp;
2621
	bool ret;
2622

2623 2624
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2625 2626
		return false;

2627 2628
	ret = false;

2629
	tmp = I915_READ(intel_dp->output_reg);
2630 2631

	if (!(tmp & DP_PORT_EN))
2632
		goto out;
2633

2634
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2635
		*pipe = PORT_TO_PIPE_CPT(tmp);
2636
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2637
		enum pipe p;
2638

2639 2640 2641 2642
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2643 2644 2645
				ret = true;

				goto out;
2646 2647 2648
			}
		}

2649
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2650
			      i915_mmio_reg_offset(intel_dp->output_reg));
2651
	} else if (IS_CHERRYVIEW(dev_priv)) {
2652 2653 2654
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2655
	}
2656

2657 2658 2659
	ret = true;

out:
2660
	intel_display_power_put(dev_priv, encoder->power_domain);
2661 2662

	return ret;
2663
}
2664

2665
static void intel_dp_get_config(struct intel_encoder *encoder,
2666
				struct intel_crtc_state *pipe_config)
2667
{
2668
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2669 2670
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2671
	enum port port = encoder->port;
2672
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2673

2674 2675 2676 2677
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2678

2679
	tmp = I915_READ(intel_dp->output_reg);
2680 2681

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2682

2683
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2684 2685 2686
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2687 2688 2689
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2690

2691
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2692 2693 2694 2695
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2696
		if (tmp & DP_SYNC_HS_HIGH)
2697 2698 2699
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2700

2701
		if (tmp & DP_SYNC_VS_HIGH)
2702 2703 2704 2705
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2706

2707
	pipe_config->base.adjusted_mode.flags |= flags;
2708

2709
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2710 2711
		pipe_config->limited_color_range = true;

2712 2713 2714
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2715 2716
	intel_dp_get_m_n(crtc, pipe_config);

2717
	if (port == PORT_A) {
2718
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2719 2720 2721 2722
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2723

2724 2725 2726
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2727

2728
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2729
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2744 2745
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2746
	}
2747 2748
}

2749
static void intel_disable_dp(struct intel_encoder *encoder,
2750 2751
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2752
{
2753
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2754

2755
	if (old_crtc_state->has_audio)
2756 2757
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2758 2759 2760

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2761
	intel_edp_panel_vdd_on(intel_dp);
2762
	intel_edp_backlight_off(old_conn_state);
2763
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2764
	intel_edp_panel_off(intel_dp);
2765 2766 2767 2768 2769 2770 2771
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2772

2773
	/* disable the port before the pipe on g4x */
2774
	intel_dp_link_down(encoder, old_crtc_state);
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2793 2794
}

2795
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2796 2797
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2798
{
2799
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2800
	enum port port = encoder->port;
2801

2802
	intel_dp_link_down(encoder, old_crtc_state);
2803 2804

	/* Only ilk+ has port A */
2805
	if (port == PORT_A)
2806
		ironlake_edp_pll_off(intel_dp, old_crtc_state);
2807 2808
}

2809
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2810 2811
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2812
{
2813
	intel_dp_link_down(encoder, old_crtc_state);
2814 2815
}

2816
static void chv_post_disable_dp(struct intel_encoder *encoder,
2817 2818
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2819
{
2820
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2821

2822
	intel_dp_link_down(encoder, old_crtc_state);
2823 2824 2825 2826

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
2827
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2828

V
Ville Syrjälä 已提交
2829
	mutex_unlock(&dev_priv->sb_lock);
2830 2831
}

2832 2833 2834 2835 2836
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
2837
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2838
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2839
	enum port port = intel_dig_port->base.port;
2840

2841 2842 2843 2844
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2845
	if (HAS_DDI(dev_priv)) {
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2871
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2872
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2886
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2887 2888 2889 2890 2891
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2892
		if (IS_CHERRYVIEW(dev_priv))
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2908
			if (IS_CHERRYVIEW(dev_priv)) {
2909 2910
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2911
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2912 2913 2914 2915 2916 2917 2918
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2919
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2920
				 const struct intel_crtc_state *old_crtc_state)
2921
{
2922
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2923 2924 2925

	/* enable with pattern 1 (as per spec) */

2926
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2927 2928 2929 2930 2931 2932 2933 2934

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2935
	if (old_crtc_state->has_audio)
2936
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2937 2938 2939

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2940 2941
}

2942
static void intel_enable_dp(struct intel_encoder *encoder,
2943 2944
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2945
{
2946
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2947
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2948
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2949
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2950
	enum pipe pipe = crtc->pipe;
2951

2952 2953
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2954

2955 2956
	pps_lock(intel_dp);

2957
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2958
		vlv_init_panel_power_sequencer(encoder, pipe_config);
2959

2960
	intel_dp_enable_port(intel_dp, pipe_config);
2961 2962 2963 2964 2965 2966 2967

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2968
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2969 2970
		unsigned int lane_mask = 0x0;

2971
		if (IS_CHERRYVIEW(dev_priv))
2972
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2973

2974 2975
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2976
	}
2977

2978
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2979
	intel_dp_start_link_train(intel_dp);
2980
	intel_dp_stop_link_train(intel_dp);
2981

2982
	if (pipe_config->has_audio) {
2983
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2984
				 pipe_name(pipe));
2985
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2986
	}
2987
}
2988

2989
static void g4x_enable_dp(struct intel_encoder *encoder,
2990 2991
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2992
{
2993
	intel_enable_dp(encoder, pipe_config, conn_state);
2994
	intel_edp_backlight_on(pipe_config, conn_state);
2995
}
2996

2997
static void vlv_enable_dp(struct intel_encoder *encoder,
2998 2999
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3000
{
3001 3002
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

3003
	intel_edp_backlight_on(pipe_config, conn_state);
3004
	intel_psr_enable(intel_dp, pipe_config);
3005 3006
}

3007
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
3008 3009
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3010 3011
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3012
	enum port port = encoder->port;
3013

3014
	intel_dp_prepare(encoder, pipe_config);
3015

3016
	/* Only ilk+ has port A */
3017
	if (port == PORT_A)
3018
		ironlake_edp_pll_on(intel_dp, pipe_config);
3019 3020
}

3021 3022 3023
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3024
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3025
	enum pipe pipe = intel_dp->pps_pipe;
3026
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3027

3028 3029
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

3030 3031 3032
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
3045
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
3046 3047 3048 3049 3050 3051
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3052
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3053 3054 3055 3056 3057 3058
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3059
	for_each_intel_encoder(&dev_priv->drm, encoder) {
3060
		struct intel_dp *intel_dp;
3061
		enum port port;
3062

3063 3064
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3065 3066 3067
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3068
		port = dp_to_dig_port(intel_dp)->base.port;
3069

3070 3071 3072 3073
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3074 3075 3076 3077
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3078
			      pipe_name(pipe), port_name(port));
3079 3080

		/* make sure vdd is off before we steal it */
3081
		vlv_detach_power_sequencer(intel_dp);
3082 3083 3084
	}
}

3085 3086
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3087
{
3088
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3089 3090
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3091 3092 3093

	lockdep_assert_held(&dev_priv->pps_mutex);

3094
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3095

3096 3097 3098 3099 3100 3101 3102
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3103
		vlv_detach_power_sequencer(intel_dp);
3104
	}
3105 3106 3107 3108 3109

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3110
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3111

3112 3113
	intel_dp->active_pipe = crtc->pipe;

3114
	if (!intel_dp_is_edp(intel_dp))
3115 3116
		return;

3117 3118 3119 3120
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3121
		      pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
3122 3123

	/* init power sequencer on this pipe and port */
3124 3125
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3126 3127
}

3128
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3129 3130
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3131
{
3132
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3133

3134
	intel_enable_dp(encoder, pipe_config, conn_state);
3135 3136
}

3137
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3138 3139
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3140
{
3141
	intel_dp_prepare(encoder, pipe_config);
3142

3143
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3144 3145
}

3146
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3147 3148
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3149
{
3150
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3151

3152
	intel_enable_dp(encoder, pipe_config, conn_state);
3153 3154

	/* Second common lane will stay alive on its own now */
3155
	chv_phy_release_cl2_override(encoder);
3156 3157
}

3158
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3159 3160
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3161
{
3162
	intel_dp_prepare(encoder, pipe_config);
3163

3164
	chv_phy_pre_pll_enable(encoder, pipe_config);
3165 3166
}

3167
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3168 3169
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3170
{
3171
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3172 3173
}

3174 3175 3176 3177
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3178
bool
3179
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3180
{
3181 3182
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3183 3184
}

3185 3186 3187 3188
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

3189 3190
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
3191 3192 3193 3194 3195 3196 3197
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

3198 3199 3200
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
3201 3202 3203
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3204
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3205 3206 3207
{
	uint8_t alpm_caps = 0;

3208 3209 3210
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
3211 3212 3213
	return alpm_caps & DP_ALPM_CAP;
}

3214
/* These are source-specific values. */
3215
uint8_t
K
Keith Packard 已提交
3216
intel_dp_voltage_max(struct intel_dp *intel_dp)
3217
{
3218
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3219
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3220

3221
	if (INTEL_GEN(dev_priv) >= 9) {
3222 3223
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3224
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3225
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3226
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3227
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3228
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3229
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3230
	else
3231
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3232 3233
}

3234
uint8_t
K
Keith Packard 已提交
3235 3236
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3237
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3238
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3239

3240
	if (INTEL_GEN(dev_priv) >= 9) {
3241 3242 3243 3244 3245 3246 3247
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3248 3249
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3250 3251 3252
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3253
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3254
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3255 3256 3257 3258 3259 3260 3261
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3262
		default:
3263
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3264
		}
3265
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3266
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3267 3268 3269 3270 3271 3272 3273
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3274
		default:
3275
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3276
		}
3277
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3278
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3279 3280 3281 3282 3283
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3284
		default:
3285
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3286 3287 3288
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3289 3290 3291 3292 3293 3294 3295
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3296
		default:
3297
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3298
		}
3299 3300 3301
	}
}

3302
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3303
{
3304
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3305 3306 3307 3308 3309
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3310
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3311 3312
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3313
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3314 3315 3316
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3317
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3318 3319 3320
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3321
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3322 3323 3324
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3325
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3326 3327 3328 3329 3330 3331 3332
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3333
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3334 3335
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3336
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3337 3338 3339
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3340
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3341 3342 3343
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3344
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3345 3346 3347 3348 3349 3350 3351
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3352
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3353 3354
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3355
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3356 3357 3358
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3359
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3360 3361 3362 3363 3364 3365 3366
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3367
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3368 3369
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3370
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3382 3383
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3384 3385 3386 3387

	return 0;
}

3388
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3389
{
3390 3391 3392
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3393 3394 3395
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3396
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3397
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3398
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3399 3400 3401
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3402
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3403 3404 3405
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3406
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3407 3408 3409
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3410
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3411 3412
			deemph_reg_value = 128;
			margin_reg_value = 154;
3413
			uniq_trans_scale = true;
3414 3415 3416 3417 3418
			break;
		default:
			return 0;
		}
		break;
3419
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3420
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3421
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3422 3423 3424
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3425
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3426 3427 3428
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3429
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3430 3431 3432 3433 3434 3435 3436
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3437
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3438
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3439
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3440 3441 3442
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3443
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3444 3445 3446 3447 3448 3449 3450
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3451
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3452
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3453
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3465 3466
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3467 3468 3469 3470

	return 0;
}

3471
static uint32_t
3472
gen4_signal_levels(uint8_t train_set)
3473
{
3474
	uint32_t	signal_levels = 0;
3475

3476
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3477
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3478 3479 3480
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3481
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3482 3483
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3484
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3485 3486
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3487
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3488 3489 3490
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3491
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3492
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3493 3494 3495
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3496
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3497 3498
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3499
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3500 3501
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3502
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3503 3504 3505 3506 3507 3508
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3509 3510
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3511
gen6_edp_signal_levels(uint8_t train_set)
3512
{
3513 3514 3515
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3516 3517
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3518
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3519
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3520
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3521 3522
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3523
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3524 3525
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3526
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3527 3528
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3529
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3530
	default:
3531 3532 3533
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3534 3535 3536
	}
}

K
Keith Packard 已提交
3537 3538
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3539
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3540 3541 3542 3543
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3544
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3545
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3546
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3547
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3548
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3549 3550
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3551
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3552
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3553
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3554 3555
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3556
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3557
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3558
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3559 3560 3561 3562 3563 3564 3565 3566 3567
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3568
void
3569
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3570
{
3571
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3572
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3573
	enum port port = intel_dig_port->base.port;
3574
	uint32_t signal_levels, mask = 0;
3575 3576
	uint8_t train_set = intel_dp->train_set[0];

3577 3578 3579
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3580
		signal_levels = ddi_signal_levels(intel_dp);
3581
		mask = DDI_BUF_EMP_MASK;
3582
	} else if (IS_CHERRYVIEW(dev_priv)) {
3583
		signal_levels = chv_signal_levels(intel_dp);
3584
	} else if (IS_VALLEYVIEW(dev_priv)) {
3585
		signal_levels = vlv_signal_levels(intel_dp);
3586
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3587
		signal_levels = gen7_edp_signal_levels(train_set);
3588
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3589
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3590
		signal_levels = gen6_edp_signal_levels(train_set);
3591 3592
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3593
		signal_levels = gen4_signal_levels(train_set);
3594 3595 3596
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3597 3598 3599 3600 3601 3602 3603 3604
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3605

3606
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3607 3608 3609

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3610 3611
}

3612
void
3613 3614
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3615
{
3616
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3617 3618
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3619

3620
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3621

3622
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3623
	POSTING_READ(intel_dp->output_reg);
3624 3625
}

3626
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3627
{
3628
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3629
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3630
	enum port port = intel_dig_port->base.port;
3631 3632
	uint32_t val;

3633
	if (!HAS_DDI(dev_priv))
3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3651 3652 3653 3654
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3655 3656 3657
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3658
static void
3659 3660
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3661
{
3662 3663 3664 3665
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
C
Chris Wilson 已提交
3666
	uint32_t DP = intel_dp->DP;
3667

3668
	if (WARN_ON(HAS_DDI(dev_priv)))
3669 3670
		return;

3671
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3672 3673
		return;

3674
	DRM_DEBUG_KMS("\n");
3675

3676
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3677
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3678
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3679
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3680
	} else {
3681
		if (IS_CHERRYVIEW(dev_priv))
3682 3683 3684
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3685
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3686
	}
3687
	I915_WRITE(intel_dp->output_reg, DP);
3688
	POSTING_READ(intel_dp->output_reg);
3689

3690 3691 3692 3693 3694 3695 3696 3697 3698
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3699
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3700 3701 3702 3703 3704 3705 3706
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3707 3708 3709 3710 3711 3712 3713
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3714
		I915_WRITE(intel_dp->output_reg, DP);
3715
		POSTING_READ(intel_dp->output_reg);
3716

3717
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3718 3719
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3720 3721
	}

3722
	msleep(intel_dp->panel_power_down_delay);
3723 3724

	intel_dp->DP = DP;
3725 3726 3727 3728 3729 3730

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3731 3732
}

3733
bool
3734
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3735
{
3736 3737
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3738
		return false; /* aux transfer failed */
3739

3740
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3741

3742 3743
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3744

3745 3746 3747 3748 3749
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3750

3751 3752
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3753

3754
	if (!intel_dp_read_dpcd(intel_dp))
3755 3756
		return false;

3757 3758
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3759

3760 3761 3762
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3763

3764 3765 3766 3767 3768 3769 3770 3771
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3772

3773 3774 3775 3776 3777
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3778 3779 3780 3781
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
3782 3783 3784 3785 3786
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3787 3788 3789 3790 3791 3792

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3793 3794
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3795 3796
		}

3797 3798
	}

3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3809 3810
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3811
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3812
			      intel_dp->edp_dpcd);
3813

3814 3815
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3816
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3817 3818
		int i;

3819 3820
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3821

3822 3823
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3824 3825 3826 3827

			if (val == 0)
				break;

3828 3829 3830 3831 3832 3833
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3834
			intel_dp->sink_rates[i] = (val * 200) / 10;
3835
		}
3836
		intel_dp->num_sink_rates = i;
3837
	}
3838

3839 3840 3841 3842
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3843 3844 3845 3846 3847
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3848 3849
	intel_dp_set_common_rates(intel_dp);

3850 3851 3852 3853 3854 3855 3856
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3857 3858
	u8 sink_count;

3859 3860 3861
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3862
	/* Don't clobber cached eDP rates. */
3863
	if (!intel_dp_is_edp(intel_dp)) {
3864
		intel_dp_set_sink_rates(intel_dp);
3865 3866
		intel_dp_set_common_rates(intel_dp);
	}
3867

3868
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3869 3870 3871 3872 3873 3874 3875
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3876
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3877 3878 3879 3880 3881 3882 3883 3884

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3885
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3886
		return false;
3887

3888
	if (!drm_dp_is_branch(intel_dp->dpcd))
3889 3890 3891 3892 3893
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3894 3895 3896
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3897 3898 3899
		return false; /* downstream port status fetch failed */

	return true;
3900 3901
}

3902
static bool
3903
intel_dp_can_mst(struct intel_dp *intel_dp)
3904
{
3905
	u8 mstm_cap;
3906

3907
	if (!i915_modparams.enable_dp_mst)
3908 3909
		return false;

3910 3911 3912 3913 3914 3915
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3916
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3917
		return false;
3918

3919
	return mstm_cap & DP_MST_CAP;
3920 3921 3922 3923 3924
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3925
	if (!i915_modparams.enable_dp_mst)
3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3940 3941
}

3942 3943
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state, bool disable_wa)
3944
{
3945
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3946
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3947
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
R
Rodrigo Vivi 已提交
3948
	u8 buf;
3949
	int ret = 0;
3950 3951
	int count = 0;
	int attempts = 10;
3952

3953 3954
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3955 3956
		ret = -EIO;
		goto out;
3957 3958
	}

3959
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3960
			       buf & ~DP_TEST_SINK_START) < 0) {
3961
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3962 3963 3964
		ret = -EIO;
		goto out;
	}
3965

3966
	do {
3967
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3968 3969 3970 3971 3972 3973 3974 3975 3976 3977

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3978
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3979 3980 3981
		ret = -ETIMEDOUT;
	}

3982
 out:
3983
	if (disable_wa)
3984
		hsw_enable_ips(crtc_state);
3985
	return ret;
3986 3987
}

3988 3989
static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
3990 3991
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3992
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3993
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3994
	u8 buf;
3995 3996
	int ret;

3997 3998 3999 4000 4001 4002 4003 4004 4005
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

4006
	if (buf & DP_TEST_SINK_START) {
4007
		ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
4008 4009 4010 4011
		if (ret)
			return ret;
	}

4012
	hsw_disable_ips(crtc_state);
4013

4014
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4015
			       buf | DP_TEST_SINK_START) < 0) {
4016
		hsw_enable_ips(crtc_state);
4017
		return -EIO;
4018 4019
	}

4020
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
4021 4022 4023
	return 0;
}

4024
int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
4025 4026
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4027
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4028
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
4029
	u8 buf;
4030
	int count, ret;
4031 4032
	int attempts = 6;

4033
	ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
4034 4035 4036
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
4037
	do {
4038
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
4039

4040
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4041 4042
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
4043
			goto stop;
4044
		}
4045
		count = buf & DP_TEST_COUNT_MASK;
4046

4047
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4048 4049

	if (attempts == 0) {
4050 4051 4052 4053 4054 4055 4056 4057
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4058
	}
4059

4060
stop:
4061
	intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
4062
	return ret;
4063 4064
}

4065 4066 4067
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4068 4069
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4070 4071
}

4072 4073 4074
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4075 4076 4077
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4078 4079
}

4080 4081
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4082
	int status = 0;
4083
	int test_link_rate;
4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4105 4106 4107 4108

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4109 4110 4111 4112 4113 4114
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4115 4116 4117 4118
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4119
	uint8_t test_pattern;
4120
	uint8_t test_misc;
4121 4122 4123 4124
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4125 4126
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4148 4149
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4176 4177 4178
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4179
{
4180
	uint8_t test_result = DP_TEST_ACK;
4181 4182 4183 4184
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4185
	    connector->edid_corrupt ||
4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4199
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4200
	} else {
4201 4202 4203 4204 4205 4206 4207
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4208 4209
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4210 4211 4212
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4213
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4214 4215 4216
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4217
	intel_dp->compliance.test_active = 1;
4218

4219 4220 4221 4222
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4223
{
4224 4225 4226 4227 4228 4229 4230
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4231 4232
	uint8_t request = 0;
	int status;
4233

4234
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4235 4236 4237 4238 4239
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4240
	switch (request) {
4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4258
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4259 4260 4261
		break;
	}

4262 4263 4264
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4265
update_status:
4266
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4267 4268
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4269 4270
}

4271 4272 4273 4274 4275 4276
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4277
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4278 4279 4280 4281 4282 4283 4284 4285
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4286
			if (intel_dp->active_mst_links &&
4287
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4288 4289 4290 4291 4292
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4293
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4309
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4345
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4346 4347 4348 4349 4350 4351 4352

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4353 4354 4355
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
4356
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4357
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4358 4359
	struct drm_connector_state *conn_state =
		intel_dp->attached_connector->base.state;
4360 4361
	u8 link_status[DP_LINK_STATUS_SIZE];

4362
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4363 4364 4365 4366 4367 4368

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

4369
	if (!conn_state->crtc)
4370 4371
		return;

4372 4373 4374
	WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));

	if (!conn_state->crtc->state->active)
4375 4376
		return;

4377 4378
	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
4379 4380
		return;

4381 4382 4383 4384
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4385 4386
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4387 4388
		return;

4389 4390
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4391 4392
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4393 4394

		intel_dp_retrain_link(intel_dp);
4395 4396 4397
	}
}

4398 4399 4400 4401 4402 4403 4404
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4405 4406 4407 4408 4409
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4410
 */
4411
static bool
4412
intel_dp_short_pulse(struct intel_dp *intel_dp)
4413
{
4414
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4415
	u8 sink_irq_vector = 0;
4416 4417
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4418

4419 4420 4421 4422
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4423
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4424

4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4436 4437
	}

4438 4439
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4440 4441
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4442
		/* Clear interrupt source */
4443 4444 4445
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4446 4447

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4448
			intel_dp_handle_test_request(intel_dp);
4449 4450 4451 4452
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4453
	intel_dp_check_link_status(intel_dp);
4454

4455 4456 4457
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
4458
		drm_kms_helper_hotplug_event(&dev_priv->drm);
4459
	}
4460 4461

	return true;
4462 4463
}

4464
/* XXX this is probably wrong for multiple downstream ports */
4465
static enum drm_connector_status
4466
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4467
{
4468
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4469 4470 4471
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4472 4473 4474
	if (lspcon->active)
		lspcon_resume(lspcon);

4475 4476 4477
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4478
	if (intel_dp_is_edp(intel_dp))
4479 4480
		return connector_status_connected;

4481
	/* if there's no downstream port, we're done */
4482
	if (!drm_dp_is_branch(dpcd))
4483
		return connector_status_connected;
4484 4485

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4486 4487
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4488

4489 4490
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4491 4492
	}

4493 4494 4495
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4496
	/* If no HPD, poke DDC gently */
4497
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4498
		return connector_status_connected;
4499 4500

	/* Well we tried, say unknown for unreliable port types */
4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4513 4514 4515

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4516
	return connector_status_disconnected;
4517 4518
}

4519 4520 4521
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4522
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4523 4524
	enum drm_connector_status status;

4525
	status = intel_panel_detect(dev_priv);
4526 4527 4528 4529 4530 4531
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4532
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
4533
{
4534
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4535
	u32 bit;
4536

4537 4538
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4539 4540
		bit = SDE_PORTB_HOTPLUG;
		break;
4541
	case HPD_PORT_C:
4542 4543
		bit = SDE_PORTC_HOTPLUG;
		break;
4544
	case HPD_PORT_D:
4545 4546 4547
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
4548
		MISSING_CASE(encoder->hpd_pin);
4549 4550 4551 4552 4553 4554
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4555
static bool cpt_digital_port_connected(struct intel_encoder *encoder)
4556
{
4557
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4558 4559
	u32 bit;

4560 4561
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4562 4563
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
4564
	case HPD_PORT_C:
4565 4566
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
4567
	case HPD_PORT_D:
4568 4569
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4570
	default:
4571
		MISSING_CASE(encoder->hpd_pin);
4572 4573 4574 4575 4576 4577
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4578
static bool spt_digital_port_connected(struct intel_encoder *encoder)
4579
{
4580
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4581 4582
	u32 bit;

4583 4584
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4585 4586
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4587
	case HPD_PORT_E:
4588 4589
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4590
	default:
4591
		return cpt_digital_port_connected(encoder);
4592
	}
4593

4594
	return I915_READ(SDEISR) & bit;
4595 4596
}

4597
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
4598
{
4599
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4600
	u32 bit;
4601

4602 4603
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4604 4605
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
4606
	case HPD_PORT_C:
4607 4608
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
4609
	case HPD_PORT_D:
4610 4611 4612
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
4613
		MISSING_CASE(encoder->hpd_pin);
4614 4615 4616 4617 4618 4619
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4620
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
4621
{
4622
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4623 4624
	u32 bit;

4625 4626
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4627
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4628
		break;
4629
	case HPD_PORT_C:
4630
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4631
		break;
4632
	case HPD_PORT_D:
4633
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4634 4635
		break;
	default:
4636
		MISSING_CASE(encoder->hpd_pin);
4637
		return false;
4638 4639
	}

4640
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4641 4642
}

4643
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
4644
{
4645 4646 4647
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4648 4649
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4650
		return ibx_digital_port_connected(encoder);
4651 4652
}

4653
static bool snb_digital_port_connected(struct intel_encoder *encoder)
4654
{
4655 4656 4657
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4658 4659
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4660
		return cpt_digital_port_connected(encoder);
4661 4662
}

4663
static bool ivb_digital_port_connected(struct intel_encoder *encoder)
4664
{
4665 4666 4667
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4668 4669
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
4670
		return cpt_digital_port_connected(encoder);
4671 4672
}

4673
static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4674
{
4675 4676 4677
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4678 4679
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
4680
		return cpt_digital_port_connected(encoder);
4681 4682
}

4683
static bool bxt_digital_port_connected(struct intel_encoder *encoder)
4684
{
4685
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4686 4687
	u32 bit;

4688 4689
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4690 4691
		bit = BXT_DE_PORT_HP_DDIA;
		break;
4692
	case HPD_PORT_B:
4693 4694
		bit = BXT_DE_PORT_HP_DDIB;
		break;
4695
	case HPD_PORT_C:
4696 4697 4698
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4699
		MISSING_CASE(encoder->hpd_pin);
4700 4701 4702 4703 4704 4705
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4706 4707
/*
 * intel_digital_port_connected - is the specified port connected?
4708
 * @encoder: intel_encoder
4709
 *
4710
 * Return %true if port is connected, %false otherwise.
4711
 */
4712
bool intel_digital_port_connected(struct intel_encoder *encoder)
4713
{
4714 4715
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

4716 4717
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
4718
			return gm45_digital_port_connected(encoder);
4719
		else
4720
			return g4x_digital_port_connected(encoder);
4721 4722 4723
	}

	if (IS_GEN5(dev_priv))
4724
		return ilk_digital_port_connected(encoder);
4725
	else if (IS_GEN6(dev_priv))
4726
		return snb_digital_port_connected(encoder);
4727
	else if (IS_GEN7(dev_priv))
4728
		return ivb_digital_port_connected(encoder);
4729
	else if (IS_GEN8(dev_priv))
4730
		return bdw_digital_port_connected(encoder);
4731
	else if (IS_GEN9_LP(dev_priv))
4732
		return bxt_digital_port_connected(encoder);
4733
	else
4734
		return spt_digital_port_connected(encoder);
4735 4736
}

4737
static struct edid *
4738
intel_dp_get_edid(struct intel_dp *intel_dp)
4739
{
4740
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4741

4742 4743 4744 4745
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4746 4747
			return NULL;

J
Jani Nikula 已提交
4748
		return drm_edid_duplicate(intel_connector->edid);
4749 4750 4751 4752
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4753

4754 4755 4756 4757 4758
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4759

4760
	intel_dp_unset_edid(intel_dp);
4761 4762 4763
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4764
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4765 4766
}

4767 4768
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4769
{
4770
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4771

4772 4773
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4774

4775 4776
	intel_dp->has_audio = false;
}
4777

4778
static int
4779
intel_dp_long_pulse(struct intel_connector *connector)
Z
Zhenyu Wang 已提交
4780
{
4781 4782
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Z
Zhenyu Wang 已提交
4783
	enum drm_connector_status status;
4784
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4785

4786
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4787

4788
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4789

4790
	/* Can't disconnect eDP, but you can close the lid... */
4791
	if (intel_dp_is_edp(intel_dp))
4792
		status = edp_detect(intel_dp);
4793
	else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
4794
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4795
	else
4796 4797
		status = connector_status_disconnected;

4798
	if (status == connector_status_disconnected) {
4799
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4800

4801 4802 4803 4804 4805 4806 4807 4808 4809
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4810
		goto out;
4811
	}
Z
Zhenyu Wang 已提交
4812

4813
	if (intel_dp->reset_link_params) {
4814 4815
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4816

4817 4818
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4819 4820 4821

		intel_dp->reset_link_params = false;
	}
4822

4823 4824
	intel_dp_print_rates(intel_dp);

4825 4826
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4827

4828 4829 4830
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4831 4832 4833 4834 4835
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4836 4837
		status = connector_status_disconnected;
		goto out;
4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4851
		intel_dp_check_link_status(intel_dp);
4852 4853
	}

4854 4855 4856 4857 4858 4859 4860 4861
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4862
	intel_dp_set_edid(intel_dp);
4863
	if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
4864
		status = connector_status_connected;
4865
	intel_dp->detect_done = true;
4866

4867 4868
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4869 4870
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4882
out:
4883
	if (status != connector_status_connected && !intel_dp->is_mst)
4884
		intel_dp_unset_edid(intel_dp);
4885

4886
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4887
	return status;
4888 4889
}

4890 4891 4892 4893
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4894 4895
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4896
	int status = connector->status;
4897 4898 4899 4900

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4901
	/* If full detect is not performed yet, do a full detect */
4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912
	if (!intel_dp->detect_done) {
		struct drm_crtc *crtc;
		int ret;

		crtc = connector->state->crtc;
		if (crtc) {
			ret = drm_modeset_lock(&crtc->mutex, ctx);
			if (ret)
				return ret;
		}

4913
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4914
	}
4915 4916

	intel_dp->detect_done = false;
4917

4918
	return status;
4919 4920
}

4921 4922
static void
intel_dp_force(struct drm_connector *connector)
4923
{
4924
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4925
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4926
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4927

4928 4929 4930
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4931

4932 4933
	if (connector->status != connector_status_connected)
		return;
4934

4935
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4936 4937 4938

	intel_dp_set_edid(intel_dp);

4939
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4953

4954
	/* if eDP has no EDID, fall back to fixed mode */
4955
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4956
	    intel_connector->panel.fixed_mode) {
4957
		struct drm_display_mode *mode;
4958 4959

		mode = drm_mode_duplicate(connector->dev,
4960
					  intel_connector->panel.fixed_mode);
4961
		if (mode) {
4962 4963 4964 4965
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4966

4967
	return 0;
4968 4969
}

4970 4971 4972 4973
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4974 4975 4976 4977 4978
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4979 4980 4981 4982 4983 4984 4985 4986 4987 4988

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4989 4990 4991 4992 4993 4994 4995
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4996
static void
4997
intel_dp_connector_destroy(struct drm_connector *connector)
4998
{
4999
	struct intel_connector *intel_connector = to_intel_connector(connector);
5000

5001
	kfree(intel_connector->detect_edid);
5002

5003 5004 5005
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

5006 5007 5008 5009
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
5010
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5011
		intel_panel_fini(&intel_connector->panel);
5012

5013
	drm_connector_cleanup(connector);
5014
	kfree(connector);
5015 5016
}

P
Paulo Zanoni 已提交
5017
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
5018
{
5019 5020
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5021

5022
	intel_dp_mst_encoder_cleanup(intel_dig_port);
5023
	if (intel_dp_is_edp(intel_dp)) {
5024
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5025 5026 5027 5028
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
5029
		pps_lock(intel_dp);
5030
		edp_panel_vdd_off_sync(intel_dp);
5031 5032
		pps_unlock(intel_dp);

5033 5034 5035 5036
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
5037
	}
5038 5039 5040

	intel_dp_aux_fini(intel_dp);

5041
	drm_encoder_cleanup(encoder);
5042
	kfree(intel_dig_port);
5043 5044
}

5045
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5046 5047 5048
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

5049
	if (!intel_dp_is_edp(intel_dp))
5050 5051
		return;

5052 5053 5054 5055
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5056
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5057
	pps_lock(intel_dp);
5058
	edp_panel_vdd_off_sync(intel_dp);
5059
	pps_unlock(intel_dp);
5060 5061
}

5062 5063
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
5064
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5078
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5079 5080 5081 5082

	edp_panel_vdd_schedule_off(intel_dp);
}

5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5096
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5097
{
5098
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5099 5100
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5101 5102 5103

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5104

5105
	if (lspcon->active)
5106 5107
		lspcon_resume(lspcon);

5108 5109
	intel_dp->reset_link_params = true;

5110 5111
	pps_lock(intel_dp);

5112 5113 5114
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5115
	if (intel_dp_is_edp(intel_dp)) {
5116
		/* Reinit the power sequencer, in case BIOS did something with it. */
5117
		intel_dp_pps_init(intel_dp);
5118 5119
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5120 5121

	pps_unlock(intel_dp);
5122 5123
}

5124
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5125
	.force = intel_dp_force,
5126
	.fill_modes = drm_helper_probe_single_connector_modes,
5127 5128
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5129
	.late_register = intel_dp_connector_register,
5130
	.early_unregister = intel_dp_connector_unregister,
5131
	.destroy = intel_dp_connector_destroy,
5132
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5133
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5134 5135 5136
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5137
	.detect_ctx = intel_dp_detect,
5138 5139
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5140
	.atomic_check = intel_digital_connector_atomic_check,
5141 5142 5143
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5144
	.reset = intel_dp_encoder_reset,
5145
	.destroy = intel_dp_encoder_destroy,
5146 5147
};

5148
enum irqreturn
5149 5150 5151
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5152
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5153
	enum irqreturn ret = IRQ_NONE;
5154

5155 5156 5157 5158 5159 5160 5161 5162
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5163
			      port_name(intel_dig_port->base.port));
5164
		return IRQ_HANDLED;
5165 5166
	}

5167
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5168
		      port_name(intel_dig_port->base.port),
5169
		      long_hpd ? "long" : "short");
5170

5171
	if (long_hpd) {
5172
		intel_dp->reset_link_params = true;
5173 5174 5175 5176
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5177
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5178

5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5192
		}
5193
	}
5194

5195
	if (!intel_dp->is_mst) {
5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227
		struct drm_modeset_acquire_ctx ctx;
		struct drm_connector *connector = &intel_dp->attached_connector->base;
		struct drm_crtc *crtc;
		int iret;
		bool handled = false;

		drm_modeset_acquire_init(&ctx, 0);
retry:
		iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
		if (iret)
			goto err;

		crtc = connector->state->crtc;
		if (crtc) {
			iret = drm_modeset_lock(&crtc->mutex, &ctx);
			if (iret)
				goto err;
		}

		handled = intel_dp_short_pulse(intel_dp);

err:
		if (iret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			goto retry;
		}

		drm_modeset_drop_locks(&ctx);
		drm_modeset_acquire_fini(&ctx);
		WARN(iret, "Acquiring modeset locks failed with %i\n", iret);

		if (!handled) {
5228 5229
			intel_dp->detect_done = false;
			goto put_power;
5230
		}
5231
	}
5232 5233 5234

	ret = IRQ_HANDLED;

5235
put_power:
5236
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5237 5238

	return ret;
5239 5240
}

5241
/* check the VBT to see whether the eDP is on another port */
5242
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5243
{
5244 5245 5246 5247
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5248
	if (INTEL_GEN(dev_priv) < 5)
5249 5250
		return false;

5251
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5252 5253
		return true;

5254
	return intel_bios_is_port_edp(dev_priv, port);
5255 5256
}

5257
static void
5258 5259
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5260
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5261 5262 5263 5264
	enum port port = dp_to_dig_port(intel_dp)->base.port;

	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5265

5266
	intel_attach_broadcast_rgb_property(connector);
5267

5268
	if (intel_dp_is_edp(intel_dp)) {
5269 5270 5271 5272 5273 5274 5275 5276
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5277
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5278

5279
	}
5280 5281
}

5282 5283
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5284
	intel_dp->panel_power_off_time = ktime_get_boottime();
5285 5286 5287 5288
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5289
static void
5290
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
5291
{
5292
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5293
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5294
	struct pps_registers regs;
5295

5296
	intel_pps_get_registers(intel_dp, &regs);
5297 5298 5299

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5300
	pp_ctl = ironlake_get_pp_control(intel_dp);
5301

5302 5303
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5304 5305
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv)) {
5306 5307
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5308
	}
5309 5310

	/* Pull timing values out of registers */
5311 5312
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5313

5314 5315
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5316

5317 5318
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5319

5320 5321
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5322

5323 5324
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5325 5326
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5327
	} else {
5328
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5329
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5330
	}
5331 5332
}

I
Imre Deak 已提交
5333 5334 5335 5336 5337 5338 5339 5340 5341
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
5342
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
5343 5344 5345 5346
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

5347
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
5348 5349 5350 5351 5352 5353 5354 5355 5356

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5357
static void
5358
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
5359
{
5360
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5361 5362 5363 5364 5365 5366 5367 5368 5369
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5370
	intel_pps_readout_hw_state(intel_dp, &cur);
5371

I
Imre Deak 已提交
5372
	intel_pps_dump_state("cur", &cur);
5373

5374
	vbt = dev_priv->vbt.edp.pps;
5375 5376 5377 5378 5379 5380
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5381
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5382 5383 5384
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5385 5386 5387 5388 5389
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5403
	intel_pps_dump_state("vbt", &vbt);
5404 5405 5406

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5407
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5408 5409 5410 5411 5412 5413 5414 5415 5416
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5417
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5418 5419 5420 5421 5422 5423 5424
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5425 5426 5427 5428 5429 5430
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5431 5432 5433 5434 5435 5436 5437 5438 5439 5440

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5441 5442 5443 5444 5445 5446

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
5447 5448 5449
}

static void
5450
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
5451
					      bool force_disable_vdd)
5452
{
5453
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5454
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5455
	int div = dev_priv->rawclk_freq / 1000;
5456
	struct pps_registers regs;
5457
	enum port port = dp_to_dig_port(intel_dp)->base.port;
5458
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5459

V
Ville Syrjälä 已提交
5460
	lockdep_assert_held(&dev_priv->pps_mutex);
5461

5462
	intel_pps_get_registers(intel_dp, &regs);
5463

5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5489
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5490 5491
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5492
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5493 5494
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5495 5496
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5497
		pp_div = I915_READ(regs.pp_ctrl);
5498
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5499
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5500 5501 5502 5503 5504 5505
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5506 5507 5508

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5509
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5510
		port_sel = PANEL_PORT_SELECT_VLV(port);
5511
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5512
		if (port == PORT_A)
5513
			port_sel = PANEL_PORT_SELECT_DPA;
5514
		else
5515
			port_sel = PANEL_PORT_SELECT_DPD;
5516 5517
	}

5518 5519
	pp_on |= port_sel;

5520 5521
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5522 5523
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv))
5524
		I915_WRITE(regs.pp_ctrl, pp_div);
5525
	else
5526
		I915_WRITE(regs.pp_div, pp_div);
5527 5528

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5529 5530
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5531 5532
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)  ||
		       HAS_PCH_ICP(dev_priv)) ?
5533 5534
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5535 5536
}

5537
static void intel_dp_pps_init(struct intel_dp *intel_dp)
5538
{
5539
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5540 5541

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5542 5543
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
5544 5545
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
5546 5547 5548
	}
}

5549 5550
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5551
 * @dev_priv: i915 device
5552
 * @crtc_state: a pointer to the active intel_crtc_state
5553 5554 5555 5556 5557 5558 5559 5560 5561
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5562
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5563
				    const struct intel_crtc_state *crtc_state,
5564
				    int refresh_rate)
5565 5566
{
	struct intel_encoder *encoder;
5567 5568
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5569
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5570
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5571 5572 5573 5574 5575 5576

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5577 5578
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5579 5580 5581
		return;
	}

5582 5583
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5584 5585 5586 5587 5588 5589

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5590
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5591 5592 5593 5594
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5595 5596
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5597 5598
		index = DRRS_LOW_RR;

5599
	if (index == dev_priv->drrs.refresh_rate_type) {
5600 5601 5602 5603 5604
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5605
	if (!crtc_state->base.active) {
5606 5607 5608 5609
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5610
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5622 5623
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5624
		u32 val;
5625

5626
		val = I915_READ(reg);
5627
		if (index > DRRS_HIGH_RR) {
5628
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5629 5630 5631
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5632
		} else {
5633
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5634 5635 5636
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5637 5638 5639 5640
		}
		I915_WRITE(reg, val);
	}

5641 5642 5643 5644 5645
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5646 5647 5648
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5649
 * @crtc_state: A pointer to the active crtc state.
5650 5651 5652
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5653
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5654
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5655
{
5656
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5657

5658
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5659 5660 5661 5662
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5663 5664 5665 5666 5667
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5682 5683 5684
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5685
 * @old_crtc_state: Pointer to old crtc_state.
5686 5687
 *
 */
5688
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5689
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5690
{
5691
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5692

5693
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5694 5695 5696 5697 5698 5699 5700 5701 5702
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5703 5704
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5705 5706 5707 5708 5709 5710 5711

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5725
	/*
5726 5727
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5728 5729
	 */

5730 5731
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5732

5733 5734 5735 5736 5737 5738
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5739

5740 5741
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5742 5743
}

5744
/**
5745
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5746
 * @dev_priv: i915 device
5747 5748
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5749 5750
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5751 5752 5753
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5754 5755
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5756 5757 5758 5759
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5760
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5761 5762
		return;

5763
	cancel_delayed_work(&dev_priv->drrs.work);
5764

5765
	mutex_lock(&dev_priv->drrs.mutex);
5766 5767 5768 5769 5770
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5771 5772 5773
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5774 5775 5776
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5777
	/* invalidate means busy screen hence upclock */
5778
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5779 5780
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5781 5782 5783 5784

	mutex_unlock(&dev_priv->drrs.mutex);
}

5785
/**
5786
 * intel_edp_drrs_flush - Restart Idleness DRRS
5787
 * @dev_priv: i915 device
5788 5789
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5790 5791 5792 5793
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5794 5795 5796
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5797 5798
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5799 5800 5801 5802
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5803
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5804 5805
		return;

5806
	cancel_delayed_work(&dev_priv->drrs.work);
5807

5808
	mutex_lock(&dev_priv->drrs.mutex);
5809 5810 5811 5812 5813
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5814 5815
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5816 5817

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5818 5819
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5820
	/* flush means busy screen hence upclock */
5821
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5822 5823
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5824 5825 5826 5827 5828 5829

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5830 5831 5832 5833 5834
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5858 5859 5860 5861 5862 5863 5864 5865
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5866 5867 5868 5869 5870 5871 5872 5873
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5874
 * @connector: eDP connector
5875 5876 5877 5878 5879 5880 5881 5882 5883 5884
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5885
static struct drm_display_mode *
5886 5887
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
5888
{
5889
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
5890 5891
	struct drm_display_mode *downclock_mode = NULL;

5892 5893 5894
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5895
	if (INTEL_GEN(dev_priv) <= 6) {
5896 5897 5898 5899 5900
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5901
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5902 5903 5904
		return NULL;
	}

5905 5906
	downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
						    &connector->base);
5907 5908

	if (!downclock_mode) {
5909
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5910 5911 5912
		return NULL;
	}

5913
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5914

5915
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5916
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5917 5918 5919
	return downclock_mode;
}

5920
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5921
				     struct intel_connector *intel_connector)
5922
{
5923
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5924
	struct drm_i915_private *dev_priv = to_i915(dev);
5925
	struct drm_connector *connector = &intel_connector->base;
5926
	struct drm_display_mode *fixed_mode = NULL;
5927
	struct drm_display_mode *alt_fixed_mode = NULL;
5928
	struct drm_display_mode *downclock_mode = NULL;
5929 5930 5931
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5932
	enum pipe pipe = INVALID_PIPE;
5933

5934
	if (!intel_dp_is_edp(intel_dp))
5935 5936
		return true;

5937 5938 5939 5940 5941 5942
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
5943
	if (intel_get_lvds_encoder(&dev_priv->drm)) {
5944 5945 5946 5947 5948 5949
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5950
	pps_lock(intel_dp);
5951 5952

	intel_dp_init_panel_power_timestamps(intel_dp);
5953
	intel_dp_pps_init(intel_dp);
5954
	intel_edp_panel_vdd_sanitize(intel_dp);
5955

5956
	pps_unlock(intel_dp);
5957

5958
	/* Cache DPCD and EDID for edp. */
5959
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5960

5961
	if (!has_dpcd) {
5962 5963
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5964
		goto out_vdd_off;
5965 5966
	}

5967
	mutex_lock(&dev->mode_config.mutex);
5968
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5982
	/* prefer fixed mode from EDID if available, save an alt mode also */
5983 5984 5985
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5986 5987
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5988 5989
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
5990 5991 5992 5993 5994 5995 5996
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5997
		if (fixed_mode) {
5998
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5999 6000 6001
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
6002
	}
6003
	mutex_unlock(&dev->mode_config.mutex);
6004

6005
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6006 6007
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
6008 6009 6010 6011 6012 6013

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
6014
		pipe = vlv_active_pipe(intel_dp);
6015 6016 6017 6018 6019 6020 6021 6022 6023

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
6024 6025
	}

6026 6027
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
6028
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
6029
	intel_panel_setup_backlight(connector, pipe);
6030 6031

	return true;
6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
6044 6045
}

6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6069
bool
6070 6071
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6072
{
6073 6074 6075 6076
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6077
	struct drm_i915_private *dev_priv = to_i915(dev);
6078
	enum port port = intel_encoder->port;
6079
	int type;
6080

6081 6082 6083 6084
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6085 6086 6087 6088 6089
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6090 6091
	intel_dp_set_source_rates(intel_dp);

6092
	intel_dp->reset_link_params = true;
6093
	intel_dp->pps_pipe = INVALID_PIPE;
6094
	intel_dp->active_pipe = INVALID_PIPE;
6095

6096
	/* intel_dp vfuncs */
6097
	if (HAS_DDI(dev_priv))
6098 6099
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6100 6101
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6102
	intel_dp->attached_connector = intel_connector;
6103

6104
	if (intel_dp_is_port_edp(dev_priv, port))
6105
		type = DRM_MODE_CONNECTOR_eDP;
6106 6107
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6108

6109 6110 6111
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6112 6113 6114 6115 6116 6117 6118 6119
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6120
	/* eDP only on port B and/or C on vlv/chv */
6121
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6122 6123
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6124 6125
		return false;

6126 6127 6128 6129
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6130
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6131 6132
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

6133 6134
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
		connector->interlace_allowed = true;
6135 6136
	connector->doublescan_allowed = 0;

6137
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
6138

6139
	intel_dp_aux_init(intel_dp);
6140

6141
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6142
			  edp_panel_vdd_work);
6143

6144
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6145

6146
	if (HAS_DDI(dev_priv))
6147 6148 6149 6150
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6151
	/* init MST on ports that can support it */
6152
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6153 6154
	    (port == PORT_B || port == PORT_C ||
	     port == PORT_D || port == PORT_F))
6155 6156
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6157

6158
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6159 6160 6161
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6162
	}
6163

6164 6165
	intel_dp_add_properties(intel_dp, connector);

6166 6167 6168 6169
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6170
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6171 6172 6173
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6174 6175

	return true;
6176 6177 6178 6179 6180

fail:
	drm_connector_cleanup(connector);

	return false;
6181
}
6182

6183
bool intel_dp_init(struct drm_i915_private *dev_priv,
6184 6185
		   i915_reg_t output_reg,
		   enum port port)
6186 6187 6188 6189 6190 6191
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6192
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6193
	if (!intel_dig_port)
6194
		return false;
6195

6196
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6197 6198
	if (!intel_connector)
		goto err_connector_alloc;
6199 6200 6201 6202

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6203 6204 6205
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6206
		goto err_encoder_init;
6207

6208
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6209
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6210
	intel_encoder->get_config = intel_dp_get_config;
6211
	intel_encoder->suspend = intel_dp_encoder_suspend;
6212
	if (IS_CHERRYVIEW(dev_priv)) {
6213
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6214 6215
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6216
		intel_encoder->disable = vlv_disable_dp;
6217
		intel_encoder->post_disable = chv_post_disable_dp;
6218
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6219
	} else if (IS_VALLEYVIEW(dev_priv)) {
6220
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6221 6222
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6223
		intel_encoder->disable = vlv_disable_dp;
6224
		intel_encoder->post_disable = vlv_post_disable_dp;
6225 6226 6227 6228 6229
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6230
	} else {
6231 6232
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6233
		intel_encoder->disable = g4x_disable_dp;
6234
	}
6235 6236

	intel_dig_port->dp.output_reg = output_reg;
6237
	intel_dig_port->max_lanes = 4;
6238

6239
	intel_encoder->type = INTEL_OUTPUT_DP;
6240
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6241
	if (IS_CHERRYVIEW(dev_priv)) {
6242 6243 6244 6245 6246 6247 6248
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6249
	intel_encoder->cloneable = 0;
6250
	intel_encoder->port = port;
6251

6252
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6253
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6254

6255 6256 6257
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6258 6259 6260
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6261
	return true;
S
Sudip Mukherjee 已提交
6262 6263 6264

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6265
err_encoder_init:
S
Sudip Mukherjee 已提交
6266 6267 6268
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6269
	return false;
6270
}
6271 6272 6273

void intel_dp_mst_suspend(struct drm_device *dev)
{
6274
	struct drm_i915_private *dev_priv = to_i915(dev);
6275 6276 6277 6278
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6279
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6280 6281

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6282 6283
			continue;

6284 6285
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6286 6287 6288 6289 6290
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6291
	struct drm_i915_private *dev_priv = to_i915(dev);
6292 6293 6294
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6295
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6296
		int ret;
6297

6298 6299
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6300

6301 6302 6303
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6304 6305
	}
}