intel_dp.c 166.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69 70
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72 73 74 75
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97
				  324000, 432000, 540000 };
98 99 100
static const int chv_rates[] = { 162000, 202500, 210000, 216000,
				 243000, 270000, 324000, 405000,
				 420000, 432000, 540000 };
101
static const int default_rates[] = { 162000, 270000, 540000 };
102

103 104 105 106 107 108 109 110 111
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
112 113 114
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
115 116
}

117
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
118
{
119 120 121
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
122 123
}

124 125
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
126
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
127 128
}

C
Chris Wilson 已提交
129
static void intel_dp_link_down(struct intel_dp *intel_dp);
130
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
131
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
132
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
133 134
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
135

136 137
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
138
{
139
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
140 141 142 143

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
144
	case DP_LINK_BW_5_4:
145
		break;
146
	default:
147 148
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
149 150 151 152 153 154
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

188
static int
189
intel_dp_link_required(int pixel_clock, int bpp)
190
{
191
	return (pixel_clock * bpp + 9) / 10;
192 193
}

194 195 196 197 198 199
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

200
static enum drm_mode_status
201 202 203
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
204
	struct intel_dp *intel_dp = intel_attached_dp(connector);
205 206
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
207 208
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
209

210 211
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
212 213
			return MODE_PANEL;

214
		if (mode->vdisplay > fixed_mode->vdisplay)
215
			return MODE_PANEL;
216 217

		target_clock = fixed_mode->clock;
218 219
	}

220
	max_link_clock = intel_dp_max_link_rate(intel_dp);
221
	max_lanes = intel_dp_max_lane_count(intel_dp);
222 223 224 225 226

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
227
		return MODE_CLOCK_HIGH;
228 229 230 231

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

232 233 234
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

235 236 237
	return MODE_OK;
}

238
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
239 240 241 242 243 244 245 246 247 248 249
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

250
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251 252 253 254 255 256 257 258
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

259 260 261 262 263 264 265
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

266 267 268 269
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

293 294
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
295
				    struct intel_dp *intel_dp);
296 297
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
298
					      struct intel_dp *intel_dp);
299

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

332 333 334 335 336 337 338
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
339
	bool pll_enabled;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

363 364 365 366 367 368 369 370 371 372
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

373 374 375 376 377 378 379 380 381 382 383 384 385 386
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
387 388 389

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
390 391
}

392 393 394 395 396 397
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
398 399
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
400
	enum pipe pipe;
401

V
Ville Syrjälä 已提交
402
	lockdep_assert_held(&dev_priv->pps_mutex);
403

404 405 406
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
432 433 434
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
435

436 437
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
438 439 440 441 442 443

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
444 445
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
446

447 448 449 450 451
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
452 453 454 455

	return intel_dp->pps_pipe;
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
476

477
static enum pipe
478 479 480
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
481 482
{
	enum pipe pipe;
483 484 485 486

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
487 488 489 490

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

491 492 493
		if (!pipe_check(dev_priv, pipe))
			continue;

494
		return pipe;
495 496
	}

497 498 499 500 501 502 503 504 505 506 507 508 509 510
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
511 512 513 514 515 516 517 518 519 520 521
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
522 523 524 525 526 527

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
528 529
	}

530 531 532
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

533 534
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
535 536
}

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
564 565 566 567 568 569
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

570 571 572
	if (IS_BROXTON(dev))
		return BXT_PP_CONTROL(0);
	else if (HAS_PCH_SPLIT(dev))
573 574 575 576 577 578 579 580 581
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

582 583 584
	if (IS_BROXTON(dev))
		return BXT_PP_STATUS(0);
	else if (HAS_PCH_SPLIT(dev))
585 586 587 588 589
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

605
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
606

607
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
608 609
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

610 611 612 613 614 615 616 617 618 619 620
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

621
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
622

623 624 625
	return 0;
}

626
static bool edp_have_panel_power(struct intel_dp *intel_dp)
627
{
628
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
629 630
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
631 632
	lockdep_assert_held(&dev_priv->pps_mutex);

633 634 635 636
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

637
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
638 639
}

640
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
641
{
642
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
643 644
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
645 646
	lockdep_assert_held(&dev_priv->pps_mutex);

647 648 649 650
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

651
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
652 653
}

654 655 656
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
657
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
658
	struct drm_i915_private *dev_priv = dev->dev_private;
659

660 661
	if (!is_edp(intel_dp))
		return;
662

663
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
664 665
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
666 667
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
668 669 670
	}
}

671 672 673 674 675 676
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
677
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
678 679 680
	uint32_t status;
	bool done;

681
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
682
	if (has_aux_irq)
683
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
684
					  msecs_to_jiffies_timeout(10));
685 686 687 688 689 690 691 692 693 694
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

695
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696
{
697 698
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
699

700 701 702
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
703
	 */
704 705 706 707 708 709 710
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
711
	struct drm_i915_private *dev_priv = dev->dev_private;
712 713 714 715 716

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
717 718
		return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);

719 720 721 722 723 724 725 726 727 728 729 730 731 732
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
733
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
734 735
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
736 737 738 739 740
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
741
	} else  {
742
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
743
	}
744 745
}

746 747 748 749 750
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

751 752 753 754 755 756 757 758 759 760
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
781
	       DP_AUX_CH_CTL_DONE |
782
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
783
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
784
	       timeout |
785
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
786 787
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
788
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
789 790
}

791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

806 807
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
808
		const uint8_t *send, int send_bytes,
809 810 811 812 813 814 815
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
816
	uint32_t aux_clock_divider;
817 818
	int i, ret, recv_bytes;
	uint32_t status;
819
	int try, clock = 0;
820
	bool has_aux_irq = HAS_AUX_IRQ(dev);
821 822
	bool vdd;

823
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
824

825 826 827 828 829 830
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
831
	vdd = edp_panel_vdd_on(intel_dp);
832 833 834 835 836 837 838 839

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
840

841 842
	intel_aux_display_runtime_get(dev_priv);

843 844
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
845
		status = I915_READ_NOTRACE(ch_ctl);
846 847 848 849 850 851 852 853
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
854 855
		ret = -EBUSY;
		goto out;
856 857
	}

858 859 860 861 862 863
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

864
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
865 866 867 868
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
869

870 871 872 873 874
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
875 876
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
877 878

			/* Send the command and wait for it to complete */
879
			I915_WRITE(ch_ctl, send_ctl);
880 881 882 883 884 885 886 887 888 889

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

890
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
891
				continue;
892 893 894 895 896 897 898 899

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
900
				continue;
901
			}
902 903 904
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
905
		if (status & DP_AUX_CH_CTL_DONE)
906 907 908 909
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
910
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
911 912
		ret = -EBUSY;
		goto out;
913 914 915 916 917
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
918
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
919
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
920 921
		ret = -EIO;
		goto out;
922
	}
923 924 925

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
926
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
927
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
928 929
		ret = -ETIMEDOUT;
		goto out;
930 931 932 933 934 935 936
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
937

938
	for (i = 0; i < recv_bytes; i += 4)
939 940
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
941

942 943 944
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
945
	intel_aux_display_runtime_put(dev_priv);
946

947 948 949
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

950
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
951

952
	return ret;
953 954
}

955 956
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
957 958
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
959
{
960 961 962
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
963 964
	int ret;

965 966 967
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
968 969
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
970

971 972 973
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
974
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
975
		rxsize = 2; /* 0 or 1 data bytes */
976

977 978
		if (WARN_ON(txsize > 20))
			return -E2BIG;
979

980
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
981

982 983 984
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
985

986 987 988 989 990 991 992
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
993 994
		}
		break;
995

996 997
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
998
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
999
		rxsize = msg->size + 1;
1000

1001 1002
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1003

1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1015
		}
1016 1017 1018 1019 1020
		break;

	default:
		ret = -EINVAL;
		break;
1021
	}
1022

1023
	return ret;
1024 1025
}

1026 1027 1028 1029
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1030 1031
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1032
	const char *name = NULL;
1033 1034
	int ret;

1035 1036 1037
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1038
		name = "DPDDC-A";
1039
		break;
1040 1041
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1042
		name = "DPDDC-B";
1043
		break;
1044 1045
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1046
		name = "DPDDC-C";
1047
		break;
1048 1049
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1050
		name = "DPDDC-D";
1051 1052 1053
		break;
	default:
		BUG();
1054 1055
	}

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1066
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1067

1068
	intel_dp->aux.name = name;
1069 1070
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1071

1072 1073
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1074

1075
	ret = drm_dp_aux_register(&intel_dp->aux);
1076
	if (ret < 0) {
1077
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1078 1079
			  name, ret);
		return;
1080
	}
1081

1082 1083 1084 1085 1086
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1087
		drm_dp_aux_unregister(&intel_dp->aux);
1088
	}
1089 1090
}

1091 1092 1093 1094 1095
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1096 1097 1098
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1099 1100 1101
	intel_connector_unregister(intel_connector);
}

1102
static void
1103
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1104 1105 1106
{
	u32 ctrl1;

1107 1108 1109
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1110 1111 1112 1113 1114
	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1115 1116
	switch (link_clock / 2) {
	case 81000:
1117
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1118 1119
					      SKL_DPLL0);
		break;
1120
	case 135000:
1121
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1122 1123
					      SKL_DPLL0);
		break;
1124
	case 270000:
1125
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1126 1127
					      SKL_DPLL0);
		break;
1128
	case 162000:
1129
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1130 1131 1132 1133 1134 1135
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1136
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1137 1138 1139
					      SKL_DPLL0);
		break;
	case 216000:
1140
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1141 1142 1143
					      SKL_DPLL0);
		break;

1144 1145 1146 1147
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1148
static void
1149
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1164
static int
1165
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1166
{
1167 1168 1169
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1170
	}
1171 1172 1173 1174

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1175 1176
}

1177
static int
1178
intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
1179
{
1180 1181 1182 1183
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
		return ARRAY_SIZE(bxt_rates);
	} else if (IS_SKYLAKE(dev)) {
1184 1185
		*source_rates = skl_rates;
		return ARRAY_SIZE(skl_rates);
1186 1187 1188
	} else if (IS_CHERRYVIEW(dev)) {
		*source_rates = chv_rates;
		return ARRAY_SIZE(chv_rates);
1189
	}
1190 1191 1192

	*source_rates = default_rates;

1193 1194 1195 1196 1197 1198 1199 1200
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
		/* WaDisableHBR2:skl */
		return (DP_LINK_BW_2_7 >> 3) + 1;
	else if (INTEL_INFO(dev)->gen >= 8 ||
	    (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
		return (DP_LINK_BW_5_4 >> 3) + 1;
	else
		return (DP_LINK_BW_2_7 >> 3) + 1;
1201 1202
}

1203 1204
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1205
		   struct intel_crtc_state *pipe_config, int link_bw)
1206 1207
{
	struct drm_device *dev = encoder->base.dev;
1208 1209
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1210 1211

	if (IS_G4X(dev)) {
1212 1213
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1214
	} else if (HAS_PCH_SPLIT(dev)) {
1215 1216
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1217 1218 1219
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1220
	} else if (IS_VALLEYVIEW(dev)) {
1221 1222
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1223
	}
1224 1225 1226 1227 1228 1229 1230 1231 1232

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1233 1234 1235
	}
}

1236 1237
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1238
			   int *common_rates)
1239 1240 1241 1242 1243
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1244 1245
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1246
			common_rates[k] = source_rates[i];
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1259 1260
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(dev, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1271
			       common_rates);
1272 1273
}

1274 1275 1276 1277 1278 1279 1280 1281
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1282
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
1294 1295
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	source_len = intel_dp_source_rates(dev, &source_rates);
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1309 1310 1311
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1312 1313
}

1314
static int rate_to_index(int find, const int *rates)
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1325 1326 1327 1328 1329 1330
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1331
	len = intel_dp_common_rates(intel_dp, rates);
1332 1333 1334 1335 1336 1337
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1338 1339
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1340
	return rate_to_index(rate, intel_dp->sink_rates);
1341 1342
}

P
Paulo Zanoni 已提交
1343
bool
1344
intel_dp_compute_config(struct intel_encoder *encoder,
1345
			struct intel_crtc_state *pipe_config)
1346
{
1347
	struct drm_device *dev = encoder->base.dev;
1348
	struct drm_i915_private *dev_priv = dev->dev_private;
1349
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1350
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1351
	enum port port = dp_to_dig_port(intel_dp)->port;
1352
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1353
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1354
	int lane_count, clock;
1355
	int min_lane_count = 1;
1356
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1357
	/* Conveniently, the link BW constants become indices with a shift...*/
1358
	int min_clock = 0;
1359
	int max_clock;
1360
	int bpp, mode_rate;
1361
	int link_avail, link_clock;
1362 1363
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1364

1365
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1366 1367

	/* No common link rates between source and sink */
1368
	WARN_ON(common_len <= 0);
1369

1370
	max_clock = common_len - 1;
1371

1372
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1373 1374
		pipe_config->has_pch_encoder = true;

1375
	pipe_config->has_dp_encoder = true;
1376
	pipe_config->has_drrs = false;
1377
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1378

1379 1380 1381
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1382 1383 1384

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1385
			ret = skl_update_scaler_crtc(pipe_config, 0);
1386 1387 1388 1389
			if (ret)
				return ret;
		}

1390 1391 1392 1393
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1394 1395
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1396 1397
	}

1398
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1399 1400
		return false;

1401
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1402
		      "max bw %d pixel clock %iKHz\n",
1403
		      max_lane_count, common_rates[max_clock],
1404
		      adjusted_mode->crtc_clock);
1405

1406 1407
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1408
	bpp = pipe_config->pipe_bpp;
1409 1410 1411 1412 1413 1414 1415
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1416 1417 1418 1419 1420 1421 1422 1423 1424
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1425
	}
1426

1427
	for (; bpp >= 6*3; bpp -= 2*3) {
1428 1429
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1430

1431
		for (clock = min_clock; clock <= max_clock; clock++) {
1432 1433 1434 1435
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1436
				link_clock = common_rates[clock];
1437 1438 1439 1440 1441 1442 1443 1444 1445
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1446

1447
	return false;
1448

1449
found:
1450 1451 1452 1453 1454 1455
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1456
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1457 1458 1459 1460 1461
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1462
	if (intel_dp->color_range)
1463
		pipe_config->limited_color_range = true;
1464

1465
	intel_dp->lane_count = lane_count;
1466

1467
	if (intel_dp->num_sink_rates) {
1468
		intel_dp->link_bw = 0;
1469
		intel_dp->rate_select =
1470
			intel_dp_rate_select(intel_dp, common_rates[clock]);
1471 1472
	} else {
		intel_dp->link_bw =
1473
			drm_dp_link_rate_to_bw_code(common_rates[clock]);
1474
		intel_dp->rate_select = 0;
1475 1476
	}

1477
	pipe_config->pipe_bpp = bpp;
1478
	pipe_config->port_clock = common_rates[clock];
1479

1480 1481
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1482
		      pipe_config->port_clock, bpp);
1483 1484
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1485

1486
	intel_link_compute_m_n(bpp, lane_count,
1487 1488
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1489
			       &pipe_config->dp_m_n);
1490

1491
	if (intel_connector->panel.downclock_mode != NULL &&
1492
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1493
			pipe_config->has_drrs = true;
1494 1495 1496 1497 1498 1499
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1500
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1501
		skl_edp_set_pll_config(pipe_config, common_rates[clock]);
1502 1503
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1504
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1505 1506 1507
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1508

1509
	return true;
1510 1511
}

1512
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1513
{
1514 1515 1516
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1517 1518 1519
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1520 1521
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1522 1523 1524
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1525
	if (crtc->config->port_clock == 162000) {
1526 1527 1528 1529
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1530
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1531
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1532 1533
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1534
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1535
	}
1536

1537 1538 1539 1540 1541 1542
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1543
static void intel_dp_prepare(struct intel_encoder *encoder)
1544
{
1545
	struct drm_device *dev = encoder->base.dev;
1546
	struct drm_i915_private *dev_priv = dev->dev_private;
1547
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1548
	enum port port = dp_to_dig_port(intel_dp)->port;
1549
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1550
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1551

1552
	/*
K
Keith Packard 已提交
1553
	 * There are four kinds of DP registers:
1554 1555
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1556 1557
	 * 	SNB CPU
	 *	IVB CPU
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1568

1569 1570 1571 1572
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1573

1574 1575
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1576
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1577

1578
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1579
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1580

1581
	/* Split out the IBX/CPU vs CPT settings */
1582

1583
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1584 1585 1586 1587 1588 1589
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1590
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1591 1592
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1593
		intel_dp->DP |= crtc->pipe << 29;
1594
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1595 1596
		u32 trans_dp;

1597
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1598 1599 1600 1601 1602 1603 1604

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1605
	} else {
1606
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1607
			intel_dp->DP |= intel_dp->color_range;
1608 1609 1610 1611 1612 1613 1614

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1615
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1616 1617
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1618
		if (IS_CHERRYVIEW(dev))
1619
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1620 1621
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1622
	}
1623 1624
}

1625 1626
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1627

1628 1629
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1630

1631 1632
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1633

1634
static void wait_panel_status(struct intel_dp *intel_dp,
1635 1636
				       u32 mask,
				       u32 value)
1637
{
1638
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1639
	struct drm_i915_private *dev_priv = dev->dev_private;
1640 1641
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1642 1643
	lockdep_assert_held(&dev_priv->pps_mutex);

1644 1645
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1646

1647
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1648 1649 1650
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1651

1652
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1653
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1654 1655
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1656
	}
1657 1658

	DRM_DEBUG_KMS("Wait complete\n");
1659
}
1660

1661
static void wait_panel_on(struct intel_dp *intel_dp)
1662 1663
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1664
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1665 1666
}

1667
static void wait_panel_off(struct intel_dp *intel_dp)
1668 1669
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1670
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1671 1672
}

1673
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1674 1675
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1676 1677 1678 1679 1680 1681

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1682
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1683 1684
}

1685
static void wait_backlight_on(struct intel_dp *intel_dp)
1686 1687 1688 1689 1690
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1691
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1692 1693 1694 1695
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1696

1697 1698 1699 1700
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1701
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1702
{
1703 1704 1705
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1706

V
Ville Syrjälä 已提交
1707 1708
	lockdep_assert_held(&dev_priv->pps_mutex);

1709
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1710 1711 1712 1713
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1714
	return control;
1715 1716
}

1717 1718 1719 1720 1721
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1722
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1723
{
1724
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1725 1726
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1727
	struct drm_i915_private *dev_priv = dev->dev_private;
1728
	enum intel_display_power_domain power_domain;
1729
	u32 pp;
1730
	u32 pp_stat_reg, pp_ctrl_reg;
1731
	bool need_to_disable = !intel_dp->want_panel_vdd;
1732

V
Ville Syrjälä 已提交
1733 1734
	lockdep_assert_held(&dev_priv->pps_mutex);

1735
	if (!is_edp(intel_dp))
1736
		return false;
1737

1738
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1739
	intel_dp->want_panel_vdd = true;
1740

1741
	if (edp_have_panel_vdd(intel_dp))
1742
		return need_to_disable;
1743

1744 1745
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1746

V
Ville Syrjälä 已提交
1747 1748
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1749

1750 1751
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1752

1753
	pp = ironlake_get_pp_control(intel_dp);
1754
	pp |= EDP_FORCE_VDD;
1755

1756 1757
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1758 1759 1760 1761 1762

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1763 1764 1765
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1766
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1767 1768
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1769 1770
		msleep(intel_dp->panel_power_up_delay);
	}
1771 1772 1773 1774

	return need_to_disable;
}

1775 1776 1777 1778 1779 1780 1781
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1782
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1783
{
1784
	bool vdd;
1785

1786 1787 1788
	if (!is_edp(intel_dp))
		return;

1789
	pps_lock(intel_dp);
1790
	vdd = edp_panel_vdd_on(intel_dp);
1791
	pps_unlock(intel_dp);
1792

R
Rob Clark 已提交
1793
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1794
	     port_name(dp_to_dig_port(intel_dp)->port));
1795 1796
}

1797
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1798
{
1799
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1800
	struct drm_i915_private *dev_priv = dev->dev_private;
1801 1802 1803 1804
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1805
	u32 pp;
1806
	u32 pp_stat_reg, pp_ctrl_reg;
1807

V
Ville Syrjälä 已提交
1808
	lockdep_assert_held(&dev_priv->pps_mutex);
1809

1810
	WARN_ON(intel_dp->want_panel_vdd);
1811

1812
	if (!edp_have_panel_vdd(intel_dp))
1813
		return;
1814

V
Ville Syrjälä 已提交
1815 1816
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1817

1818 1819
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1820

1821 1822
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1823

1824 1825
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1826

1827 1828 1829
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1830

1831 1832
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1833

1834 1835
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1836
}
1837

1838
static void edp_panel_vdd_work(struct work_struct *__work)
1839 1840 1841 1842
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1843
	pps_lock(intel_dp);
1844 1845
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1846
	pps_unlock(intel_dp);
1847 1848
}

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1862 1863 1864 1865 1866
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1867
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1868
{
V
Ville Syrjälä 已提交
1869 1870 1871 1872 1873
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1874 1875
	if (!is_edp(intel_dp))
		return;
1876

R
Rob Clark 已提交
1877
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1878
	     port_name(dp_to_dig_port(intel_dp)->port));
1879

1880 1881
	intel_dp->want_panel_vdd = false;

1882
	if (sync)
1883
		edp_panel_vdd_off_sync(intel_dp);
1884 1885
	else
		edp_panel_vdd_schedule_off(intel_dp);
1886 1887
}

1888
static void edp_panel_on(struct intel_dp *intel_dp)
1889
{
1890
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1891
	struct drm_i915_private *dev_priv = dev->dev_private;
1892
	u32 pp;
1893
	u32 pp_ctrl_reg;
1894

1895 1896
	lockdep_assert_held(&dev_priv->pps_mutex);

1897
	if (!is_edp(intel_dp))
1898
		return;
1899

V
Ville Syrjälä 已提交
1900 1901
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1902

1903 1904 1905
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1906
		return;
1907

1908
	wait_panel_power_cycle(intel_dp);
1909

1910
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1911
	pp = ironlake_get_pp_control(intel_dp);
1912 1913 1914
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1915 1916
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1917
	}
1918

1919
	pp |= POWER_TARGET_ON;
1920 1921 1922
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1923 1924
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1925

1926
	wait_panel_on(intel_dp);
1927
	intel_dp->last_power_on = jiffies;
1928

1929 1930
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1931 1932
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1933
	}
1934
}
V
Ville Syrjälä 已提交
1935

1936 1937 1938 1939 1940 1941 1942
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1943
	pps_unlock(intel_dp);
1944 1945
}

1946 1947

static void edp_panel_off(struct intel_dp *intel_dp)
1948
{
1949 1950
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1951
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1952
	struct drm_i915_private *dev_priv = dev->dev_private;
1953
	enum intel_display_power_domain power_domain;
1954
	u32 pp;
1955
	u32 pp_ctrl_reg;
1956

1957 1958
	lockdep_assert_held(&dev_priv->pps_mutex);

1959 1960
	if (!is_edp(intel_dp))
		return;
1961

V
Ville Syrjälä 已提交
1962 1963
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1964

V
Ville Syrjälä 已提交
1965 1966
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1967

1968
	pp = ironlake_get_pp_control(intel_dp);
1969 1970
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1971 1972
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1973

1974
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1975

1976 1977
	intel_dp->want_panel_vdd = false;

1978 1979
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1980

1981
	intel_dp->last_power_cycle = jiffies;
1982
	wait_panel_off(intel_dp);
1983 1984

	/* We got a reference when we enabled the VDD. */
1985 1986
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1987
}
V
Ville Syrjälä 已提交
1988

1989 1990 1991 1992
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1993

1994 1995
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1996
	pps_unlock(intel_dp);
1997 1998
}

1999 2000
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2001
{
2002 2003
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2004 2005
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2006
	u32 pp_ctrl_reg;
2007

2008 2009 2010 2011 2012 2013
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2014
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2015

2016
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2017

2018
	pp = ironlake_get_pp_control(intel_dp);
2019
	pp |= EDP_BLC_ENABLE;
2020

2021
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2022 2023 2024

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2025

2026
	pps_unlock(intel_dp);
2027 2028
}

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2043
{
2044
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2045 2046
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2047
	u32 pp_ctrl_reg;
2048

2049 2050 2051
	if (!is_edp(intel_dp))
		return;

2052
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2053

2054
	pp = ironlake_get_pp_control(intel_dp);
2055
	pp &= ~EDP_BLC_ENABLE;
2056

2057
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2058 2059 2060

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2061

2062
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2063 2064

	intel_dp->last_backlight_off = jiffies;
2065
	edp_wait_backlight_off(intel_dp);
2066
}
2067

2068 2069 2070 2071 2072 2073 2074
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2075

2076
	_intel_edp_backlight_off(intel_dp);
2077
	intel_panel_disable_backlight(intel_dp->attached_connector);
2078
}
2079

2080 2081 2082 2083 2084 2085 2086 2087
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2088 2089
	bool is_enabled;

2090
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2091
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2092
	pps_unlock(intel_dp);
2093 2094 2095 2096

	if (is_enabled == enable)
		return;

2097 2098
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2099 2100 2101 2102 2103 2104 2105

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2106
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2107
{
2108 2109 2110
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2111 2112 2113
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2114 2115 2116
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2117 2118
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2119 2120 2121 2122 2123 2124 2125 2126 2127
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2128 2129
	POSTING_READ(DP_A);
	udelay(200);
2130 2131
}

2132
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2133
{
2134 2135 2136
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2137 2138 2139
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2140 2141 2142
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2143
	dpa_ctl = I915_READ(DP_A);
2144 2145 2146 2147 2148 2149 2150
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2151
	dpa_ctl &= ~DP_PLL_ENABLE;
2152
	I915_WRITE(DP_A, dpa_ctl);
2153
	POSTING_READ(DP_A);
2154 2155 2156
	udelay(200);
}

2157
/* If the sink supports it, try to set the power state appropriately */
2158
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2159 2160 2161 2162 2163 2164 2165 2166
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2167 2168
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2169 2170 2171 2172 2173 2174
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2175 2176
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2177 2178 2179 2180 2181
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2182 2183 2184 2185

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2186 2187
}

2188 2189
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2190
{
2191
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2192
	enum port port = dp_to_dig_port(intel_dp)->port;
2193 2194
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2195 2196 2197 2198
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2199
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2200 2201 2202
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2203 2204 2205 2206

	if (!(tmp & DP_PORT_EN))
		return false;

2207
	if (IS_GEN7(dev) && port == PORT_A) {
2208
		*pipe = PORT_TO_PIPE_CPT(tmp);
2209
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2210
		enum pipe p;
2211

2212 2213 2214 2215
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2216 2217 2218 2219
				return true;
			}
		}

2220 2221
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
2222 2223 2224 2225
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2226
	}
2227

2228 2229
	return true;
}
2230

2231
static void intel_dp_get_config(struct intel_encoder *encoder,
2232
				struct intel_crtc_state *pipe_config)
2233 2234 2235
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2236 2237 2238 2239
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2240
	int dotclock;
2241

2242
	tmp = I915_READ(intel_dp->output_reg);
2243 2244

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2245

2246 2247 2248
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2249 2250 2251
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2252

2253
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2254 2255 2256 2257
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2258
		if (tmp & DP_SYNC_HS_HIGH)
2259 2260 2261
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2262

2263
		if (tmp & DP_SYNC_VS_HIGH)
2264 2265 2266 2267
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2268

2269
	pipe_config->base.adjusted_mode.flags |= flags;
2270

2271 2272 2273 2274
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2275 2276 2277 2278
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2279
	if (port == PORT_A) {
2280 2281 2282 2283 2284
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2285 2286 2287 2288 2289 2290 2291

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2292
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2293

2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2313 2314
}

2315
static void intel_disable_dp(struct intel_encoder *encoder)
2316
{
2317
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2318
	struct drm_device *dev = encoder->base.dev;
2319 2320
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2321
	if (crtc->config->has_audio)
2322
		intel_audio_codec_disable(encoder);
2323

2324 2325 2326
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2327 2328
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2329
	intel_edp_panel_vdd_on(intel_dp);
2330
	intel_edp_backlight_off(intel_dp);
2331
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2332
	intel_edp_panel_off(intel_dp);
2333

2334 2335
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2336
		intel_dp_link_down(intel_dp);
2337 2338
}

2339
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2340
{
2341
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2342
	enum port port = dp_to_dig_port(intel_dp)->port;
2343

2344
	intel_dp_link_down(intel_dp);
2345 2346
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2347 2348 2349 2350 2351 2352 2353
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2354 2355
}

2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

V
Ville Syrjälä 已提交
2370
	mutex_lock(&dev_priv->sb_lock);
2371 2372

	/* Propagate soft reset to data lane reset */
2373
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2374
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2375
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2376

2377 2378 2379 2380 2381 2382 2383 2384 2385
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2386
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2387
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2388

V
Ville Syrjälä 已提交
2389
	mutex_unlock(&dev_priv->sb_lock);
2390 2391
}

2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2428 2429
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2498 2499
}

2500
static void intel_enable_dp(struct intel_encoder *encoder)
2501
{
2502 2503 2504
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2505
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2506
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2507
	unsigned int lane_mask = 0x0;
2508

2509 2510
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2511

2512 2513 2514 2515 2516
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2517
	intel_dp_enable_port(intel_dp);
2518 2519 2520 2521 2522 2523 2524

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2525
	if (IS_VALLEYVIEW(dev))
2526 2527
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2528

2529
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2530 2531
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2532
	intel_dp_stop_link_train(intel_dp);
2533

2534
	if (crtc->config->has_audio) {
2535 2536 2537 2538
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2539
}
2540

2541 2542
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2543 2544
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2545
	intel_enable_dp(encoder);
2546
	intel_edp_backlight_on(intel_dp);
2547
}
2548

2549 2550
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2551 2552
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2553
	intel_edp_backlight_on(intel_dp);
2554
	intel_psr_enable(intel_dp);
2555 2556
}

2557
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2558 2559 2560 2561
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2562 2563
	intel_dp_prepare(encoder);

2564 2565 2566
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2567
		ironlake_edp_pll_on(intel_dp);
2568
	}
2569 2570
}

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2597 2598 2599 2600 2601 2602 2603 2604
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2605 2606 2607
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2608 2609 2610
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2611
		enum port port;
2612 2613 2614 2615 2616

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2617
		port = dp_to_dig_port(intel_dp)->port;
2618 2619 2620 2621 2622

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2623
			      pipe_name(pipe), port_name(port));
2624

2625 2626 2627
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2628 2629

		/* make sure vdd is off before we steal it */
2630
		vlv_detach_power_sequencer(intel_dp);
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2644 2645 2646
	if (!is_edp(intel_dp))
		return;

2647 2648 2649 2650 2651 2652 2653 2654 2655
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2656
		vlv_detach_power_sequencer(intel_dp);
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2671 2672
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2673 2674
}

2675
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2676
{
2677
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2678
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2679
	struct drm_device *dev = encoder->base.dev;
2680
	struct drm_i915_private *dev_priv = dev->dev_private;
2681
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2682
	enum dpio_channel port = vlv_dport_to_channel(dport);
2683 2684
	int pipe = intel_crtc->pipe;
	u32 val;
2685

V
Ville Syrjälä 已提交
2686
	mutex_lock(&dev_priv->sb_lock);
2687

2688
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2689 2690 2691 2692 2693 2694
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2695 2696 2697
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2698

V
Ville Syrjälä 已提交
2699
	mutex_unlock(&dev_priv->sb_lock);
2700 2701

	intel_enable_dp(encoder);
2702 2703
}

2704
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2705 2706 2707 2708
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2709 2710
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2711
	enum dpio_channel port = vlv_dport_to_channel(dport);
2712
	int pipe = intel_crtc->pipe;
2713

2714 2715
	intel_dp_prepare(encoder);

2716
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2717
	mutex_lock(&dev_priv->sb_lock);
2718
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2719 2720
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2721
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2722 2723 2724 2725 2726 2727
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2728 2729 2730
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2731
	mutex_unlock(&dev_priv->sb_lock);
2732 2733
}

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2744
	int data, i, stagger;
2745
	u32 val;
2746

V
Ville Syrjälä 已提交
2747
	mutex_lock(&dev_priv->sb_lock);
2748

2749 2750 2751 2752 2753 2754 2755 2756 2757
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2758
	/* Deassert soft data lane reset*/
2759
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2760
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2761 2762 2763 2764 2765 2766 2767 2768 2769
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2770

2771
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2772
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2773
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2774 2775

	/* Program Tx lane latency optimal setting*/
2776 2777 2778 2779 2780 2781 2782 2783
	for (i = 0; i < 4; i++) {
		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(7) |
		       DPIO_TX2_STAGGER_MULT(5));
2816

V
Ville Syrjälä 已提交
2817
	mutex_unlock(&dev_priv->sb_lock);
2818 2819 2820 2821

	intel_enable_dp(encoder);
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2833 2834
	intel_dp_prepare(encoder);

V
Ville Syrjälä 已提交
2835
	mutex_lock(&dev_priv->sb_lock);
2836

2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
2885
	mutex_unlock(&dev_priv->sb_lock);
2886 2887
}

2888
/*
2889 2890
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2891 2892 2893
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2894
 */
2895 2896 2897
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2898
{
2899 2900
	ssize_t ret;
	int i;
2901

2902 2903 2904 2905 2906 2907 2908
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2909
	for (i = 0; i < 3; i++) {
2910 2911 2912
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2913 2914
		msleep(1);
	}
2915

2916
	return ret;
2917 2918 2919 2920 2921 2922 2923
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2924
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2925
{
2926 2927 2928 2929
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2930 2931
}

2932
/* These are source-specific values. */
2933
static uint8_t
K
Keith Packard 已提交
2934
intel_dp_voltage_max(struct intel_dp *intel_dp)
2935
{
2936
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2937
	struct drm_i915_private *dev_priv = dev->dev_private;
2938
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2939

2940 2941 2942
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2943
		if (dev_priv->edp_low_vswing && port == PORT_A)
2944
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2945
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2946
	} else if (IS_VALLEYVIEW(dev))
2947
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2948
	else if (IS_GEN7(dev) && port == PORT_A)
2949
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2950
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2951
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2952
	else
2953
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2954 2955 2956 2957 2958
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2959
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2960
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2961

2962 2963 2964 2965 2966 2967 2968 2969
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2970 2971
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2972 2973 2974 2975
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2976
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2977 2978 2979 2980 2981 2982 2983
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2984
		default:
2985
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2986
		}
2987 2988
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2989 2990 2991 2992 2993 2994 2995
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2996
		default:
2997
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2998
		}
2999
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3000
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3001 3002 3003 3004 3005
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3006
		default:
3007
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3008 3009 3010
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3011 3012 3013 3014 3015 3016 3017
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3018
		default:
3019
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3020
		}
3021 3022 3023
	}
}

3024
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3025 3026 3027 3028
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3029 3030
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3031 3032 3033
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3034
	enum dpio_channel port = vlv_dport_to_channel(dport);
3035
	int pipe = intel_crtc->pipe;
3036 3037

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3038
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3039 3040
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3041
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3042 3043 3044
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3045
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3046 3047 3048
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3049
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3050 3051 3052
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3053
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3054 3055 3056 3057 3058 3059 3060
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3061
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3062 3063
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3064
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3065 3066 3067
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3068
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3069 3070 3071
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3072
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3073 3074 3075 3076 3077 3078 3079
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3080
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3081 3082
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3083
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3084 3085 3086
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3087
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3088 3089 3090 3091 3092 3093 3094
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3095
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3096 3097
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3098
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3110
	mutex_lock(&dev_priv->sb_lock);
3111 3112 3113
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3114
			 uniqtranscale_reg_value);
3115 3116 3117 3118
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3119
	mutex_unlock(&dev_priv->sb_lock);
3120 3121 3122 3123

	return 0;
}

3124
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3125 3126 3127 3128 3129
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3130
	u32 deemph_reg_value, margin_reg_value, val;
3131 3132
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3133 3134
	enum pipe pipe = intel_crtc->pipe;
	int i;
3135 3136

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3137
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3138
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3139
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3140 3141 3142
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3143
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3144 3145 3146
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3147
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3148 3149 3150
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3151
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3152 3153 3154 3155 3156 3157 3158 3159
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3160
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3161
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3162
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3163 3164 3165
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3166
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3167 3168 3169
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3170
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3171 3172 3173 3174 3175 3176 3177
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3178
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3179
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3180
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3181 3182 3183
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3184
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3185 3186 3187 3188 3189 3190 3191
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3192
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3193
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3194
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3206
	mutex_lock(&dev_priv->sb_lock);
3207 3208

	/* Clear calc init */
3209 3210
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3211 3212
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3213 3214 3215 3216
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3217 3218
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3219
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3220

3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3231
	/* Program swing deemph */
3232 3233 3234 3235 3236 3237
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3238 3239

	/* Program swing margin */
3240 3241
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3242 3243
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3244 3245
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3246 3247

	/* Disable unique transition scale */
3248 3249 3250 3251 3252
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3253 3254

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3255
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3256
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3257
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3258 3259 3260 3261 3262 3263 3264

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3265 3266 3267 3268 3269
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3270

3271 3272 3273 3274 3275 3276
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3277 3278 3279
	}

	/* Start swing calculation */
3280 3281 3282 3283 3284 3285 3286
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3287 3288 3289 3290 3291 3292

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

V
Ville Syrjälä 已提交
3293
	mutex_unlock(&dev_priv->sb_lock);
3294 3295 3296 3297

	return 0;
}

3298
static void
J
Jani Nikula 已提交
3299 3300
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3301 3302 3303 3304
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3305 3306
	uint8_t voltage_max;
	uint8_t preemph_max;
3307

3308
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3309 3310
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3311 3312 3313 3314 3315 3316 3317

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3318
	voltage_max = intel_dp_voltage_max(intel_dp);
3319 3320
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3321

K
Keith Packard 已提交
3322 3323 3324
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3325 3326

	for (lane = 0; lane < 4; lane++)
3327
		intel_dp->train_set[lane] = v | p;
3328 3329 3330
}

static uint32_t
3331
gen4_signal_levels(uint8_t train_set)
3332
{
3333
	uint32_t	signal_levels = 0;
3334

3335
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3336
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3337 3338 3339
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3340
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3341 3342
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3343
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3344 3345
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3346
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3347 3348 3349
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3350
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3351
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3352 3353 3354
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3355
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3356 3357
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3358
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3359 3360
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3361
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3362 3363 3364 3365 3366 3367
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3368 3369
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3370
gen6_edp_signal_levels(uint8_t train_set)
3371
{
3372 3373 3374
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3375 3376
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3377
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3378
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3379
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3380 3381
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3382
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3383 3384
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3385
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3386 3387
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3388
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3389
	default:
3390 3391 3392
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3393 3394 3395
	}
}

K
Keith Packard 已提交
3396 3397
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3398
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3399 3400 3401 3402
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3403
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3404
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3405
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3406
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3407
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3408 3409
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3410
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3411
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3412
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3413 3414
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3415
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3416
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3417
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3418 3419 3420 3421 3422 3423 3424 3425 3426
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3427 3428 3429 3430 3431
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3432
	enum port port = intel_dig_port->port;
3433
	struct drm_device *dev = intel_dig_port->base.base.dev;
3434
	uint32_t signal_levels, mask = 0;
3435 3436
	uint8_t train_set = intel_dp->train_set[0];

3437 3438 3439 3440 3441 3442 3443
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3444
	} else if (IS_CHERRYVIEW(dev)) {
3445
		signal_levels = chv_signal_levels(intel_dp);
3446
	} else if (IS_VALLEYVIEW(dev)) {
3447
		signal_levels = vlv_signal_levels(intel_dp);
3448
	} else if (IS_GEN7(dev) && port == PORT_A) {
3449
		signal_levels = gen7_edp_signal_levels(train_set);
3450
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3451
	} else if (IS_GEN6(dev) && port == PORT_A) {
3452
		signal_levels = gen6_edp_signal_levels(train_set);
3453 3454
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3455
		signal_levels = gen4_signal_levels(train_set);
3456 3457 3458
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3459 3460 3461 3462 3463 3464 3465 3466
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3467 3468 3469 3470

	*DP = (*DP & ~mask) | signal_levels;
}

3471
static bool
C
Chris Wilson 已提交
3472
intel_dp_set_link_train(struct intel_dp *intel_dp,
3473
			uint32_t *DP,
3474
			uint8_t dp_train_pat)
3475
{
3476 3477
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3478
	struct drm_i915_private *dev_priv = dev->dev_private;
3479 3480
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3481

3482
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3483

3484
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3485
	POSTING_READ(intel_dp->output_reg);
3486

3487 3488
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3489
	    DP_TRAINING_PATTERN_DISABLE) {
3490 3491 3492 3493 3494 3495
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3496
	}
3497

3498 3499
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3500 3501

	return ret == len;
3502 3503
}

3504 3505 3506 3507
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3508 3509
	if (!intel_dp->train_set_valid)
		memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3510 3511 3512 3513 3514 3515
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3516
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3529 3530
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3531 3532 3533 3534

	return ret == intel_dp->lane_count;
}

3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3566
/* Enable corresponding port and start training pattern 1 */
3567
void
3568
intel_dp_start_link_train(struct intel_dp *intel_dp)
3569
{
3570
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3571
	struct drm_device *dev = encoder->dev;
3572 3573
	int i;
	uint8_t voltage;
3574
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3575
	uint32_t DP = intel_dp->DP;
3576
	uint8_t link_config[2];
3577

P
Paulo Zanoni 已提交
3578
	if (HAS_DDI(dev))
3579 3580
		intel_ddi_prepare_link_retrain(encoder);

3581
	/* Write the link configuration data */
3582 3583 3584 3585
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3586
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3587
	if (intel_dp->num_sink_rates)
3588 3589
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3590 3591 3592

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3593
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3594 3595

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3596

3597 3598 3599 3600 3601 3602 3603 3604
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3605
	voltage = 0xff;
3606 3607
	voltage_tries = 0;
	loop_tries = 0;
3608
	for (;;) {
3609
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3610

3611
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3612 3613
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3614
			break;
3615
		}
3616

3617
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3618
			DRM_DEBUG_KMS("clock recovery OK\n");
3619 3620 3621
			break;
		}

3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
		/*
		 * if we used previously trained voltage and pre-emphasis values
		 * and we don't get clock recovery, reset link training values
		 */
		if (intel_dp->train_set_valid) {
			DRM_DEBUG_KMS("clock recovery not ok, reset");
			/* clear the flag as we are not reusing train set */
			intel_dp->train_set_valid = false;
			if (!intel_dp_reset_link_train(intel_dp, &DP,
						       DP_TRAINING_PATTERN_1 |
						       DP_LINK_SCRAMBLING_DISABLE)) {
				DRM_ERROR("failed to enable link training\n");
				return;
			}
			continue;
		}

3639 3640 3641
		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3642
				break;
3643
		if (i == intel_dp->lane_count) {
3644 3645
			++loop_tries;
			if (loop_tries == 5) {
3646
				DRM_ERROR("too many full retries, give up\n");
3647 3648
				break;
			}
3649 3650 3651
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3652 3653 3654
			voltage_tries = 0;
			continue;
		}
3655

3656
		/* Check to see if we've tried the same voltage 5 times */
3657
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3658
			++voltage_tries;
3659
			if (voltage_tries == 5) {
3660
				DRM_ERROR("too many voltage retries, give up\n");
3661 3662 3663 3664 3665
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3666

3667 3668 3669 3670 3671
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3672 3673
	}

3674 3675 3676
	intel_dp->DP = DP;
}

3677
void
3678 3679 3680
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3681
	int tries, cr_tries;
3682
	uint32_t DP = intel_dp->DP;
3683 3684 3685 3686 3687
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3688

3689
	/* channel equalization */
3690
	if (!intel_dp_set_link_train(intel_dp, &DP,
3691
				     training_pattern |
3692 3693 3694 3695 3696
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3697
	tries = 0;
3698
	cr_tries = 0;
3699 3700
	channel_eq = false;
	for (;;) {
3701
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3702

3703 3704 3705 3706 3707
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3708
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3709 3710
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3711
			break;
3712
		}
3713

3714
		/* Make sure clock is still ok */
3715
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3716
			intel_dp->train_set_valid = false;
3717
			intel_dp_start_link_train(intel_dp);
3718
			intel_dp_set_link_train(intel_dp, &DP,
3719
						training_pattern |
3720
						DP_LINK_SCRAMBLING_DISABLE);
3721 3722 3723 3724
			cr_tries++;
			continue;
		}

3725
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3726 3727 3728
			channel_eq = true;
			break;
		}
3729

3730 3731
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
3732
			intel_dp->train_set_valid = false;
3733
			intel_dp_start_link_train(intel_dp);
3734
			intel_dp_set_link_train(intel_dp, &DP,
3735
						training_pattern |
3736
						DP_LINK_SCRAMBLING_DISABLE);
3737 3738 3739 3740
			tries = 0;
			cr_tries++;
			continue;
		}
3741

3742 3743 3744 3745 3746
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3747
		++tries;
3748
	}
3749

3750 3751 3752 3753
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3754
	if (channel_eq) {
3755
		intel_dp->train_set_valid = true;
M
Masanari Iida 已提交
3756
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3757
	}
3758 3759 3760 3761
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3762
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3763
				DP_TRAINING_PATTERN_DISABLE);
3764 3765 3766
}

static void
C
Chris Wilson 已提交
3767
intel_dp_link_down(struct intel_dp *intel_dp)
3768
{
3769
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3770
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3771
	enum port port = intel_dig_port->port;
3772
	struct drm_device *dev = intel_dig_port->base.base.dev;
3773
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3774
	uint32_t DP = intel_dp->DP;
3775

3776
	if (WARN_ON(HAS_DDI(dev)))
3777 3778
		return;

3779
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3780 3781
		return;

3782
	DRM_DEBUG_KMS("\n");
3783

3784 3785
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3786
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3787
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3788
	} else {
3789 3790 3791 3792
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3793
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3794
	}
3795
	I915_WRITE(intel_dp->output_reg, DP);
3796
	POSTING_READ(intel_dp->output_reg);
3797

3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3815
		I915_WRITE(intel_dp->output_reg, DP);
3816
		POSTING_READ(intel_dp->output_reg);
3817 3818
	}

3819
	msleep(intel_dp->panel_power_down_delay);
3820 3821
}

3822 3823
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3824
{
R
Rodrigo Vivi 已提交
3825 3826 3827
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3828
	uint8_t rev;
R
Rodrigo Vivi 已提交
3829

3830 3831
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3832
		return false; /* aux transfer failed */
3833

3834
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3835

3836 3837 3838
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3839 3840
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3841
	if (is_edp(intel_dp)) {
3842 3843 3844
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3845 3846
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3847
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3848
		}
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3864 3865
	}

3866
	/* Training Pattern 3 support, both source and sink */
3867
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3868 3869
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3870
		intel_dp->use_tps3 = true;
3871
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3872 3873 3874
	} else
		intel_dp->use_tps3 = false;

3875 3876 3877 3878 3879
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3880
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3881 3882
		int i;

3883 3884
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3885 3886
				sink_rates,
				sizeof(sink_rates));
3887

3888 3889
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3890 3891 3892 3893

			if (val == 0)
				break;

3894 3895
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3896
		}
3897
		intel_dp->num_sink_rates = i;
3898
	}
3899 3900 3901

	intel_dp_print_rates(intel_dp);

3902 3903 3904 3905 3906 3907 3908
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3909 3910 3911
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3912 3913 3914
		return false; /* downstream port status fetch failed */

	return true;
3915 3916
}

3917 3918 3919 3920 3921 3922 3923 3924
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3925
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3926 3927 3928
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3929
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3930 3931 3932 3933
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3959 3960 3961 3962 3963 3964
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3965 3966 3967
	u8 buf;
	int test_crc_count;
	int attempts = 6;
3968
	int ret = 0;
3969

3970
	hsw_disable_ips(intel_crtc);
3971

3972 3973 3974 3975 3976 3977 3978 3979 3980
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
		ret = -EIO;
		goto out;
	}

	if (!(buf & DP_TEST_CRC_SUPPORTED)) {
		ret = -ENOTTY;
		goto out;
	}
3981

3982 3983 3984 3985
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
3986

3987
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3988 3989 3990 3991 3992 3993 3994 3995 3996
				buf | DP_TEST_SINK_START) < 0) {
		ret = -EIO;
		goto out;
	}

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
3997

R
Rodrigo Vivi 已提交
3998
	test_crc_count = buf & DP_TEST_COUNT_MASK;
3999

R
Rodrigo Vivi 已提交
4000
	do {
4001
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4002 4003 4004 4005
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
R
Rodrigo Vivi 已提交
4006 4007 4008 4009
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
4010
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4011 4012
		ret = -ETIMEDOUT;
		goto out;
R
Rodrigo Vivi 已提交
4013
	}
4014

4015 4016 4017 4018
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto out;
	}
4019

4020 4021 4022 4023
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4024
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4025 4026 4027 4028 4029 4030 4031
			       buf & ~DP_TEST_SINK_START) < 0) {
		ret = -EIO;
		goto out;
	}
out:
	hsw_enable_ips(intel_crtc);
	return ret;
4032 4033
}

4034 4035 4036
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4037 4038 4039
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4040 4041
}

4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4069
{
4070
	uint8_t test_result = DP_TEST_NAK;
4071 4072 4073 4074
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4075
	    connector->edid_corrupt ||
4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
					&intel_connector->detect_edid->checksum,
D
Dan Carpenter 已提交
4094
					1))
4095 4096 4097 4098 4099 4100 4101 4102 4103
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4104 4105 4106 4107
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4108
{
4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

4119
	intel_dp->compliance_test_active = 0;
4120
	intel_dp->compliance_test_type = 0;
4121 4122
	intel_dp->compliance_test_data = 0;

4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4164 4165
}

4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4188
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4204
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4223 4224 4225 4226 4227 4228 4229 4230
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4231
static void
C
Chris Wilson 已提交
4232
intel_dp_check_link_status(struct intel_dp *intel_dp)
4233
{
4234
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4235
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4236
	u8 sink_irq_vector;
4237
	u8 link_status[DP_LINK_STATUS_SIZE];
4238

4239 4240
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4241
	if (!intel_encoder->connectors_active)
4242
		return;
4243

4244
	if (WARN_ON(!intel_encoder->base.crtc))
4245 4246
		return;

4247 4248 4249
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4250
	/* Try to read receiver status if the link appears to be up */
4251
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4252 4253 4254
		return;
	}

4255
	/* Now read the DPCD to see if it's actually running */
4256
	if (!intel_dp_get_dpcd(intel_dp)) {
4257 4258 4259
		return;
	}

4260 4261 4262 4263
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4264 4265 4266
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4267 4268

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4269
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4270 4271 4272 4273
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4274
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4275
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4276
			      intel_encoder->base.name);
4277 4278
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4279
		intel_dp_stop_link_train(intel_dp);
4280
	}
4281 4282
}

4283
/* XXX this is probably wrong for multiple downstream ports */
4284
static enum drm_connector_status
4285
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4286
{
4287 4288 4289 4290 4291 4292 4293 4294
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4295
		return connector_status_connected;
4296 4297

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4298 4299
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4300
		uint8_t reg;
4301 4302 4303

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4304
			return connector_status_unknown;
4305

4306 4307
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4308 4309 4310
	}

	/* If no HPD, poke DDC gently */
4311
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4312
		return connector_status_connected;
4313 4314

	/* Well we tried, say unknown for unreliable port types */
4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4327 4328 4329

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4330
	return connector_status_disconnected;
4331 4332
}

4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4346
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4347
ironlake_dp_detect(struct intel_dp *intel_dp)
4348
{
4349
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4350 4351
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4352

4353 4354 4355
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4356
	return intel_dp_detect_dpcd(intel_dp);
4357 4358
}

4359 4360
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4361 4362
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4363
	uint32_t bit;
4364

4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4377
			return -EINVAL;
4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4391
			return -EINVAL;
4392
		}
4393 4394
	}

4395
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4421 4422
		return connector_status_disconnected;

4423
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4424 4425
}

4426
static struct edid *
4427
intel_dp_get_edid(struct intel_dp *intel_dp)
4428
{
4429
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4430

4431 4432 4433 4434
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4435 4436
			return NULL;

J
Jani Nikula 已提交
4437
		return drm_edid_duplicate(intel_connector->edid);
4438 4439 4440 4441
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4442

4443 4444 4445 4446 4447
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4448

4449 4450 4451 4452 4453 4454 4455
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4456 4457
}

4458 4459
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4460
{
4461
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4462

4463 4464
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4465

4466 4467
	intel_dp->has_audio = false;
}
4468

4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4480

4481 4482 4483 4484 4485 4486
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4487 4488
}

Z
Zhenyu Wang 已提交
4489 4490 4491 4492
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4493 4494
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4495
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4496
	enum drm_connector_status status;
4497
	enum intel_display_power_domain power_domain;
4498
	bool ret;
4499
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4500

4501
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4502
		      connector->base.id, connector->name);
4503
	intel_dp_unset_edid(intel_dp);
4504

4505 4506 4507 4508
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4509
		return connector_status_disconnected;
4510 4511
	}

4512
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4513

4514 4515 4516 4517
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4518 4519 4520 4521
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4522
		goto out;
Z
Zhenyu Wang 已提交
4523

4524 4525
	intel_dp_probe_oui(intel_dp);

4526 4527 4528 4529 4530 4531 4532 4533 4534 4535
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4536
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4537

4538 4539
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4540 4541
	status = connector_status_connected;

4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4556
out:
4557
	intel_dp_power_put(intel_dp, power_domain);
4558
	return status;
4559 4560
}

4561 4562
static void
intel_dp_force(struct drm_connector *connector)
4563
{
4564
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4565
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4566
	enum intel_display_power_domain power_domain;
4567

4568 4569 4570
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4571

4572 4573
	if (connector->status != connector_status_connected)
		return;
4574

4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4596

4597
	/* if eDP has no EDID, fall back to fixed mode */
4598 4599
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4600
		struct drm_display_mode *mode;
4601 4602

		mode = drm_mode_duplicate(connector->dev,
4603
					  intel_connector->panel.fixed_mode);
4604
		if (mode) {
4605 4606 4607 4608
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4609

4610
	return 0;
4611 4612
}

4613 4614 4615 4616
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4617
	struct edid *edid;
4618

4619 4620
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4621
		has_audio = drm_detect_monitor_audio(edid);
4622

4623 4624 4625
	return has_audio;
}

4626 4627 4628 4629 4630
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4631
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4632
	struct intel_connector *intel_connector = to_intel_connector(connector);
4633 4634
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4635 4636
	int ret;

4637
	ret = drm_object_property_set_value(&connector->base, property, val);
4638 4639 4640
	if (ret)
		return ret;

4641
	if (property == dev_priv->force_audio_property) {
4642 4643 4644 4645
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4646 4647
			return 0;

4648
		intel_dp->force_audio = i;
4649

4650
		if (i == HDMI_AUDIO_AUTO)
4651 4652
			has_audio = intel_dp_detect_audio(connector);
		else
4653
			has_audio = (i == HDMI_AUDIO_ON);
4654 4655

		if (has_audio == intel_dp->has_audio)
4656 4657
			return 0;

4658
		intel_dp->has_audio = has_audio;
4659 4660 4661
		goto done;
	}

4662
	if (property == dev_priv->broadcast_rgb_property) {
4663 4664 4665
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4681 4682 4683 4684 4685

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4686 4687 4688
		goto done;
	}

4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4705 4706 4707
	return -EINVAL;

done:
4708 4709
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4710 4711 4712 4713

	return 0;
}

4714
static void
4715
intel_dp_connector_destroy(struct drm_connector *connector)
4716
{
4717
	struct intel_connector *intel_connector = to_intel_connector(connector);
4718

4719
	kfree(intel_connector->detect_edid);
4720

4721 4722 4723
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4724 4725 4726
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4727
		intel_panel_fini(&intel_connector->panel);
4728

4729
	drm_connector_cleanup(connector);
4730
	kfree(connector);
4731 4732
}

P
Paulo Zanoni 已提交
4733
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4734
{
4735 4736
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4737

4738
	drm_dp_aux_unregister(&intel_dp->aux);
4739
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4740 4741
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4742 4743 4744 4745
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4746
		pps_lock(intel_dp);
4747
		edp_panel_vdd_off_sync(intel_dp);
4748 4749
		pps_unlock(intel_dp);

4750 4751 4752 4753
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4754
	}
4755
	drm_encoder_cleanup(encoder);
4756
	kfree(intel_dig_port);
4757 4758
}

4759 4760 4761 4762 4763 4764 4765
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4766 4767 4768 4769
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4770
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4771
	pps_lock(intel_dp);
4772
	edp_panel_vdd_off_sync(intel_dp);
4773
	pps_unlock(intel_dp);
4774 4775
}

4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4801 4802
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4822 4823
}

4824
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4825
	.dpms = intel_connector_dpms,
4826
	.detect = intel_dp_detect,
4827
	.force = intel_dp_force,
4828
	.fill_modes = drm_helper_probe_single_connector_modes,
4829
	.set_property = intel_dp_set_property,
4830
	.atomic_get_property = intel_connector_atomic_get_property,
4831
	.destroy = intel_dp_connector_destroy,
4832
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4833
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4834 4835 4836 4837 4838
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4839
	.best_encoder = intel_best_encoder,
4840 4841 4842
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4843
	.reset = intel_dp_encoder_reset,
4844
	.destroy = intel_dp_encoder_destroy,
4845 4846
};

4847
enum irqreturn
4848 4849 4850
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4851
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4852 4853
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4854
	enum intel_display_power_domain power_domain;
4855
	enum irqreturn ret = IRQ_NONE;
4856

4857 4858
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4859

4860 4861 4862 4863 4864 4865 4866 4867 4868
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4869
		return IRQ_HANDLED;
4870 4871
	}

4872 4873
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4874
		      long_hpd ? "long" : "short");
4875

4876 4877 4878
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4879
	if (long_hpd) {
4880 4881
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
4882 4883 4884 4885 4886 4887 4888 4889

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4902
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4903 4904 4905 4906 4907 4908 4909 4910
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4911
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4912
			intel_dp_check_link_status(intel_dp);
4913
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4914 4915
		}
	}
4916 4917 4918

	ret = IRQ_HANDLED;

4919
	goto put_power;
4920 4921 4922 4923 4924 4925 4926
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4927 4928 4929 4930
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4931 4932
}

4933 4934
/* Return which DP Port should be selected for Transcoder DP control */
int
4935
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4936 4937
{
	struct drm_device *dev = crtc->dev;
4938 4939
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4940

4941 4942
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4943

4944 4945
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4946
			return intel_dp->output_reg;
4947
	}
C
Chris Wilson 已提交
4948

4949 4950 4951
	return -1;
}

4952
/* check the VBT to see whether the eDP is on DP-D port */
4953
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4954 4955
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4956
	union child_device_config *p_child;
4957
	int i;
4958 4959 4960 4961 4962
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4963

4964 4965 4966
	if (port == PORT_A)
		return true;

4967
	if (!dev_priv->vbt.child_dev_num)
4968 4969
		return false;

4970 4971
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4972

4973
		if (p_child->common.dvo_port == port_mapping[port] &&
4974 4975
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4976 4977 4978 4979 4980
			return true;
	}
	return false;
}

4981
void
4982 4983
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4984 4985
	struct intel_connector *intel_connector = to_intel_connector(connector);

4986
	intel_attach_force_audio_property(connector);
4987
	intel_attach_broadcast_rgb_property(connector);
4988
	intel_dp->color_range_auto = true;
4989 4990 4991

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4992 4993
		drm_object_attach_property(
			&connector->base,
4994
			connector->dev->mode_config.scaling_mode_property,
4995 4996
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4997
	}
4998 4999
}

5000 5001 5002 5003 5004 5005 5006
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5007 5008
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5009
				    struct intel_dp *intel_dp)
5010 5011
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5012 5013
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5014 5015
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
5016

V
Ville Syrjälä 已提交
5017 5018
	lockdep_assert_held(&dev_priv->pps_mutex);

5019 5020 5021 5022
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5023 5024 5025 5026 5027 5028 5029 5030 5031 5032
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);
	} else if (HAS_PCH_SPLIT(dev)) {
5033
		pp_ctrl_reg = PCH_PP_CONTROL;
5034 5035 5036 5037
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5038 5039 5040 5041 5042 5043
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5044
	}
5045 5046 5047

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5048
	pp_ctl = ironlake_get_pp_control(intel_dp);
5049

5050 5051
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
5052 5053 5054 5055
	if (!IS_BROXTON(dev)) {
		I915_WRITE(pp_ctrl_reg, pp_ctl);
		pp_div = I915_READ(pp_div_reg);
	}
5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

5070 5071 5072 5073 5074 5075 5076 5077 5078
	if (IS_BROXTON(dev)) {
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
			cur.t11_t12 = (tmp - 1) * 1000;
		else
			cur.t11_t12 = 0;
	} else {
		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5079
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5080
	}
5081 5082 5083 5084

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5085
	vbt = dev_priv->vbt.edp_pps;
5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5104
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5105 5106 5107 5108 5109 5110 5111 5112 5113
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5114
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5115 5116 5117 5118 5119 5120 5121
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5122 5123 5124 5125 5126 5127 5128 5129 5130 5131
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5132
					      struct intel_dp *intel_dp)
5133 5134
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5135 5136
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5137
	int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
5138
	enum port port = dp_to_dig_port(intel_dp)->port;
5139
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5140

V
Ville Syrjälä 已提交
5141
	lockdep_assert_held(&dev_priv->pps_mutex);
5142

5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);

	} else if (HAS_PCH_SPLIT(dev)) {
5154 5155 5156 5157
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5158 5159 5160 5161 5162
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5163 5164
	}

5165 5166 5167 5168 5169 5170 5171 5172
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5173
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5174 5175
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5176
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5177 5178
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5179 5180 5181 5182 5183 5184 5185 5186 5187 5188
	if (IS_BROXTON(dev)) {
		pp_div = I915_READ(pp_ctrl_reg);
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5189 5190 5191

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5192
	if (IS_VALLEYVIEW(dev)) {
5193
		port_sel = PANEL_PORT_SELECT_VLV(port);
5194
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5195
		if (port == PORT_A)
5196
			port_sel = PANEL_PORT_SELECT_DPA;
5197
		else
5198
			port_sel = PANEL_PORT_SELECT_DPD;
5199 5200
	}

5201 5202 5203 5204
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
5205 5206 5207 5208
	if (IS_BROXTON(dev))
		I915_WRITE(pp_ctrl_reg, pp_div);
	else
		I915_WRITE(pp_div_reg, pp_div);
5209 5210

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5211 5212
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
5213 5214
		      IS_BROXTON(dev) ?
		      (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
5215
		      I915_READ(pp_div_reg));
5216 5217
}

5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5230
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5231 5232 5233
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5234 5235
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5236
	struct intel_crtc_state *config = NULL;
5237 5238
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
5239
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5240 5241 5242 5243 5244 5245

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5246 5247
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5248 5249 5250
		return;
	}

5251
	/*
5252 5253
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5254
	 */
5255

5256 5257
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5258
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5259 5260 5261 5262 5263 5264

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5265
	config = intel_crtc->config;
5266

5267
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5268 5269 5270 5271
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5272 5273
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5274 5275
		index = DRRS_LOW_RR;

5276
	if (index == dev_priv->drrs.refresh_rate_type) {
5277 5278 5279 5280 5281 5282 5283 5284 5285 5286
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5287
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5300
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5301
		val = I915_READ(reg);
5302

5303
		if (index > DRRS_HIGH_RR) {
5304 5305 5306 5307
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5308
		} else {
5309 5310 5311 5312
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5313 5314 5315 5316
		}
		I915_WRITE(reg, val);
	}

5317 5318 5319 5320 5321
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5322 5323 5324 5325 5326 5327
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5355 5356 5357 5358 5359
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5401
	/*
5402 5403
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5404 5405
	 */

5406 5407
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5408

5409 5410 5411 5412
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5413

5414 5415
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5416 5417
}

5418
/**
5419
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5420 5421 5422
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5423 5424
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5425 5426 5427
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5428 5429 5430 5431 5432 5433 5434
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5435
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5436 5437
		return;

5438
	cancel_delayed_work(&dev_priv->drrs.work);
5439

5440
	mutex_lock(&dev_priv->drrs.mutex);
5441 5442 5443 5444 5445
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5446 5447 5448
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5449 5450 5451
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5452
	/* invalidate means busy screen hence upclock */
5453
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5454 5455 5456 5457 5458 5459 5460
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	mutex_unlock(&dev_priv->drrs.mutex);
}

5461
/**
5462
 * intel_edp_drrs_flush - Restart Idleness DRRS
5463 5464 5465
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5466 5467 5468 5469
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5470 5471 5472
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5473 5474 5475 5476 5477 5478 5479
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5480
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5481 5482
		return;

5483
	cancel_delayed_work(&dev_priv->drrs.work);
5484

5485
	mutex_lock(&dev_priv->drrs.mutex);
5486 5487 5488 5489 5490
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5491 5492
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5493 5494

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5495 5496
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5497
	/* flush means busy screen hence upclock */
5498
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5499 5500 5501 5502 5503 5504 5505 5506 5507
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5508 5509 5510 5511 5512
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5563
static struct drm_display_mode *
5564 5565
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5566 5567
{
	struct drm_connector *connector = &intel_connector->base;
5568
	struct drm_device *dev = connector->dev;
5569 5570 5571
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5572 5573 5574
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5575 5576 5577 5578 5579 5580
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5581
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5582 5583 5584 5585 5586 5587 5588
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5589
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5590 5591 5592
		return NULL;
	}

5593
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5594

5595
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5596
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5597 5598 5599
	return downclock_mode;
}

5600
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5601
				     struct intel_connector *intel_connector)
5602 5603 5604
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5605 5606
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5607 5608
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5609
	struct drm_display_mode *downclock_mode = NULL;
5610 5611 5612
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5613
	enum pipe pipe = INVALID_PIPE;
5614 5615 5616 5617

	if (!is_edp(intel_dp))
		return true;

5618 5619 5620
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5621

5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5637
	pps_lock(intel_dp);
5638
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5639
	pps_unlock(intel_dp);
5640

5641
	mutex_lock(&dev->mode_config.mutex);
5642
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5661 5662
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5674
	mutex_unlock(&dev->mode_config.mutex);
5675

5676 5677 5678
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5698 5699
	}

5700
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5701
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5702
	intel_panel_setup_backlight(connector, pipe);
5703 5704 5705 5706

	return true;
}

5707
bool
5708 5709
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5710
{
5711 5712 5713 5714
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5715
	struct drm_i915_private *dev_priv = dev->dev_private;
5716
	enum port port = intel_dig_port->port;
5717
	int type;
5718

5719 5720
	intel_dp->pps_pipe = INVALID_PIPE;

5721
	/* intel_dp vfuncs */
5722 5723 5724
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5725 5726 5727 5728 5729 5730 5731 5732
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5733 5734 5735 5736
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5737

5738 5739
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5740
	intel_dp->attached_connector = intel_connector;
5741

5742
	if (intel_dp_is_edp(dev, port))
5743
		type = DRM_MODE_CONNECTOR_eDP;
5744 5745
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5746

5747 5748 5749 5750 5751 5752 5753 5754
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5755 5756 5757 5758 5759
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5760 5761 5762 5763
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5764
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5765 5766 5767 5768 5769
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5770
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5771
			  edp_panel_vdd_work);
5772

5773
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5774
	drm_connector_register(connector);
5775

P
Paulo Zanoni 已提交
5776
	if (HAS_DDI(dev))
5777 5778 5779
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5780
	intel_connector->unregister = intel_dp_connector_unregister;
5781

5782
	/* Set up the hotplug pin. */
5783 5784
	switch (port) {
	case PORT_A:
5785
		intel_encoder->hpd_pin = HPD_PORT_A;
5786 5787
		break;
	case PORT_B:
5788
		intel_encoder->hpd_pin = HPD_PORT_B;
5789 5790
		break;
	case PORT_C:
5791
		intel_encoder->hpd_pin = HPD_PORT_C;
5792 5793
		break;
	case PORT_D:
5794
		intel_encoder->hpd_pin = HPD_PORT_D;
5795 5796
		break;
	default:
5797
		BUG();
5798 5799
	}

5800
	if (is_edp(intel_dp)) {
5801
		pps_lock(intel_dp);
5802 5803
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5804
			vlv_initial_power_sequencer_setup(intel_dp);
5805
		else
5806
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5807
		pps_unlock(intel_dp);
5808
	}
5809

5810
	intel_dp_aux_init(intel_dp, intel_connector);
5811

5812
	/* init MST on ports that can support it */
5813 5814 5815 5816
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5817

5818
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5819
		drm_dp_aux_unregister(&intel_dp->aux);
5820 5821
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5822 5823 5824 5825
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5826
			pps_lock(intel_dp);
5827
			edp_panel_vdd_off_sync(intel_dp);
5828
			pps_unlock(intel_dp);
5829
		}
5830
		drm_connector_unregister(connector);
5831
		drm_connector_cleanup(connector);
5832
		return false;
5833
	}
5834

5835 5836
	intel_dp_add_properties(intel_dp, connector);

5837 5838 5839 5840 5841 5842 5843 5844
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5845

5846 5847
	i915_debugfs_connector_add(connector);

5848
	return true;
5849
}
5850 5851 5852 5853

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5854
	struct drm_i915_private *dev_priv = dev->dev_private;
5855 5856 5857 5858 5859
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5860
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5861 5862 5863
	if (!intel_dig_port)
		return;

5864
	intel_connector = intel_connector_alloc();
5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5876
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5877 5878
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5879
	intel_encoder->get_config = intel_dp_get_config;
5880
	intel_encoder->suspend = intel_dp_encoder_suspend;
5881
	if (IS_CHERRYVIEW(dev)) {
5882
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5883 5884
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5885
		intel_encoder->post_disable = chv_post_disable_dp;
5886
	} else if (IS_VALLEYVIEW(dev)) {
5887
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5888 5889
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5890
		intel_encoder->post_disable = vlv_post_disable_dp;
5891
	} else {
5892 5893
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5894 5895
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5896
	}
5897

5898
	intel_dig_port->port = port;
5899 5900
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5901
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5902 5903 5904 5905 5906 5907 5908 5909
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5910
	intel_encoder->cloneable = 0;
5911

5912
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5913
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5914

5915 5916 5917
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5918
		kfree(intel_connector);
5919
	}
5920
}
5921 5922 5923 5924 5925 5926 5927 5928

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5929
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5948
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}