intel_dp.c 161.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
static int
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
{
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
	}

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
}

static int
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	int size;

	if (IS_BROXTON(dev_priv)) {
		*source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
	} else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		*source_rates = skl_rates;
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

	return size;
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(intel_dp, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
			       common_rates);
}

291
static enum drm_mode_status
292 293 294
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
295
	struct intel_dp *intel_dp = intel_attached_dp(connector);
296 297
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
298 299
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
300 301 302
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
303

304 305
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
306 307
			return MODE_PANEL;

308
		if (mode->vdisplay > fixed_mode->vdisplay)
309
			return MODE_PANEL;
310 311

		target_clock = fixed_mode->clock;
312 313
	}

314
	max_link_clock = intel_dp_max_link_rate(intel_dp);
315
	max_lanes = intel_dp_max_lane_count(intel_dp);
316 317 318 319

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

320
	if (mode_rate > max_rate || target_clock > max_dotclk)
321
		return MODE_CLOCK_HIGH;
322 323 324 325

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

326 327 328
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

329 330 331
	return MODE_OK;
}

332
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
333 334 335 336 337 338 339 340 341 342 343
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

344
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
345 346 347 348 349 350 351 352
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

353 354
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
355
				    struct intel_dp *intel_dp);
356 357
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
358
					      struct intel_dp *intel_dp);
359 360
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
361

362 363 364 365 366
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
367
	struct drm_i915_private *dev_priv = to_i915(dev);
368 369 370 371 372 373
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
374
	power_domain = intel_display_port_aux_power_domain(encoder);
375 376 377 378 379 380 381 382 383 384
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
385
	struct drm_i915_private *dev_priv = to_i915(dev);
386 387 388 389
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

390
	power_domain = intel_display_port_aux_power_domain(encoder);
391 392 393
	intel_display_power_put(dev_priv, power_domain);
}

394 395 396 397
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
398
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
399
	enum pipe pipe = intel_dp->pps_pipe;
400 401 402
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

421
	if (IS_CHERRYVIEW(dev_priv))
422 423 424 425
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

426 427 428 429 430 431
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
432
	if (!pll_enabled) {
433
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
434 435
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

436
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
437 438 439 440 441
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
442
	}
443

444 445 446 447 448 449 450 451 452 453 454 455 456 457
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
458

459
	if (!pll_enabled) {
460
		vlv_force_pll_off(dev_priv, pipe);
461 462 463 464

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
465 466
}

467 468 469 470 471
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
472
	struct drm_i915_private *dev_priv = to_i915(dev);
473 474
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
475
	enum pipe pipe;
476

V
Ville Syrjälä 已提交
477
	lockdep_assert_held(&dev_priv->pps_mutex);
478

479 480 481
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

482 483 484 485 486 487 488
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
489
	for_each_intel_encoder(dev, encoder) {
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
506 507 508
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
509

510 511
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
512 513 514 515 516 517

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
518 519
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
520

521 522 523 524 525
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
526 527 528 529

	return intel_dp->pps_pipe;
}

530 531 532 533 534
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
535
	struct drm_i915_private *dev_priv = to_i915(dev);
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

561 562 563 564 565 566
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
567
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
568 569 570 571 572
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
573
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
574 575 576 577 578 579 580
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
581

582
static enum pipe
583 584 585
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
586 587
{
	enum pipe pipe;
588 589

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
590
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
591
			PANEL_PORT_SELECT_MASK;
592 593 594 595

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

596 597 598
		if (!pipe_check(dev_priv, pipe))
			continue;

599
		return pipe;
600 601
	}

602 603 604 605 606 607 608 609
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
610
	struct drm_i915_private *dev_priv = to_i915(dev);
611 612 613 614 615
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
616 617 618 619 620 621 622 623 624 625 626
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
627 628 629 630 631 632

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
633 634
	}

635 636 637
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

638 639
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
640 641
}

642
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
643
{
644
	struct drm_device *dev = &dev_priv->drm;
645 646
	struct intel_encoder *encoder;

647
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
648
		    !IS_BROXTON(dev_priv)))
649 650 651 652 653 654 655 656 657 658 659 660
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

661
	for_each_intel_encoder(dev, encoder) {
662 663 664 665 666 667
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
668
		if (IS_BROXTON(dev_priv))
669 670 671
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
672
	}
673 674
}

675 676 677 678 679 680 681 682 683 684 685 686
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
687 688
	int pps_idx = 0;

689 690
	memset(regs, 0, sizeof(*regs));

691 692 693 694
	if (IS_BROXTON(dev_priv))
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
695

696 697 698 699 700 701
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
	if (!IS_BROXTON(dev_priv))
		regs->pp_div = PP_DIVISOR(pps_idx);
702 703
}

704 705
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
706
{
707
	struct pps_registers regs;
708

709 710 711 712
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
713 714
}

715 716
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
717
{
718
	struct pps_registers regs;
719

720 721 722 723
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
724 725
}

726 727 728 729 730 731 732 733
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
734
	struct drm_i915_private *dev_priv = to_i915(dev);
735 736 737 738

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

739
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
740

741
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
742
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
743
		i915_reg_t pp_ctrl_reg, pp_div_reg;
744
		u32 pp_div;
V
Ville Syrjälä 已提交
745

746 747
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
748 749 750 751 752 753 754 755 756
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

757
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
758

759 760 761
	return 0;
}

762
static bool edp_have_panel_power(struct intel_dp *intel_dp)
763
{
764
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
765
	struct drm_i915_private *dev_priv = to_i915(dev);
766

V
Ville Syrjälä 已提交
767 768
	lockdep_assert_held(&dev_priv->pps_mutex);

769
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
770 771 772
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

773
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
774 775
}

776
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
777
{
778
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
779
	struct drm_i915_private *dev_priv = to_i915(dev);
780

V
Ville Syrjälä 已提交
781 782
	lockdep_assert_held(&dev_priv->pps_mutex);

783
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
784 785 786
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

787
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
788 789
}

790 791 792
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
793
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
794
	struct drm_i915_private *dev_priv = to_i915(dev);
795

796 797
	if (!is_edp(intel_dp))
		return;
798

799
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
800 801
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
802 803
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
804 805 806
	}
}

807 808 809 810 811
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
812
	struct drm_i915_private *dev_priv = to_i915(dev);
813
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
814 815 816
	uint32_t status;
	bool done;

817
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
818
	if (has_aux_irq)
819
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
820
					  msecs_to_jiffies_timeout(10));
821
	else
822
		done = wait_for(C, 10) == 0;
823 824 825 826 827 828 829 830
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

831
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
832
{
833
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
834
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
835

836 837 838
	if (index)
		return 0;

839 840
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
841
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
842
	 */
843
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
844 845 846 847 848
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
849
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
850 851 852 853

	if (index)
		return 0;

854 855 856 857 858
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
859
	if (intel_dig_port->port == PORT_A)
860
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
861 862
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
863 864 865 866 867
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
868
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
869

870
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
871
		/* Workaround for non-ULT HSW */
872 873 874 875 876
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
877
	}
878 879

	return ilk_get_aux_clock_divider(intel_dp, index);
880 881
}

882 883 884 885 886 887 888 889 890 891
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

892 893 894 895
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
896 897
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
898 899
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
900 901
	uint32_t precharge, timeout;

902
	if (IS_GEN6(dev_priv))
903 904 905 906
		precharge = 3;
	else
		precharge = 5;

907
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
908 909 910 911 912
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
913
	       DP_AUX_CH_CTL_DONE |
914
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
915
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
916
	       timeout |
917
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
918 919
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
920
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
921 922
}

923 924 925 926 927 928 929 930 931 932 933 934
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
935
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
936 937 938
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

939 940
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
941
		const uint8_t *send, int send_bytes,
942 943 944 945
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
946
	struct drm_i915_private *dev_priv = to_i915(dev);
947
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
948
	uint32_t aux_clock_divider;
949 950
	int i, ret, recv_bytes;
	uint32_t status;
951
	int try, clock = 0;
952
	bool has_aux_irq = HAS_AUX_IRQ(dev);
953 954
	bool vdd;

955
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
956

957 958 959 960 961 962
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
963
	vdd = edp_panel_vdd_on(intel_dp);
964 965 966 967 968 969 970 971

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
972

973 974
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
975
		status = I915_READ_NOTRACE(ch_ctl);
976 977 978 979 980 981
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
982 983 984 985 986 987 988 989 990
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

991 992
		ret = -EBUSY;
		goto out;
993 994
	}

995 996 997 998 999 1000
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1001
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1002 1003 1004 1005
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1006

1007 1008 1009 1010
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1011
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1012 1013
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1014 1015

			/* Send the command and wait for it to complete */
1016
			I915_WRITE(ch_ctl, send_ctl);
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1027
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1028
				continue;
1029 1030 1031 1032 1033 1034 1035 1036

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1037
				continue;
1038
			}
1039
			if (status & DP_AUX_CH_CTL_DONE)
1040
				goto done;
1041
		}
1042 1043 1044
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1045
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1046 1047
		ret = -EBUSY;
		goto out;
1048 1049
	}

1050
done:
1051 1052 1053
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1054
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1055
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1056 1057
		ret = -EIO;
		goto out;
1058
	}
1059 1060 1061

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1062
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1063
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1064 1065
		ret = -ETIMEDOUT;
		goto out;
1066 1067 1068 1069 1070
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1092 1093
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1094

1095
	for (i = 0; i < recv_bytes; i += 4)
1096
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1097
				    recv + i, recv_bytes - i);
1098

1099 1100 1101 1102
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1103 1104 1105
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1106
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1107

1108
	return ret;
1109 1110
}

1111 1112
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1113 1114
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1115
{
1116 1117 1118
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1119 1120
	int ret;

1121 1122 1123
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1124 1125
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1126

1127 1128 1129
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1130
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1131
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1132
		rxsize = 2; /* 0 or 1 data bytes */
1133

1134 1135
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1136

1137 1138
		WARN_ON(!msg->buffer != !msg->size);

1139 1140
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1141

1142 1143 1144
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1145

1146 1147 1148 1149 1150 1151 1152
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1153 1154
		}
		break;
1155

1156 1157
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1158
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1159
		rxsize = msg->size + 1;
1160

1161 1162
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1163

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1175
		}
1176 1177 1178 1179 1180
		break;

	default:
		ret = -EINVAL;
		break;
1181
	}
1182

1183
	return ret;
1184 1185
}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1224
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1225
				  enum port port)
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1238
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1239
				   enum port port, int index)
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1252
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1253
				  enum port port)
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1268
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1269
				   enum port port, int index)
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1284
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1285
				  enum port port)
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1299
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1300
				   enum port port, int index)
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1314
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1315
				    enum port port)
1316 1317 1318 1319 1320 1321 1322 1323 1324
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1325
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1326
				     enum port port, int index)
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1339 1340
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1341 1342 1343 1344 1345 1346 1347
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1348
static void
1349 1350 1351 1352 1353
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1354
static void
1355
intel_dp_aux_init(struct intel_dp *intel_dp)
1356
{
1357 1358
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1359

1360
	intel_aux_reg_init(intel_dp);
1361
	drm_dp_aux_init(&intel_dp->aux);
1362

1363
	/* Failure to allocate our preferred name is not critical */
1364
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1365
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1366 1367
}

1368
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1369
{
1370
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1371
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1372

1373 1374
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1375 1376 1377 1378 1379
		return true;
	else
		return false;
}

1380 1381
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1382
		   struct intel_crtc_state *pipe_config)
1383 1384
{
	struct drm_device *dev = encoder->base.dev;
1385
	struct drm_i915_private *dev_priv = to_i915(dev);
1386 1387
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1388

1389
	if (IS_G4X(dev_priv)) {
1390 1391
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1392
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1393 1394
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1395
	} else if (IS_CHERRYVIEW(dev_priv)) {
1396 1397
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1398
	} else if (IS_VALLEYVIEW(dev_priv)) {
1399 1400
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1401
	}
1402 1403 1404

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1405
			if (pipe_config->port_clock == divisor[i].clock) {
1406 1407 1408 1409 1410
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1411 1412 1413
	}
}

1414 1415 1416 1417 1418 1419 1420 1421
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1422
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1433 1434
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1435 1436 1437 1438 1439
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1440
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1441 1442 1443 1444 1445 1446 1447
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1448 1449 1450
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1451 1452
}

1453
bool
1454
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1455
{
1456 1457
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1458

1459 1460
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1461 1462
}

1463
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1464
{
1465 1466 1467 1468
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1469

1470 1471
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1472

1473 1474 1475 1476 1477 1478 1479
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1480

1481
	return true;
1482 1483
}

1484
static int rate_to_index(int find, const int *rates)
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1495 1496 1497 1498 1499 1500
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1501
	len = intel_dp_common_rates(intel_dp, rates);
1502 1503 1504
	if (WARN_ON(len <= 0))
		return 162000;

1505
	return rates[len - 1];
1506 1507
}

1508 1509
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1510
	return rate_to_index(rate, intel_dp->sink_rates);
1511 1512
}

1513 1514
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1526 1527
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

	return bpp;
}

P
Paulo Zanoni 已提交
1540
bool
1541
intel_dp_compute_config(struct intel_encoder *encoder,
1542 1543
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1544
{
1545
	struct drm_device *dev = encoder->base.dev;
1546
	struct drm_i915_private *dev_priv = to_i915(dev);
1547
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1548
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1549
	enum port port = dp_to_dig_port(intel_dp)->port;
1550
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1551
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1552
	int lane_count, clock;
1553
	int min_lane_count = 1;
1554
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1555
	/* Conveniently, the link BW constants become indices with a shift...*/
1556
	int min_clock = 0;
1557
	int max_clock;
1558
	int bpp, mode_rate;
1559
	int link_avail, link_clock;
1560 1561
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1562
	uint8_t link_bw, rate_select;
1563

1564
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1565 1566

	/* No common link rates between source and sink */
1567
	WARN_ON(common_len <= 0);
1568

1569
	max_clock = common_len - 1;
1570

1571
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1572 1573
		pipe_config->has_pch_encoder = true;

1574
	pipe_config->has_drrs = false;
1575
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1576

1577 1578 1579
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1580 1581 1582

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1583
			ret = skl_update_scaler_crtc(pipe_config);
1584 1585 1586 1587
			if (ret)
				return ret;
		}

1588
		if (HAS_GMCH_DISPLAY(dev_priv))
1589 1590 1591
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1592 1593
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1594 1595
	}

1596
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1597 1598
		return false;

1599
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1600
		      "max bw %d pixel clock %iKHz\n",
1601
		      max_lane_count, common_rates[max_clock],
1602
		      adjusted_mode->crtc_clock);
1603

1604 1605
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1606
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1607
	if (is_edp(intel_dp)) {
1608 1609 1610

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1611
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1612
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1613 1614
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1615 1616
		}

1617 1618 1619 1620 1621 1622 1623 1624 1625
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1626
	}
1627

1628
	for (; bpp >= 6*3; bpp -= 2*3) {
1629 1630
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1631

1632
		for (clock = min_clock; clock <= max_clock; clock++) {
1633 1634 1635 1636
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1637
				link_clock = common_rates[clock];
1638 1639 1640 1641 1642 1643 1644 1645 1646
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1647

1648
	return false;
1649

1650
found:
1651 1652 1653 1654 1655 1656
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1657 1658 1659 1660 1661
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1662 1663
	}

1664
	pipe_config->lane_count = lane_count;
1665

1666
	pipe_config->pipe_bpp = bpp;
1667
	pipe_config->port_clock = common_rates[clock];
1668

1669 1670 1671 1672 1673
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1674
		      pipe_config->port_clock, bpp);
1675 1676
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1677

1678
	intel_link_compute_m_n(bpp, lane_count,
1679 1680
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1681
			       &pipe_config->dp_m_n);
1682

1683
	if (intel_connector->panel.downclock_mode != NULL &&
1684
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1685
			pipe_config->has_drrs = true;
1686 1687 1688 1689 1690 1691
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1703
			vco = 8640000;
1704 1705
			break;
		default:
1706
			vco = 8100000;
1707 1708 1709 1710 1711 1712
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1713
	if (!HAS_DDI(dev_priv))
1714
		intel_dp_set_clock(encoder, pipe_config);
1715

1716
	return true;
1717 1718
}

1719
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1720 1721
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1722
{
1723 1724 1725
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1726 1727
}

1728 1729
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1730
{
1731
	struct drm_device *dev = encoder->base.dev;
1732
	struct drm_i915_private *dev_priv = to_i915(dev);
1733
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1734
	enum port port = dp_to_dig_port(intel_dp)->port;
1735
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1736
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1737

1738 1739 1740 1741
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1742

1743
	/*
K
Keith Packard 已提交
1744
	 * There are four kinds of DP registers:
1745 1746
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1747 1748
	 * 	SNB CPU
	 *	IVB CPU
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1759

1760 1761 1762 1763
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1764

1765 1766
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1767
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1768

1769
	/* Split out the IBX/CPU vs CPT settings */
1770

1771
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1772 1773 1774 1775 1776 1777
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1778
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1779 1780
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1781
		intel_dp->DP |= crtc->pipe << 29;
1782
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1783 1784
		u32 trans_dp;

1785
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1786 1787 1788 1789 1790 1791 1792

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1793
	} else {
1794
		if (!HAS_PCH_SPLIT(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
1795 1796
		    !IS_CHERRYVIEW(dev_priv) &&
		    pipe_config->limited_color_range)
1797
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1798 1799 1800 1801 1802 1803 1804

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1805
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1806 1807
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1808
		if (IS_CHERRYVIEW(dev_priv))
1809
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1810 1811
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1812
	}
1813 1814
}

1815 1816
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1817

1818 1819
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1820

1821 1822
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1823

I
Imre Deak 已提交
1824 1825 1826
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1827
static void wait_panel_status(struct intel_dp *intel_dp,
1828 1829
				       u32 mask,
				       u32 value)
1830
{
1831
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1832
	struct drm_i915_private *dev_priv = to_i915(dev);
1833
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1834

V
Ville Syrjälä 已提交
1835 1836
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1837 1838
	intel_pps_verify_state(dev_priv, intel_dp);

1839 1840
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1841

1842
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1843 1844 1845
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1846

1847 1848 1849
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1850
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1851 1852
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1853 1854

	DRM_DEBUG_KMS("Wait complete\n");
1855
}
1856

1857
static void wait_panel_on(struct intel_dp *intel_dp)
1858 1859
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1860
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1861 1862
}

1863
static void wait_panel_off(struct intel_dp *intel_dp)
1864 1865
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1866
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1867 1868
}

1869
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1870
{
1871 1872 1873
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1874
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1875

1876 1877 1878 1879 1880
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1881 1882
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1883 1884 1885
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1886

1887
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1888 1889
}

1890
static void wait_backlight_on(struct intel_dp *intel_dp)
1891 1892 1893 1894 1895
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1896
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1897 1898 1899 1900
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1901

1902 1903 1904 1905
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1906
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1907
{
1908
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1909
	struct drm_i915_private *dev_priv = to_i915(dev);
1910
	u32 control;
1911

V
Ville Syrjälä 已提交
1912 1913
	lockdep_assert_held(&dev_priv->pps_mutex);

1914
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1915 1916
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1917 1918 1919
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1920
	return control;
1921 1922
}

1923 1924 1925 1926 1927
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1928
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1929
{
1930
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1931 1932
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1933
	struct drm_i915_private *dev_priv = to_i915(dev);
1934
	enum intel_display_power_domain power_domain;
1935
	u32 pp;
1936
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1937
	bool need_to_disable = !intel_dp->want_panel_vdd;
1938

V
Ville Syrjälä 已提交
1939 1940
	lockdep_assert_held(&dev_priv->pps_mutex);

1941
	if (!is_edp(intel_dp))
1942
		return false;
1943

1944
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1945
	intel_dp->want_panel_vdd = true;
1946

1947
	if (edp_have_panel_vdd(intel_dp))
1948
		return need_to_disable;
1949

1950
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1951
	intel_display_power_get(dev_priv, power_domain);
1952

V
Ville Syrjälä 已提交
1953 1954
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1955

1956 1957
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1958

1959
	pp = ironlake_get_pp_control(intel_dp);
1960
	pp |= EDP_FORCE_VDD;
1961

1962 1963
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1964 1965 1966 1967 1968

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1969 1970 1971
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1972
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1973 1974
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1975 1976
		msleep(intel_dp->panel_power_up_delay);
	}
1977 1978 1979 1980

	return need_to_disable;
}

1981 1982 1983 1984 1985 1986 1987
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1988
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1989
{
1990
	bool vdd;
1991

1992 1993 1994
	if (!is_edp(intel_dp))
		return;

1995
	pps_lock(intel_dp);
1996
	vdd = edp_panel_vdd_on(intel_dp);
1997
	pps_unlock(intel_dp);
1998

R
Rob Clark 已提交
1999
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2000
	     port_name(dp_to_dig_port(intel_dp)->port));
2001 2002
}

2003
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2004
{
2005
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2006
	struct drm_i915_private *dev_priv = to_i915(dev);
2007 2008 2009 2010
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
2011
	u32 pp;
2012
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2013

V
Ville Syrjälä 已提交
2014
	lockdep_assert_held(&dev_priv->pps_mutex);
2015

2016
	WARN_ON(intel_dp->want_panel_vdd);
2017

2018
	if (!edp_have_panel_vdd(intel_dp))
2019
		return;
2020

V
Ville Syrjälä 已提交
2021 2022
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2023

2024 2025
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2026

2027 2028
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2029

2030 2031
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2032

2033 2034 2035
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2036

2037
	if ((pp & PANEL_POWER_ON) == 0)
2038
		intel_dp->panel_power_off_time = ktime_get_boottime();
2039

2040
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2041
	intel_display_power_put(dev_priv, power_domain);
2042
}
2043

2044
static void edp_panel_vdd_work(struct work_struct *__work)
2045 2046 2047 2048
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2049
	pps_lock(intel_dp);
2050 2051
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2052
	pps_unlock(intel_dp);
2053 2054
}

2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2068 2069 2070 2071 2072
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2073
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2074
{
2075
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2076 2077 2078

	lockdep_assert_held(&dev_priv->pps_mutex);

2079 2080
	if (!is_edp(intel_dp))
		return;
2081

R
Rob Clark 已提交
2082
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2083
	     port_name(dp_to_dig_port(intel_dp)->port));
2084

2085 2086
	intel_dp->want_panel_vdd = false;

2087
	if (sync)
2088
		edp_panel_vdd_off_sync(intel_dp);
2089 2090
	else
		edp_panel_vdd_schedule_off(intel_dp);
2091 2092
}

2093
static void edp_panel_on(struct intel_dp *intel_dp)
2094
{
2095
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2096
	struct drm_i915_private *dev_priv = to_i915(dev);
2097
	u32 pp;
2098
	i915_reg_t pp_ctrl_reg;
2099

2100 2101
	lockdep_assert_held(&dev_priv->pps_mutex);

2102
	if (!is_edp(intel_dp))
2103
		return;
2104

V
Ville Syrjälä 已提交
2105 2106
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2107

2108 2109 2110
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2111
		return;
2112

2113
	wait_panel_power_cycle(intel_dp);
2114

2115
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2116
	pp = ironlake_get_pp_control(intel_dp);
2117
	if (IS_GEN5(dev_priv)) {
2118 2119
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2120 2121
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2122
	}
2123

2124
	pp |= PANEL_POWER_ON;
2125
	if (!IS_GEN5(dev_priv))
2126 2127
		pp |= PANEL_POWER_RESET;

2128 2129
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2130

2131
	wait_panel_on(intel_dp);
2132
	intel_dp->last_power_on = jiffies;
2133

2134
	if (IS_GEN5(dev_priv)) {
2135
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2136 2137
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2138
	}
2139
}
V
Ville Syrjälä 已提交
2140

2141 2142 2143 2144 2145 2146 2147
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2148
	pps_unlock(intel_dp);
2149 2150
}

2151 2152

static void edp_panel_off(struct intel_dp *intel_dp)
2153
{
2154 2155
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2156
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2157
	struct drm_i915_private *dev_priv = to_i915(dev);
2158
	enum intel_display_power_domain power_domain;
2159
	u32 pp;
2160
	i915_reg_t pp_ctrl_reg;
2161

2162 2163
	lockdep_assert_held(&dev_priv->pps_mutex);

2164 2165
	if (!is_edp(intel_dp))
		return;
2166

V
Ville Syrjälä 已提交
2167 2168
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2169

V
Ville Syrjälä 已提交
2170 2171
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2172

2173
	pp = ironlake_get_pp_control(intel_dp);
2174 2175
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2176
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2177
		EDP_BLC_ENABLE);
2178

2179
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2180

2181 2182
	intel_dp->want_panel_vdd = false;

2183 2184
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2185

2186
	intel_dp->panel_power_off_time = ktime_get_boottime();
2187
	wait_panel_off(intel_dp);
2188 2189

	/* We got a reference when we enabled the VDD. */
2190
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2191
	intel_display_power_put(dev_priv, power_domain);
2192
}
V
Ville Syrjälä 已提交
2193

2194 2195 2196 2197
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2198

2199 2200
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2201
	pps_unlock(intel_dp);
2202 2203
}

2204 2205
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2206
{
2207 2208
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2209
	struct drm_i915_private *dev_priv = to_i915(dev);
2210
	u32 pp;
2211
	i915_reg_t pp_ctrl_reg;
2212

2213 2214 2215 2216 2217 2218
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2219
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2220

2221
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2222

2223
	pp = ironlake_get_pp_control(intel_dp);
2224
	pp |= EDP_BLC_ENABLE;
2225

2226
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2227 2228 2229

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2230

2231
	pps_unlock(intel_dp);
2232 2233
}

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2248
{
2249
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2250
	struct drm_i915_private *dev_priv = to_i915(dev);
2251
	u32 pp;
2252
	i915_reg_t pp_ctrl_reg;
2253

2254 2255 2256
	if (!is_edp(intel_dp))
		return;

2257
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2258

2259
	pp = ironlake_get_pp_control(intel_dp);
2260
	pp &= ~EDP_BLC_ENABLE;
2261

2262
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2263 2264 2265

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2266

2267
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2268 2269

	intel_dp->last_backlight_off = jiffies;
2270
	edp_wait_backlight_off(intel_dp);
2271
}
2272

2273 2274 2275 2276 2277 2278 2279
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2280

2281
	_intel_edp_backlight_off(intel_dp);
2282
	intel_panel_disable_backlight(intel_dp->attached_connector);
2283
}
2284

2285 2286 2287 2288 2289 2290 2291 2292
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2293 2294
	bool is_enabled;

2295
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2296
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2297
	pps_unlock(intel_dp);
2298 2299 2300 2301

	if (is_enabled == enable)
		return;

2302 2303
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2304 2305 2306 2307 2308 2309 2310

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2311 2312 2313 2314 2315 2316 2317 2318 2319
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2320
			onoff(state), onoff(cur_state));
2321 2322 2323 2324 2325 2326 2327 2328 2329
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2330
			onoff(state), onoff(cur_state));
2331 2332 2333 2334
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2335 2336
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2337
{
2338
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2339
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2340

2341 2342 2343
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2344

2345
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2346
		      pipe_config->port_clock);
2347 2348 2349

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2350
	if (pipe_config->port_clock == 162000)
2351 2352 2353 2354 2355 2356 2357 2358
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2359 2360 2361 2362 2363 2364 2365
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2366
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2367

2368
	intel_dp->DP |= DP_PLL_ENABLE;
2369

2370
	I915_WRITE(DP_A, intel_dp->DP);
2371 2372
	POSTING_READ(DP_A);
	udelay(200);
2373 2374
}

2375
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2376
{
2377
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2378 2379
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2380

2381 2382 2383
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2384

2385 2386
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2387
	intel_dp->DP &= ~DP_PLL_ENABLE;
2388

2389
	I915_WRITE(DP_A, intel_dp->DP);
2390
	POSTING_READ(DP_A);
2391 2392 2393
	udelay(200);
}

2394
/* If the sink supports it, try to set the power state appropriately */
2395
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2396 2397 2398 2399 2400 2401 2402 2403
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2404 2405
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2406 2407 2408 2409 2410 2411
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2412 2413
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2414 2415 2416 2417 2418
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2419 2420 2421 2422

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2423 2424
}

2425 2426
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2427
{
2428
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2429
	enum port port = dp_to_dig_port(intel_dp)->port;
2430
	struct drm_device *dev = encoder->base.dev;
2431
	struct drm_i915_private *dev_priv = to_i915(dev);
2432 2433
	enum intel_display_power_domain power_domain;
	u32 tmp;
2434
	bool ret;
2435 2436

	power_domain = intel_display_port_power_domain(encoder);
2437
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2438 2439
		return false;

2440 2441
	ret = false;

2442
	tmp = I915_READ(intel_dp->output_reg);
2443 2444

	if (!(tmp & DP_PORT_EN))
2445
		goto out;
2446

2447
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2448
		*pipe = PORT_TO_PIPE_CPT(tmp);
2449
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2450
		enum pipe p;
2451

2452 2453 2454 2455
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2456 2457 2458
				ret = true;

				goto out;
2459 2460 2461
			}
		}

2462
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2463
			      i915_mmio_reg_offset(intel_dp->output_reg));
2464
	} else if (IS_CHERRYVIEW(dev_priv)) {
2465 2466 2467
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2468
	}
2469

2470 2471 2472 2473 2474 2475
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2476
}
2477

2478
static void intel_dp_get_config(struct intel_encoder *encoder,
2479
				struct intel_crtc_state *pipe_config)
2480 2481 2482
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2483
	struct drm_device *dev = encoder->base.dev;
2484
	struct drm_i915_private *dev_priv = to_i915(dev);
2485 2486
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2487

2488
	tmp = I915_READ(intel_dp->output_reg);
2489 2490

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2491

2492
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2493 2494 2495
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2496 2497 2498
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2499

2500
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2501 2502 2503 2504
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2505
		if (tmp & DP_SYNC_HS_HIGH)
2506 2507 2508
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2509

2510
		if (tmp & DP_SYNC_VS_HIGH)
2511 2512 2513 2514
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2515

2516
	pipe_config->base.adjusted_mode.flags |= flags;
2517

2518 2519
	if (!HAS_PCH_SPLIT(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
	    !IS_CHERRYVIEW(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2520 2521
		pipe_config->limited_color_range = true;

2522 2523 2524
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2525 2526
	intel_dp_get_m_n(crtc, pipe_config);

2527
	if (port == PORT_A) {
2528
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2529 2530 2531 2532
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2533

2534 2535 2536
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2537

2538 2539
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2554 2555
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2556
	}
2557 2558
}

2559 2560 2561
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2562
{
2563
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2564
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2565

2566
	if (old_crtc_state->has_audio)
2567
		intel_audio_codec_disable(encoder);
2568

2569
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2570 2571
		intel_psr_disable(intel_dp);

2572 2573
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2574
	intel_edp_panel_vdd_on(intel_dp);
2575
	intel_edp_backlight_off(intel_dp);
2576
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2577
	intel_edp_panel_off(intel_dp);
2578

2579
	/* disable the port before the pipe on g4x */
2580
	if (INTEL_GEN(dev_priv) < 5)
2581
		intel_dp_link_down(intel_dp);
2582 2583
}

2584 2585 2586
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2587
{
2588
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2589
	enum port port = dp_to_dig_port(intel_dp)->port;
2590

2591
	intel_dp_link_down(intel_dp);
2592 2593

	/* Only ilk+ has port A */
2594 2595
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2596 2597
}

2598 2599 2600
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2601 2602 2603 2604
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2605 2606
}

2607 2608 2609
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2610 2611 2612
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2613
	struct drm_i915_private *dev_priv = to_i915(dev);
2614

2615 2616 2617 2618 2619 2620
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2621

V
Ville Syrjälä 已提交
2622
	mutex_unlock(&dev_priv->sb_lock);
2623 2624
}

2625 2626 2627 2628 2629 2630 2631
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2632
	struct drm_i915_private *dev_priv = to_i915(dev);
2633 2634
	enum port port = intel_dig_port->port;

2635 2636 2637 2638
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2639
	if (HAS_DDI(dev_priv)) {
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2665
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2666
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2680
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2681 2682 2683 2684 2685
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2686
		if (IS_CHERRYVIEW(dev_priv))
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2702
			if (IS_CHERRYVIEW(dev_priv)) {
2703 2704
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2705
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2706 2707 2708 2709 2710 2711 2712
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2713 2714
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2715 2716
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2717
	struct drm_i915_private *dev_priv = to_i915(dev);
2718 2719 2720

	/* enable with pattern 1 (as per spec) */

2721
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2722 2723 2724 2725 2726 2727 2728 2729

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2730
	if (old_crtc_state->has_audio)
2731
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2732 2733 2734

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2735 2736
}

2737 2738
static void intel_enable_dp(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config)
2739
{
2740 2741
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2742
	struct drm_i915_private *dev_priv = to_i915(dev);
2743
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2744
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2745
	enum pipe pipe = crtc->pipe;
2746

2747 2748
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2749

2750 2751
	pps_lock(intel_dp);

2752
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2753 2754
		vlv_init_panel_power_sequencer(intel_dp);

2755
	intel_dp_enable_port(intel_dp, pipe_config);
2756 2757 2758 2759 2760 2761 2762

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2763
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2764 2765
		unsigned int lane_mask = 0x0;

2766
		if (IS_CHERRYVIEW(dev_priv))
2767
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2768

2769 2770
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2771
	}
2772

2773
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2774
	intel_dp_start_link_train(intel_dp);
2775
	intel_dp_stop_link_train(intel_dp);
2776

2777
	if (pipe_config->has_audio) {
2778
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2779
				 pipe_name(pipe));
2780 2781
		intel_audio_codec_enable(encoder);
	}
2782
}
2783

2784 2785 2786
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2787
{
2788 2789
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2790
	intel_enable_dp(encoder, pipe_config);
2791
	intel_edp_backlight_on(intel_dp);
2792
}
2793

2794 2795 2796
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2797
{
2798 2799
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2800
	intel_edp_backlight_on(intel_dp);
2801
	intel_psr_enable(intel_dp);
2802 2803
}

2804 2805 2806
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2807 2808
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2809
	enum port port = dp_to_dig_port(intel_dp)->port;
2810

2811
	intel_dp_prepare(encoder, pipe_config);
2812

2813
	/* Only ilk+ has port A */
2814
	if (port == PORT_A)
2815
		ironlake_edp_pll_on(intel_dp, pipe_config);
2816 2817
}

2818 2819 2820
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2821
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2822
	enum pipe pipe = intel_dp->pps_pipe;
2823
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2844 2845 2846
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2847
	struct drm_i915_private *dev_priv = to_i915(dev);
2848 2849 2850 2851
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2852 2853 2854
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2855
	for_each_intel_encoder(dev, encoder) {
2856
		struct intel_dp *intel_dp;
2857
		enum port port;
2858 2859 2860 2861 2862

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2863
		port = dp_to_dig_port(intel_dp)->port;
2864 2865 2866 2867 2868

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2869
			      pipe_name(pipe), port_name(port));
2870

2871
		WARN(encoder->base.crtc,
2872 2873
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2874 2875

		/* make sure vdd is off before we steal it */
2876
		vlv_detach_power_sequencer(intel_dp);
2877 2878 2879 2880 2881 2882 2883 2884
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2885
	struct drm_i915_private *dev_priv = to_i915(dev);
2886 2887 2888 2889
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2890 2891 2892
	if (!is_edp(intel_dp))
		return;

2893 2894 2895 2896 2897 2898 2899 2900 2901
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2902
		vlv_detach_power_sequencer(intel_dp);
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2917 2918
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2919 2920
}

2921 2922 2923
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2924
{
2925
	vlv_phy_pre_encoder_enable(encoder);
2926

2927
	intel_enable_dp(encoder, pipe_config);
2928 2929
}

2930 2931 2932
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2933
{
2934
	intel_dp_prepare(encoder, pipe_config);
2935

2936
	vlv_phy_pre_pll_enable(encoder);
2937 2938
}

2939 2940 2941
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2942
{
2943
	chv_phy_pre_encoder_enable(encoder);
2944

2945
	intel_enable_dp(encoder, pipe_config);
2946 2947

	/* Second common lane will stay alive on its own now */
2948
	chv_phy_release_cl2_override(encoder);
2949 2950
}

2951 2952 2953
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2954
{
2955
	intel_dp_prepare(encoder, pipe_config);
2956

2957
	chv_phy_pre_pll_enable(encoder);
2958 2959
}

2960 2961 2962
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
2963
{
2964
	chv_phy_post_pll_disable(encoder);
2965 2966
}

2967 2968 2969 2970
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2971
bool
2972
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2973
{
2974 2975
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2976 2977
}

2978
/* These are source-specific values. */
2979
uint8_t
K
Keith Packard 已提交
2980
intel_dp_voltage_max(struct intel_dp *intel_dp)
2981
{
2982
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2983
	struct drm_i915_private *dev_priv = to_i915(dev);
2984
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2985

2986
	if (IS_BROXTON(dev_priv))
2987 2988
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2989
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2990
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2991
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2992
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2993
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2994
	else if (IS_GEN7(dev_priv) && port == PORT_A)
2995
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2996
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
2997
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2998
	else
2999
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3000 3001
}

3002
uint8_t
K
Keith Packard 已提交
3003 3004
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3005
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3006
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3007

3008
	if (INTEL_GEN(dev_priv) >= 9) {
3009 3010 3011 3012 3013 3014 3015
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3016 3017
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3018 3019 3020
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3021
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3022
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3023 3024 3025 3026 3027 3028 3029
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3030
		default:
3031
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3032
		}
3033
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3034
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3035 3036 3037 3038 3039 3040 3041
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3042
		default:
3043
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3044
		}
3045
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3046
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3047 3048 3049 3050 3051
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3052
		default:
3053
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3054 3055 3056
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3057 3058 3059 3060 3061 3062 3063
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3064
		default:
3065
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3066
		}
3067 3068 3069
	}
}

3070
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3071
{
3072
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3073 3074 3075 3076 3077
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3078
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3079 3080
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3081
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3082 3083 3084
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3085
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3086 3087 3088
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3089
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3090 3091 3092
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3093
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3094 3095 3096 3097 3098 3099 3100
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3101
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3102 3103
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3104
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3105 3106 3107
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3108
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3109 3110 3111
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3112
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3113 3114 3115 3116 3117 3118 3119
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3120
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3121 3122
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3123
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3124 3125 3126
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3127
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3128 3129 3130 3131 3132 3133 3134
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3135
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3136 3137
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3138
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3150 3151
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3152 3153 3154 3155

	return 0;
}

3156
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3157
{
3158 3159 3160
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3161 3162 3163
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3164
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3165
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3166
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3167 3168 3169
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3170
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3171 3172 3173
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3174
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3175 3176 3177
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3178
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3179 3180
			deemph_reg_value = 128;
			margin_reg_value = 154;
3181
			uniq_trans_scale = true;
3182 3183 3184 3185 3186
			break;
		default:
			return 0;
		}
		break;
3187
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3188
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3189
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3190 3191 3192
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3193
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3194 3195 3196
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3197
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3198 3199 3200 3201 3202 3203 3204
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3205
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3206
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3207
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3208 3209 3210
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3211
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3212 3213 3214 3215 3216 3217 3218
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3219
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3220
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3221
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3233 3234
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3235 3236 3237 3238

	return 0;
}

3239
static uint32_t
3240
gen4_signal_levels(uint8_t train_set)
3241
{
3242
	uint32_t	signal_levels = 0;
3243

3244
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3245
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3246 3247 3248
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3249
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3250 3251
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3252
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3253 3254
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3255
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3256 3257 3258
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3259
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3260
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3261 3262 3263
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3264
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3265 3266
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3267
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3268 3269
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3270
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3271 3272 3273 3274 3275 3276
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3277 3278
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3279
gen6_edp_signal_levels(uint8_t train_set)
3280
{
3281 3282 3283
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3284 3285
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3286
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3287
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3288
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3289 3290
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3291
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3292 3293
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3294
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3295 3296
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3297
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3298
	default:
3299 3300 3301
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3302 3303 3304
	}
}

K
Keith Packard 已提交
3305 3306
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3307
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3308 3309 3310 3311
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3312
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3313
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3314
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3315
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3316
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3317 3318
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3319
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3320
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3321
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3322 3323
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3324
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3325
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3326
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3327 3328 3329 3330 3331 3332 3333 3334 3335
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3336
void
3337
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3338 3339
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3340
	enum port port = intel_dig_port->port;
3341
	struct drm_device *dev = intel_dig_port->base.base.dev;
3342
	struct drm_i915_private *dev_priv = to_i915(dev);
3343
	uint32_t signal_levels, mask = 0;
3344 3345
	uint8_t train_set = intel_dp->train_set[0];

3346
	if (HAS_DDI(dev_priv)) {
3347 3348
		signal_levels = ddi_signal_levels(intel_dp);

3349
		if (IS_BROXTON(dev_priv))
3350 3351 3352
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3353
	} else if (IS_CHERRYVIEW(dev_priv)) {
3354
		signal_levels = chv_signal_levels(intel_dp);
3355
	} else if (IS_VALLEYVIEW(dev_priv)) {
3356
		signal_levels = vlv_signal_levels(intel_dp);
3357
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3358
		signal_levels = gen7_edp_signal_levels(train_set);
3359
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3360
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3361
		signal_levels = gen6_edp_signal_levels(train_set);
3362 3363
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3364
		signal_levels = gen4_signal_levels(train_set);
3365 3366 3367
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3368 3369 3370 3371 3372 3373 3374 3375
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3376

3377
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3378 3379 3380

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3381 3382
}

3383
void
3384 3385
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3386
{
3387
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3388 3389
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3390

3391
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3392

3393
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3394
	POSTING_READ(intel_dp->output_reg);
3395 3396
}

3397
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3398 3399 3400
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3401
	struct drm_i915_private *dev_priv = to_i915(dev);
3402 3403 3404
	enum port port = intel_dig_port->port;
	uint32_t val;

3405
	if (!HAS_DDI(dev_priv))
3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3423 3424 3425 3426
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3427 3428 3429
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3430
static void
C
Chris Wilson 已提交
3431
intel_dp_link_down(struct intel_dp *intel_dp)
3432
{
3433
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3434
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3435
	enum port port = intel_dig_port->port;
3436
	struct drm_device *dev = intel_dig_port->base.base.dev;
3437
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3438
	uint32_t DP = intel_dp->DP;
3439

3440
	if (WARN_ON(HAS_DDI(dev_priv)))
3441 3442
		return;

3443
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3444 3445
		return;

3446
	DRM_DEBUG_KMS("\n");
3447

3448
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3449
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3450
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3451
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3452
	} else {
3453
		if (IS_CHERRYVIEW(dev_priv))
3454 3455 3456
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3457
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3458
	}
3459
	I915_WRITE(intel_dp->output_reg, DP);
3460
	POSTING_READ(intel_dp->output_reg);
3461

3462 3463 3464 3465 3466 3467 3468 3469 3470
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3471
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3472 3473 3474 3475 3476 3477 3478
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3479 3480 3481 3482 3483 3484 3485
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3486
		I915_WRITE(intel_dp->output_reg, DP);
3487
		POSTING_READ(intel_dp->output_reg);
3488

3489
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3490 3491
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3492 3493
	}

3494
	msleep(intel_dp->panel_power_down_delay);
3495 3496

	intel_dp->DP = DP;
3497 3498
}

3499
bool
3500
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3501
{
3502 3503
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3504
		return false; /* aux transfer failed */
3505

3506
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3507

3508 3509
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3510

3511 3512 3513 3514 3515
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3516

3517 3518
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3519

3520
	if (!intel_dp_read_dpcd(intel_dp))
3521 3522
		return false;

3523 3524
	intel_dp_read_desc(intel_dp);

3525 3526 3527
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3528

3529 3530 3531 3532 3533 3534 3535 3536
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3537

3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3551 3552
	}

3553 3554 3555
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3556 3557
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3558 3559
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3560

3561
	/* Intermediate frequency support */
3562
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3563
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3564 3565
		int i;

3566 3567
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3568

3569 3570
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3571 3572 3573 3574

			if (val == 0)
				break;

3575 3576
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3577
		}
3578
		intel_dp->num_sink_rates = i;
3579
	}
3580

3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3611

3612
	if (!drm_dp_is_branch(intel_dp->dpcd))
3613 3614 3615 3616 3617
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3618 3619 3620
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3621 3622 3623
		return false; /* downstream port status fetch failed */

	return true;
3624 3625
}

3626
static bool
3627
intel_dp_can_mst(struct intel_dp *intel_dp)
3628 3629 3630
{
	u8 buf[1];

3631 3632 3633
	if (!i915.enable_dp_mst)
		return false;

3634 3635 3636 3637 3638 3639
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3640 3641
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3642

3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3664 3665
}

3666
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3667
{
3668
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3669
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3670
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3671
	u8 buf;
3672
	int ret = 0;
3673 3674
	int count = 0;
	int attempts = 10;
3675

3676 3677
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3678 3679
		ret = -EIO;
		goto out;
3680 3681
	}

3682
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3683
			       buf & ~DP_TEST_SINK_START) < 0) {
3684
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3685 3686 3687
		ret = -EIO;
		goto out;
	}
3688

3689
	do {
3690
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3691 3692 3693 3694 3695 3696 3697 3698 3699 3700

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3701
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3702 3703 3704
		ret = -ETIMEDOUT;
	}

3705
 out:
3706
	hsw_enable_ips(intel_crtc);
3707
	return ret;
3708 3709 3710 3711 3712
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3713
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3714 3715
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3716 3717
	int ret;

3718 3719 3720 3721 3722 3723 3724 3725 3726
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3727 3728 3729 3730 3731 3732
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3733
	hsw_disable_ips(intel_crtc);
3734

3735
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3736 3737 3738
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3739 3740
	}

3741
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3742 3743 3744 3745 3746 3747
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3748
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3749 3750
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3751
	int count, ret;
3752 3753 3754 3755 3756 3757
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3758
	do {
3759
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3760

3761
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3762 3763
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3764
			goto stop;
3765
		}
3766
		count = buf & DP_TEST_COUNT_MASK;
3767

3768
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3769 3770

	if (attempts == 0) {
3771 3772 3773 3774 3775 3776 3777 3778
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3779
	}
3780

3781
stop:
3782
	intel_dp_sink_crc_stop(intel_dp);
3783
	return ret;
3784 3785
}

3786 3787 3788
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3789
	return drm_dp_dpcd_read(&intel_dp->aux,
3790 3791
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3792 3793
}

3794 3795 3796 3797 3798
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3799
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3800 3801 3802 3803 3804 3805 3806 3807
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3821
{
3822
	uint8_t test_result = DP_TEST_NAK;
3823 3824 3825 3826
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3827
	    connector->edid_corrupt ||
3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3843 3844 3845 3846 3847 3848 3849
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3850 3851
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3852
					&block->checksum,
D
Dan Carpenter 已提交
3853
					1))
3854 3855 3856 3857 3858 3859 3860 3861 3862
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3863 3864 3865 3866
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3867
{
3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3916 3917
}

3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3933
			if (intel_dp->active_mst_links &&
3934
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3935 3936 3937 3938 3939
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3940
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3956
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
3992
	intel_wait_for_vblank(dev_priv, crtc->pipe);
3993 3994 3995 3996 3997 3998 3999

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4020 4021 4022 4023 4024
	/* FIXME: we need to synchronize this sort of stuff with hardware
	 * readout */
	if (WARN_ON_ONCE(!intel_dp->lane_count))
		return;

4025 4026 4027 4028 4029
	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4030 4031

		intel_dp_retrain_link(intel_dp);
4032 4033 4034
	}
}

4035 4036 4037 4038 4039 4040 4041
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4042 4043 4044 4045 4046
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4047
 */
4048
static bool
4049
intel_dp_short_pulse(struct intel_dp *intel_dp)
4050
{
4051
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4052
	u8 sink_irq_vector = 0;
4053 4054
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4055

4056 4057 4058 4059 4060 4061 4062 4063
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4075 4076
	}

4077 4078
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4079 4080
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4081
		/* Clear interrupt source */
4082 4083 4084
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4085 4086

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4087
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4088 4089 4090 4091
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4092 4093 4094
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4095 4096

	return true;
4097 4098
}

4099
/* XXX this is probably wrong for multiple downstream ports */
4100
static enum drm_connector_status
4101
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4102
{
4103 4104 4105 4106 4107 4108
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4109 4110 4111
	if (is_edp(intel_dp))
		return connector_status_connected;

4112
	/* if there's no downstream port, we're done */
4113
	if (!drm_dp_is_branch(dpcd))
4114
		return connector_status_connected;
4115 4116

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4117 4118
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4119

4120 4121
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4122 4123
	}

4124 4125 4126
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4127
	/* If no HPD, poke DDC gently */
4128
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4129
		return connector_status_connected;
4130 4131

	/* Well we tried, say unknown for unreliable port types */
4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4144 4145 4146

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4147
	return connector_status_disconnected;
4148 4149
}

4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4163 4164
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4165
{
4166
	u32 bit;
4167

4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4205 4206 4207
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4208 4209 4210
	default:
		MISSING_CASE(port->port);
		return false;
4211
	}
4212

4213
	return I915_READ(SDEISR) & bit;
4214 4215
}

4216
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4217
				       struct intel_digital_port *port)
4218
{
4219
	u32 bit;
4220

4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4239 4240
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4241 4242 4243 4244 4245
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4246
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4247 4248
		break;
	case PORT_C:
4249
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4250 4251
		break;
	case PORT_D:
4252
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4253 4254 4255 4256
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4257 4258
	}

4259
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4260 4261
}

4262
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4263
				       struct intel_digital_port *intel_dig_port)
4264
{
4265 4266
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4267 4268
	u32 bit;

4269 4270
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4271 4272 4273 4274 4275 4276 4277 4278 4279 4280
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4281
		MISSING_CASE(port);
4282 4283 4284 4285 4286 4287
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4288 4289 4290 4291 4292 4293 4294
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4295
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4296 4297
					 struct intel_digital_port *port)
{
4298
	if (HAS_PCH_IBX(dev_priv))
4299
		return ibx_digital_port_connected(dev_priv, port);
4300
	else if (HAS_PCH_SPLIT(dev_priv))
4301
		return cpt_digital_port_connected(dev_priv, port);
4302 4303
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4304 4305
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4306 4307 4308 4309
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4310
static struct edid *
4311
intel_dp_get_edid(struct intel_dp *intel_dp)
4312
{
4313
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4314

4315 4316 4317 4318
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4319 4320
			return NULL;

J
Jani Nikula 已提交
4321
		return drm_edid_duplicate(intel_connector->edid);
4322 4323 4324 4325
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4326

4327 4328 4329 4330 4331
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4332

4333
	intel_dp_unset_edid(intel_dp);
4334 4335 4336 4337 4338 4339 4340
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4341 4342
}

4343 4344
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4345
{
4346
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4347

4348 4349
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4350

4351 4352
	intel_dp->has_audio = false;
}
4353

4354
static enum drm_connector_status
4355
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4356
{
4357
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4358
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4359 4360
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4361
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4362
	enum drm_connector_status status;
4363
	enum intel_display_power_domain power_domain;
4364
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4365

4366 4367
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4368

4369 4370 4371
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4372 4373 4374
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4375
	else
4376 4377
		status = connector_status_disconnected;

4378
	if (status == connector_status_disconnected) {
4379 4380 4381 4382
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4383 4384 4385 4386 4387 4388 4389 4390 4391
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4392
		goto out;
4393
	}
Z
Zhenyu Wang 已提交
4394

4395
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4396
		intel_encoder->type = INTEL_OUTPUT_DP;
4397

4398 4399 4400 4401 4402 4403
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

	intel_dp_print_rates(intel_dp);

4404
	intel_dp_read_desc(intel_dp);
4405

4406 4407 4408
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4409 4410 4411 4412 4413
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4414 4415
		status = connector_status_disconnected;
		goto out;
4416 4417 4418 4419 4420 4421 4422 4423 4424 4425
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4426 4427
	}

4428 4429 4430 4431 4432 4433 4434 4435
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4436
	intel_dp_set_edid(intel_dp);
4437 4438
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4439
	intel_dp->detect_done = true;
4440

4441 4442
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4443 4444
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4456
out:
4457
	if (status != connector_status_connected && !intel_dp->is_mst)
4458
		intel_dp_unset_edid(intel_dp);
4459

4460
	intel_display_power_put(to_i915(dev), power_domain);
4461
	return status;
4462 4463 4464 4465 4466 4467
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4468
	enum drm_connector_status status = connector->status;
4469 4470 4471 4472

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4473 4474
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4475
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4476 4477

	intel_dp->detect_done = false;
4478

4479
	return status;
4480 4481
}

4482 4483
static void
intel_dp_force(struct drm_connector *connector)
4484
{
4485
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4486
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4487
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4488
	enum intel_display_power_domain power_domain;
4489

4490 4491 4492
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4493

4494 4495
	if (connector->status != connector_status_connected)
		return;
4496

4497 4498
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4499 4500 4501

	intel_dp_set_edid(intel_dp);

4502
	intel_display_power_put(dev_priv, power_domain);
4503 4504

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4505
		intel_encoder->type = INTEL_OUTPUT_DP;
4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4519

4520
	/* if eDP has no EDID, fall back to fixed mode */
4521 4522
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4523
		struct drm_display_mode *mode;
4524 4525

		mode = drm_mode_duplicate(connector->dev,
4526
					  intel_connector->panel.fixed_mode);
4527
		if (mode) {
4528 4529 4530 4531
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4532

4533
	return 0;
4534 4535
}

4536 4537 4538 4539
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4540
	struct edid *edid;
4541

4542 4543
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4544
		has_audio = drm_detect_monitor_audio(edid);
4545

4546 4547 4548
	return has_audio;
}

4549 4550 4551 4552 4553
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4554
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4555
	struct intel_connector *intel_connector = to_intel_connector(connector);
4556 4557
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4558 4559
	int ret;

4560
	ret = drm_object_property_set_value(&connector->base, property, val);
4561 4562 4563
	if (ret)
		return ret;

4564
	if (property == dev_priv->force_audio_property) {
4565 4566 4567 4568
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4569 4570
			return 0;

4571
		intel_dp->force_audio = i;
4572

4573
		if (i == HDMI_AUDIO_AUTO)
4574 4575
			has_audio = intel_dp_detect_audio(connector);
		else
4576
			has_audio = (i == HDMI_AUDIO_ON);
4577 4578

		if (has_audio == intel_dp->has_audio)
4579 4580
			return 0;

4581
		intel_dp->has_audio = has_audio;
4582 4583 4584
		goto done;
	}

4585
	if (property == dev_priv->broadcast_rgb_property) {
4586
		bool old_auto = intel_dp->color_range_auto;
4587
		bool old_range = intel_dp->limited_color_range;
4588

4589 4590 4591 4592 4593 4594
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4595
			intel_dp->limited_color_range = false;
4596 4597 4598
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4599
			intel_dp->limited_color_range = true;
4600 4601 4602 4603
			break;
		default:
			return -EINVAL;
		}
4604 4605

		if (old_auto == intel_dp->color_range_auto &&
4606
		    old_range == intel_dp->limited_color_range)
4607 4608
			return 0;

4609 4610 4611
		goto done;
	}

4612 4613 4614 4615 4616 4617
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4618 4619 4620 4621 4622
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4623 4624 4625 4626 4627 4628 4629 4630 4631 4632

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4633 4634 4635
	return -EINVAL;

done:
4636 4637
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4638 4639 4640 4641

	return 0;
}

4642 4643 4644 4645
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4646 4647 4648 4649 4650
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4651 4652 4653 4654 4655 4656 4657 4658 4659 4660

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4661 4662 4663 4664 4665 4666 4667
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4668
static void
4669
intel_dp_connector_destroy(struct drm_connector *connector)
4670
{
4671
	struct intel_connector *intel_connector = to_intel_connector(connector);
4672

4673
	kfree(intel_connector->detect_edid);
4674

4675 4676 4677
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4678 4679 4680
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4681
		intel_panel_fini(&intel_connector->panel);
4682

4683
	drm_connector_cleanup(connector);
4684
	kfree(connector);
4685 4686
}

P
Paulo Zanoni 已提交
4687
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4688
{
4689 4690
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4691

4692
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4693 4694
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4695 4696 4697 4698
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4699
		pps_lock(intel_dp);
4700
		edp_panel_vdd_off_sync(intel_dp);
4701 4702
		pps_unlock(intel_dp);

4703 4704 4705 4706
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4707
	}
4708 4709 4710

	intel_dp_aux_fini(intel_dp);

4711
	drm_encoder_cleanup(encoder);
4712
	kfree(intel_dig_port);
4713 4714
}

4715
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4716 4717 4718 4719 4720 4721
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4722 4723 4724 4725
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4726
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4727
	pps_lock(intel_dp);
4728
	edp_panel_vdd_off_sync(intel_dp);
4729
	pps_unlock(intel_dp);
4730 4731
}

4732 4733 4734 4735
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4736
	struct drm_i915_private *dev_priv = to_i915(dev);
4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4751
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4752 4753 4754 4755 4756
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4757
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4758
{
4759
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4760 4761 4762
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_lspcon *lspcon = &intel_dig_port->lspcon;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4763 4764 4765

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4766

4767 4768 4769
	if (IS_GEN9(dev_priv) && lspcon->active)
		lspcon_resume(lspcon);

4770 4771 4772 4773 4774
	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

4775 4776
	/* Reinit the power sequencer, in case BIOS did something with it. */
	intel_dp_pps_init(encoder->dev, intel_dp);
4777 4778 4779
	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4780 4781
}

4782
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4783
	.dpms = drm_atomic_helper_connector_dpms,
4784
	.detect = intel_dp_detect,
4785
	.force = intel_dp_force,
4786
	.fill_modes = drm_helper_probe_single_connector_modes,
4787
	.set_property = intel_dp_set_property,
4788
	.atomic_get_property = intel_connector_atomic_get_property,
4789
	.late_register = intel_dp_connector_register,
4790
	.early_unregister = intel_dp_connector_unregister,
4791
	.destroy = intel_dp_connector_destroy,
4792
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4793
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4794 4795 4796 4797 4798 4799 4800 4801
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4802
	.reset = intel_dp_encoder_reset,
4803
	.destroy = intel_dp_encoder_destroy,
4804 4805
};

4806
enum irqreturn
4807 4808 4809
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4810
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4811
	struct drm_device *dev = intel_dig_port->base.base.dev;
4812
	struct drm_i915_private *dev_priv = to_i915(dev);
4813
	enum intel_display_power_domain power_domain;
4814
	enum irqreturn ret = IRQ_NONE;
4815

4816 4817
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4818
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4819

4820 4821 4822 4823 4824 4825 4826 4827 4828
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4829
		return IRQ_HANDLED;
4830 4831
	}

4832 4833
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4834
		      long_hpd ? "long" : "short");
4835

4836 4837 4838 4839 4840
	if (long_hpd) {
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

4841
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4842 4843
	intel_display_power_get(dev_priv, power_domain);

4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
4857
		}
4858
	}
4859

4860 4861 4862 4863
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
4864
		}
4865
	}
4866 4867 4868

	ret = IRQ_HANDLED;

4869 4870 4871 4872
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4873 4874
}

4875
/* check the VBT to see whether the eDP is on another port */
4876
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4877
{
4878
	struct drm_i915_private *dev_priv = to_i915(dev);
4879

4880 4881 4882 4883 4884 4885 4886
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4887 4888 4889
	if (port == PORT_A)
		return true;

4890
	return intel_bios_is_port_edp(dev_priv, port);
4891 4892
}

4893
void
4894 4895
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4896 4897
	struct intel_connector *intel_connector = to_intel_connector(connector);

4898
	intel_attach_force_audio_property(connector);
4899
	intel_attach_broadcast_rgb_property(connector);
4900
	intel_dp->color_range_auto = true;
4901 4902 4903

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4904 4905
		drm_object_attach_property(
			&connector->base,
4906
			connector->dev->mode_config.scaling_mode_property,
4907 4908
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4909
	}
4910 4911
}

4912 4913
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4914
	intel_dp->panel_power_off_time = ktime_get_boottime();
4915 4916 4917 4918
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4919
static void
4920 4921
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4922
{
4923
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4924
	struct pps_registers regs;
4925

4926
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4927 4928 4929

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4930
	pp_ctl = ironlake_get_pp_control(intel_dp);
4931

4932 4933
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4934
	if (!IS_BROXTON(dev_priv)) {
4935 4936
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4937
	}
4938 4939

	/* Pull timing values out of registers */
4940 4941
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4942

4943 4944
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4945

4946 4947
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4948

4949 4950
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4951

4952
	if (IS_BROXTON(dev_priv)) {
4953 4954 4955
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4956
			seq->t11_t12 = (tmp - 1) * 1000;
4957
		else
4958
			seq->t11_t12 = 0;
4959
	} else {
4960
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4961
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4962
	}
4963 4964
}

I
Imre Deak 已提交
4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

4990 4991 4992 4993
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
4994
	struct drm_i915_private *dev_priv = to_i915(dev);
4995 4996 4997 4998 4999 5000 5001 5002 5003 5004
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5005

I
Imre Deak 已提交
5006
	intel_pps_dump_state("cur", &cur);
5007

5008
	vbt = dev_priv->vbt.edp.pps;
5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5022
	intel_pps_dump_state("vbt", &vbt);
5023 5024 5025

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5026
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5027 5028 5029 5030 5031 5032 5033 5034 5035
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5036
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5037 5038 5039 5040 5041 5042 5043
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5044 5045 5046 5047 5048 5049
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5050 5051 5052 5053 5054 5055 5056 5057 5058 5059

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5060 5061 5062 5063
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5064
					      struct intel_dp *intel_dp)
5065
{
5066
	struct drm_i915_private *dev_priv = to_i915(dev);
5067
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5068
	int div = dev_priv->rawclk_freq / 1000;
5069
	struct pps_registers regs;
5070
	enum port port = dp_to_dig_port(intel_dp)->port;
5071
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5072

V
Ville Syrjälä 已提交
5073
	lockdep_assert_held(&dev_priv->pps_mutex);
5074

5075
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5076

5077
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5078 5079
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5080
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5081 5082
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5083
	if (IS_BROXTON(dev_priv)) {
5084
		pp_div = I915_READ(regs.pp_ctrl);
5085 5086 5087 5088 5089 5090 5091 5092
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5093 5094 5095

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5096
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5097
		port_sel = PANEL_PORT_SELECT_VLV(port);
5098
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5099
		if (port == PORT_A)
5100
			port_sel = PANEL_PORT_SELECT_DPA;
5101
		else
5102
			port_sel = PANEL_PORT_SELECT_DPD;
5103 5104
	}

5105 5106
	pp_on |= port_sel;

5107 5108
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5109
	if (IS_BROXTON(dev_priv))
5110
		I915_WRITE(regs.pp_ctrl, pp_div);
5111
	else
5112
		I915_WRITE(regs.pp_div, pp_div);
5113 5114

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5115 5116
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5117
		      IS_BROXTON(dev_priv) ?
5118 5119
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5120 5121
}

5122 5123 5124
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5125 5126 5127
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5128 5129 5130 5131 5132 5133 5134
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}
}

5135 5136
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5137
 * @dev_priv: i915 device
5138
 * @crtc_state: a pointer to the active intel_crtc_state
5139 5140 5141 5142 5143 5144 5145 5146 5147
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5148 5149 5150
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5151 5152
{
	struct intel_encoder *encoder;
5153 5154
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5155
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5156
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5157 5158 5159 5160 5161 5162

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5163 5164
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5165 5166 5167
		return;
	}

5168
	/*
5169 5170
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5171
	 */
5172

5173 5174
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5175
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5176 5177 5178 5179 5180 5181

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5182
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5183 5184 5185 5186
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5187 5188
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5189 5190
		index = DRRS_LOW_RR;

5191
	if (index == dev_priv->drrs.refresh_rate_type) {
5192 5193 5194 5195 5196
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5197
	if (!crtc_state->base.active) {
5198 5199 5200 5201
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5202
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5214 5215
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5216
		u32 val;
5217

5218
		val = I915_READ(reg);
5219
		if (index > DRRS_HIGH_RR) {
5220
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5221 5222 5223
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5224
		} else {
5225
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5226 5227 5228
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5229 5230 5231 5232
		}
		I915_WRITE(reg, val);
	}

5233 5234 5235 5236 5237
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5238 5239 5240
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5241
 * @crtc_state: A pointer to the active crtc state.
5242 5243 5244
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5245 5246
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5247 5248
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5249
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5250

5251
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5270 5271 5272
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5273
 * @old_crtc_state: Pointer to old crtc_state.
5274 5275
 *
 */
5276 5277
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5278 5279
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5280
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5281

5282
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5283 5284 5285 5286 5287 5288 5289 5290 5291
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5292 5293
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5294 5295 5296 5297 5298 5299 5300

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5314
	/*
5315 5316
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5317 5318
	 */

5319 5320
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5321

5322 5323 5324 5325 5326 5327
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5328

5329 5330
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5331 5332
}

5333
/**
5334
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5335
 * @dev_priv: i915 device
5336 5337
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5338 5339
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5340 5341 5342
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5343 5344
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5345 5346 5347 5348
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5349
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5350 5351
		return;

5352
	cancel_delayed_work(&dev_priv->drrs.work);
5353

5354
	mutex_lock(&dev_priv->drrs.mutex);
5355 5356 5357 5358 5359
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5360 5361 5362
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5363 5364 5365
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5366
	/* invalidate means busy screen hence upclock */
5367
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5368 5369
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5370 5371 5372 5373

	mutex_unlock(&dev_priv->drrs.mutex);
}

5374
/**
5375
 * intel_edp_drrs_flush - Restart Idleness DRRS
5376
 * @dev_priv: i915 device
5377 5378
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5379 5380 5381 5382
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5383 5384 5385
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5386 5387
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5388 5389 5390 5391
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5392
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5393 5394
		return;

5395
	cancel_delayed_work(&dev_priv->drrs.work);
5396

5397
	mutex_lock(&dev_priv->drrs.mutex);
5398 5399 5400 5401 5402
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5403 5404
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5405 5406

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5407 5408
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5409
	/* flush means busy screen hence upclock */
5410
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5411 5412
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5413 5414 5415 5416 5417 5418

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5419 5420 5421 5422 5423
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5447 5448 5449 5450 5451 5452 5453 5454
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5474
static struct drm_display_mode *
5475 5476
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5477 5478
{
	struct drm_connector *connector = &intel_connector->base;
5479
	struct drm_device *dev = connector->dev;
5480
	struct drm_i915_private *dev_priv = to_i915(dev);
5481 5482
	struct drm_display_mode *downclock_mode = NULL;

5483 5484 5485
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5486 5487 5488 5489 5490 5491
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5492
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5493 5494 5495 5496 5497 5498 5499
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5500
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5501 5502 5503
		return NULL;
	}

5504
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5505

5506
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5507
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5508 5509 5510
	return downclock_mode;
}

5511
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5512
				     struct intel_connector *intel_connector)
5513 5514 5515
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5516 5517
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5518
	struct drm_i915_private *dev_priv = to_i915(dev);
5519
	struct drm_display_mode *fixed_mode = NULL;
5520
	struct drm_display_mode *downclock_mode = NULL;
5521 5522 5523
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5524
	enum pipe pipe = INVALID_PIPE;
5525 5526 5527 5528

	if (!is_edp(intel_dp))
		return true;

5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5542
	pps_lock(intel_dp);
5543 5544

	intel_dp_init_panel_power_timestamps(intel_dp);
5545
	intel_dp_pps_init(dev, intel_dp);
5546
	intel_edp_panel_vdd_sanitize(intel_dp);
5547

5548
	pps_unlock(intel_dp);
5549

5550
	/* Cache DPCD and EDID for edp. */
5551
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5552

5553
	if (!has_dpcd) {
5554 5555
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5556
		goto out_vdd_off;
5557 5558
	}

5559
	mutex_lock(&dev->mode_config.mutex);
5560
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5579 5580
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5581 5582 5583 5584 5585 5586 5587 5588
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5589
		if (fixed_mode) {
5590
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5591 5592 5593
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5594
	}
5595
	mutex_unlock(&dev->mode_config.mutex);
5596

5597
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5598 5599
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5600 5601 5602 5603 5604 5605

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5606
		if (IS_CHERRYVIEW(dev_priv))
5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5619 5620
	}

5621
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5622
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5623
	intel_panel_setup_backlight(connector, pipe);
5624 5625

	return true;
5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5638 5639
}

5640
bool
5641 5642
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5643
{
5644 5645 5646 5647
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5648
	struct drm_i915_private *dev_priv = to_i915(dev);
5649
	enum port port = intel_dig_port->port;
5650
	int type;
5651

5652 5653 5654 5655 5656
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5657 5658
	intel_dp->pps_pipe = INVALID_PIPE;

5659
	/* intel_dp vfuncs */
5660 5661
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5662
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5663
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5664
	else if (HAS_PCH_SPLIT(dev_priv))
5665 5666
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5667
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5668

5669 5670 5671
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5672
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5673

5674
	if (HAS_DDI(dev_priv))
5675 5676
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5677 5678
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5679
	intel_dp->attached_connector = intel_connector;
5680

5681
	if (intel_dp_is_edp(dev, port))
5682
		type = DRM_MODE_CONNECTOR_eDP;
5683 5684
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5685

5686 5687 5688 5689 5690 5691 5692 5693
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5694
	/* eDP only on port B and/or C on vlv/chv */
5695
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
5696
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5697 5698
		return false;

5699 5700 5701 5702
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5703
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5704 5705 5706 5707 5708
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5709
	intel_dp_aux_init(intel_dp);
5710

5711
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5712
			  edp_panel_vdd_work);
5713

5714
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5715

5716
	if (HAS_DDI(dev_priv))
5717 5718 5719 5720
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5721
	/* Set up the hotplug pin. */
5722 5723
	switch (port) {
	case PORT_A:
5724
		intel_encoder->hpd_pin = HPD_PORT_A;
5725 5726
		break;
	case PORT_B:
5727
		intel_encoder->hpd_pin = HPD_PORT_B;
5728
		if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
5729
			intel_encoder->hpd_pin = HPD_PORT_A;
5730 5731
		break;
	case PORT_C:
5732
		intel_encoder->hpd_pin = HPD_PORT_C;
5733 5734
		break;
	case PORT_D:
5735
		intel_encoder->hpd_pin = HPD_PORT_D;
5736
		break;
X
Xiong Zhang 已提交
5737 5738 5739
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5740
	default:
5741
		BUG();
5742 5743
	}

5744
	/* init MST on ports that can support it */
5745
	if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
5746 5747 5748
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5749

5750
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5751 5752 5753
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5754
	}
5755

5756 5757
	intel_dp_add_properties(intel_dp, connector);

5758 5759 5760 5761
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
5762
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
5763 5764 5765
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5766 5767

	return true;
5768 5769 5770 5771 5772

fail:
	drm_connector_cleanup(connector);

	return false;
5773
}
5774

5775 5776 5777
bool intel_dp_init(struct drm_device *dev,
		   i915_reg_t output_reg,
		   enum port port)
5778
{
5779
	struct drm_i915_private *dev_priv = to_i915(dev);
5780 5781 5782 5783 5784
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5785
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5786
	if (!intel_dig_port)
5787
		return false;
5788

5789
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5790 5791
	if (!intel_connector)
		goto err_connector_alloc;
5792 5793 5794 5795

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5796
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5797
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5798
		goto err_encoder_init;
5799

5800
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5801 5802
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5803
	intel_encoder->get_config = intel_dp_get_config;
5804
	intel_encoder->suspend = intel_dp_encoder_suspend;
5805
	if (IS_CHERRYVIEW(dev_priv)) {
5806
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5807 5808
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5809
		intel_encoder->post_disable = chv_post_disable_dp;
5810
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5811
	} else if (IS_VALLEYVIEW(dev_priv)) {
5812
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5813 5814
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5815
		intel_encoder->post_disable = vlv_post_disable_dp;
5816
	} else {
5817 5818
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5819 5820
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5821
	}
5822

5823
	intel_dig_port->port = port;
5824
	intel_dig_port->dp.output_reg = output_reg;
5825
	intel_dig_port->max_lanes = 4;
5826

5827
	intel_encoder->type = INTEL_OUTPUT_DP;
5828
	if (IS_CHERRYVIEW(dev_priv)) {
5829 5830 5831 5832 5833 5834 5835
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5836
	intel_encoder->cloneable = 0;
5837
	intel_encoder->port = port;
5838

5839
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5840
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5841

S
Sudip Mukherjee 已提交
5842 5843 5844
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5845
	return true;
S
Sudip Mukherjee 已提交
5846 5847 5848

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5849
err_encoder_init:
S
Sudip Mukherjee 已提交
5850 5851 5852
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5853
	return false;
5854
}
5855 5856 5857

void intel_dp_mst_suspend(struct drm_device *dev)
{
5858
	struct drm_i915_private *dev_priv = to_i915(dev);
5859 5860 5861 5862
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5863
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5864 5865

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5866 5867
			continue;

5868 5869
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5870 5871 5872 5873 5874
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5875
	struct drm_i915_private *dev_priv = to_i915(dev);
5876 5877 5878
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5879
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5880
		int ret;
5881

5882 5883
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5884

5885 5886 5887
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5888 5889
	}
}