sdhci.c 43.7 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/scatterlist.h>
21

22 23
#include <linux/leds.h>

24 25 26 27 28 29 30
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
31
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
32

33 34 35 36 37
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

38
static unsigned int debug_quirks = 0;
39

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
	printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
		readl(host->ioaddr + SDHCI_DMA_ADDRESS),
		readw(host->ioaddr + SDHCI_HOST_VERSION));
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
		readw(host->ioaddr + SDHCI_BLOCK_SIZE),
		readw(host->ioaddr + SDHCI_BLOCK_COUNT));
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
		readl(host->ioaddr + SDHCI_ARGUMENT),
		readw(host->ioaddr + SDHCI_TRANSFER_MODE));
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
		readl(host->ioaddr + SDHCI_PRESENT_STATE),
		readb(host->ioaddr + SDHCI_HOST_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
		readb(host->ioaddr + SDHCI_POWER_CONTROL),
		readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
N
Nicolas Pitre 已提交
66
		readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
		readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
		readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
		readl(host->ioaddr + SDHCI_INT_STATUS));
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
		readl(host->ioaddr + SDHCI_INT_ENABLE),
		readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
		readw(host->ioaddr + SDHCI_ACMD12_ERR),
		readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Max curr: 0x%08x\n",
		readl(host->ioaddr + SDHCI_CAPABILITIES),
		readl(host->ioaddr + SDHCI_MAX_CURRENT));

	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
92 93
	unsigned long timeout;

94
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
95 96 97 98 99
		if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}

100 101
	writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);

102
	if (mask & SDHCI_RESET_ALL)
103 104
		host->clock = 0;

105 106 107 108 109 110
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
	while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
111
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
112 113 114 115 116 117
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
118 119 120 121 122 123 124 125 126
	}
}

static void sdhci_init(struct sdhci_host *host)
{
	u32 intmask;

	sdhci_reset(host, SDHCI_RESET_ALL);

127 128 129 130
	intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
		SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
P
Pierre Ossman 已提交
131
		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
132 133
		SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE |
		SDHCI_INT_ADMA_ERROR;
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156

	writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
	writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
	ctrl |= SDHCI_CTRL_LED;
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_LED;
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
}

157
#ifdef SDHCI_USE_LEDS_CLASS
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

175 176 177 178 179 180
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
181
static void sdhci_read_block_pio(struct sdhci_host *host)
182
{
183 184
	unsigned long flags;
	size_t blksize, len, chunk;
185
	u32 uninitialized_var(scratch);
186
	u8 *buf;
187

P
Pierre Ossman 已提交
188
	DBG("PIO reading\n");
189

P
Pierre Ossman 已提交
190
	blksize = host->data->blksz;
191
	chunk = 0;
192

193
	local_irq_save(flags);
194

P
Pierre Ossman 已提交
195
	while (blksize) {
196 197
		if (!sg_miter_next(&host->sg_miter))
			BUG();
198

199
		len = min(host->sg_miter.length, blksize);
200

201 202
		blksize -= len;
		host->sg_miter.consumed = len;
203

204
		buf = host->sg_miter.addr;
205

206 207 208 209
		while (len) {
			if (chunk == 0) {
				scratch = readl(host->ioaddr + SDHCI_BUFFER);
				chunk = 4;
P
Pierre Ossman 已提交
210
			}
211 212 213 214 215 216 217

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
218
		}
P
Pierre Ossman 已提交
219
	}
220 221 222 223

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
224
}
225

P
Pierre Ossman 已提交
226 227
static void sdhci_write_block_pio(struct sdhci_host *host)
{
228 229 230 231
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
232

P
Pierre Ossman 已提交
233 234 235
	DBG("PIO writing\n");

	blksize = host->data->blksz;
236 237
	chunk = 0;
	scratch = 0;
238

239
	local_irq_save(flags);
240

P
Pierre Ossman 已提交
241
	while (blksize) {
242 243
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
244

245 246 247 248 249 250
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
251

252 253 254 255 256 257 258 259 260 261 262
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
				writel(scratch, host->ioaddr + SDHCI_BUFFER);
				chunk = 0;
				scratch = 0;
263 264 265
			}
		}
	}
266 267 268 269

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
270 271 272 273 274 275 276 277
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

278
	if (host->blocks == 0)
P
Pierre Ossman 已提交
279 280 281 282 283 284 285
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

286 287 288 289 290 291 292 293 294
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

P
Pierre Ossman 已提交
295 296 297 298 299
	while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
300

301 302
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
303 304
			break;
	}
305

P
Pierre Ossman 已提交
306
	DBG("PIO transfer complete.\n");
307 308
}

309 310 311 312 313 314 315 316 317 318 319 320
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

321
static int sdhci_adma_table_pre(struct sdhci_host *host,
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
354
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
355
		goto fail;
356 357 358 359
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
360 361
	if (host->sg_count == 0)
		goto unmap_align;
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
383
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

			desc[7] = (align_addr >> 24) & 0xff;
			desc[6] = (align_addr >> 16) & 0xff;
			desc[5] = (align_addr >> 8) & 0xff;
			desc[4] = (align_addr >> 0) & 0xff;

			BUG_ON(offset > 65536);

			desc[3] = (offset >> 8) & 0xff;
			desc[2] = (offset >> 0) & 0xff;

			desc[1] = 0x00;
			desc[0] = 0x21; /* tran, valid */

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		desc[7] = (addr >> 24) & 0xff;
		desc[6] = (addr >> 16) & 0xff;
		desc[5] = (addr >> 8) & 0xff;
		desc[4] = (addr >> 0) & 0xff;

		BUG_ON(len > 65536);

		desc[3] = (len >> 8) & 0xff;
		desc[2] = (len >> 0) & 0xff;

		desc[1] = 0x00;
		desc[0] = 0x21; /* tran, valid */

		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

	/*
	 * Add a terminating entry.
	 */
	desc[7] = 0;
	desc[6] = 0;
	desc[5] = 0;
	desc[4] = 0;

	desc[3] = 0;
	desc[2] = 0;

	desc[1] = 0x00;
	desc[0] = 0x03; /* nop, end, valid */

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
456
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
457
		goto unmap_entries;
458
	BUG_ON(host->adma_addr & 0x3);
459 460 461 462 463 464 465 466 467 468 469

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
505
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
506 507 508 509 510 511 512 513 514 515 516 517
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

518
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
519
{
520 521
	u8 count;
	unsigned target_timeout, current_timeout;
522

523 524 525 526 527 528 529 530
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL))
		return 0xE;
531

532 533 534
	/* timeout in us */
	target_timeout = data->timeout_ns / 1000 +
		data->timeout_clks / host->clock;
535

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
		printk(KERN_WARNING "%s: Too large timeout requested!\n",
			mmc_hostname(host->mmc));
		count = 0xE;
	}

561 562 563 564 565 566
	return count;
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
{
	u8 count;
567
	u8 ctrl;
568
	int ret;
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583

	WARN_ON(host->data);

	if (data == NULL)
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;

	count = sdhci_calc_timeout(host, data);
584
	writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
585

586 587 588
	if (host->flags & SDHCI_USE_DMA)
		host->flags |= SDHCI_REQ_USE_DMA;

589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
617 618 619 620 621 622
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

653 654 655 656 657 658 659 660 661
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
662
				host->flags &= ~SDHCI_REQ_USE_DMA;
663 664 665 666 667
			} else {
				writel(host->adma_addr,
					host->ioaddr + SDHCI_ADMA_ADDRESS);
			}
		} else {
668
			int sg_cnt;
669

670
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
671 672 673 674
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
675
			if (sg_cnt == 0) {
676 677 678 679 680
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
681
				host->flags &= ~SDHCI_REQ_USE_DMA;
682
			} else {
683
				WARN_ON(sg_cnt != 1);
684 685 686 687 688 689
				writel(sg_dma_address(data->sg),
					host->ioaddr + SDHCI_DMA_ADDRESS);
			}
		}
	}

690 691 692 693 694 695 696 697 698 699 700 701 702 703
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
		ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
		writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
704 705
	}

706
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
707 708 709
		sg_miter_start(&host->sg_miter,
			data->sg, data->sg_len, SG_MITER_ATOMIC);
		host->blocks = data->blocks;
710
	}
711

712 713 714
	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
	writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
		host->ioaddr + SDHCI_BLOCK_SIZE);
715 716 717 718 719 720 721 722 723 724 725
	writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

726 727
	WARN_ON(!host->data);

728 729 730 731 732
	mode = SDHCI_TRNS_BLK_CNT_EN;
	if (data->blocks > 1)
		mode |= SDHCI_TRNS_MULTI;
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
733
	if (host->flags & SDHCI_REQ_USE_DMA)
734 735 736
		mode |= SDHCI_TRNS_DMA;

	writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
737 738 739 740 741 742 743 744 745 746 747
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

748
	if (host->flags & SDHCI_REQ_USE_DMA) {
749 750 751 752 753 754 755
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
756 757 758
	}

	/*
759 760 761 762 763
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
764
	 */
765 766
	if (data->error)
		data->bytes_xfered = 0;
767
	else
768
		data->bytes_xfered = data->blksz * data->blocks;
769 770 771 772 773 774

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
775
		if (data->error) {
776 777 778 779 780 781 782 783 784 785 786 787
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
788
	u32 mask;
789
	unsigned long timeout;
790 791 792 793

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
794
	timeout = 10;
795 796 797 798 799 800 801 802 803 804 805

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

	while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
806
		if (timeout == 0) {
807
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
808
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
809
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
810
			cmd->error = -EIO;
811 812 813
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
814 815 816
		timeout--;
		mdelay(1);
	}
817 818 819 820 821 822 823 824 825

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

	sdhci_prepare_data(host, cmd->data);

	writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);

826 827
	sdhci_set_transfer_mode(host, cmd->data);

828
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
829
		printk(KERN_ERR "%s: Unsupported response type!\n",
830
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
831
		cmd->error = -EINVAL;
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

852
	writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
		host->ioaddr + SDHCI_COMMAND);
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
				host->cmd->resp[i] = readl(host->ioaddr +
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
						readb(host->ioaddr +
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
			host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
		}
	}

P
Pierre Ossman 已提交
878
	host->cmd->error = 0;
879

880 881 882 883
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
884 885 886 887 888 889 890 891 892
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
893
	unsigned long timeout;
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913

	if (clock == host->clock)
		return;

	writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		goto out;

	for (div = 1;div < 256;div *= 2) {
		if ((host->max_clk / div) <= clock)
			break;
	}
	div >>= 1;

	clk = div << SDHCI_DIVIDER_SHIFT;
	clk |= SDHCI_CLOCK_INT_EN;
	writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);

	/* Wait max 10 ms */
914 915 916 917
	timeout = 10;
	while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
918 919
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
920 921 922
			sdhci_dumpregs(host);
			return;
		}
923 924 925
		timeout--;
		mdelay(1);
	}
926 927 928 929 930 931 932 933

	clk |= SDHCI_CLOCK_CARD_EN;
	writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);

out:
	host->clock = clock;
}

934 935 936 937 938 939 940
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
	u8 pwr;

	if (host->power == power)
		return;

941 942
	if (power == (unsigned short)-1) {
		writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
943
		goto out;
944 945 946 947 948 949
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
950
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
951
		writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
952 953 954

	pwr = SDHCI_POWER_ON;

955
	switch (1 << power) {
956
	case MMC_VDD_165_195:
957 958
		pwr |= SDHCI_POWER_180;
		break;
959 960
	case MMC_VDD_29_30:
	case MMC_VDD_30_31:
961 962
		pwr |= SDHCI_POWER_300;
		break;
963 964
	case MMC_VDD_32_33:
	case MMC_VDD_33_34:
965 966 967 968 969 970
		pwr |= SDHCI_POWER_330;
		break;
	default:
		BUG();
	}

971
	/*
972
	 * At least the Marvell CaFe chip gets confused if we set the voltage
973 974
	 * and set turn on power at the same time, so set the voltage first.
	 */
975
	if ((host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
976 977 978
		writeb(pwr & ~SDHCI_POWER_ON,
				host->ioaddr + SDHCI_POWER_CONTROL);

979 980 981 982 983 984
	writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);

out:
	host->power = power;
}

985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1002
#ifndef SDHCI_USE_LEDS_CLASS
1003
	sdhci_activate_led(host);
1004
#endif
1005 1006 1007

	host->mrq = mrq;

P
Pierre Ossman 已提交
1008 1009
	if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)
		|| (host->flags & SDHCI_DEVICE_DEAD)) {
P
Pierre Ossman 已提交
1010
		host->mrq->cmd->error = -ENOMEDIUM;
1011 1012 1013 1014
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1015
	mmiowb();
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1029 1030 1031
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
		writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
		sdhci_init(host);
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1044
		sdhci_set_power(host, -1);
1045
	else
1046
		sdhci_set_power(host, ios->vdd);
1047 1048

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
1049

1050 1051 1052 1053
	if (ios->bus_width == MMC_BUS_WIDTH_4)
		ctrl |= SDHCI_CTRL_4BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1054 1055 1056 1057 1058 1059

	if (ios->timing == MMC_TIMING_SD_HS)
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1060 1061
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);

1062 1063 1064 1065 1066
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1067
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1068 1069
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1070
out:
1071
	mmiowb();
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
	int present;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1085 1086 1087 1088
	if (host->flags & SDHCI_DEVICE_DEAD)
		present = 0;
	else
		present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
1089 1090 1091 1092 1093 1094

	spin_unlock_irqrestore(&host->lock, flags);

	return !(present & SDHCI_WRITE_PROTECT);
}

P
Pierre Ossman 已提交
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;
	u32 ier;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1105 1106 1107
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116
	ier = readl(host->ioaddr + SDHCI_INT_ENABLE);

	ier &= ~SDHCI_INT_CARD_INT;
	if (enable)
		ier |= SDHCI_INT_CARD_INT;

	writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
	writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);

P
Pierre Ossman 已提交
1117
out:
P
Pierre Ossman 已提交
1118 1119 1120 1121 1122
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1123
static const struct mmc_host_ops sdhci_ops = {
1124 1125 1126
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1127
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1155
			host->mrq->cmd->error = -ENOMEDIUM;
1156 1157 1158 1159 1160 1161
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1162
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1183 1184 1185 1186 1187
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
		(mrq->cmd->error ||
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1188 1189

		/* Some controllers need this kick or reset won't work here */
1190
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1201 1202 1203 1204 1205 1206 1207 1208
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1209
#ifndef SDHCI_USE_LEDS_CLASS
1210
	sdhci_deactivate_led(host);
1211
#endif
1212

1213
	mmiowb();
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1229 1230
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1231 1232 1233
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1234
			host->data->error = -ETIMEDOUT;
1235 1236 1237
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1238
				host->cmd->error = -ETIMEDOUT;
1239
			else
P
Pierre Ossman 已提交
1240
				host->mrq->cmd->error = -ETIMEDOUT;
1241 1242 1243 1244 1245

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1246
	mmiowb();
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1261 1262 1263
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1264 1265 1266 1267
		sdhci_dumpregs(host);
		return;
	}

1268
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1269 1270 1271 1272
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1273

1274
	if (host->cmd->error) {
1275
		tasklet_schedule(&host->finish_tasklet);
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
		else
			return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
1299
		sdhci_finish_command(host);
1300 1301 1302 1303 1304 1305 1306 1307
}

static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
1308 1309 1310
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
1311
		 */
1312 1313 1314 1315 1316 1317
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
1318

1319 1320 1321
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1322 1323 1324 1325 1326 1327
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1328 1329 1330
		host->data->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
		host->data->error = -EILSEQ;
1331 1332
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		host->data->error = -EIO;
1333

P
Pierre Ossman 已提交
1334
	if (host->data->error)
1335 1336
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1337
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1338 1339
			sdhci_transfer_pio(host);

1340 1341 1342 1343 1344 1345 1346 1347 1348
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
		 */
		if (intmask & SDHCI_INT_DMA_END)
			writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
				host->ioaddr + SDHCI_DMA_ADDRESS);

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1361 1362 1363
	}
}

1364
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1365 1366 1367 1368
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1369
	int cardint = 0;
1370 1371 1372 1373 1374

	spin_lock(&host->lock);

	intmask = readl(host->ioaddr + SDHCI_INT_STATUS);

1375
	if (!intmask || intmask == 0xffffffff) {
1376 1377 1378 1379
		result = IRQ_NONE;
		goto out;
	}

1380 1381
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1382

1383 1384 1385
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
			host->ioaddr + SDHCI_INT_STATUS);
1386
		tasklet_schedule(&host->card_tasklet);
1387
	}
1388

1389
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1390

1391
	if (intmask & SDHCI_INT_CMD_MASK) {
1392 1393
		writel(intmask & SDHCI_INT_CMD_MASK,
			host->ioaddr + SDHCI_INT_STATUS);
1394
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1395 1396 1397 1398 1399
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
		writel(intmask & SDHCI_INT_DATA_MASK,
			host->ioaddr + SDHCI_INT_STATUS);
1400
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1401 1402 1403 1404
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1405 1406
	intmask &= ~SDHCI_INT_ERROR;

1407
	if (intmask & SDHCI_INT_BUS_POWER) {
1408
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1409
			mmc_hostname(host->mmc));
1410
		writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
1411 1412
	}

1413
	intmask &= ~SDHCI_INT_BUS_POWER;
1414

P
Pierre Ossman 已提交
1415 1416 1417 1418 1419
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1420
	if (intmask) {
P
Pierre Ossman 已提交
1421
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1422
			mmc_hostname(host->mmc), intmask);
1423 1424 1425
		sdhci_dumpregs(host);

		writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
1426
	}
1427 1428 1429

	result = IRQ_HANDLED;

1430
	mmiowb();
1431 1432 1433
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1434 1435 1436 1437 1438 1439
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1451
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1452
{
1453
	int ret;
1454

1455 1456 1457
	ret = mmc_suspend_host(host->mmc, state);
	if (ret)
		return ret;
1458

1459
	free_irq(host->irq, host);
1460 1461 1462 1463

	return 0;
}

1464
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1465

1466 1467 1468
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1469

1470 1471 1472 1473
	if (host->flags & SDHCI_USE_DMA) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1474

1475 1476
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1477 1478
	if (ret)
		return ret;
1479

1480 1481 1482 1483 1484 1485
	sdhci_init(host);
	mmiowb();

	ret = mmc_resume_host(host->mmc);
	if (ret)
		return ret;
1486 1487 1488 1489

	return 0;
}

1490
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1491 1492 1493 1494 1495

#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1496
 * Device allocation/registration                                            *
1497 1498 1499
 *                                                                           *
\*****************************************************************************/

1500 1501
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1502 1503 1504 1505
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1506
	WARN_ON(dev == NULL);
1507

1508
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1509
	if (!mmc)
1510
		return ERR_PTR(-ENOMEM);
1511 1512 1513 1514

	host = mmc_priv(mmc);
	host->mmc = mmc;

1515 1516
	return host;
}
1517

1518
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1519

1520 1521 1522 1523 1524
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
	unsigned int caps;
	int ret;
1525

1526 1527 1528
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1529

1530
	mmc = host->mmc;
1531

1532 1533
	if (debug_quirks)
		host->quirks = debug_quirks;
1534

1535 1536
	sdhci_reset(host, SDHCI_RESET_ALL);

1537 1538 1539 1540
	host->version = readw(host->ioaddr + SDHCI_HOST_VERSION);
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
	if (host->version > SDHCI_SPEC_200) {
1541
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1542
			"You may experience problems.\n", mmc_hostname(mmc),
1543
			host->version);
1544 1545
	}

1546 1547
	caps = readl(host->ioaddr + SDHCI_CAPABILITIES);

1548
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1549
		host->flags |= SDHCI_USE_DMA;
1550 1551 1552
	else if (!(caps & SDHCI_CAN_DO_DMA))
		DBG("Controller doesn't have DMA capability\n");
	else
1553 1554
		host->flags |= SDHCI_USE_DMA;

1555
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1556
		(host->flags & SDHCI_USE_DMA)) {
R
Rolf Eike Beer 已提交
1557
		DBG("Disabling DMA as it is marked broken\n");
1558 1559 1560
		host->flags &= ~SDHCI_USE_DMA;
	}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	if (host->flags & SDHCI_USE_DMA) {
		if ((host->version >= SDHCI_SPEC_200) &&
				(caps & SDHCI_CAN_DO_ADMA2))
			host->flags |= SDHCI_USE_ADMA;
	}

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1573
	if (host->flags & SDHCI_USE_DMA) {
1574 1575 1576 1577 1578
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1579
				host->flags &= ~(SDHCI_USE_DMA | SDHCI_USE_ADMA);
1580
			}
1581 1582 1583
		}
	}

1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1602 1603 1604 1605 1606 1607 1608 1609 1610
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
	if (!(host->flags & SDHCI_USE_DMA)) {
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
1611

1612 1613 1614 1615
	host->max_clk =
		(caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
	if (host->max_clk == 0) {
		printk(KERN_ERR "%s: Hardware doesn't specify base clock "
1616
			"frequency.\n", mmc_hostname(mmc));
1617
		return -ENODEV;
1618
	}
1619 1620
	host->max_clk *= 1000000;

1621 1622 1623 1624
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
1625
			"frequency.\n", mmc_hostname(mmc));
1626
		return -ENODEV;
1627 1628 1629
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1630 1631 1632 1633 1634 1635 1636

	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
	mmc->f_min = host->max_clk / 256;
	mmc->f_max = host->max_clk;
1637
	mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
1638

1639
	if (caps & SDHCI_CAN_DO_HISPD)
1640 1641
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;

1642 1643 1644
	mmc->ocr_avail = 0;
	if (caps & SDHCI_CAN_VDD_330)
		mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
P
Pierre Ossman 已提交
1645
	if (caps & SDHCI_CAN_VDD_300)
1646
		mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
P
Pierre Ossman 已提交
1647
	if (caps & SDHCI_CAN_VDD_180)
1648
		mmc->ocr_avail |= MMC_VDD_165_195;
1649 1650 1651

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1652
			"support voltages.\n", mmc_hostname(mmc));
1653
		return -ENODEV;
1654 1655
	}

1656 1657 1658
	spin_lock_init(&host->lock);

	/*
1659 1660
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1661
	 */
1662 1663 1664
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_hw_segs = 128;
	else if (host->flags & SDHCI_USE_DMA)
1665
		mmc->max_hw_segs = 1;
1666 1667 1668
	else /* PIO */
		mmc->max_hw_segs = 128;
	mmc->max_phys_segs = 128;
1669 1670

	/*
1671
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1672
	 * size (512KiB).
1673
	 */
1674
	mmc->max_req_size = 524288;
1675 1676 1677

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1678 1679
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1680
	 */
1681 1682 1683 1684
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_seg_size = 65536;
	else
		mmc->max_seg_size = mmc->max_req_size;
1685

1686 1687 1688 1689 1690 1691
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
	mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
	if (mmc->max_blk_size >= 3) {
1692 1693
		printk(KERN_WARNING "%s: Invalid maximum block size, "
			"assuming 512 bytes\n", mmc_hostname(mmc));
1694 1695 1696
		mmc->max_blk_size = 512;
	} else
		mmc->max_blk_size = 512 << mmc->max_blk_size;
1697

1698 1699 1700 1701 1702
	/*
	 * Maximum block count.
	 */
	mmc->max_blk_count = 65535;

1703 1704 1705 1706 1707 1708 1709 1710
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

1711
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
1712

1713
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1714
		mmc_hostname(mmc), host);
1715
	if (ret)
1716
		goto untasklet;
1717 1718 1719 1720 1721 1722 1723

	sdhci_init(host);

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

1724
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
1725 1726 1727
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
1728 1729 1730 1731
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

1732
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
1733 1734 1735 1736
	if (ret)
		goto reset;
#endif

1737 1738
	mmiowb();

1739 1740
	mmc_add_host(mmc);

1741
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s%s\n",
1742
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
1743
		(host->flags & SDHCI_USE_ADMA)?"A":"",
1744 1745 1746 1747
		(host->flags & SDHCI_USE_DMA)?"DMA":"PIO");

	return 0;

1748
#ifdef SDHCI_USE_LEDS_CLASS
1749 1750 1751 1752
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
1753
untasklet:
1754 1755 1756 1757 1758 1759
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

1760
EXPORT_SYMBOL_GPL(sdhci_add_host);
1761

P
Pierre Ossman 已提交
1762
void sdhci_remove_host(struct sdhci_host *host, int dead)
1763
{
P
Pierre Ossman 已提交
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

1782
	mmc_remove_host(host->mmc);
1783

1784
#ifdef SDHCI_USE_LEDS_CLASS
1785 1786 1787
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
1788 1789
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
1790 1791 1792 1793 1794 1795 1796

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
1797 1798 1799 1800 1801 1802

	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
1803 1804
}

1805
EXPORT_SYMBOL_GPL(sdhci_remove_host);
1806

1807
void sdhci_free_host(struct sdhci_host *host)
1808
{
1809
	mmc_free_host(host->mmc);
1810 1811
}

1812
EXPORT_SYMBOL_GPL(sdhci_free_host);
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
1823
		": Secure Digital Host Controller Interface driver\n");
1824 1825
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

1826
	return 0;
1827 1828 1829 1830 1831 1832 1833 1834 1835
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

1836
module_param(debug_quirks, uint, 0444);
1837

1838
MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
1839
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
1840
MODULE_LICENSE("GPL");
1841

1842
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");