sdhci.c 91.4 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42 43 44 45
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56 57 58
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
					struct mmc_data *data,
					struct sdhci_host_next *next);
59
static int sdhci_do_get_cd(struct sdhci_host *host);
60

61
#ifdef CONFIG_PM
62 63
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
64 65
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
66 67 68 69 70 71 72 73 74
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
75 76 77 78 79 80
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
81 82
#endif

83 84
static void sdhci_dumpregs(struct sdhci_host *host)
{
85
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
86
		mmc_hostname(host->mmc));
87

88
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
89 90
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
91
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
92 93
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
94
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
95 96
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
97
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
98 99
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
100
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
101 102
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
103
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
104 105
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
106
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
107 108
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
109
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
110 111
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
112
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
113 114
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
115
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
116
		sdhci_readl(host, SDHCI_CAPABILITIES),
117
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
118
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
119
		sdhci_readw(host, SDHCI_COMMAND),
120
		sdhci_readl(host, SDHCI_MAX_CURRENT));
121
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
122
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
123

124 125 126 127 128 129 130 131 132 133 134
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
135

136
	pr_debug(DRIVER_NAME ": ===========================================\n");
137 138 139 140 141 142 143 144
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

145 146
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
147
	u32 present;
148

149
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
150
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
151 152
		return;

153 154 155
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
156

157 158 159 160 161
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
162 163 164

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
165 166 167 168 169 170 171 172 173 174 175 176
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

177
void sdhci_reset(struct sdhci_host *host, u8 mask)
178
{
179
	unsigned long timeout;
180

181
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
182

183
	if (mask & SDHCI_RESET_ALL) {
184
		host->clock = 0;
185 186 187 188
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
189

190 191 192 193
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
194
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
195
		if (timeout == 0) {
196
			pr_err("%s: Reset 0x%x never completed.\n",
197 198 199 200 201 202
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
203
	}
204 205 206 207 208 209 210 211 212 213
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
214

215
	host->ops->reset(host, mask);
216

217 218 219 220 221 222 223 224
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
225
	}
226 227
}

228 229 230
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
231
{
232
	if (soft)
233
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
234
	else
235
		sdhci_do_reset(host, SDHCI_RESET_ALL);
236

237 238 239 240 241 242 243 244
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
245 246 247 248 249 250

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
251
}
252

253 254
static void sdhci_reinit(struct sdhci_host *host)
{
255
	sdhci_init(host, 0);
256
	sdhci_enable_card_detection(host);
257 258 259 260 261 262
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

263
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
264
	ctrl |= SDHCI_CTRL_LED;
265
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
266 267 268 269 270 271
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

272
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
273
	ctrl &= ~SDHCI_CTRL_LED;
274
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
275 276
}

277
#ifdef SDHCI_USE_LEDS_CLASS
278 279 280 281 282 283 284 285
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

286 287 288
	if (host->runtime_suspended)
		goto out;

289 290 291 292
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
293
out:
294 295 296 297
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

298 299 300 301 302 303
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
304
static void sdhci_read_block_pio(struct sdhci_host *host)
305
{
306 307
	unsigned long flags;
	size_t blksize, len, chunk;
308
	u32 uninitialized_var(scratch);
309
	u8 *buf;
310

P
Pierre Ossman 已提交
311
	DBG("PIO reading\n");
312

P
Pierre Ossman 已提交
313
	blksize = host->data->blksz;
314
	chunk = 0;
315

316
	local_irq_save(flags);
317

P
Pierre Ossman 已提交
318
	while (blksize) {
F
Fabio Estevam 已提交
319
		BUG_ON(!sg_miter_next(&host->sg_miter));
320

321
		len = min(host->sg_miter.length, blksize);
322

323 324
		blksize -= len;
		host->sg_miter.consumed = len;
325

326
		buf = host->sg_miter.addr;
327

328 329
		while (len) {
			if (chunk == 0) {
330
				scratch = sdhci_readl(host, SDHCI_BUFFER);
331
				chunk = 4;
P
Pierre Ossman 已提交
332
			}
333 334 335 336 337 338 339

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
340
		}
P
Pierre Ossman 已提交
341
	}
342 343 344 345

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
346
}
347

P
Pierre Ossman 已提交
348 349
static void sdhci_write_block_pio(struct sdhci_host *host)
{
350 351 352 353
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
354

P
Pierre Ossman 已提交
355 356 357
	DBG("PIO writing\n");

	blksize = host->data->blksz;
358 359
	chunk = 0;
	scratch = 0;
360

361
	local_irq_save(flags);
362

P
Pierre Ossman 已提交
363
	while (blksize) {
F
Fabio Estevam 已提交
364
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
365

366 367 368 369 370 371
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
372

373 374 375 376 377 378 379 380
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
381
				sdhci_writel(host, scratch, SDHCI_BUFFER);
382 383
				chunk = 0;
				scratch = 0;
384 385 386
			}
		}
	}
387 388 389 390

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
391 392 393 394 395 396 397 398
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

399
	if (host->blocks == 0)
P
Pierre Ossman 已提交
400 401 402 403 404 405 406
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

407 408 409 410 411 412 413 414 415
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

416
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
417 418 419
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
420 421 422 423
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
424

425 426
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
427 428
			break;
	}
429

P
Pierre Ossman 已提交
430
	DBG("PIO transfer complete.\n");
431 432
}

433 434 435
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
436
	return kmap_atomic(sg_page(sg)) + sg->offset;
437 438 439 440
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
441
	kunmap_atomic(buffer);
442 443 444
	local_irq_restore(*flags);
}

445 446
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
447
{
448
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
449

450
	/* 32-bit and 64-bit descriptors have these members in same position */
451 452
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
453 454 455 456
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
457 458
}

459 460
static void sdhci_adma_mark_end(void *desc)
{
461
	struct sdhci_adma2_64_desc *dma_desc = desc;
462

463
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
464
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
465 466
}

467
static int sdhci_adma_table_pre(struct sdhci_host *host,
468 469 470 471
	struct mmc_data *data)
{
	int direction;

472 473
	void *desc;
	void *align;
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
494
		host->align_buffer, host->align_buffer_sz, direction);
495
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
496
		goto fail;
497
	BUG_ON(host->align_addr & host->align_mask);
498

499 500
	host->sg_count = sdhci_pre_dma_transfer(host, data, NULL);
	if (host->sg_count < 0)
501
		goto unmap_align;
502

503
	desc = host->adma_table;
504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
519 520
		offset = (host->align_sz - (addr & host->align_mask)) &
			 host->align_mask;
521 522 523 524 525 526 527
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
528
			/* tran, valid */
529
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
530
					      ADMA2_TRAN_VALID);
531 532 533

			BUG_ON(offset > 65536);

534 535
			align += host->align_sz;
			align_addr += host->align_sz;
536

537
			desc += host->desc_sz;
538 539 540 541 542 543 544

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
545
		/* tran, valid */
546
		sdhci_adma_write_desc(host, desc, addr, len, ADMA2_TRAN_VALID);
547
		desc += host->desc_sz;
548 549 550 551 552

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
553
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
554 555
	}

556 557 558 559
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
560
		if (desc != host->adma_table) {
561
			desc -= host->desc_sz;
562
			sdhci_adma_mark_end(desc);
563 564 565 566 567
		}
	} else {
		/*
		* Add a terminating entry.
		*/
568

569
		/* nop, end, valid */
570
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
571
	}
572 573 574 575 576 577

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
578
			host->align_addr, host->align_buffer_sz, direction);
579 580
	}

581 582 583 584
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
585
		host->align_buffer_sz, direction);
586 587
fail:
	return -EINVAL;
588 589 590 591 592 593 594 595 596
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
597
	void *align;
598 599
	char *buffer;
	unsigned long flags;
600
	bool has_unaligned;
601 602 603 604 605 606 607

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
608
		host->align_buffer_sz, direction);
609

610 611 612
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
613
		if (sg_dma_address(sg) & host->align_mask) {
614 615 616 617 618
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
619 620 621 622 623 624
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
625 626 627
			if (sg_dma_address(sg) & host->align_mask) {
				size = host->align_sz -
				       (sg_dma_address(sg) & host->align_mask);
628 629 630 631 632

				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

633
				align += host->align_sz;
634 635 636 637
			}
		}
	}

638 639 640
	if (!data->host_cookie)
		dma_unmap_sg(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);
641 642
}

643
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
644
{
645
	u8 count;
646
	struct mmc_data *data = cmd->data;
647
	unsigned target_timeout, current_timeout;
648

649 650 651 652 653 654
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
655
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
656
		return 0xE;
657

658
	/* Unspecified timeout, assume max */
659
	if (!data && !cmd->busy_timeout)
660
		return 0xE;
661

662 663
	/* timeout in us */
	if (!data)
664
		target_timeout = cmd->busy_timeout * 1000;
665 666 667 668 669
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
670

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
691 692
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
693 694 695
		count = 0xE;
	}

696 697 698
	return count;
}

699 700 701 702 703 704
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
705
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
706
	else
707 708 709 710
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
711 712
}

713
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
714 715
{
	u8 count;
716 717 718 719 720 721 722 723 724 725 726

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
727
	u8 ctrl;
728
	struct mmc_data *data = cmd->data;
729
	int ret;
730 731 732

	WARN_ON(host->data);

733 734
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
735 736

	if (!data)
737 738 739 740 741 742 743 744 745
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
746
	host->data->bytes_xfered = 0;
747

748
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
749 750
		host->flags |= SDHCI_REQ_USE_DMA;

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
779 780 781 782 783 784
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

815 816 817 818 819 820 821 822 823
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
824
				host->flags &= ~SDHCI_REQ_USE_DMA;
825
			} else {
826 827
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
828 829 830 831
				if (host->flags & SDHCI_USE_64_BIT_DMA)
					sdhci_writel(host,
						     (u64)host->adma_addr >> 32,
						     SDHCI_ADMA_ADDRESS_HI);
832 833
			}
		} else {
834
			int sg_cnt;
835

836
			sg_cnt = sdhci_pre_dma_transfer(host, data, NULL);
837
			if (sg_cnt <= 0) {
838 839 840 841 842
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
843
				host->flags &= ~SDHCI_REQ_USE_DMA;
844
			} else {
845
				WARN_ON(sg_cnt != 1);
846 847
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
848 849 850 851
			}
		}
	}

852 853 854 855 856 857
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
858
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
859 860
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
861 862 863 864 865 866
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
867
			ctrl |= SDHCI_CTRL_SDMA;
868
		}
869
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
870 871
	}

872
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
873 874 875 876 877 878 879 880
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
881
		host->blocks = data->blocks;
882
	}
883

884 885
	sdhci_set_transfer_irqs(host);

886 887 888
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
889
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
890 891 892
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
893
	struct mmc_command *cmd)
894
{
895
	u16 mode = 0;
896
	struct mmc_data *data = cmd->data;
897

898
	if (data == NULL) {
899 900 901 902
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
903
		/* clear Auto CMD settings for no data CMDs */
904 905
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
906
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
907
		}
908
		return;
909
	}
910

911 912
	WARN_ON(!host->data);

913 914 915
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

916
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
917
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
918 919 920 921
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
922 923
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
924
			mode |= SDHCI_TRNS_AUTO_CMD12;
925 926 927 928
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
929
	}
930

931 932
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
933
	if (host->flags & SDHCI_REQ_USE_DMA)
934 935
		mode |= SDHCI_TRNS_DMA;

936
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
937 938 939 940 941 942 943 944 945 946 947
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

948
	if (host->flags & SDHCI_REQ_USE_DMA) {
949 950 951
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
952 953 954 955
			if (!data->host_cookie)
				dma_unmap_sg(mmc_dev(host->mmc),
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
956 957
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
958 959 960
	}

	/*
961 962 963 964 965
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
966
	 */
967 968
	if (data->error)
		data->bytes_xfered = 0;
969
	else
970
		data->bytes_xfered = data->blksz * data->blocks;
971

972 973 974 975 976 977 978 979 980
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

981 982 983 984
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
985
		if (data->error) {
986 987
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
988 989 990 991 992 993 994
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

995
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
996 997
{
	int flags;
998
	u32 mask;
999
	unsigned long timeout;
1000 1001 1002 1003

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
1004
	timeout = 10;
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1015
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1016
		if (timeout == 0) {
1017
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1018
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1019
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1020
			cmd->error = -EIO;
1021 1022 1023
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1024 1025 1026
		timeout--;
		mdelay(1);
	}
1027

1028
	timeout = jiffies;
1029 1030
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1031 1032 1033
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1034 1035

	host->cmd = cmd;
1036
	host->busy_handle = 0;
1037

1038
	sdhci_prepare_data(host, cmd);
1039

1040
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1041

1042
	sdhci_set_transfer_mode(host, cmd);
1043

1044
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1045
		pr_err("%s: Unsupported response type!\n",
1046
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1047
		cmd->error = -EINVAL;
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1065 1066

	/* CMD19 is special in that the Data Present Select should be set */
1067 1068
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1069 1070
		flags |= SDHCI_CMD_DATA;

1071
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1072
}
1073
EXPORT_SYMBOL_GPL(sdhci_send_command);
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1085
				host->cmd->resp[i] = sdhci_readl(host,
1086 1087 1088
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1089
						sdhci_readb(host,
1090 1091 1092
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1093
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1094 1095 1096
		}
	}

P
Pierre Ossman 已提交
1097
	host->cmd->error = 0;
1098

1099 1100 1101 1102 1103
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1104

1105 1106 1107
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1108

1109 1110 1111 1112 1113
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1114 1115
}

1116 1117
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1118
	u16 preset = 0;
1119

1120 1121
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1122 1123
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1124
	case MMC_TIMING_UHS_SDR25:
1125 1126
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1127
	case MMC_TIMING_UHS_SDR50:
1128 1129
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1130 1131
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1132 1133
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1134
	case MMC_TIMING_UHS_DDR50:
1135 1136
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1137 1138 1139
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1140 1141 1142 1143 1144 1145 1146 1147 1148
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1149
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1150
{
1151
	int div = 0; /* Initialized for compiler warning */
1152
	int real_div = div, clk_mul = 1;
1153
	u16 clk = 0;
1154
	unsigned long timeout;
1155

1156 1157
	host->mmc->actual_clock = 0;

1158
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1159 1160

	if (clock == 0)
1161
		return;
1162

1163
	if (host->version >= SDHCI_SPEC_300) {
1164
		if (host->preset_enabled) {
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1182 1183 1184 1185 1186
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1187 1188 1189 1190 1191
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1192
			/*
1193 1194
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1195
			 */
1196 1197 1198 1199
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1210
			}
1211
			real_div = div;
1212
			div >>= 1;
1213 1214 1215
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1216 1217 1218
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1219
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1220 1221 1222
			if ((host->max_clk / div) <= clock)
				break;
		}
1223
		real_div = div;
1224
		div >>= 1;
1225 1226
	}

1227
clock_set:
1228
	if (real_div)
1229
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1230
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1231 1232
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1233
	clk |= SDHCI_CLOCK_INT_EN;
1234
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1235

1236 1237
	/* Wait max 20 ms */
	timeout = 20;
1238
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1239 1240
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1241
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1242
				"stabilised.\n", mmc_hostname(host->mmc));
1243 1244 1245
			sdhci_dumpregs(host);
			return;
		}
1246 1247 1248
		timeout--;
		mdelay(1);
	}
1249 1250

	clk |= SDHCI_CLOCK_CARD_EN;
1251
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1252
}
1253
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1254

1255 1256
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1257
{
1258
	struct mmc_host *mmc = host->mmc;
1259
	u8 pwr = 0;
1260

1261 1262
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1263
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1264
		spin_lock_irq(&host->lock);
1265 1266 1267 1268 1269 1270

		if (mode != MMC_POWER_OFF)
			sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
		else
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);

1271 1272 1273
		return;
	}

1274 1275
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1293
		return;
1294

1295 1296 1297
	host->pwr = pwr;

	if (pwr == 0) {
1298
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1299 1300
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1301
		vdd = 0;
1302 1303 1304 1305 1306 1307 1308
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1309

1310 1311 1312 1313 1314 1315 1316
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1317

1318
		pwr |= SDHCI_POWER_ON;
1319

1320
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1321

1322 1323
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1324

1325 1326 1327 1328 1329 1330 1331
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1332 1333
}

1334 1335 1336 1337 1338 1339 1340 1341 1342
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1343
	int present;
1344 1345 1346 1347
	unsigned long flags;

	host = mmc_priv(mmc);

1348 1349
	sdhci_runtime_pm_get(host);

1350 1351
	/* Firstly check card presence */
	present = sdhci_do_get_cd(host);
1352

1353 1354 1355 1356
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1357
#ifndef SDHCI_USE_LEDS_CLASS
1358
	sdhci_activate_led(host);
1359
#endif
1360 1361 1362 1363 1364 1365

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1366 1367 1368 1369 1370
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1371 1372 1373

	host->mrq = mrq;

1374
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1375
		host->mrq->cmd->error = -ENOMEDIUM;
1376
		tasklet_schedule(&host->finish_tasklet);
1377
	} else {
1378
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1379 1380 1381
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1382
	}
1383

1384
	mmiowb();
1385 1386 1387
	spin_unlock_irqrestore(&host->lock, flags);
}

1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1428 1429
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1430 1431 1432 1433
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1434
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1435 1436 1437
{
	unsigned long flags;
	u8 ctrl;
1438
	struct mmc_host *mmc = host->mmc;
1439 1440 1441

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1442 1443
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1444 1445
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1446
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1447 1448
		return;
	}
P
Pierre Ossman 已提交
1449

1450 1451 1452 1453 1454
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1455
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1456
		sdhci_reinit(host);
1457 1458
	}

1459
	if (host->version >= SDHCI_SPEC_300 &&
1460 1461
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1462 1463
		sdhci_enable_preset_value(host, false);

1464
	if (!ios->clock || ios->clock != host->clock) {
1465
		host->ops->set_clock(host, ios->clock);
1466
		host->clock = ios->clock;
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1479
	}
1480

1481
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1482

1483 1484 1485
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1486
	host->ops->set_bus_width(host, ios->bus_width);
1487

1488
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1489

1490 1491 1492
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1493 1494 1495 1496
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1497
	if (host->version >= SDHCI_SPEC_300) {
1498 1499 1500
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1501 1502
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1503
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1504
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1505 1506
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1507
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1508
			ctrl |= SDHCI_CTRL_HISPD;
1509

1510
		if (!host->preset_enabled) {
1511
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1512 1513 1514 1515
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1516
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1517 1518 1519
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1520 1521
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1522 1523
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1524 1525 1526 1527 1528 1529 1530
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
				pr_warn("%s: invalid driver type, default to "
					"driver type B\n", mmc_hostname(mmc));
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1531 1532

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1549
			host->ops->set_clock(host, host->clock);
1550
		}
1551 1552 1553 1554 1555 1556

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1557
		host->ops->set_uhs_signaling(host, ios->timing);
1558
		host->timing = ios->timing;
1559

1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1574
		/* Re-enable SD Clock */
1575
		host->ops->set_clock(host, host->clock);
1576 1577
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1578

1579 1580 1581 1582 1583
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1584
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1585
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1586

1587
	mmiowb();
1588 1589 1590
	spin_unlock_irqrestore(&host->lock, flags);
}

1591 1592 1593 1594 1595 1596 1597 1598 1599
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1600 1601 1602 1603 1604 1605 1606
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1607 1608
	/* If nonremovable, assume that the card is always present. */
	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
1609 1610
		return 1;

1611 1612 1613 1614
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1615 1616 1617
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

1618 1619 1620 1621
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1637
static int sdhci_check_ro(struct sdhci_host *host)
1638 1639
{
	unsigned long flags;
1640
	int is_readonly;
1641 1642 1643

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1644
	if (host->flags & SDHCI_DEVICE_DEAD)
1645 1646 1647
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1648
	else
1649 1650
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1651 1652 1653

	spin_unlock_irqrestore(&host->lock, flags);

1654 1655 1656
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1657 1658
}

1659 1660
#define SAMPLE_COUNT	5

1661
static int sdhci_do_get_ro(struct sdhci_host *host)
1662 1663 1664 1665
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1666
		return sdhci_check_ro(host);
1667 1668 1669

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1670
		if (sdhci_check_ro(host)) {
1671 1672 1673 1674 1675 1676 1677 1678
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1679 1680 1681 1682 1683 1684 1685 1686
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1687
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1688
{
1689 1690
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1691

1692 1693 1694 1695 1696
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1697

1698 1699
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1700
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1701
		if (enable)
1702
			host->ier |= SDHCI_INT_CARD_INT;
1703
		else
1704 1705 1706 1707
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1708 1709
		mmiowb();
	}
1710 1711 1712 1713 1714 1715
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1716

1717 1718
	sdhci_runtime_pm_get(host);

1719
	spin_lock_irqsave(&host->lock, flags);
1720 1721 1722 1723 1724
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1725
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1726
	spin_unlock_irqrestore(&host->lock, flags);
1727 1728

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1729 1730
}

1731
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1732
						struct mmc_ios *ios)
1733
{
1734
	struct mmc_host *mmc = host->mmc;
1735
	u16 ctrl;
1736
	int ret;
1737

1738 1739 1740 1741 1742 1743
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1744

1745 1746
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1747
	switch (ios->signal_voltage) {
1748 1749 1750 1751
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1752

1753 1754 1755
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1756
			if (ret) {
J
Joe Perches 已提交
1757 1758
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1759 1760 1761 1762 1763
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1764

1765 1766 1767 1768
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1769

J
Joe Perches 已提交
1770 1771
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1772 1773 1774

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1775 1776
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1777 1778
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1779 1780
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1781 1782 1783
				return -EIO;
			}
		}
1784 1785 1786 1787 1788

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1789 1790
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1791

1792 1793 1794 1795
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1796 1797 1798 1799
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1800

J
Joe Perches 已提交
1801 1802
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1803

1804 1805
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1806 1807 1808
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1809
			if (ret) {
J
Joe Perches 已提交
1810 1811
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1812
				return -EIO;
1813 1814
			}
		}
1815
		return 0;
1816
	default:
1817 1818
		/* No signal voltage switch required */
		return 0;
1819
	}
1820 1821
}

1822
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1823
	struct mmc_ios *ios)
1824 1825 1826 1827 1828 1829 1830
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1831
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1832 1833 1834 1835
	sdhci_runtime_pm_put(host);
	return err;
}

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1861
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1862
{
1863
	struct sdhci_host *host = mmc_priv(mmc);
1864 1865 1866
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1867
	unsigned long flags;
1868
	unsigned int tuning_count = 0;
1869
	bool hs400_tuning;
1870

1871
	sdhci_runtime_pm_get(host);
1872
	spin_lock_irqsave(&host->lock, flags);
1873

1874 1875 1876
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1877 1878 1879
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1880
	/*
1881 1882
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1883
	 * Capabilities register.
1884 1885
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1886
	 */
1887
	switch (host->timing) {
1888
	/* HS400 tuning is done in HS200 mode */
1889
	case MMC_TIMING_MMC_HS400:
1890 1891 1892
		err = -EINVAL;
		goto out_unlock;

1893
	case MMC_TIMING_MMC_HS200:
1894 1895 1896 1897 1898 1899 1900 1901
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1912
		goto out_unlock;
1913 1914
	}

1915
	if (host->ops->platform_execute_tuning) {
1916
		spin_unlock_irqrestore(&host->lock, flags);
1917 1918 1919 1920 1921
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1922 1923
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1924 1925
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1938 1939
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1940 1941 1942 1943 1944 1945 1946

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1947
		struct mmc_request mrq = {NULL};
1948

1949
		cmd.opcode = opcode;
1950 1951 1952 1953 1954 1955
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1956 1957 1958
		if (tuning_loop_counter-- == 0)
			break;

1959 1960 1961 1962 1963 1964 1965 1966
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1992
		spin_unlock_irqrestore(&host->lock, flags);
1993 1994 1995 1996
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1997
		spin_lock_irqsave(&host->lock, flags);
1998 1999

		if (!host->tuning_done) {
2000
			pr_info(DRIVER_NAME ": Timeout waiting for "
2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2016 2017 2018 2019

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2020 2021 2022 2023 2024 2025
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2026
	if (tuning_loop_counter < 0) {
2027 2028
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2029 2030 2031 2032 2033
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2034
		err = -EIO;
2035 2036 2037
	}

out:
2038
	if (tuning_count) {
2039 2040 2041 2042 2043 2044 2045 2046
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2047 2048
	}

2049
	host->mmc->retune_period = err ? 0 : tuning_count;
2050

2051 2052
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2053
out_unlock:
2054
	spin_unlock_irqrestore(&host->lock, flags);
2055
	sdhci_runtime_pm_put(host);
2056 2057 2058 2059

	return err;
}

2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2072 2073

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2074 2075 2076 2077 2078 2079 2080 2081 2082
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2083 2084 2085 2086 2087 2088 2089 2090
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2091
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2092 2093 2094 2095 2096 2097 2098

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2099
	}
2100 2101
}

2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (data->host_cookie)
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
					 data->flags & MMC_DATA_WRITE ?
					 DMA_TO_DEVICE : DMA_FROM_DEVICE);
		mrq->data->host_cookie = 0;
	}
}

static int sdhci_pre_dma_transfer(struct sdhci_host *host,
				       struct mmc_data *data,
				       struct sdhci_host_next *next)
{
	int sg_count;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
		pr_debug(DRIVER_NAME "[%s] invalid cookie: %d, next-cookie %d\n",
			__func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
	if (next ||
	    (!next && data->host_cookie != host->next_data.cookie)) {
		sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg,
				     data->sg_len,
				     data->flags & MMC_DATA_WRITE ?
				     DMA_TO_DEVICE : DMA_FROM_DEVICE);

	} else {
		sg_count = host->next_data.sg_count;
		host->next_data.sg_count = 0;
	}


	if (sg_count == 0)
		return -EINVAL;

	if (next) {
		next->sg_count = sg_count;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->sg_count = sg_count;

	return sg_count;
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return;
	}

	if (host->flags & SDHCI_REQ_USE_DMA)
		if (sdhci_pre_dma_transfer(host,
					mrq->data,
					&host->next_data) < 0)
			mrq->data->host_cookie = 0;
}

2173
static void sdhci_card_event(struct mmc_host *mmc)
2174
{
2175
	struct sdhci_host *host = mmc_priv(mmc);
2176
	unsigned long flags;
2177
	int present;
2178

2179 2180 2181 2182
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2183 2184
	present = sdhci_do_get_cd(host);

2185 2186
	spin_lock_irqsave(&host->lock, flags);

2187
	/* Check host->mrq first in case we are runtime suspended */
2188
	if (host->mrq && !present) {
2189
		pr_err("%s: Card removed during transfer!\n",
2190
			mmc_hostname(host->mmc));
2191
		pr_err("%s: Resetting controller.\n",
2192
			mmc_hostname(host->mmc));
2193

2194 2195
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2196

2197 2198
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2199 2200 2201
	}

	spin_unlock_irqrestore(&host->lock, flags);
2202 2203 2204 2205
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2206 2207
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2208
	.set_ios	= sdhci_set_ios,
2209
	.get_cd		= sdhci_get_cd,
2210 2211 2212 2213
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2214
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2215
	.execute_tuning			= sdhci_execute_tuning,
2216
	.select_drive_strength		= sdhci_select_drive_strength,
2217
	.card_event			= sdhci_card_event,
2218
	.card_busy	= sdhci_card_busy,
2219 2220 2221 2222 2223 2224 2225 2226
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2227 2228 2229 2230 2231 2232 2233 2234
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2235 2236
	spin_lock_irqsave(&host->lock, flags);

2237 2238 2239 2240
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2241 2242
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2243
		return;
2244
	}
2245 2246 2247 2248 2249 2250 2251 2252 2253

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2254
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2255
	    ((mrq->cmd && mrq->cmd->error) ||
2256 2257 2258 2259
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2260 2261

		/* Some controllers need this kick or reset won't work here */
2262
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2263
			/* This is to force an update */
2264
			host->ops->set_clock(host, host->clock);
2265 2266 2267

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2268 2269
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2270 2271 2272 2273 2274 2275
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2276
#ifndef SDHCI_USE_LEDS_CLASS
2277
	sdhci_deactivate_led(host);
2278
#endif
2279

2280
	mmiowb();
2281 2282 2283
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2284
	sdhci_runtime_pm_put(host);
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2297
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2298
			"interrupt.\n", mmc_hostname(host->mmc));
2299 2300 2301
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2302
			host->data->error = -ETIMEDOUT;
2303 2304 2305
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2306
				host->cmd->error = -ETIMEDOUT;
2307
			else
P
Pierre Ossman 已提交
2308
				host->mrq->cmd->error = -ETIMEDOUT;
2309 2310 2311 2312 2313

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2314
	mmiowb();
2315 2316 2317 2318 2319 2320 2321 2322 2323
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2324
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2325 2326 2327 2328
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2329
		pr_err("%s: Got command interrupt 0x%08x even "
2330 2331
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2332 2333 2334 2335
		sdhci_dumpregs(host);
		return;
	}

2336
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2337 2338 2339 2340
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2341

2342
	if (host->cmd->error) {
2343
		tasklet_schedule(&host->finish_tasklet);
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2362 2363 2364 2365
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2366
			return;
2367
		}
2368 2369 2370

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2371 2372 2373
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2374 2375 2376
	}

	if (intmask & SDHCI_INT_RESPONSE)
2377
		sdhci_finish_command(host);
2378 2379
}

2380
#ifdef CONFIG_MMC_DEBUG
2381
static void sdhci_adma_show_error(struct sdhci_host *host)
2382 2383
{
	const char *name = mmc_hostname(host->mmc);
2384
	void *desc = host->adma_table;
2385 2386 2387 2388

	sdhci_dumpregs(host);

	while (true) {
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2402

2403
		desc += host->desc_sz;
2404

2405
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2406 2407 2408 2409
			break;
	}
}
#else
2410
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2411 2412
#endif

2413 2414
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2415
	u32 command;
2416 2417
	BUG_ON(intmask == 0);

2418 2419
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2420 2421 2422
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2423 2424 2425 2426 2427 2428
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2429 2430
	if (!host->data) {
		/*
2431 2432 2433
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2434
		 */
2435
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2436 2437 2438 2439 2440
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2441
			if (intmask & SDHCI_INT_DATA_END) {
2442 2443 2444 2445 2446 2447 2448 2449 2450
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2451 2452 2453
				return;
			}
		}
2454

2455
		pr_err("%s: Got data interrupt 0x%08x even "
2456 2457
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2458 2459 2460 2461 2462 2463
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2464
		host->data->error = -ETIMEDOUT;
2465 2466 2467 2468 2469
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2470
		host->data->error = -EILSEQ;
2471
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2472
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2473
		sdhci_adma_show_error(host);
2474
		host->data->error = -EIO;
2475 2476
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2477
	}
2478

P
Pierre Ossman 已提交
2479
	if (host->data->error)
2480 2481
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2482
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2483 2484
			sdhci_transfer_pio(host);

2485 2486 2487 2488
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2489 2490 2491 2492
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2493
		 */
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2511

2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2524 2525 2526
	}
}

2527
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2528
{
2529
	irqreturn_t result = IRQ_NONE;
2530
	struct sdhci_host *host = dev_id;
2531
	u32 intmask, mask, unexpected = 0;
2532
	int max_loops = 16;
2533 2534 2535

	spin_lock(&host->lock);

2536
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2537
		spin_unlock(&host->lock);
2538
		return IRQ_NONE;
2539 2540
	}

2541
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2542
	if (!intmask || intmask == 0xffffffff) {
2543 2544 2545 2546
		result = IRQ_NONE;
		goto out;
	}

2547 2548 2549 2550 2551
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2552

2553 2554
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2555

2556 2557 2558
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2559

2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2571 2572 2573 2574 2575 2576
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2577 2578 2579

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2580 2581 2582 2583

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2584
		}
2585

2586
		if (intmask & SDHCI_INT_CMD_MASK)
2587 2588
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2589

2590 2591
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2592

2593 2594 2595
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2596

2597 2598 2599 2600 2601
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2602

2603 2604 2605 2606
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2607

2608 2609 2610 2611
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2612

2613 2614
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2615

2616 2617
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2618 2619 2620
out:
	spin_unlock(&host->lock);

2621 2622 2623 2624 2625
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2626

2627 2628 2629
	return result;
}

2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2641 2642 2643 2644 2645
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2658 2659 2660 2661 2662 2663 2664
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2680
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2681 2682 2683 2684 2685 2686 2687 2688 2689
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2690

2691
int sdhci_suspend_host(struct sdhci_host *host)
2692
{
2693 2694
	sdhci_disable_card_detection(host);

2695 2696
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2697

K
Kevin Liu 已提交
2698
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2699 2700 2701
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2702 2703 2704 2705 2706
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2707
	return 0;
2708 2709
}

2710
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2711

2712 2713
int sdhci_resume_host(struct sdhci_host *host)
{
2714
	int ret = 0;
2715

2716
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2717 2718 2719
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2720

K
Kevin Liu 已提交
2721
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2722 2723 2724
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2725 2726 2727 2728 2729 2730
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2731

2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2743

2744 2745
	sdhci_enable_card_detection(host);

2746
	return ret;
2747 2748
}

2749
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2778 2779 2780 2781
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2782 2783
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2784 2785

	spin_lock_irqsave(&host->lock, flags);
2786 2787 2788
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2789 2790
	spin_unlock_irqrestore(&host->lock, flags);

2791
	synchronize_hardirq(host->irq);
2792 2793 2794 2795 2796

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2797
	return 0;
2798 2799 2800 2801 2802 2803
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2804
	int host_flags = host->flags;
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2816
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2817 2818
	sdhci_do_set_ios(host, &host->mmc->ios);

2819 2820 2821 2822 2823 2824
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2825 2826 2827 2828 2829 2830

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2831
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2832 2833 2834 2835 2836 2837 2838
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2839
	return 0;
2840 2841 2842
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2843
#endif /* CONFIG_PM */
2844

2845 2846
/*****************************************************************************\
 *                                                                           *
2847
 * Device allocation/registration                                            *
2848 2849 2850
 *                                                                           *
\*****************************************************************************/

2851 2852
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2853 2854 2855 2856
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2857
	WARN_ON(dev == NULL);
2858

2859
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2860
	if (!mmc)
2861
		return ERR_PTR(-ENOMEM);
2862 2863 2864 2865

	host = mmc_priv(mmc);
	host->mmc = mmc;

2866 2867
	return host;
}
2868

2869
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2870

2871 2872 2873
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2874
	u32 caps[2] = {0, 0};
2875 2876
	u32 max_current_caps;
	unsigned int ocr_avail;
2877
	unsigned int override_timeout_clk;
2878
	u32 max_clk;
2879
	int ret;
2880

2881 2882 2883
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2884

2885
	mmc = host->mmc;
2886

2887 2888
	if (debug_quirks)
		host->quirks = debug_quirks;
2889 2890
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2891

2892 2893
	override_timeout_clk = host->timeout_clk;

2894
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2895

2896
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2897 2898
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2899
	if (host->version > SDHCI_SPEC_300) {
2900
		pr_err("%s: Unknown controller version (%d). "
2901
			"You may experience problems.\n", mmc_hostname(mmc),
2902
			host->version);
2903 2904
	}

2905
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2906
		sdhci_readl(host, SDHCI_CAPABILITIES);
2907

2908 2909 2910 2911
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2912

2913
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2914
		host->flags |= SDHCI_USE_SDMA;
2915
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2916
		DBG("Controller doesn't have SDMA capability\n");
2917
	else
2918
		host->flags |= SDHCI_USE_SDMA;
2919

2920
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2921
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2922
		DBG("Disabling DMA as it is marked broken\n");
2923
		host->flags &= ~SDHCI_USE_SDMA;
2924 2925
	}

2926 2927
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2928
		host->flags |= SDHCI_USE_ADMA;
2929 2930 2931 2932 2933 2934 2935

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
	if (sdhci_readl(host, SDHCI_CAPABILITIES) & SDHCI_CAN_64BIT)
		host->flags |= SDHCI_USE_64_BIT_DMA;

2946
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2947 2948
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2949
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2950
					mmc_hostname(mmc));
2951 2952
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2953
			}
2954 2955 2956
		}
	}

2957 2958 2959 2960
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2961 2962
	if (host->flags & SDHCI_USE_ADMA) {
		/*
2963 2964 2965 2966
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2967
		 */
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_64_ALIGN;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_64_ALIGN;
			host->align_mask = SDHCI_ADMA2_64_ALIGN - 1;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_32_ALIGN;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_32_ALIGN;
			host->align_mask = SDHCI_ADMA2_32_ALIGN - 1;
		}
2985
		host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
2986
						      host->adma_table_sz,
2987 2988
						      &host->adma_addr,
						      GFP_KERNEL);
2989
		host->align_buffer = kmalloc(host->align_buffer_sz, GFP_KERNEL);
2990
		if (!host->adma_table || !host->align_buffer) {
2991 2992 2993 2994 2995
			if (host->adma_table)
				dma_free_coherent(mmc_dev(mmc),
						  host->adma_table_sz,
						  host->adma_table,
						  host->adma_addr);
2996
			kfree(host->align_buffer);
J
Joe Perches 已提交
2997
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2998 2999
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3000
			host->adma_table = NULL;
3001
			host->align_buffer = NULL;
3002
		} else if (host->adma_addr & host->align_mask) {
J
Joe Perches 已提交
3003 3004
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3005
			host->flags &= ~SDHCI_USE_ADMA;
3006
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3007
					  host->adma_table, host->adma_addr);
3008
			kfree(host->align_buffer);
3009
			host->adma_table = NULL;
3010
			host->align_buffer = NULL;
3011 3012 3013
		}
	}

3014 3015 3016 3017 3018
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3019
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3020
		host->dma_mask = DMA_BIT_MASK(64);
3021
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3022
	}
3023

3024
	if (host->version >= SDHCI_SPEC_300)
3025
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
3026 3027
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3028
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
3029 3030
			>> SDHCI_CLOCK_BASE_SHIFT;

3031
	host->max_clk *= 1000000;
3032 3033
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3034
		if (!host->ops->get_max_clock) {
3035
			pr_err("%s: Hardware doesn't specify base clock "
3036 3037 3038 3039
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
3040
	}
3041

3042
	host->next_data.cookie = 1;
3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3059 3060 3061 3062
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
3063 3064
	max_clk = host->max_clk;

3065
	if (host->ops->get_min_clock)
3066
		mmc->f_min = host->ops->get_min_clock(host);
3067 3068 3069
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3070
			max_clk = host->max_clk * host->clk_mul;
3071 3072 3073
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3074
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3075

3076 3077 3078
	if (!mmc->f_max || (mmc->f_max && (mmc->f_max > max_clk)))
		mmc->f_max = max_clk;

3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3091 3092
		}

3093 3094
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3095

3096
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3097
			host->ops->get_max_timeout_count(host) : 1 << 27;
3098 3099
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3100

3101 3102 3103
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

3104
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3105
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3106 3107 3108

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3109

3110
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3111
	if ((host->version >= SDHCI_SPEC_300) &&
3112
	    ((host->flags & SDHCI_USE_ADMA) ||
3113 3114
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3115 3116 3117 3118 3119 3120
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3121 3122 3123 3124 3125 3126 3127
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3128
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3129
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3130

3131 3132 3133
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3134
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3135
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3136

3137
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3138 3139
	    !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
	    IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
3140 3141
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3142 3143 3144 3145
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3146
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3147 3148 3149 3150
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3151 3152 3153
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3154 3155 3156
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3157
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3158
		}
3159
	}
3160

3161 3162 3163 3164
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3165 3166 3167
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3168 3169 3170
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3171
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3172
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3173 3174 3175
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3176
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3177
			mmc->caps2 |= MMC_CAP2_HS200;
3178
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3179 3180
		mmc->caps |= MMC_CAP_UHS_SDR50;

3181 3182 3183 3184
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3185 3186 3187 3188 3189 3190
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3191 3192
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3193 3194
		mmc->caps |= MMC_CAP_UHS_DDR50;

3195
	/* Does the host need tuning for SDR50? */
3196 3197 3198
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3199
	/* Does the host need tuning for SDR104 / HS200? */
3200
	if (mmc->caps2 & MMC_CAP2_HS200)
3201
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3202

3203 3204 3205 3206 3207 3208 3209 3210
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3226
	ocr_avail = 0;
3227

3228 3229 3230 3231 3232 3233 3234 3235
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3236
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3237
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3251 3252

	if (caps[0] & SDHCI_CAN_VDD_330) {
3253
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3254

A
Aaron Lu 已提交
3255
		mmc->max_current_330 = ((max_current_caps &
3256 3257 3258 3259 3260
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3261
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3262

A
Aaron Lu 已提交
3263
		mmc->max_current_300 = ((max_current_caps &
3264 3265 3266 3267 3268
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3269 3270
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3271
		mmc->max_current_180 = ((max_current_caps &
3272 3273 3274 3275 3276
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3277 3278 3279 3280 3281
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3282
	if (mmc->ocr_avail)
3283
		ocr_avail = mmc->ocr_avail;
3284

3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3297 3298

	if (mmc->ocr_avail == 0) {
3299
		pr_err("%s: Hardware doesn't report any "
3300
			"support voltages.\n", mmc_hostname(mmc));
3301
		return -ENODEV;
3302 3303
	}

3304 3305 3306
	spin_lock_init(&host->lock);

	/*
3307 3308
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3309
	 */
3310
	if (host->flags & SDHCI_USE_ADMA)
3311
		mmc->max_segs = SDHCI_MAX_SEGS;
3312
	else if (host->flags & SDHCI_USE_SDMA)
3313
		mmc->max_segs = 1;
3314
	else /* PIO */
3315
		mmc->max_segs = SDHCI_MAX_SEGS;
3316 3317

	/*
3318 3319 3320
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3321
	 */
3322
	mmc->max_req_size = 524288;
3323 3324 3325

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3326 3327
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3328
	 */
3329 3330 3331 3332 3333 3334
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3335
		mmc->max_seg_size = mmc->max_req_size;
3336
	}
3337

3338 3339 3340 3341
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3342 3343 3344
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3345
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3346 3347
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3348 3349
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3350 3351 3352 3353 3354
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3355

3356 3357 3358
	/*
	 * Maximum block count.
	 */
3359
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3360

3361 3362 3363 3364 3365 3366
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3367
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3368

3369
	init_waitqueue_head(&host->buf_ready_int);
3370

3371 3372
	sdhci_init(host, 0);

3373 3374
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3375 3376 3377
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3378
		goto untasklet;
3379
	}
3380 3381 3382 3383 3384

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3385
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3386 3387 3388
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3389 3390 3391 3392
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3393
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3394 3395 3396
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3397
		goto reset;
3398
	}
3399 3400
#endif

3401 3402
	mmiowb();

3403 3404
	mmc_add_host(mmc);

3405
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3406
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3407 3408
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3409
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3410

3411 3412
	sdhci_enable_card_detection(host);

3413 3414
	return 0;

3415
#ifdef SDHCI_USE_LEDS_CLASS
3416
reset:
3417
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3418 3419
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3420 3421
	free_irq(host->irq, host);
#endif
3422
untasklet:
3423 3424 3425 3426 3427
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3428
EXPORT_SYMBOL_GPL(sdhci_add_host);
3429

P
Pierre Ossman 已提交
3430
void sdhci_remove_host(struct sdhci_host *host, int dead)
3431
{
3432
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3433 3434 3435 3436 3437 3438 3439 3440
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3441
			pr_err("%s: Controller removed during "
3442
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3443 3444 3445 3446 3447 3448 3449 3450

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3451 3452
	sdhci_disable_card_detection(host);

3453
	mmc_remove_host(mmc);
3454

3455
#ifdef SDHCI_USE_LEDS_CLASS
3456 3457 3458
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3459
	if (!dead)
3460
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3461

3462 3463
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3464 3465 3466 3467 3468
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3469

3470 3471
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3472

3473
	if (host->adma_table)
3474
		dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3475
				  host->adma_table, host->adma_addr);
3476 3477
	kfree(host->align_buffer);

3478
	host->adma_table = NULL;
3479
	host->align_buffer = NULL;
3480 3481
}

3482
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3483

3484
void sdhci_free_host(struct sdhci_host *host)
3485
{
3486
	mmc_free_host(host->mmc);
3487 3488
}

3489
EXPORT_SYMBOL_GPL(sdhci_free_host);
3490 3491 3492 3493 3494 3495 3496 3497 3498

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3499
	pr_info(DRIVER_NAME
3500
		": Secure Digital Host Controller Interface driver\n");
3501
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3502

3503
	return 0;
3504 3505 3506 3507 3508 3509 3510 3511 3512
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3513
module_param(debug_quirks, uint, 0444);
3514
module_param(debug_quirks2, uint, 0444);
3515

3516
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3517
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3518
MODULE_LICENSE("GPL");
3519

3520
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3521
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");