i915_gem_gtt.c 93.5 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33
#include "i915_trace.h"
#include "intel_drv.h"
34
#include "intel_frontbuffer.h"
35

36 37
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
74 75 76
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

99 100 101
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

102 103 104
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
105
const struct i915_ggtt_view i915_ggtt_view_rotated = {
106
	.type = I915_GGTT_VIEW_ROTATED,
107
};
108

109 110
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
111
{
112 113
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
114
	bool has_full_48bit_ppgtt;
115

116 117 118
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
119

120 121 122 123 124
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
125

126 127 128
	if (!has_aliasing_ppgtt)
		return 0;

129 130 131 132
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
133
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
134 135 136 137 138
		return 0;

	if (enable_ppgtt == 1)
		return 1;

139
	if (enable_ppgtt == 2 && has_full_ppgtt)
140 141
		return 2;

142 143 144
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

145 146
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
147
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
148
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
149
		return 0;
150 151 152
	}
#endif

153
	/* Early VLV doesn't have this */
154
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
155 156 157 158
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

159
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
160
		return has_full_48bit_ppgtt ? 3 : 2;
161 162
	else
		return has_aliasing_ppgtt ? 1 : 0;
163 164
}

165 166 167
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
168 169 170
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
171
	vma->pages = vma->obj->mm.pages;
172

173 174 175 176
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

177
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
178
				cache_level, pte_flags);
179 180

	return 0;
181 182 183 184 185 186
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
187
			     vma->size);
188
}
189

190
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
191
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
192
{
193
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
194
	pte |= addr;
195 196 197

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
198
		pte |= PPAT_UNCACHED_INDEX;
199 200 201 202 203 204 205 206 207
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
208 209 210
	return pte;
}

211 212
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
213
{
214
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
215 216 217 218 219 220 221 222
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

223 224 225
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

226 227
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
228
				 u32 unused)
229
{
230
	gen6_pte_t pte = GEN6_PTE_VALID;
231
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
232 233

	switch (level) {
234 235 236 237 238 239 240 241
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
242
		MISSING_CASE(level);
243 244 245 246 247
	}

	return pte;
}

248 249
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
250
				 u32 unused)
251
{
252
	gen6_pte_t pte = GEN6_PTE_VALID;
253 254 255 256 257
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
258 259 260 261 262
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
263
		pte |= GEN6_PTE_UNCACHED;
264 265
		break;
	default:
266
		MISSING_CASE(level);
267 268
	}

269 270 271
	return pte;
}

272 273
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
274
				 u32 flags)
275
{
276
	gen6_pte_t pte = GEN6_PTE_VALID;
277 278
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

279 280
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
281 282 283 284 285 286 287

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

288 289
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
290
				 u32 unused)
291
{
292
	gen6_pte_t pte = GEN6_PTE_VALID;
293
	pte |= HSW_PTE_ADDR_ENCODE(addr);
294 295

	if (level != I915_CACHE_NONE)
296
		pte |= HSW_WB_LLC_AGE3;
297 298 299 300

	return pte;
}

301 302
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
303
				  u32 unused)
304
{
305
	gen6_pte_t pte = GEN6_PTE_VALID;
306 307
	pte |= HSW_PTE_ADDR_ENCODE(addr);

308 309 310 311
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
312
		pte |= HSW_WT_ELLC_LLC_AGE3;
313 314
		break;
	default:
315
		pte |= HSW_WB_ELLC_LLC_AGE3;
316 317
		break;
	}
318 319 320 321

	return pte;
}

322
static int __setup_page_dma(struct drm_i915_private *dev_priv,
323
			    struct i915_page_dma *p, gfp_t flags)
324
{
325
	struct device *kdev = &dev_priv->drm.pdev->dev;
326

327
	p->page = alloc_page(flags);
328 329
	if (!p->page)
		return -ENOMEM;
330

331
	p->daddr = dma_map_page(kdev,
332
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
333

334
	if (dma_mapping_error(kdev, p->daddr)) {
335 336 337
		__free_page(p->page);
		return -EINVAL;
	}
338 339

	return 0;
340 341
}

342 343
static int setup_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p)
344
{
345
	return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
346 347
}

348 349
static void cleanup_page_dma(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p)
350
{
351
	struct pci_dev *pdev = dev_priv->drm.pdev;
D
David Weinehall 已提交
352

353
	if (WARN_ON(!p->page))
354
		return;
355

D
David Weinehall 已提交
356
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
357 358 359 360
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

361
static void *kmap_page_dma(struct i915_page_dma *p)
362
{
363 364
	return kmap_atomic(p->page);
}
365

366 367 368
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
369
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
370
{
371 372 373
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
374
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
375 376 377 378 379
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

380
#define kmap_px(px) kmap_page_dma(px_base(px))
381
#define kunmap_px(ppgtt, vaddr) \
382
		kunmap_page_dma((ppgtt)->base.i915, (vaddr))
383

384 385
#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
386 387 388
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
389

390 391
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
392 393 394 395 396 397 398
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

399
	kunmap_page_dma(dev_priv, vaddr);
400 401
}

402 403
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
404 405 406 407 408
{
	uint64_t v = val32;

	v = v << 32 | val32;

409
	fill_page_dma(dev_priv, p, v);
410 411
}

412
static int
413
setup_scratch_page(struct drm_i915_private *dev_priv,
414 415
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
416
{
417
	return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
418 419
}

420
static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
421
				 struct i915_page_dma *scratch)
422
{
423
	cleanup_page_dma(dev_priv, scratch);
424 425
}

426
static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
427
{
428
	struct i915_page_table *pt;
429
	const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
430
	int ret = -ENOMEM;
431 432 433 434 435

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

436 437 438 439 440 441
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

442
	ret = setup_px(dev_priv, pt);
443
	if (ret)
444
		goto fail_page_m;
445 446

	return pt;
447

448
fail_page_m:
449 450 451 452 453
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
454 455
}

456 457
static void free_pt(struct drm_i915_private *dev_priv,
		    struct i915_page_table *pt)
458
{
459
	cleanup_px(dev_priv, pt);
460 461 462 463 464 465 466 467 468
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

469
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
470
				      I915_CACHE_LLC);
471

472
	fill_px(vm->i915, pt, scratch_pte);
473 474 475 476 477 478 479
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

480
	WARN_ON(vm->scratch_page.daddr == 0);
481

482
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
483
				     I915_CACHE_LLC, 0);
484

485
	fill32_px(vm->i915, pt, scratch_pte);
486 487
}

488
static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
489
{
490
	struct i915_page_directory *pd;
491
	int ret = -ENOMEM;
492 493 494 495 496

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

497 498 499
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
500
		goto fail_bitmap;
501

502
	ret = setup_px(dev_priv, pd);
503
	if (ret)
504
		goto fail_page_m;
505

506
	return pd;
507

508
fail_page_m:
509
	kfree(pd->used_pdes);
510
fail_bitmap:
511 512 513
	kfree(pd);

	return ERR_PTR(ret);
514 515
}

516 517
static void free_pd(struct drm_i915_private *dev_priv,
		    struct i915_page_directory *pd)
518 519
{
	if (px_page(pd)) {
520
		cleanup_px(dev_priv, pd);
521 522 523 524 525 526 527 528 529 530 531 532
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

533
	fill_px(vm->i915, pd, scratch_pde);
534 535
}

536
static int __pdp_init(struct drm_i915_private *dev_priv,
537 538
		      struct i915_page_directory_pointer *pdp)
{
539
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

567
static struct
568
i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
569 570 571 572
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

573
	WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
574 575 576 577 578

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

579
	ret = __pdp_init(dev_priv, pdp);
580 581 582
	if (ret)
		goto fail_bitmap;

583
	ret = setup_px(dev_priv, pdp);
584 585 586 587 588 589 590 591 592 593 594 595 596
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

597
static void free_pdp(struct drm_i915_private *dev_priv,
598 599 600
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
601 602
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		cleanup_px(dev_priv, pdp);
603 604 605 606
		kfree(pdp);
	}
}

607 608 609 610 611 612 613
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

614
	fill_px(vm->i915, pdp, scratch_pdpe);
615 616 617 618 619 620 621 622 623 624
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

625
	fill_px(vm->i915, pml4, scratch_pml4e);
626 627
}

628
static void
629 630 631 632
gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
		struct i915_page_directory_pointer *pdp,
		struct i915_page_directory *pd,
		int index)
633 634 635
{
	gen8_ppgtt_pdpe_t *page_directorypo;

636
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

652
	WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
653 654
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
655 656
}

657
/* Broadwell Page Directory Pointer Descriptors */
658
static int gen8_write_pdp(struct drm_i915_gem_request *req,
659 660
			  unsigned entry,
			  dma_addr_t addr)
661
{
662
	struct intel_ring *ring = req->ring;
663
	struct intel_engine_cs *engine = req->engine;
664 665 666 667
	int ret;

	BUG_ON(entry >= 4);

668
	ret = intel_ring_begin(req, 6);
669 670 671
	if (ret)
		return ret;

672 673 674 675 676 677 678
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
679 680 681 682

	return 0;
}

683 684
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
685
{
686
	int i, ret;
687

688
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
689 690
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

691
		ret = gen8_write_pdp(req, i, pd_daddr);
692 693
		if (ret)
			return ret;
694
	}
B
Ben Widawsky 已提交
695

696
	return 0;
697 698
}

699 700 701 702 703 704
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

705 706 707 708 709 710 711
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
712
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
713 714
}

715 716 717 718
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
719 720 721
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
722
{
723
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
724
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
725 726
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
727
	gen8_pte_t *pt_vaddr;
728 729
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
730

731
	if (WARN_ON(!px_page(pt)))
732
		return false;
733

M
Mika Kuoppala 已提交
734 735 736
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
737

738
	if (bitmap_empty(pt->used_ptes, GEN8_PTES))
739 740
		return true;

741 742
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
743 744
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
745

746
	kunmap_px(ppgtt, pt_vaddr);
747 748

	return false;
749
}
750

751 752 753 754
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
755 756 757 758
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
759
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
760 761
	struct i915_page_table *pt;
	uint64_t pde;
762 763 764
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
765 766

	gen8_for_each_pde(pt, pd, start, length, pde) {
767
		if (WARN_ON(!pd->page_table[pde]))
768
			break;
769

770 771 772 773 774
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
775
			free_pt(vm->i915, pt);
776 777 778
		}
	}

779
	if (bitmap_empty(pd->used_pdes, I915_PDES))
780 781 782
		return true;

	return false;
783
}
784

785 786 787 788
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
789 790 791 792
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
793
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
794 795
	struct i915_page_directory *pd;
	uint64_t pdpe;
796 797 798
	gen8_ppgtt_pdpe_t *pdpe_vaddr;
	gen8_ppgtt_pdpe_t scratch_pdpe =
		gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
799

800 801 802
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
803

804 805
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
806
			if (USES_FULL_48BIT_PPGTT(dev_priv)) {
807 808 809 810
				pdpe_vaddr = kmap_px(pdp);
				pdpe_vaddr[pdpe] = scratch_pdpe;
				kunmap_px(ppgtt, pdpe_vaddr);
			}
811
			free_pd(vm->i915, pd);
812 813 814
		}
	}

815 816
	mark_tlbs_dirty(ppgtt);

817
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
818 819 820
		return true;

	return false;
821
}
822

823 824 825 826
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
827 828 829 830 831
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
832
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
833 834
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
835 836 837 838
	gen8_ppgtt_pml4e_t *pml4e_vaddr;
	gen8_ppgtt_pml4e_t scratch_pml4e =
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC);

839
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
840

841 842 843
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
844

845 846 847 848 849
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
			pml4e_vaddr = kmap_px(pml4);
			pml4e_vaddr[pml4e] = scratch_pml4e;
			kunmap_px(ppgtt, pml4e_vaddr);
850
			free_pdp(vm->i915, pdp);
851
		}
852 853 854
	}
}

855
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
856
				   uint64_t start, uint64_t length)
857
{
858
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
859

860
	if (USES_FULL_48BIT_PPGTT(vm->i915))
861 862 863
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
864 865 866 867 868
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
869
			      struct sg_page_iter *sg_iter,
870 871 872
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
873
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
874
	gen8_pte_t *pt_vaddr;
875 876 877
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
878

879
	pt_vaddr = NULL;
880

881
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
882
		if (pt_vaddr == NULL) {
883
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
884
			struct i915_page_table *pt = pd->page_table[pde];
885
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
886
		}
887

888
		pt_vaddr[pte] =
889
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
890
					cache_level);
891
		if (++pte == GEN8_PTES) {
892
			kunmap_px(ppgtt, pt_vaddr);
893
			pt_vaddr = NULL;
894
			if (++pde == I915_PDES) {
895
				if (++pdpe == I915_PDPES_PER_PDP(vm->i915))
896
					break;
897 898 899
				pde = 0;
			}
			pte = 0;
900 901
		}
	}
902 903 904

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
905 906
}

907 908 909 910 911 912
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
913
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
914
	struct sg_page_iter sg_iter;
915

916
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
917

918
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
919 920 921 922
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
923
		uint64_t pml4e;
924 925
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

926
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
927 928 929 930
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
931 932
}

933
static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
934
				  struct i915_page_directory *pd)
935 936 937
{
	int i;

938
	if (!px_page(pd))
939 940
		return;

941
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
942 943
		if (WARN_ON(!pd->page_table[i]))
			continue;
944

945
		free_pt(dev_priv, pd->page_table[i]);
946 947
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
948 949
}

950 951
static int gen8_init_scratch(struct i915_address_space *vm)
{
952
	struct drm_i915_private *dev_priv = vm->i915;
953
	int ret;
954

955
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
956 957
	if (ret)
		return ret;
958

959
	vm->scratch_pt = alloc_pt(dev_priv);
960
	if (IS_ERR(vm->scratch_pt)) {
961 962
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
963 964
	}

965
	vm->scratch_pd = alloc_pd(dev_priv);
966
	if (IS_ERR(vm->scratch_pd)) {
967 968
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
969 970
	}

971 972
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		vm->scratch_pdp = alloc_pdp(dev_priv);
973
		if (IS_ERR(vm->scratch_pdp)) {
974 975
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
976 977 978
		}
	}

979 980
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
981
	if (USES_FULL_48BIT_PPGTT(dev_priv))
982
		gen8_initialize_pdp(vm, vm->scratch_pdp);
983 984

	return 0;
985 986

free_pd:
987
	free_pd(dev_priv, vm->scratch_pd);
988
free_pt:
989
	free_pt(dev_priv, vm->scratch_pt);
990
free_scratch_page:
991
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
992 993

	return ret;
994 995
}

996 997 998
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
999
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1000 1001
	int i;

1002
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1003 1004
		u64 daddr = px_dma(&ppgtt->pml4);

1005 1006
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1007 1008 1009 1010 1011 1012 1013

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1014 1015
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1027 1028
static void gen8_free_scratch(struct i915_address_space *vm)
{
1029
	struct drm_i915_private *dev_priv = vm->i915;
1030

1031 1032 1033 1034 1035
	if (USES_FULL_48BIT_PPGTT(dev_priv))
		free_pdp(dev_priv, vm->scratch_pdp);
	free_pd(dev_priv, vm->scratch_pd);
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1036 1037
}

1038
static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
1039
				    struct i915_page_directory_pointer *pdp)
1040 1041 1042
{
	int i;

1043
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
1044
		if (WARN_ON(!pdp->page_directory[i]))
1045 1046
			continue;

1047 1048
		gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
		free_pd(dev_priv, pdp->page_directory[i]);
1049
	}
1050

1051
	free_pdp(dev_priv, pdp);
1052 1053 1054 1055
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
1056
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1057 1058 1059 1060 1061 1062
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1063
		gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
1064 1065
	}

1066
	cleanup_px(dev_priv, &ppgtt->pml4);
1067 1068 1069 1070
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1071
	struct drm_i915_private *dev_priv = vm->i915;
1072
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1073

1074
	if (intel_vgpu_active(dev_priv))
1075 1076
		gen8_ppgtt_notify_vgt(ppgtt, false);

1077 1078
	if (!USES_FULL_48BIT_PPGTT(dev_priv))
		gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
1079 1080
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1081

1082
	gen8_free_scratch(vm);
1083 1084
}

1085 1086
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1087 1088
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1089
 * @start:	Starting virtual address to begin allocations.
1090
 * @length:	Size of the allocations.
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1103
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1104
				     struct i915_page_directory *pd,
1105
				     uint64_t start,
1106 1107
				     uint64_t length,
				     unsigned long *new_pts)
1108
{
1109
	struct drm_i915_private *dev_priv = vm->i915;
1110
	struct i915_page_table *pt;
1111
	uint32_t pde;
1112

1113
	gen8_for_each_pde(pt, pd, start, length, pde) {
1114
		/* Don't reallocate page tables */
1115
		if (test_bit(pde, pd->used_pdes)) {
1116
			/* Scratch is never allocated this way */
1117
			WARN_ON(pt == vm->scratch_pt);
1118 1119 1120
			continue;
		}

1121
		pt = alloc_pt(dev_priv);
1122
		if (IS_ERR(pt))
1123 1124
			goto unwind_out;

1125
		gen8_initialize_pt(vm, pt);
1126
		pd->page_table[pde] = pt;
1127
		__set_bit(pde, new_pts);
1128
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1129 1130
	}

1131
	return 0;
1132 1133

unwind_out:
1134
	for_each_set_bit(pde, new_pts, I915_PDES)
1135
		free_pt(dev_priv, pd->page_table[pde]);
1136

B
Ben Widawsky 已提交
1137
	return -ENOMEM;
1138 1139
}

1140 1141
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1142
 * @vm:	Master vm structure.
1143 1144
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1145 1146
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1163 1164 1165 1166 1167 1168
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1169
{
1170
	struct drm_i915_private *dev_priv = vm->i915;
1171
	struct i915_page_directory *pd;
1172
	uint32_t pdpe;
1173
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1174

1175
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1176

1177
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1178
		if (test_bit(pdpe, pdp->used_pdpes))
1179
			continue;
1180

1181
		pd = alloc_pd(dev_priv);
1182
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1183
			goto unwind_out;
1184

1185
		gen8_initialize_pd(vm, pd);
1186
		pdp->page_directory[pdpe] = pd;
1187
		__set_bit(pdpe, new_pds);
1188
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1189 1190
	}

1191
	return 0;
B
Ben Widawsky 已提交
1192 1193

unwind_out:
1194
	for_each_set_bit(pdpe, new_pds, pdpes)
1195
		free_pd(dev_priv, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1196 1197

	return -ENOMEM;
1198 1199
}

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
1223
	struct drm_i915_private *dev_priv = vm->i915;
1224 1225 1226 1227 1228
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1229
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1230
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1231
			pdp = alloc_pdp(dev_priv);
1232 1233 1234
			if (IS_ERR(pdp))
				goto unwind_out;

1235
			gen8_initialize_pdp(vm, pdp);
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1249
		free_pdp(dev_priv, pml4->pdps[pml4e]);
1250 1251 1252 1253

	return -ENOMEM;
}

1254
static void
1255
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1266
					 unsigned long **new_pts,
1267
					 uint32_t pdpes)
1268 1269
{
	unsigned long *pds;
1270
	unsigned long *pts;
1271

1272
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1273 1274 1275
	if (!pds)
		return -ENOMEM;

1276 1277 1278 1279
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1280 1281 1282 1283 1284 1285 1286

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1287
	free_gen8_temp_bitmaps(pds, pts);
1288 1289 1290
	return -ENOMEM;
}

1291 1292 1293 1294
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1295
{
1296
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1297
	unsigned long *new_page_dirs, *new_page_tables;
1298
	struct drm_i915_private *dev_priv = vm->i915;
1299
	struct i915_page_directory *pd;
1300 1301
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1302
	uint32_t pdpe;
1303
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1304 1305
	int ret;

1306
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1307 1308 1309
	if (ret)
		return ret;

1310
	/* Do the allocations first so we can easily bail out */
1311 1312
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1313
	if (ret) {
1314
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1315 1316 1317 1318
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1319
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1320
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1321
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1322 1323 1324 1325
		if (ret)
			goto err_out;
	}

1326 1327 1328
	start = orig_start;
	length = orig_length;

1329 1330
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1331
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1332
		gen8_pde_t *const page_directory = kmap_px(pd);
1333
		struct i915_page_table *pt;
1334
		uint64_t pd_len = length;
1335 1336 1337
		uint64_t pd_start = start;
		uint32_t pde;

1338 1339 1340
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1341
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1353
			__set_bit(pde, pd->used_pdes);
1354 1355

			/* Map the PDE to the page table */
1356 1357
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1358 1359 1360 1361
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1362 1363 1364

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1365
		}
1366

1367
		kunmap_px(ppgtt, page_directory);
1368
		__set_bit(pdpe, pdp->used_pdpes);
1369
		gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
1370 1371
	}

1372
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1373
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1374
	return 0;
1375

B
Ben Widawsky 已提交
1376
err_out:
1377
	while (pdpe--) {
1378 1379
		unsigned long temp;

1380 1381
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1382 1383
			free_pt(dev_priv,
				pdp->page_directory[pdpe]->page_table[temp]);
1384 1385
	}

1386
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1387
		free_pd(dev_priv, pdp->page_directory[pdpe]);
1388

1389
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1390
	mark_tlbs_dirty(ppgtt);
1391 1392 1393
	return ret;
}

1394 1395 1396 1397 1398 1399
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1400
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1401
	struct i915_page_directory_pointer *pdp;
1402
	uint64_t pml4e;
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1421
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1438
		gen8_ppgtt_cleanup_3lvl(vm->i915, pml4->pdps[pml4e]);
1439 1440 1441 1442 1443 1444 1445

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1446
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1447

1448
	if (USES_FULL_48BIT_PPGTT(vm->i915))
1449 1450 1451 1452 1453
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1454 1455 1456 1457 1458 1459 1460 1461
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1462
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1463 1464 1465 1466 1467 1468 1469 1470 1471
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1472
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1516
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1517
						 I915_CACHE_LLC);
1518

1519
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
1520 1521
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1522
		uint64_t pml4e;
1523 1524 1525
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1526
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1527 1528 1529 1530 1531 1532 1533 1534 1535
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1536 1537
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1538
	unsigned long *new_page_dirs, *new_page_tables;
1539
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1558
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1559 1560 1561 1562

	return ret;
}

1563
/*
1564 1565 1566 1567
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1568
 *
1569
 */
1570
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1571
{
1572
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1573
	int ret;
1574

1575 1576 1577
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1578

1579 1580
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1581
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1582
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1583
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1584 1585
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1586
	ppgtt->debug_dump = gen8_dump_ppgtt;
1587

1588 1589
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		ret = setup_px(dev_priv, &ppgtt->pml4);
1590 1591
		if (ret)
			goto free_scratch;
1592

1593 1594
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1595
		ppgtt->base.total = 1ULL << 48;
1596
		ppgtt->switch_mm = gen8_48b_mm_switch;
1597
	} else {
1598
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1599 1600 1601 1602
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1603
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1604 1605 1606
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1607

1608
		if (intel_vgpu_active(dev_priv)) {
1609 1610 1611 1612
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1613
	}
1614

1615
	if (intel_vgpu_active(dev_priv))
1616 1617
		gen8_ppgtt_notify_vgt(ppgtt, true);

1618
	return 0;
1619 1620 1621 1622

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1623 1624
}

B
Ben Widawsky 已提交
1625 1626 1627
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1628
	struct i915_page_table *unused;
1629
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1630
	uint32_t pd_entry;
1631
	uint32_t  pte, pde;
1632
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1633

1634
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1635
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1636

1637
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1638
		u32 expected;
1639
		gen6_pte_t *pt_vaddr;
1640
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1641
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1642 1643 1644 1645 1646 1647 1648 1649 1650
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1651 1652
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1653
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1654
			unsigned long va =
1655
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1674
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1675 1676 1677
	}
}

1678
/* Write pde (index) from the page directory @pd to the page table @pt */
1679 1680
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1681
{
1682 1683 1684 1685
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1686

1687
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1688
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1689

1690 1691
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1692

1693 1694 1695
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1696
				  struct i915_page_directory *pd,
1697 1698
				  uint32_t start, uint32_t length)
{
1699
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1700
	struct i915_page_table *pt;
1701
	uint32_t pde;
1702

1703
	gen6_for_each_pde(pt, pd, start, length, pde)
1704 1705 1706 1707
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1708
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1709 1710
}

1711
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1712
{
1713
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1714

1715
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1716 1717
}

1718
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1719
			 struct drm_i915_gem_request *req)
1720
{
1721
	struct intel_ring *ring = req->ring;
1722
	struct intel_engine_cs *engine = req->engine;
1723 1724 1725
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1726
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1727 1728 1729
	if (ret)
		return ret;

1730
	ret = intel_ring_begin(req, 6);
1731 1732 1733
	if (ret)
		return ret;

1734 1735 1736 1737 1738 1739 1740
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1741 1742 1743 1744

	return 0;
}

1745
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1746
			  struct drm_i915_gem_request *req)
1747
{
1748
	struct intel_ring *ring = req->ring;
1749
	struct intel_engine_cs *engine = req->engine;
1750 1751 1752
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1753
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1754 1755 1756
	if (ret)
		return ret;

1757
	ret = intel_ring_begin(req, 6);
1758 1759 1760
	if (ret)
		return ret;

1761 1762 1763 1764 1765 1766 1767
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1768

1769
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1770
	if (engine->id != RCS) {
1771
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1772 1773 1774 1775
		if (ret)
			return ret;
	}

1776 1777 1778
	return 0;
}

1779
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1780
			  struct drm_i915_gem_request *req)
1781
{
1782
	struct intel_engine_cs *engine = req->engine;
1783
	struct drm_i915_private *dev_priv = req->i915;
1784

1785 1786
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1787 1788 1789
	return 0;
}

1790
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1791
{
1792
	struct intel_engine_cs *engine;
1793
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1794

1795
	for_each_engine(engine, dev_priv, id) {
1796 1797
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1798
		I915_WRITE(RING_MODE_GEN7(engine),
1799
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1800 1801
	}
}
B
Ben Widawsky 已提交
1802

1803
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1804
{
1805
	struct intel_engine_cs *engine;
1806
	uint32_t ecochk, ecobits;
1807
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1808

1809 1810
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1811

1812
	ecochk = I915_READ(GAM_ECOCHK);
1813
	if (IS_HASWELL(dev_priv)) {
1814 1815 1816 1817 1818 1819
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1820

1821
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1822
		/* GFX_MODE is per-ring on gen7+ */
1823
		I915_WRITE(RING_MODE_GEN7(engine),
1824
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1825
	}
1826
}
B
Ben Widawsky 已提交
1827

1828
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1829 1830
{
	uint32_t ecochk, gab_ctl, ecobits;
1831

1832 1833 1834
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1835

1836 1837 1838 1839 1840 1841 1842
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1843 1844
}

1845
/* PPGTT support for Sandybdrige/Gen6 and later */
1846
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1847
				   uint64_t start,
1848
				   uint64_t length)
1849
{
1850
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1851
	gen6_pte_t *pt_vaddr, scratch_pte;
1852 1853
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1854 1855
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1856
	unsigned last_pte, i;
1857

1858
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1859
				     I915_CACHE_LLC, 0);
1860

1861 1862
	while (num_entries) {
		last_pte = first_pte + num_entries;
1863 1864
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1865

1866
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1867

1868 1869
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1870

1871
		kunmap_px(ppgtt, pt_vaddr);
1872

1873 1874
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1875
		act_pt++;
1876
	}
1877 1878
}

1879
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1880
				      struct sg_table *pages,
1881
				      uint64_t start,
1882
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1883
{
1884
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1885
	unsigned first_entry = start >> PAGE_SHIFT;
1886 1887
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1888 1889 1890
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1891

1892
	for_each_sgt_dma(addr, sgt_iter, pages) {
1893
		if (pt_vaddr == NULL)
1894
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1895

1896
		pt_vaddr[act_pte] =
1897
			vm->pte_encode(addr, cache_level, flags);
1898

1899
		if (++act_pte == GEN6_PTES) {
1900
			kunmap_px(ppgtt, pt_vaddr);
1901
			pt_vaddr = NULL;
1902
			act_pt++;
1903
			act_pte = 0;
D
Daniel Vetter 已提交
1904 1905
		}
	}
1906

1907
	if (pt_vaddr)
1908
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1909 1910
}

1911
static int gen6_alloc_va_range(struct i915_address_space *vm,
1912
			       uint64_t start_in, uint64_t length_in)
1913
{
1914
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1915
	struct drm_i915_private *dev_priv = vm->i915;
1916
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1917
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1918
	struct i915_page_table *pt;
1919
	uint32_t start, length, start_save, length_save;
1920
	uint32_t pde;
1921 1922
	int ret;

1923 1924
	start = start_save = start_in;
	length = length_save = length_in;
1925 1926 1927 1928 1929 1930 1931 1932

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1933
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1934
		if (pt != vm->scratch_pt) {
1935 1936 1937 1938 1939 1940 1941
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1942
		pt = alloc_pt(dev_priv);
1943 1944 1945 1946 1947 1948 1949 1950
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1951
		__set_bit(pde, new_page_tables);
1952
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1953 1954 1955 1956
	}

	start = start_save;
	length = length_save;
1957

1958
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1959 1960 1961 1962 1963 1964
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1965
		if (__test_and_clear_bit(pde, new_page_tables))
1966 1967
			gen6_write_pde(&ppgtt->pd, pde, pt);

1968 1969 1970 1971
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1972
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1973 1974 1975
				GEN6_PTES);
	}

1976 1977 1978 1979
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1980
	readl(ggtt->gsm);
1981

1982
	mark_tlbs_dirty(ppgtt);
1983
	return 0;
1984 1985 1986

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1987
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1988

1989
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1990
		free_pt(dev_priv, pt);
1991 1992 1993 1994
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1995 1996
}

1997 1998
static int gen6_init_scratch(struct i915_address_space *vm)
{
1999
	struct drm_i915_private *dev_priv = vm->i915;
2000
	int ret;
2001

2002
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
2003 2004
	if (ret)
		return ret;
2005

2006
	vm->scratch_pt = alloc_pt(dev_priv);
2007
	if (IS_ERR(vm->scratch_pt)) {
2008
		cleanup_scratch_page(dev_priv, &vm->scratch_page);
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2019
	struct drm_i915_private *dev_priv = vm->i915;
2020

2021 2022
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
2023 2024
}

2025
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2026
{
2027
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2028
	struct i915_page_directory *pd = &ppgtt->pd;
2029
	struct drm_i915_private *dev_priv = vm->i915;
2030 2031
	struct i915_page_table *pt;
	uint32_t pde;
2032

2033 2034
	drm_mm_remove_node(&ppgtt->node);

2035
	gen6_for_all_pdes(pt, pd, pde)
2036
		if (pt != vm->scratch_pt)
2037
			free_pt(dev_priv, pt);
2038

2039
	gen6_free_scratch(vm);
2040 2041
}

2042
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2043
{
2044
	struct i915_address_space *vm = &ppgtt->base;
2045
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2046
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2047
	bool retried = false;
2048
	int ret;
2049

B
Ben Widawsky 已提交
2050 2051 2052 2053
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2054
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2055

2056 2057 2058
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2059

2060
alloc:
2061 2062 2063
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm, &ppgtt->node,
						  GEN6_PD_SIZE, GEN6_PD_ALIGN,
						  I915_COLOR_UNEVICTABLE,
2064
						  0, ggtt->base.total,
2065
						  DRM_MM_TOPDOWN);
2066
	if (ret == -ENOSPC && !retried) {
2067
		ret = i915_gem_evict_something(&ggtt->base,
2068
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2069
					       I915_COLOR_UNEVICTABLE,
2070
					       0, ggtt->base.total,
2071
					       0);
2072
		if (ret)
2073
			goto err_out;
2074 2075 2076 2077

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2078

2079
	if (ret)
2080 2081
		goto err_out;

2082

2083
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2084
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2085

2086
	return 0;
2087 2088

err_out:
2089
	gen6_free_scratch(vm);
2090
	return ret;
2091 2092 2093 2094
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2095
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2096
}
2097

2098 2099 2100
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2101
	struct i915_page_table *unused;
2102
	uint32_t pde;
2103

2104
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2105
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2106 2107
}

2108
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2109
{
2110
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2111
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2112 2113
	int ret;

2114
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2115
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2116
		ppgtt->switch_mm = gen6_mm_switch;
2117
	else if (IS_HASWELL(dev_priv))
2118
		ppgtt->switch_mm = hsw_mm_switch;
2119
	else if (IS_GEN7(dev_priv))
2120
		ppgtt->switch_mm = gen7_mm_switch;
2121
	else
2122 2123 2124 2125 2126 2127
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2128
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2129 2130
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2131 2132
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2133 2134
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2135
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2136
	ppgtt->debug_dump = gen6_dump_ppgtt;
2137

2138
	ppgtt->pd.base.ggtt_offset =
2139
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2140

2141
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2142
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2143

2144
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2145

2146 2147
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2148
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2149 2150
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2151

2152
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2153
		  ppgtt->pd.base.ggtt_offset << 10);
2154

2155
	return 0;
2156 2157
}

2158 2159
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2160
{
2161
	ppgtt->base.i915 = dev_priv;
2162

2163
	if (INTEL_INFO(dev_priv)->gen < 8)
2164
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2165
	else
2166
		return gen8_ppgtt_init(ppgtt);
2167
}
2168

2169
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2170 2171
				    struct drm_i915_private *dev_priv,
				    const char *name)
2172
{
C
Chris Wilson 已提交
2173
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2174 2175 2176
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2177
	INIT_LIST_HEAD(&vm->unbound_list);
2178 2179 2180
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2181 2182 2183 2184 2185 2186 2187
static void i915_address_space_fini(struct i915_address_space *vm)
{
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2188
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2189 2190 2191 2192 2193 2194
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2195
	if (IS_BROADWELL(dev_priv))
2196
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2197
	else if (IS_CHERRYVIEW(dev_priv))
2198
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2199
	else if (IS_SKYLAKE(dev_priv))
2200
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2201
	else if (IS_BROXTON(dev_priv))
2202 2203 2204
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2205 2206
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2207 2208
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2209
{
2210
	int ret;
B
Ben Widawsky 已提交
2211

2212
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2213
	if (ret == 0) {
B
Ben Widawsky 已提交
2214
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2215
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2216
		ppgtt->base.file = file_priv;
2217
	}
2218 2219 2220 2221

	return ret;
}

2222
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2223
{
2224
	gtt_write_workarounds(dev_priv);
2225

2226 2227 2228 2229 2230 2231
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2232
	if (!USES_PPGTT(dev_priv))
2233 2234
		return 0;

2235
	if (IS_GEN6(dev_priv))
2236
		gen6_ppgtt_enable(dev_priv);
2237
	else if (IS_GEN7(dev_priv))
2238 2239 2240
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2241
	else
2242
		MISSING_CASE(INTEL_GEN(dev_priv));
2243

2244 2245
	return 0;
}
2246

2247
struct i915_hw_ppgtt *
2248
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2249 2250
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2251 2252 2253 2254 2255 2256 2257 2258
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2259
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2260 2261 2262 2263 2264
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2265 2266
	trace_i915_ppgtt_create(&ppgtt->base);

2267 2268 2269
	return ppgtt;
}

2270
void i915_ppgtt_release(struct kref *kref)
2271 2272 2273 2274
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2275 2276
	trace_i915_ppgtt_release(&ppgtt->base);

2277
	/* vmas should already be unbound and destroyed */
2278 2279
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2280
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2281

2282
	i915_address_space_fini(&ppgtt->base);
2283

2284 2285 2286
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2287

2288 2289 2290
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2291
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2292 2293 2294 2295 2296
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2297
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2298 2299 2300 2301 2302
		return true;
#endif
	return false;
}

2303
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2304
{
2305
	struct intel_engine_cs *engine;
2306
	enum intel_engine_id id;
2307

2308
	if (INTEL_INFO(dev_priv)->gen < 6)
2309 2310
		return;

2311
	for_each_engine(engine, dev_priv, id) {
2312
		u32 fault_reg;
2313
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2314 2315
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2316
					 "\tAddr: 0x%08lx\n"
2317 2318 2319 2320 2321 2322 2323
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2324
			I915_WRITE(RING_FAULT_REG(engine),
2325 2326 2327
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2328 2329 2330 2331

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2332 2333
}

2334 2335
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2336
	if (INTEL_INFO(dev_priv)->gen < 6) {
2337 2338 2339 2340 2341 2342 2343
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2344
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2345
{
2346
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2347 2348 2349 2350

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2351
	if (INTEL_GEN(dev_priv) < 6)
2352 2353
		return;

2354
	i915_check_and_clear_faults(dev_priv);
2355

2356
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2357 2358

	i915_ggtt_flush(dev_priv);
2359 2360
}

2361 2362
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2363
{
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2382

2383
	return -ENOSPC;
2384 2385
}

2386
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2387 2388 2389 2390
{
	writeq(pte, addr);
}

2391 2392 2393 2394 2395 2396
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
2397
	struct drm_i915_private *dev_priv = vm->i915;
2398 2399 2400 2401
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2402
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2403 2404 2405 2406 2407

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

B
Ben Widawsky 已提交
2408 2409
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2410
				     uint64_t start,
2411
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2412
{
2413
	struct drm_i915_private *dev_priv = vm->i915;
2414
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2415 2416 2417 2418 2419
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2420

2421 2422 2423
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2424
		gtt_entry = gen8_pte_encode(addr, level);
2425
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2436
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2437 2438 2439 2440 2441 2442 2443 2444 2445

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2472 2473 2474 2475 2476 2477
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
2478
	struct drm_i915_private *dev_priv = vm->i915;
2479 2480 2481 2482
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2483
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2484 2485 2486 2487 2488

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2489 2490 2491 2492 2493 2494
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2495
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2496
				     struct sg_table *st,
2497
				     uint64_t start,
2498
				     enum i915_cache_level level, u32 flags)
2499
{
2500
	struct drm_i915_private *dev_priv = vm->i915;
2501
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2502 2503 2504 2505 2506
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2507

2508 2509 2510
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2511
		gtt_entry = vm->pte_encode(addr, level, flags);
2512
		iowrite32(gtt_entry, &gtt_entries[i++]);
2513 2514 2515 2516 2517 2518 2519 2520
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2521 2522
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2523 2524 2525 2526 2527 2528 2529

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2530 2531
}

2532
static void nop_clear_range(struct i915_address_space *vm,
2533
			    uint64_t start, uint64_t length)
2534 2535 2536
{
}

B
Ben Widawsky 已提交
2537
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2538
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2539
{
2540
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2541 2542
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2543
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2544 2545
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2546 2547 2548 2549 2550 2551 2552
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2553
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2554
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2555 2556 2557 2558 2559
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2560
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2561
				  uint64_t start,
2562
				  uint64_t length)
2563
{
2564
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2565 2566
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2567
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2568 2569
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2570 2571 2572 2573 2574 2575 2576
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2577
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2578
				     I915_CACHE_LLC, 0);
2579

2580 2581 2582 2583 2584
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2597 2598 2599 2600
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2601 2602 2603 2604
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2605
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2606

2607 2608
}

2609
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2610
				  uint64_t start,
2611
				  uint64_t length)
2612
{
2613
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2614 2615
}

2616 2617 2618
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2619
{
2620
	struct drm_i915_private *i915 = vma->vm->i915;
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2633
	intel_runtime_pm_get(i915);
2634
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2635
				cache_level, pte_flags);
2636
	intel_runtime_pm_put(i915);
2637 2638 2639 2640 2641 2642

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2643
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2644 2645 2646 2647 2648 2649 2650

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2651
{
2652
	struct drm_i915_private *i915 = vma->vm->i915;
2653
	u32 pte_flags;
2654 2655 2656 2657 2658
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2659

2660
	/* Currently applicable only to VLV */
2661 2662
	pte_flags = 0;
	if (vma->obj->gt_ro)
2663
		pte_flags |= PTE_READ_ONLY;
2664

2665

2666
	if (flags & I915_VMA_GLOBAL_BIND) {
2667
		intel_runtime_pm_get(i915);
2668
		vma->vm->insert_entries(vma->vm,
2669
					vma->pages, vma->node.start,
2670
					cache_level, pte_flags);
2671
		intel_runtime_pm_put(i915);
2672
	}
2673

2674
	if (flags & I915_VMA_LOCAL_BIND) {
2675
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2676
		appgtt->base.insert_entries(&appgtt->base,
2677
					    vma->pages, vma->node.start,
2678
					    cache_level, pte_flags);
2679
	}
2680 2681

	return 0;
2682 2683
}

2684
static void ggtt_unbind_vma(struct i915_vma *vma)
2685
{
2686
	struct drm_i915_private *i915 = vma->vm->i915;
2687
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2688
	const u64 size = min(vma->size, vma->node.size);
2689

2690 2691
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2692
		vma->vm->clear_range(vma->vm,
2693
				     vma->node.start, size);
2694 2695
		intel_runtime_pm_put(i915);
	}
2696

2697
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2698
		appgtt->base.clear_range(&appgtt->base,
2699
					 vma->node.start, size);
2700 2701
}

2702 2703
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2704
{
D
David Weinehall 已提交
2705 2706
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2707
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2708

2709
	if (unlikely(ggtt->do_idle_maps)) {
2710
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2711 2712 2713 2714 2715
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2716

2717
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2718
}
2719

C
Chris Wilson 已提交
2720
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2721
				  unsigned long color,
2722 2723
				  u64 *start,
				  u64 *end)
2724 2725 2726 2727
{
	if (node->color != color)
		*start += 4096;

2728 2729
	node = list_next_entry(node, node_list);
	if (node->allocated && node->color != color)
2730
		*end -= 4096;
2731
}
B
Ben Widawsky 已提交
2732

2733
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2734
{
2735 2736 2737 2738 2739 2740 2741 2742 2743
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2744
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2745
	unsigned long hole_start, hole_end;
2746
	struct i915_hw_ppgtt *ppgtt;
2747
	struct drm_mm_node *entry;
2748
	int ret;
2749

2750 2751 2752
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2753

2754 2755 2756
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
2757 2758
						  4096, 0,
						  I915_COLOR_UNEVICTABLE,
2759 2760 2761 2762 2763
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2764
	/* Clear any non-preallocated blocks */
2765
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2766 2767
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2768
		ggtt->base.clear_range(&ggtt->base, hole_start,
2769
				       hole_end - hole_start);
2770 2771 2772
	}

	/* And finally clear the reserved guard page */
2773
	ggtt->base.clear_range(&ggtt->base,
2774
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2775

2776
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2777
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2778 2779 2780 2781
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2782

2783
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2784 2785
		if (ret)
			goto err_ppgtt;
2786

2787
		if (ppgtt->base.allocate_va_range) {
2788 2789
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2790 2791
			if (ret)
				goto err_ppgtt_cleanup;
2792
		}
2793

2794 2795
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2796
					ppgtt->base.total);
2797

2798
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2799 2800
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2801 2802
	}

2803
	return 0;
2804 2805 2806 2807 2808 2809 2810 2811

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2812 2813
}

2814 2815
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2816
 * @dev_priv: i915 device
2817
 */
2818
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2819
{
2820
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2821

2822 2823 2824
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2825
		kfree(ppgtt);
2826 2827
	}

2828
	i915_gem_cleanup_stolen(&dev_priv->drm);
2829

2830 2831 2832
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2833
	if (drm_mm_initialized(&ggtt->base.mm)) {
2834
		intel_vgt_deballoon(dev_priv);
2835

2836 2837 2838
		mutex_lock(&dev_priv->drm.struct_mutex);
		i915_address_space_fini(&ggtt->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
2839 2840
	}

2841
	ggtt->base.cleanup(&ggtt->base);
2842 2843

	arch_phys_wc_del(ggtt->mtrr);
2844
	io_mapping_fini(&ggtt->mappable);
2845
}
2846

2847
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2848 2849 2850 2851 2852 2853
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2854
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2855 2856 2857 2858 2859
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2860 2861 2862 2863 2864 2865 2866

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2867 2868 2869
	return bdw_gmch_ctl << 20;
}

2870
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2881
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2882 2883 2884 2885 2886 2887
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2888
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2889 2890 2891 2892 2893 2894
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2925
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2926
{
2927 2928
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2929
	phys_addr_t phys_addr;
2930
	int ret;
B
Ben Widawsky 已提交
2931 2932

	/* For Modern GENs the PTEs and register space are split in the BAR */
2933
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2934

I
Imre Deak 已提交
2935 2936 2937 2938 2939 2940 2941
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2942
	if (IS_GEN9_LP(dev_priv))
2943
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2944
	else
2945
		ggtt->gsm = ioremap_wc(phys_addr, size);
2946
	if (!ggtt->gsm) {
2947
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2948 2949 2950
		return -ENOMEM;
	}

2951
	ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
2952
	if (ret) {
B
Ben Widawsky 已提交
2953 2954
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2955
		iounmap(ggtt->gsm);
2956
		return ret;
B
Ben Widawsky 已提交
2957 2958
	}

2959
	return 0;
B
Ben Widawsky 已提交
2960 2961
}

B
Ben Widawsky 已提交
2962 2963 2964
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2965
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2978
	if (!USES_PPGTT(dev_priv))
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2994 2995
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2996 2997
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2998 2999
}

3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3031 3032
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3033 3034
}

3035 3036 3037 3038 3039
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3040
	cleanup_scratch_page(vm->i915, &vm->scratch_page);
3041 3042
}

3043
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3044
{
3045
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3046
	struct pci_dev *pdev = dev_priv->drm.pdev;
3047
	unsigned int size;
B
Ben Widawsky 已提交
3048 3049 3050
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3051 3052
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3053

3054 3055
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3056

3057
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3058

3059
	if (INTEL_GEN(dev_priv) >= 9) {
3060
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3061
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3062
	} else if (IS_CHERRYVIEW(dev_priv)) {
3063
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3064
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3065
	} else {
3066
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3067
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3068
	}
B
Ben Widawsky 已提交
3069

3070
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3071

3072
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3073 3074 3075
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3076

3077
	ggtt->base.cleanup = gen6_gmch_remove;
3078 3079
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3080
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3081
	ggtt->base.clear_range = nop_clear_range;
3082
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3083 3084 3085 3086 3087 3088
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3089
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3090 3091
}

3092
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3093
{
3094
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3095
	struct pci_dev *pdev = dev_priv->drm.pdev;
3096
	unsigned int size;
3097 3098
	u16 snb_gmch_ctl;

3099 3100
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3101

3102 3103
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3104
	 */
3105
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3106
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3107
		return -ENXIO;
3108 3109
	}

3110 3111 3112
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3113

3114
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3115

3116 3117
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3118

3119
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3120
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3121 3122 3123
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3136

3137
	return ggtt_probe_common(ggtt, size);
3138 3139
}

3140
static void i915_gmch_remove(struct i915_address_space *vm)
3141
{
3142
	intel_gmch_remove();
3143
}
3144

3145
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3146
{
3147
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3148 3149
	int ret;

3150
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3151 3152 3153 3154 3155
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3156 3157 3158 3159
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3160

3161
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3162
	ggtt->base.insert_page = i915_ggtt_insert_page;
3163 3164 3165 3166
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3167
	ggtt->base.cleanup = i915_gmch_remove;
3168

3169
	if (unlikely(ggtt->do_idle_maps))
3170 3171
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3172 3173 3174
	return 0;
}

3175
/**
3176
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3177
 * @dev_priv: i915 device
3178
 */
3179
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3180
{
3181
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3182 3183
	int ret;

3184
	ggtt->base.i915 = dev_priv;
3185

3186 3187 3188 3189 3190 3191
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3192
	if (ret)
3193 3194
		return ret;

3195 3196 3197 3198 3199 3200 3201 3202 3203 3204
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3205 3206
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3207
			  " of address space! Found %lldM!\n",
3208 3209 3210 3211 3212
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3213 3214 3215 3216 3217 3218 3219
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3220
	/* GMADR is the PCI mmio aperture into the global GTT. */
3221
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3222 3223
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3224
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3225 3226 3227 3228
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3229 3230

	return 0;
3231 3232 3233 3234
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3235
 * @dev_priv: i915 device
3236
 */
3237
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3238 3239 3240 3241
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3242 3243 3244 3245 3246
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
C
Chris Wilson 已提交
3247
	mutex_lock(&dev_priv->drm.struct_mutex);
3248
	ggtt->base.total -= PAGE_SIZE;
C
Chris Wilson 已提交
3249
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3250 3251 3252
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3253
	mutex_unlock(&dev_priv->drm.struct_mutex);
3254

3255 3256 3257
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3258 3259 3260 3261 3262 3263
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3264 3265 3266 3267
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3268
	ret = i915_gem_init_stolen(dev_priv);
3269 3270 3271 3272
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3273 3274

out_gtt_cleanup:
3275
	ggtt->base.cleanup(&ggtt->base);
3276
	return ret;
3277
}
3278

3279
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3280
{
3281
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3282 3283 3284 3285 3286
		return -EIO;

	return 0;
}

3287
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3288
{
3289
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3290
	struct drm_i915_gem_object *obj, *on;
3291

3292
	i915_check_and_clear_faults(dev_priv);
3293 3294

	/* First fill our portion of the GTT with scratch pages */
3295
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3296

3297 3298 3299 3300
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3301
				 &dev_priv->mm.bound_list, global_link) {
3302 3303 3304
		bool ggtt_bound = false;
		struct i915_vma *vma;

3305
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3306
			if (vma->vm != &ggtt->base)
3307
				continue;
3308

3309 3310 3311
			if (!i915_vma_unbind(vma))
				continue;

3312 3313
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3314
			ggtt_bound = true;
3315 3316
		}

3317
		if (ggtt_bound)
3318
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3319
	}
3320

3321 3322
	ggtt->base.closed = false;

3323
	if (INTEL_GEN(dev_priv) >= 8) {
3324
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3325 3326 3327 3328 3329 3330 3331
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3332
	if (USES_PPGTT(dev_priv)) {
3333 3334
		struct i915_address_space *vm;

3335 3336 3337
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3338
			struct i915_hw_ppgtt *ppgtt;
3339

3340
			if (i915_is_ggtt(vm))
3341
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3342 3343
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3344 3345 3346 3347 3348 3349 3350 3351 3352

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3353
struct i915_vma *
C
Chris Wilson 已提交
3354 3355 3356
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3357
{
3358
	struct rb_node *rb;
3359

3360 3361 3362 3363 3364
	rb = obj->vma_tree.rb_node;
	while (rb) {
		struct i915_vma *vma = rb_entry(rb, struct i915_vma, obj_node);
		long cmp;

J
Joonas Lahtinen 已提交
3365
		cmp = i915_vma_compare(vma, vm, view);
3366
		if (cmp == 0)
C
Chris Wilson 已提交
3367
			return vma;
3368

3369 3370 3371 3372 3373 3374
		if (cmp < 0)
			rb = rb->rb_right;
		else
			rb = rb->rb_left;
	}

C
Chris Wilson 已提交
3375
	return NULL;
3376 3377 3378
}

struct i915_vma *
C
Chris Wilson 已提交
3379 3380 3381
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3382
{
C
Chris Wilson 已提交
3383
	struct i915_vma *vma;
3384

3385
	lockdep_assert_held(&obj->base.dev->struct_mutex);
C
Chris Wilson 已提交
3386
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3387

C
Chris Wilson 已提交
3388
	vma = i915_gem_obj_to_vma(obj, vm, view);
3389
	if (!vma) {
J
Joonas Lahtinen 已提交
3390
		vma = i915_vma_create(obj, vm, view);
3391 3392
		GEM_BUG_ON(vma != i915_gem_obj_to_vma(obj, vm, view));
	}
3393

3394
	GEM_BUG_ON(i915_vma_is_closed(vma));
3395 3396
	return vma;
}
3397

3398
static struct scatterlist *
3399
rotate_pages(const dma_addr_t *in, unsigned int offset,
3400
	     unsigned int width, unsigned int height,
3401
	     unsigned int stride,
3402
	     struct sg_table *st, struct scatterlist *sg)
3403 3404 3405 3406 3407
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3408
		src_idx = stride * (height - 1) + column;
3409 3410 3411 3412 3413 3414 3415
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3416
			sg_dma_address(sg) = in[offset + src_idx];
3417 3418
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3419
			src_idx -= stride;
3420 3421
		}
	}
3422 3423

	return sg;
3424 3425 3426
}

static struct sg_table *
3427
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3428 3429
			  struct drm_i915_gem_object *obj)
{
3430
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3431
	unsigned int size = intel_rotation_info_size(rot_info);
3432 3433
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3434 3435 3436
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3437
	struct scatterlist *sg;
3438
	int ret = -ENOMEM;
3439 3440

	/* Allocate a temporary list of source pages for random access. */
3441
	page_addr_list = drm_malloc_gfp(n_pages,
3442 3443
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3444 3445 3446 3447 3448 3449 3450 3451
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3452
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3453 3454 3455 3456 3457
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3458
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3459
		page_addr_list[i++] = dma_addr;
3460

3461
	GEM_BUG_ON(i != n_pages);
3462 3463 3464
	st->nents = 0;
	sg = st->sgl;

3465 3466 3467 3468
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3469 3470
	}

3471 3472
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3483 3484 3485
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3486 3487
	return ERR_PTR(ret);
}
3488

3489 3490 3491 3492 3493
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3494 3495 3496
	struct scatterlist *sg, *iter;
	unsigned int count = view->params.partial.size;
	unsigned int offset;
3497 3498 3499 3500 3501 3502
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3503
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3504 3505 3506
	if (ret)
		goto err_sg_alloc;

3507 3508 3509 3510 3511
	iter = i915_gem_object_get_sg(obj,
				      view->params.partial.offset,
				      &offset);
	GEM_BUG_ON(!iter);

3512 3513
	sg = st->sgl;
	st->nents = 0;
3514 3515
	do {
		unsigned int len;
3516

3517 3518 3519 3520 3521 3522
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3523 3524

		st->nents++;
3525 3526 3527 3528 3529
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3530

3531 3532 3533 3534
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3535 3536 3537 3538 3539 3540 3541

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3542
static int
3543
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3544
{
3545 3546
	int ret = 0;

3547 3548 3549 3550 3551 3552 3553
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3554
	if (vma->pages)
3555 3556 3557
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3558
		vma->pages = vma->obj->mm.pages;
3559
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3560
		vma->pages =
3561
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3562
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3563
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3564 3565 3566 3567
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3568
	if (!vma->pages) {
3569
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3570
			  vma->ggtt_view.type);
3571
		ret = -EINVAL;
3572 3573 3574
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3575 3576
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3577 3578
	}

3579
	return ret;
3580 3581
}