intel_dp.c 170.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132

133 134 135 136 137
static unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

138 139
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
140
{
141
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
142 143 144 145

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
146
	case DP_LINK_BW_5_4:
147
		break;
148
	default:
149 150
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
151 152 153 154 155 156
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

157 158 159 160 161
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

162
	source_max = intel_dig_port->max_lanes;
163 164 165 166 167
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

185
static int
186
intel_dp_link_required(int pixel_clock, int bpp)
187
{
188
	return (pixel_clock * bpp + 9) / 10;
189 190
}

191 192 193 194 195 196
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

197
static enum drm_mode_status
198 199 200
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
201
	struct intel_dp *intel_dp = intel_attached_dp(connector);
202 203
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
204 205
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
206
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
207

208 209
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
210 211
			return MODE_PANEL;

212
		if (mode->vdisplay > fixed_mode->vdisplay)
213
			return MODE_PANEL;
214 215

		target_clock = fixed_mode->clock;
216 217
	}

218
	max_link_clock = intel_dp_max_link_rate(intel_dp);
219
	max_lanes = intel_dp_max_lane_count(intel_dp);
220 221 222 223

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

224
	if (mode_rate > max_rate || target_clock > max_dotclk)
225
		return MODE_CLOCK_HIGH;
226 227 228 229

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

230 231 232
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

233 234 235
	return MODE_OK;
}

236
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
237 238 239 240 241 242 243 244 245 246 247
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

248
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
249 250 251 252 253 254 255 256
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

257 258
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
259
				    struct intel_dp *intel_dp);
260 261
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
262
					      struct intel_dp *intel_dp);
263

264 265 266 267 268 269 270 271 272 273 274 275
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
276
	power_domain = intel_display_port_aux_power_domain(encoder);
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

292
	power_domain = intel_display_port_aux_power_domain(encoder);
293 294 295
	intel_display_power_put(dev_priv, power_domain);
}

296 297 298 299 300 301 302
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
303 304 305
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

329 330 331 332 333 334
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
335 336 337 338
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

339 340 341 342 343 344
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
345
	}
346

347 348 349 350 351 352 353 354 355 356 357 358 359 360
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
361

362
	if (!pll_enabled) {
363
		vlv_force_pll_off(dev, pipe);
364 365 366 367

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
368 369
}

370 371 372 373 374 375
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
376 377
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
378
	enum pipe pipe;
379

V
Ville Syrjälä 已提交
380
	lockdep_assert_held(&dev_priv->pps_mutex);
381

382 383 384
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

385 386 387 388 389 390 391
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
392
	for_each_intel_encoder(dev, encoder) {
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
409 410 411
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
412

413 414
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
415 416 417 418 419 420

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
421 422
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
423

424 425 426 427 428
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
429 430 431 432

	return intel_dp->pps_pipe;
}

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
453

454
static enum pipe
455 456 457
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
458 459
{
	enum pipe pipe;
460 461 462 463

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
464 465 466 467

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

468 469 470
		if (!pipe_check(dev_priv, pipe))
			continue;

471
		return pipe;
472 473
	}

474 475 476 477 478 479 480 481 482 483 484 485 486 487
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
488 489 490 491 492 493 494 495 496 497 498
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
499 500 501 502 503 504

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
505 506
	}

507 508 509
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

510 511
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
512 513
}

514 515 516 517 518
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

519
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
520 521 522 523 524 525 526 527 528 529 530 531
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

532
	for_each_intel_encoder(dev, encoder) {
533 534 535 536 537 538 539 540
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
541 542
}

543 544
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
545 546 547
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

548 549 550
	if (IS_BROXTON(dev))
		return BXT_PP_CONTROL(0);
	else if (HAS_PCH_SPLIT(dev))
551 552 553 554 555
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

556 557
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
558 559 560
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

561 562 563
	if (IS_BROXTON(dev))
		return BXT_PP_STATUS(0);
	else if (HAS_PCH_SPLIT(dev))
564 565 566 567 568
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

569 570 571 572 573 574 575 576 577 578 579 580 581
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

582
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
583

584
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
585
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
586
		i915_reg_t pp_ctrl_reg, pp_div_reg;
587
		u32 pp_div;
V
Ville Syrjälä 已提交
588

589 590 591 592 593 594 595 596 597 598 599
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

600
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
601

602 603 604
	return 0;
}

605
static bool edp_have_panel_power(struct intel_dp *intel_dp)
606
{
607
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
608 609
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
610 611
	lockdep_assert_held(&dev_priv->pps_mutex);

612
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
613 614 615
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

616
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
617 618
}

619
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
620
{
621
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
622 623
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
624 625
	lockdep_assert_held(&dev_priv->pps_mutex);

626
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
627 628 629
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

630
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
631 632
}

633 634 635
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
636
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
637
	struct drm_i915_private *dev_priv = dev->dev_private;
638

639 640
	if (!is_edp(intel_dp))
		return;
641

642
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
643 644
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
645 646
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
647 648 649
	}
}

650 651 652 653 654 655
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
656
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
657 658 659
	uint32_t status;
	bool done;

660
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
661
	if (has_aux_irq)
662
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
663
					  msecs_to_jiffies_timeout(10));
664 665 666 667 668 669 670 671 672 673
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

674
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
675
{
676 677
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
678

679 680 681
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
682
	 */
683
	return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2);
684 685 686 687 688 689
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
690
	struct drm_i915_private *dev_priv = dev->dev_private;
691 692 693 694 695

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
696
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
697

698
	} else {
699
		return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
700 701 702 703 704 705 706 707 708 709 710 711
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
712
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
V
Ville Syrjälä 已提交
713
	} else if (HAS_PCH_LPT_H(dev_priv)) {
714
		/* Workaround for non-ULT HSW */
715 716 717 718 719
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
720
	} else  {
721
		return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
722
	}
723 724
}

725 726 727 728 729
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

730 731 732 733 734 735 736 737 738 739
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

740 741 742 743 744 745 746 747 748 749 750 751 752 753
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

754
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
755 756 757 758 759
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
760
	       DP_AUX_CH_CTL_DONE |
761
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
762
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
763
	       timeout |
764
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
765 766
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
767
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
768 769
}

770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

785 786
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
787
		const uint8_t *send, int send_bytes,
788 789 790 791 792
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
793
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
794
	uint32_t aux_clock_divider;
795 796
	int i, ret, recv_bytes;
	uint32_t status;
797
	int try, clock = 0;
798
	bool has_aux_irq = HAS_AUX_IRQ(dev);
799 800
	bool vdd;

801
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
802

803 804 805 806 807 808
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
809
	vdd = edp_panel_vdd_on(intel_dp);
810 811 812 813 814 815 816 817

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
818

819 820
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
821
		status = I915_READ_NOTRACE(ch_ctl);
822 823 824 825 826 827
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
828 829 830 831 832 833 834 835 836
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

837 838
		ret = -EBUSY;
		goto out;
839 840
	}

841 842 843 844 845 846
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

847
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
848 849 850 851
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
852

853 854 855 856
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
857
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
858 859
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
860 861

			/* Send the command and wait for it to complete */
862
			I915_WRITE(ch_ctl, send_ctl);
863 864 865 866 867 868 869 870 871 872

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

873
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
874
				continue;
875 876 877 878 879 880 881 882

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
883
				continue;
884
			}
885
			if (status & DP_AUX_CH_CTL_DONE)
886
				goto done;
887
		}
888 889 890
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
891
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
892 893
		ret = -EBUSY;
		goto out;
894 895
	}

896
done:
897 898 899
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
900
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
901
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
902 903
		ret = -EIO;
		goto out;
904
	}
905 906 907

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
908
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
909
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
910 911
		ret = -ETIMEDOUT;
		goto out;
912 913 914 915 916
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

938 939
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
940

941
	for (i = 0; i < recv_bytes; i += 4)
942
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
943
				    recv + i, recv_bytes - i);
944

945 946 947 948
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

949 950 951
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

952
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
953

954
	return ret;
955 956
}

957 958
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
959 960
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
961
{
962 963 964
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
965 966
	int ret;

967 968 969
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
970 971
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
972

973 974 975
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
976
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
977
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
978
		rxsize = 2; /* 0 or 1 data bytes */
979

980 981
		if (WARN_ON(txsize > 20))
			return -E2BIG;
982

983 984 985 986
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
		else
			WARN_ON(msg->size);
987

988 989 990
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
991

992 993 994 995 996 997 998
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
999 1000
		}
		break;
1001

1002 1003
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1004
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1005
		rxsize = msg->size + 1;
1006

1007 1008
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1009

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1021
		}
1022 1023 1024 1025 1026
		break;

	default:
		ret = -EINVAL;
		break;
1027
	}
1028

1029
	return ret;
1030 1031
}

1032 1033
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1046 1047
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1060 1061
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1076 1077
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1116 1117
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1134 1135
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1152 1153
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1154 1155 1156 1157 1158 1159 1160 1161 1162
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1163 1164
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1185
static void
1186 1187 1188 1189 1190 1191 1192
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	drm_dp_aux_unregister(&intel_dp->aux);
	kfree(intel_dp->aux.name);
}

static int
1193 1194 1195
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1196 1197
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1198 1199
	int ret;

1200
	intel_aux_reg_init(intel_dp);
1201

1202 1203 1204 1205
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
	if (!intel_dp->aux.name)
		return -ENOMEM;

1206 1207
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1208

1209 1210
	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name,
1211
		      connector->base.kdev->kobj.name);
1212

1213
	ret = drm_dp_aux_register(&intel_dp->aux);
1214
	if (ret < 0) {
1215
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1216 1217 1218
			  intel_dp->aux.name, ret);
		kfree(intel_dp->aux.name);
		return ret;
1219
	}
1220

1221 1222 1223 1224
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
1225 1226 1227 1228
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
			  intel_dp->aux.name, ret);
		intel_dp_aux_fini(intel_dp);
		return ret;
1229
	}
1230 1231

	return 0;
1232 1233
}

1234 1235 1236 1237 1238
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1239 1240 1241
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1242 1243 1244
	intel_connector_unregister(intel_connector);
}

1245
static void
1246
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
1247 1248 1249
{
	u32 ctrl1;

1250 1251 1252
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1253 1254 1255 1256 1257
	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1258
	switch (pipe_config->port_clock / 2) {
1259
	case 81000:
1260
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1261 1262
					      SKL_DPLL0);
		break;
1263
	case 135000:
1264
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1265 1266
					      SKL_DPLL0);
		break;
1267
	case 270000:
1268
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1269 1270
					      SKL_DPLL0);
		break;
1271
	case 162000:
1272
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1273 1274 1275 1276 1277 1278
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1279
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1280 1281 1282
					      SKL_DPLL0);
		break;
	case 216000:
1283
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1284 1285 1286
					      SKL_DPLL0);
		break;

1287 1288 1289 1290
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1291
void
1292
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
1293
{
1294 1295 1296
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1297 1298
	switch (pipe_config->port_clock / 2) {
	case 81000:
1299 1300
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
1301
	case 135000:
1302 1303
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
1304
	case 270000:
1305 1306 1307 1308 1309
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1310
static int
1311
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1312
{
1313 1314 1315
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1316
	}
1317 1318 1319 1320

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1321 1322
}

1323
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1324
{
1325 1326 1327
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1328
	/* WaDisableHBR2:skl */
1329
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1330 1331 1332 1333 1334 1335 1336 1337 1338
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1339
static int
1340
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1341
{
1342 1343
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1344 1345
	int size;

1346 1347
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1348
		size = ARRAY_SIZE(bxt_rates);
1349
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1350
		*source_rates = skl_rates;
1351 1352 1353 1354
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1355
	}
1356

1357
	/* This depends on the fact that 5.4 is last value in the array */
1358
	if (!intel_dp_source_supports_hbr2(intel_dp))
1359
		size--;
1360

1361
	return size;
1362 1363
}

1364 1365
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1366
		   struct intel_crtc_state *pipe_config)
1367 1368
{
	struct drm_device *dev = encoder->base.dev;
1369 1370
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1371 1372

	if (IS_G4X(dev)) {
1373 1374
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1375
	} else if (HAS_PCH_SPLIT(dev)) {
1376 1377
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1378 1379 1380
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1381
	} else if (IS_VALLEYVIEW(dev)) {
1382 1383
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1384
	}
1385 1386 1387

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1388
			if (pipe_config->port_clock == divisor[i].clock) {
1389 1390 1391 1392 1393
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1394 1395 1396
	}
}

1397 1398
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1399
			   int *common_rates)
1400 1401 1402 1403 1404
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1405 1406
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1407
			common_rates[k] = source_rates[i];
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1420 1421
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1422 1423 1424 1425 1426
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1427
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1428 1429 1430

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1431
			       common_rates);
1432 1433
}

1434 1435 1436 1437 1438 1439 1440 1441
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1442
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1453 1454
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1455 1456 1457 1458 1459
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1460
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1461 1462 1463 1464 1465 1466 1467
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1468 1469 1470
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1471 1472
}

1473
static int rate_to_index(int find, const int *rates)
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1484 1485 1486 1487 1488 1489
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1490
	len = intel_dp_common_rates(intel_dp, rates);
1491 1492 1493 1494 1495 1496
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1497 1498
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1499
	return rate_to_index(rate, intel_dp->sink_rates);
1500 1501
}

1502 1503
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1515
bool
1516
intel_dp_compute_config(struct intel_encoder *encoder,
1517
			struct intel_crtc_state *pipe_config)
1518
{
1519
	struct drm_device *dev = encoder->base.dev;
1520
	struct drm_i915_private *dev_priv = dev->dev_private;
1521
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1522
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1523
	enum port port = dp_to_dig_port(intel_dp)->port;
1524
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1525
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1526
	int lane_count, clock;
1527
	int min_lane_count = 1;
1528
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1529
	/* Conveniently, the link BW constants become indices with a shift...*/
1530
	int min_clock = 0;
1531
	int max_clock;
1532
	int bpp, mode_rate;
1533
	int link_avail, link_clock;
1534 1535
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1536
	uint8_t link_bw, rate_select;
1537

1538
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1539 1540

	/* No common link rates between source and sink */
1541
	WARN_ON(common_len <= 0);
1542

1543
	max_clock = common_len - 1;
1544

1545
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1546 1547
		pipe_config->has_pch_encoder = true;

1548
	pipe_config->has_dp_encoder = true;
1549
	pipe_config->has_drrs = false;
1550
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1551

1552 1553 1554
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1555 1556 1557

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1558
			ret = skl_update_scaler_crtc(pipe_config);
1559 1560 1561 1562
			if (ret)
				return ret;
		}

1563
		if (HAS_GMCH_DISPLAY(dev))
1564 1565 1566
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1567 1568
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1569 1570
	}

1571
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1572 1573
		return false;

1574
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1575
		      "max bw %d pixel clock %iKHz\n",
1576
		      max_lane_count, common_rates[max_clock],
1577
		      adjusted_mode->crtc_clock);
1578

1579 1580
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1581
	bpp = pipe_config->pipe_bpp;
1582
	if (is_edp(intel_dp)) {
1583 1584 1585 1586

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
			(dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
1587 1588 1589 1590 1591
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1592 1593 1594 1595 1596 1597 1598 1599 1600
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1601
	}
1602

1603
	for (; bpp >= 6*3; bpp -= 2*3) {
1604 1605
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1606

1607
		for (clock = min_clock; clock <= max_clock; clock++) {
1608 1609 1610 1611
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1612
				link_clock = common_rates[clock];
1613 1614 1615 1616 1617 1618 1619 1620 1621
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1622

1623
	return false;
1624

1625
found:
1626 1627 1628 1629 1630 1631
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1632 1633 1634 1635 1636
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1637 1638
	}

1639
	pipe_config->lane_count = lane_count;
1640

1641
	pipe_config->pipe_bpp = bpp;
1642
	pipe_config->port_clock = common_rates[clock];
1643

1644 1645 1646 1647 1648
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1649
		      pipe_config->port_clock, bpp);
1650 1651
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1652

1653
	intel_link_compute_m_n(bpp, lane_count,
1654 1655
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1656
			       &pipe_config->dp_m_n);
1657

1658
	if (intel_connector->panel.downclock_mode != NULL &&
1659
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1660
			pipe_config->has_drrs = true;
1661 1662 1663 1664 1665 1666
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1667
	if ((IS_SKYLAKE(dev)  || IS_KABYLAKE(dev)) && is_edp(intel_dp))
1668
		skl_edp_set_pll_config(pipe_config);
1669 1670
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1671
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1672
		hsw_dp_set_ddi_pll_sel(pipe_config);
1673
	else
1674
		intel_dp_set_clock(encoder, pipe_config);
1675

1676
	return true;
1677 1678
}

1679 1680 1681 1682 1683 1684 1685
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
}

1686
static void intel_dp_prepare(struct intel_encoder *encoder)
1687
{
1688
	struct drm_device *dev = encoder->base.dev;
1689
	struct drm_i915_private *dev_priv = dev->dev_private;
1690
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1691
	enum port port = dp_to_dig_port(intel_dp)->port;
1692
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1693
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1694

1695 1696
	intel_dp_set_link_params(intel_dp, crtc->config);

1697
	/*
K
Keith Packard 已提交
1698
	 * There are four kinds of DP registers:
1699 1700
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1701 1702
	 * 	SNB CPU
	 *	IVB CPU
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1713

1714 1715 1716 1717
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1718

1719 1720
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1721
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1722

1723
	/* Split out the IBX/CPU vs CPT settings */
1724

1725
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1726 1727 1728 1729 1730 1731
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1732
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1733 1734
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1735
		intel_dp->DP |= crtc->pipe << 29;
1736
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1737 1738
		u32 trans_dp;

1739
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1740 1741 1742 1743 1744 1745 1746

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1747
	} else {
1748
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1749
		    !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
1750
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1751 1752 1753 1754 1755 1756 1757

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1758
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1759 1760
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1761
		if (IS_CHERRYVIEW(dev))
1762
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1763 1764
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1765
	}
1766 1767
}

1768 1769
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1770

1771 1772
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1773

1774 1775
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1776

1777
static void wait_panel_status(struct intel_dp *intel_dp,
1778 1779
				       u32 mask,
				       u32 value)
1780
{
1781
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1782
	struct drm_i915_private *dev_priv = dev->dev_private;
1783
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1784

V
Ville Syrjälä 已提交
1785 1786
	lockdep_assert_held(&dev_priv->pps_mutex);

1787 1788
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1789

1790
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1791 1792 1793
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1794

1795
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1796
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1797 1798
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1799
	}
1800 1801

	DRM_DEBUG_KMS("Wait complete\n");
1802
}
1803

1804
static void wait_panel_on(struct intel_dp *intel_dp)
1805 1806
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1807
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1808 1809
}

1810
static void wait_panel_off(struct intel_dp *intel_dp)
1811 1812
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1813
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1814 1815
}

1816
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1817
{
1818 1819 1820
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1821
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1822

1823 1824 1825 1826 1827
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1828 1829
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1830 1831 1832
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1833

1834
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1835 1836
}

1837
static void wait_backlight_on(struct intel_dp *intel_dp)
1838 1839 1840 1841 1842
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1843
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1844 1845 1846 1847
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1848

1849 1850 1851 1852
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1853
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1854
{
1855 1856 1857
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1858

V
Ville Syrjälä 已提交
1859 1860
	lockdep_assert_held(&dev_priv->pps_mutex);

1861
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1862 1863 1864 1865
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1866
	return control;
1867 1868
}

1869 1870 1871 1872 1873
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1874
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1875
{
1876
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1877 1878
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1879
	struct drm_i915_private *dev_priv = dev->dev_private;
1880
	enum intel_display_power_domain power_domain;
1881
	u32 pp;
1882
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1883
	bool need_to_disable = !intel_dp->want_panel_vdd;
1884

V
Ville Syrjälä 已提交
1885 1886
	lockdep_assert_held(&dev_priv->pps_mutex);

1887
	if (!is_edp(intel_dp))
1888
		return false;
1889

1890
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1891
	intel_dp->want_panel_vdd = true;
1892

1893
	if (edp_have_panel_vdd(intel_dp))
1894
		return need_to_disable;
1895

1896
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1897
	intel_display_power_get(dev_priv, power_domain);
1898

V
Ville Syrjälä 已提交
1899 1900
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1901

1902 1903
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1904

1905
	pp = ironlake_get_pp_control(intel_dp);
1906
	pp |= EDP_FORCE_VDD;
1907

1908 1909
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1910 1911 1912 1913 1914

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1915 1916 1917
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1918
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1919 1920
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1921 1922
		msleep(intel_dp->panel_power_up_delay);
	}
1923 1924 1925 1926

	return need_to_disable;
}

1927 1928 1929 1930 1931 1932 1933
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1934
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1935
{
1936
	bool vdd;
1937

1938 1939 1940
	if (!is_edp(intel_dp))
		return;

1941
	pps_lock(intel_dp);
1942
	vdd = edp_panel_vdd_on(intel_dp);
1943
	pps_unlock(intel_dp);
1944

R
Rob Clark 已提交
1945
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1946
	     port_name(dp_to_dig_port(intel_dp)->port));
1947 1948
}

1949
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1950
{
1951
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1952
	struct drm_i915_private *dev_priv = dev->dev_private;
1953 1954 1955 1956
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1957
	u32 pp;
1958
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1959

V
Ville Syrjälä 已提交
1960
	lockdep_assert_held(&dev_priv->pps_mutex);
1961

1962
	WARN_ON(intel_dp->want_panel_vdd);
1963

1964
	if (!edp_have_panel_vdd(intel_dp))
1965
		return;
1966

V
Ville Syrjälä 已提交
1967 1968
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1969

1970 1971
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1972

1973 1974
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1975

1976 1977
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1978

1979 1980 1981
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1982

1983
	if ((pp & POWER_TARGET_ON) == 0)
1984
		intel_dp->panel_power_off_time = ktime_get_boottime();
1985

1986
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1987
	intel_display_power_put(dev_priv, power_domain);
1988
}
1989

1990
static void edp_panel_vdd_work(struct work_struct *__work)
1991 1992 1993 1994
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1995
	pps_lock(intel_dp);
1996 1997
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1998
	pps_unlock(intel_dp);
1999 2000
}

2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2014 2015 2016 2017 2018
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2019
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2020
{
V
Ville Syrjälä 已提交
2021 2022 2023 2024 2025
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

2026 2027
	if (!is_edp(intel_dp))
		return;
2028

R
Rob Clark 已提交
2029
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2030
	     port_name(dp_to_dig_port(intel_dp)->port));
2031

2032 2033
	intel_dp->want_panel_vdd = false;

2034
	if (sync)
2035
		edp_panel_vdd_off_sync(intel_dp);
2036 2037
	else
		edp_panel_vdd_schedule_off(intel_dp);
2038 2039
}

2040
static void edp_panel_on(struct intel_dp *intel_dp)
2041
{
2042
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2043
	struct drm_i915_private *dev_priv = dev->dev_private;
2044
	u32 pp;
2045
	i915_reg_t pp_ctrl_reg;
2046

2047 2048
	lockdep_assert_held(&dev_priv->pps_mutex);

2049
	if (!is_edp(intel_dp))
2050
		return;
2051

V
Ville Syrjälä 已提交
2052 2053
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2054

2055 2056 2057
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2058
		return;
2059

2060
	wait_panel_power_cycle(intel_dp);
2061

2062
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2063
	pp = ironlake_get_pp_control(intel_dp);
2064 2065 2066
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2067 2068
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2069
	}
2070

2071
	pp |= POWER_TARGET_ON;
2072 2073 2074
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2075 2076
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2077

2078
	wait_panel_on(intel_dp);
2079
	intel_dp->last_power_on = jiffies;
2080

2081 2082
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2083 2084
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2085
	}
2086
}
V
Ville Syrjälä 已提交
2087

2088 2089 2090 2091 2092 2093 2094
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2095
	pps_unlock(intel_dp);
2096 2097
}

2098 2099

static void edp_panel_off(struct intel_dp *intel_dp)
2100
{
2101 2102
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2103
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2104
	struct drm_i915_private *dev_priv = dev->dev_private;
2105
	enum intel_display_power_domain power_domain;
2106
	u32 pp;
2107
	i915_reg_t pp_ctrl_reg;
2108

2109 2110
	lockdep_assert_held(&dev_priv->pps_mutex);

2111 2112
	if (!is_edp(intel_dp))
		return;
2113

V
Ville Syrjälä 已提交
2114 2115
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2116

V
Ville Syrjälä 已提交
2117 2118
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2119

2120
	pp = ironlake_get_pp_control(intel_dp);
2121 2122
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2123 2124
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
2125

2126
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2127

2128 2129
	intel_dp->want_panel_vdd = false;

2130 2131
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2132

2133
	intel_dp->panel_power_off_time = ktime_get_boottime();
2134
	wait_panel_off(intel_dp);
2135 2136

	/* We got a reference when we enabled the VDD. */
2137
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2138
	intel_display_power_put(dev_priv, power_domain);
2139
}
V
Ville Syrjälä 已提交
2140

2141 2142 2143 2144
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2145

2146 2147
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2148
	pps_unlock(intel_dp);
2149 2150
}

2151 2152
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2153
{
2154 2155
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2156 2157
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2158
	i915_reg_t pp_ctrl_reg;
2159

2160 2161 2162 2163 2164 2165
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2166
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2167

2168
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2169

2170
	pp = ironlake_get_pp_control(intel_dp);
2171
	pp |= EDP_BLC_ENABLE;
2172

2173
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2174 2175 2176

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2177

2178
	pps_unlock(intel_dp);
2179 2180
}

2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2195
{
2196
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2197 2198
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2199
	i915_reg_t pp_ctrl_reg;
2200

2201 2202 2203
	if (!is_edp(intel_dp))
		return;

2204
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2205

2206
	pp = ironlake_get_pp_control(intel_dp);
2207
	pp &= ~EDP_BLC_ENABLE;
2208

2209
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2210 2211 2212

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2213

2214
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2215 2216

	intel_dp->last_backlight_off = jiffies;
2217
	edp_wait_backlight_off(intel_dp);
2218
}
2219

2220 2221 2222 2223 2224 2225 2226
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2227

2228
	_intel_edp_backlight_off(intel_dp);
2229
	intel_panel_disable_backlight(intel_dp->attached_connector);
2230
}
2231

2232 2233 2234 2235 2236 2237 2238 2239
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2240 2241
	bool is_enabled;

2242
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2243
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2244
	pps_unlock(intel_dp);
2245 2246 2247 2248

	if (is_enabled == enable)
		return;

2249 2250
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2251 2252 2253 2254 2255 2256 2257

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2258 2259 2260 2261 2262 2263 2264 2265 2266
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2267
			onoff(state), onoff(cur_state));
2268 2269 2270 2271 2272 2273 2274 2275 2276
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2277
			onoff(state), onoff(cur_state));
2278 2279 2280 2281
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2282
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2283
{
2284
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2285 2286
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2287

2288 2289 2290
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2291

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
		      crtc->config->port_clock);

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

	if (crtc->config->port_clock == 162000)
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2306
	intel_dp->DP |= DP_PLL_ENABLE;
2307

2308
	I915_WRITE(DP_A, intel_dp->DP);
2309 2310
	POSTING_READ(DP_A);
	udelay(200);
2311 2312
}

2313
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2314
{
2315
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2316 2317
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2318

2319 2320 2321
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2322

2323 2324
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2325
	intel_dp->DP &= ~DP_PLL_ENABLE;
2326

2327
	I915_WRITE(DP_A, intel_dp->DP);
2328
	POSTING_READ(DP_A);
2329 2330 2331
	udelay(200);
}

2332
/* If the sink supports it, try to set the power state appropriately */
2333
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2334 2335 2336 2337 2338 2339 2340 2341
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2342 2343
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2344 2345 2346 2347 2348 2349
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2350 2351
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2352 2353 2354 2355 2356
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2357 2358 2359 2360

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2361 2362
}

2363 2364
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2365
{
2366
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2367
	enum port port = dp_to_dig_port(intel_dp)->port;
2368 2369
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2370 2371 2372 2373
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2374
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2375 2376 2377
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2378 2379 2380 2381

	if (!(tmp & DP_PORT_EN))
		return false;

2382
	if (IS_GEN7(dev) && port == PORT_A) {
2383
		*pipe = PORT_TO_PIPE_CPT(tmp);
2384
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2385
		enum pipe p;
2386

2387 2388 2389 2390
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2391 2392 2393 2394
				return true;
			}
		}

2395
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2396
			      i915_mmio_reg_offset(intel_dp->output_reg));
2397 2398 2399 2400
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2401
	}
2402

2403 2404
	return true;
}
2405

2406
static void intel_dp_get_config(struct intel_encoder *encoder,
2407
				struct intel_crtc_state *pipe_config)
2408 2409 2410
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2411 2412 2413 2414
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2415
	int dotclock;
2416

2417
	tmp = I915_READ(intel_dp->output_reg);
2418 2419

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2420

2421
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2422 2423 2424
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2425 2426 2427
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2428

2429
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2430 2431 2432 2433
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2434
		if (tmp & DP_SYNC_HS_HIGH)
2435 2436 2437
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2438

2439
		if (tmp & DP_SYNC_VS_HIGH)
2440 2441 2442 2443
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2444

2445
	pipe_config->base.adjusted_mode.flags |= flags;
2446

2447
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2448
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2449 2450
		pipe_config->limited_color_range = true;

2451 2452
	pipe_config->has_dp_encoder = true;

2453 2454 2455
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2456 2457
	intel_dp_get_m_n(crtc, pipe_config);

2458
	if (port == PORT_A) {
2459
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2460 2461 2462 2463
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2464 2465 2466 2467 2468 2469 2470

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2471
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2472

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2492 2493
}

2494
static void intel_disable_dp(struct intel_encoder *encoder)
2495
{
2496
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2497
	struct drm_device *dev = encoder->base.dev;
2498 2499
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2500
	if (crtc->config->has_audio)
2501
		intel_audio_codec_disable(encoder);
2502

2503 2504 2505
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2506 2507
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2508
	intel_edp_panel_vdd_on(intel_dp);
2509
	intel_edp_backlight_off(intel_dp);
2510
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2511
	intel_edp_panel_off(intel_dp);
2512

2513 2514
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2515
		intel_dp_link_down(intel_dp);
2516 2517
}

2518
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2519
{
2520
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2521
	enum port port = dp_to_dig_port(intel_dp)->port;
2522

2523
	intel_dp_link_down(intel_dp);
2524 2525

	/* Only ilk+ has port A */
2526 2527
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2528 2529 2530 2531 2532 2533 2534
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2535 2536
}

2537 2538
static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
				     bool reset)
2539
{
2540 2541 2542 2543 2544
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	enum pipe pipe = crtc->pipe;
	uint32_t val;
2545

2546 2547 2548 2549 2550 2551
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	if (reset)
		val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	else
		val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2552

2553 2554 2555 2556 2557 2558 2559 2560
	if (crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
		if (reset)
			val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
		else
			val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
	}
2561

2562
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2563
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2564 2565 2566 2567
	if (reset)
		val &= ~DPIO_PCS_CLK_SOFT_RESET;
	else
		val |= DPIO_PCS_CLK_SOFT_RESET;
2568
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2569

2570
	if (crtc->config->lane_count > 2) {
2571 2572
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
		val |= CHV_PCS_REQ_SOFTRESET_EN;
2573 2574 2575 2576
		if (reset)
			val &= ~DPIO_PCS_CLK_SOFT_RESET;
		else
			val |= DPIO_PCS_CLK_SOFT_RESET;
2577 2578
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
	}
2579
}
2580

2581 2582 2583 2584 2585
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2586

2587 2588 2589 2590 2591 2592
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2593

V
Ville Syrjälä 已提交
2594
	mutex_unlock(&dev_priv->sb_lock);
2595 2596
}

2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2633 2634
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
2685 2686
	struct intel_crtc *crtc =
		to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
2687 2688 2689 2690 2691 2692 2693

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2694 2695 2696 2697 2698 2699 2700 2701

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2702 2703
	if (crtc->config->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2704 2705 2706

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2707 2708
}

2709
static void intel_enable_dp(struct intel_encoder *encoder)
2710
{
2711 2712 2713
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2714
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2715
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2716 2717
	enum port port = dp_to_dig_port(intel_dp)->port;
	enum pipe pipe = crtc->pipe;
2718

2719 2720
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2721

2722 2723
	pps_lock(intel_dp);

2724
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2725 2726
		vlv_init_panel_power_sequencer(intel_dp);

2727 2728 2729 2730 2731 2732 2733 2734 2735
	/*
	 * We get an occasional spurious underrun between the port
	 * enable and vdd enable, when enabling port A eDP.
	 *
	 * FIXME: Not sure if this applies to (PCH) port D eDP as well
	 */
	if (port == PORT_A)
		intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);

2736
	intel_dp_enable_port(intel_dp);
2737

2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
	if (port == PORT_A && IS_GEN5(dev_priv)) {
		/*
		 * Underrun reporting for the other pipe was disabled in
		 * g4x_pre_enable_dp(). The eDP PLL and port have now been
		 * enabled, so it's now safe to re-enable underrun reporting.
		 */
		intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
		intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
	}

2749 2750 2751 2752
	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

2753 2754 2755
	if (port == PORT_A)
		intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2756 2757
	pps_unlock(intel_dp);

2758
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2759 2760 2761 2762 2763
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2764 2765
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2766
	}
2767

2768
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2769
	intel_dp_start_link_train(intel_dp);
2770
	intel_dp_stop_link_train(intel_dp);
2771

2772
	if (crtc->config->has_audio) {
2773
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2774
				 pipe_name(pipe));
2775 2776
		intel_audio_codec_enable(encoder);
	}
2777
}
2778

2779 2780
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2781 2782
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2783
	intel_enable_dp(encoder);
2784
	intel_edp_backlight_on(intel_dp);
2785
}
2786

2787 2788
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2789 2790
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2791
	intel_edp_backlight_on(intel_dp);
2792
	intel_psr_enable(intel_dp);
2793 2794
}

2795
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2796
{
2797
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2798
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2799 2800
	enum port port = dp_to_dig_port(intel_dp)->port;
	enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
2801

2802 2803
	intel_dp_prepare(encoder);

2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	if (port == PORT_A && IS_GEN5(dev_priv)) {
		/*
		 * We get FIFO underruns on the other pipe when
		 * enabling the CPU eDP PLL, and when enabling CPU
		 * eDP port. We could potentially avoid the PLL
		 * underrun with a vblank wait just prior to enabling
		 * the PLL, but that doesn't appear to help the port
		 * enable case. Just sweep it all under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
	}

2817
	/* Only ilk+ has port A */
2818
	if (port == PORT_A)
2819 2820 2821
		ironlake_edp_pll_on(intel_dp);
}

2822 2823 2824 2825 2826
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
2827
	i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2848 2849 2850 2851 2852 2853 2854 2855
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2856 2857 2858
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2859
	for_each_intel_encoder(dev, encoder) {
2860
		struct intel_dp *intel_dp;
2861
		enum port port;
2862 2863 2864 2865 2866

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2867
		port = dp_to_dig_port(intel_dp)->port;
2868 2869 2870 2871 2872

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2873
			      pipe_name(pipe), port_name(port));
2874

2875
		WARN(encoder->base.crtc,
2876 2877
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2878 2879

		/* make sure vdd is off before we steal it */
2880
		vlv_detach_power_sequencer(intel_dp);
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2894 2895 2896
	if (!is_edp(intel_dp))
		return;

2897 2898 2899 2900 2901 2902 2903 2904 2905
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2906
		vlv_detach_power_sequencer(intel_dp);
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2921 2922
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2923 2924
}

2925
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2926
{
2927
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2928
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2929
	struct drm_device *dev = encoder->base.dev;
2930
	struct drm_i915_private *dev_priv = dev->dev_private;
2931
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2932
	enum dpio_channel port = vlv_dport_to_channel(dport);
2933 2934
	int pipe = intel_crtc->pipe;
	u32 val;
2935

V
Ville Syrjälä 已提交
2936
	mutex_lock(&dev_priv->sb_lock);
2937

2938
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2939 2940 2941 2942 2943 2944
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2945 2946 2947
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2948

V
Ville Syrjälä 已提交
2949
	mutex_unlock(&dev_priv->sb_lock);
2950 2951

	intel_enable_dp(encoder);
2952 2953
}

2954
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2955 2956 2957 2958
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2959 2960
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2961
	enum dpio_channel port = vlv_dport_to_channel(dport);
2962
	int pipe = intel_crtc->pipe;
2963

2964 2965
	intel_dp_prepare(encoder);

2966
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2967
	mutex_lock(&dev_priv->sb_lock);
2968
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2969 2970
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2971
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2972 2973 2974 2975 2976 2977
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2978 2979 2980
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2981
	mutex_unlock(&dev_priv->sb_lock);
2982 2983
}

2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2994
	int data, i, stagger;
2995
	u32 val;
2996

V
Ville Syrjälä 已提交
2997
	mutex_lock(&dev_priv->sb_lock);
2998

2999 3000 3001 3002 3003
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

3004 3005 3006 3007 3008
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
3009

3010
	/* Program Tx lane latency optimal setting*/
3011
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3012
		/* Set the upar bit */
3013 3014 3015 3016
		if (intel_crtc->config->lane_count == 1)
			data = 0x0;
		else
			data = (i == 1) ? 0x0 : 0x1;
3017 3018 3019 3020 3021
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

3037 3038 3039 3040 3041
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val |= DPIO_TX2_STAGGER_MASK(0x1f);
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
3042 3043 3044 3045 3046 3047 3048 3049

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

3050 3051 3052 3053 3054 3055 3056 3057
	if (intel_crtc->config->lane_count > 2) {
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
			       DPIO_LANESTAGGER_STRAP(stagger) |
			       DPIO_LANESTAGGER_STRAP_OVRD |
			       DPIO_TX1_STAGGER_MASK(0x1f) |
			       DPIO_TX1_STAGGER_MULT(7) |
			       DPIO_TX2_STAGGER_MULT(5));
	}
3058

3059 3060 3061
	/* Deassert data lane reset */
	chv_data_lane_soft_reset(encoder, false);

V
Ville Syrjälä 已提交
3062
	mutex_unlock(&dev_priv->sb_lock);
3063 3064

	intel_enable_dp(encoder);
3065 3066 3067 3068 3069 3070

	/* Second common lane will stay alive on its own now */
	if (dport->release_cl2_override) {
		chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
		dport->release_cl2_override = false;
	}
3071 3072
}

3073 3074 3075 3076 3077 3078 3079 3080 3081
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
3082 3083
	unsigned int lane_mask =
		intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
3084 3085
	u32 val;

3086 3087
	intel_dp_prepare(encoder);

3088 3089 3090 3091 3092 3093 3094 3095
	/*
	 * Must trick the second common lane into life.
	 * Otherwise we can't even access the PLL.
	 */
	if (ch == DPIO_CH0 && pipe == PIPE_B)
		dport->release_cl2_override =
			!chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);

3096 3097
	chv_phy_powergate_lanes(encoder, true, lane_mask);

V
Ville Syrjälä 已提交
3098
	mutex_lock(&dev_priv->sb_lock);
3099

3100 3101 3102
	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);

3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

3122 3123 3124 3125 3126 3127 3128 3129 3130
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

3131 3132 3133 3134 3135 3136 3137 3138 3139
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
		val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
		if (pipe != PIPE_B)
			val &= ~CHV_PCS_USEDCLKCHANNEL;
		else
			val |= CHV_PCS_USEDCLKCHANNEL;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
	}
3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
3153
	mutex_unlock(&dev_priv->sb_lock);
3154 3155
}

3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
	u32 val;

	mutex_lock(&dev_priv->sb_lock);

	/* disable left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

	mutex_unlock(&dev_priv->sb_lock);
3176

3177 3178 3179 3180 3181 3182 3183 3184 3185
	/*
	 * Leave the power down bit cleared for at least one
	 * lane so that chv_powergate_phy_ch() will power
	 * on something when the channel is otherwise unused.
	 * When the port is off and the override is removed
	 * the lanes power down anyway, so otherwise it doesn't
	 * really matter what the state of power down bits is
	 * after this.
	 */
3186
	chv_phy_powergate_lanes(encoder, false, 0x0);
3187 3188
}

3189
/*
3190 3191
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
3192 3193 3194
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
3195
 */
3196 3197 3198
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
3199
{
3200 3201
	ssize_t ret;
	int i;
3202

3203 3204 3205 3206 3207 3208 3209
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

3210
	for (i = 0; i < 3; i++) {
3211 3212 3213
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
3214 3215
		msleep(1);
	}
3216

3217
	return ret;
3218 3219 3220 3221 3222 3223
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3224
bool
3225
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3226
{
3227 3228 3229 3230
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3231 3232
}

3233
/* These are source-specific values. */
3234
uint8_t
K
Keith Packard 已提交
3235
intel_dp_voltage_max(struct intel_dp *intel_dp)
3236
{
3237
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3238
	struct drm_i915_private *dev_priv = dev->dev_private;
3239
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3240

3241 3242 3243
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
3244
		if (dev_priv->edp_low_vswing && port == PORT_A)
3245
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3246
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3247
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3248
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3249
	else if (IS_GEN7(dev) && port == PORT_A)
3250
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3251
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
3252
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3253
	else
3254
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3255 3256
}

3257
uint8_t
K
Keith Packard 已提交
3258 3259
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3260
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3261
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3262

3263 3264 3265 3266 3267 3268 3269 3270
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3271 3272
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3273 3274 3275 3276
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3277
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3278 3279 3280 3281 3282 3283 3284
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3285
		default:
3286
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3287
		}
3288
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3289
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3290 3291 3292 3293 3294 3295 3296
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3297
		default:
3298
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3299
		}
3300
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3301
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3302 3303 3304 3305 3306
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3307
		default:
3308
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3309 3310 3311
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3312 3313 3314 3315 3316 3317 3318
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3319
		default:
3320
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3321
		}
3322 3323 3324
	}
}

3325
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3326 3327 3328 3329
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3330 3331
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3332 3333 3334
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3335
	enum dpio_channel port = vlv_dport_to_channel(dport);
3336
	int pipe = intel_crtc->pipe;
3337 3338

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3339
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3340 3341
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3342
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3343 3344 3345
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3346
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3347 3348 3349
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3350
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3351 3352 3353
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3354
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3355 3356 3357 3358 3359 3360 3361
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3362
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3363 3364
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3365
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3366 3367 3368
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3369
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3370 3371 3372
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3373
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3374 3375 3376 3377 3378 3379 3380
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3381
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3382 3383
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3384
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3385 3386 3387
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3388
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3389 3390 3391 3392 3393 3394 3395
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3396
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3397 3398
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3399
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3411
	mutex_lock(&dev_priv->sb_lock);
3412 3413 3414
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3415
			 uniqtranscale_reg_value);
3416 3417 3418 3419
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3420
	mutex_unlock(&dev_priv->sb_lock);
3421 3422 3423 3424

	return 0;
}

3425 3426 3427 3428 3429 3430
static bool chv_need_uniq_trans_scale(uint8_t train_set)
{
	return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
		(train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
}

3431
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3432 3433 3434 3435 3436
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3437
	u32 deemph_reg_value, margin_reg_value, val;
3438 3439
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3440 3441
	enum pipe pipe = intel_crtc->pipe;
	int i;
3442 3443

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3444
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3445
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3446
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3447 3448 3449
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3450
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3451 3452 3453
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3454
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3455 3456 3457
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3458
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3459 3460 3461 3462 3463 3464 3465 3466
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3467
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3468
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3469
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3470 3471 3472
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3473
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3474 3475 3476
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3477
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3478 3479 3480 3481 3482 3483 3484
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3485
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3486
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3487
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3488 3489 3490
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3491
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3492 3493 3494 3495 3496 3497 3498
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3499
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3500
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3501
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3513
	mutex_lock(&dev_priv->sb_lock);
3514 3515

	/* Clear calc init */
3516 3517
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3518 3519
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3520 3521
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3522 3523 3524 3525 3526 3527 3528
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
		val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
		val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3529

3530 3531 3532 3533 3534
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

3535 3536 3537 3538 3539 3540
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
		val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
		val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
	}
3541

3542
	/* Program swing deemph */
3543
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3544 3545 3546 3547 3548
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3549 3550

	/* Program swing margin */
3551
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3552
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3553

3554 3555
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3556 3557 3558 3559 3560 3561 3562 3563 3564

		/*
		 * Supposedly this value shouldn't matter when unique transition
		 * scale is disabled, but in fact it does matter. Let's just
		 * always program the same value and hope it's OK.
		 */
		val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
		val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;

3565 3566
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3567

3568 3569 3570 3571 3572 3573
	/*
	 * The document said it needs to set bit 27 for ch0 and bit 26
	 * for ch1. Might be a typo in the doc.
	 * For now, for this unique transition scale selection, set bit
	 * 27 for ch0 and ch1.
	 */
3574
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3575
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3576
		if (chv_need_uniq_trans_scale(train_set))
3577
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3578 3579 3580
		else
			val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3581 3582 3583
	}

	/* Start swing calculation */
3584 3585 3586 3587
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3588 3589 3590 3591 3592
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3593

V
Ville Syrjälä 已提交
3594
	mutex_unlock(&dev_priv->sb_lock);
3595 3596 3597 3598

	return 0;
}

3599
static uint32_t
3600
gen4_signal_levels(uint8_t train_set)
3601
{
3602
	uint32_t	signal_levels = 0;
3603

3604
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3605
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3606 3607 3608
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3609
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3610 3611
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3612
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3613 3614
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3615
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3616 3617 3618
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3619
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3620
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3621 3622 3623
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3624
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3625 3626
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3627
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3628 3629
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3630
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3631 3632 3633 3634 3635 3636
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3637 3638
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3639
gen6_edp_signal_levels(uint8_t train_set)
3640
{
3641 3642 3643
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3644 3645
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3646
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3647
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3648
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3649 3650
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3651
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3652 3653
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3654
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3655 3656
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3657
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3658
	default:
3659 3660 3661
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3662 3663 3664
	}
}

K
Keith Packard 已提交
3665 3666
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3667
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3668 3669 3670 3671
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3672
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3673
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3674
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3675
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3676
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3677 3678
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3679
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3680
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3681
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3682 3683
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3684
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3685
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3686
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3687 3688 3689 3690 3691 3692 3693 3694 3695
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3696
void
3697
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3698 3699
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3700
	enum port port = intel_dig_port->port;
3701
	struct drm_device *dev = intel_dig_port->base.base.dev;
3702
	struct drm_i915_private *dev_priv = to_i915(dev);
3703
	uint32_t signal_levels, mask = 0;
3704 3705
	uint8_t train_set = intel_dp->train_set[0];

3706 3707 3708 3709 3710 3711 3712
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3713
	} else if (IS_CHERRYVIEW(dev)) {
3714
		signal_levels = chv_signal_levels(intel_dp);
3715
	} else if (IS_VALLEYVIEW(dev)) {
3716
		signal_levels = vlv_signal_levels(intel_dp);
3717
	} else if (IS_GEN7(dev) && port == PORT_A) {
3718
		signal_levels = gen7_edp_signal_levels(train_set);
3719
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3720
	} else if (IS_GEN6(dev) && port == PORT_A) {
3721
		signal_levels = gen6_edp_signal_levels(train_set);
3722 3723
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3724
		signal_levels = gen4_signal_levels(train_set);
3725 3726 3727
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3728 3729 3730 3731 3732 3733 3734 3735
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3736

3737
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3738 3739 3740

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3741 3742
}

3743
void
3744 3745
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3746
{
3747
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3748 3749
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3750

3751
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3752

3753
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3754
	POSTING_READ(intel_dp->output_reg);
3755 3756
}

3757
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3788
static void
C
Chris Wilson 已提交
3789
intel_dp_link_down(struct intel_dp *intel_dp)
3790
{
3791
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3792
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3793
	enum port port = intel_dig_port->port;
3794
	struct drm_device *dev = intel_dig_port->base.base.dev;
3795
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3796
	uint32_t DP = intel_dp->DP;
3797

3798
	if (WARN_ON(HAS_DDI(dev)))
3799 3800
		return;

3801
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3802 3803
		return;

3804
	DRM_DEBUG_KMS("\n");
3805

3806 3807
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3808
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3809
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3810
	} else {
3811 3812 3813 3814
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3815
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3816
	}
3817
	I915_WRITE(intel_dp->output_reg, DP);
3818
	POSTING_READ(intel_dp->output_reg);
3819

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3830 3831 3832 3833 3834 3835 3836
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3837 3838 3839 3840 3841 3842 3843
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3844
		I915_WRITE(intel_dp->output_reg, DP);
3845
		POSTING_READ(intel_dp->output_reg);
3846 3847 3848 3849

		intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3850 3851
	}

3852
	msleep(intel_dp->panel_power_down_delay);
3853 3854

	intel_dp->DP = DP;
3855 3856
}

3857 3858
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3859
{
R
Rodrigo Vivi 已提交
3860 3861 3862
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3863
	uint8_t rev;
R
Rodrigo Vivi 已提交
3864

3865 3866
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3867
		return false; /* aux transfer failed */
3868

3869
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3870

3871 3872 3873
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3874 3875
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3876
	if (is_edp(intel_dp)) {
3877 3878 3879
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3880 3881
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3882
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3883
		}
3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3899 3900
	}

3901
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
3902
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
3903
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
3904

3905 3906 3907 3908 3909
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3910
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3911 3912
		int i;

3913 3914
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3915 3916
				sink_rates,
				sizeof(sink_rates));
3917

3918 3919
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3920 3921 3922 3923

			if (val == 0)
				break;

3924 3925
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3926
		}
3927
		intel_dp->num_sink_rates = i;
3928
	}
3929 3930 3931

	intel_dp_print_rates(intel_dp);

3932 3933 3934 3935 3936 3937 3938
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3939 3940 3941
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3942 3943 3944
		return false; /* downstream port status fetch failed */

	return true;
3945 3946
}

3947 3948 3949 3950 3951 3952 3953 3954
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3955
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3956 3957 3958
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3959
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3960 3961 3962 3963
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3989
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3990
{
3991
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3992
	struct drm_device *dev = dig_port->base.base.dev;
3993
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3994
	u8 buf;
3995
	int ret = 0;
3996 3997
	int count = 0;
	int attempts = 10;
3998

3999 4000
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
4001 4002
		ret = -EIO;
		goto out;
4003 4004
	}

4005
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4006
			       buf & ~DP_TEST_SINK_START) < 0) {
4007
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
4008 4009 4010
		ret = -EIO;
		goto out;
	}
4011

4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
4024
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
4025 4026 4027
		ret = -ETIMEDOUT;
	}

4028
 out:
4029
	hsw_enable_ips(intel_crtc);
4030
	return ret;
4031 4032 4033 4034 4035
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4036
	struct drm_device *dev = dig_port->base.base.dev;
4037 4038
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
4039 4040
	int ret;

4041 4042 4043 4044 4045 4046 4047 4048 4049
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

4050 4051 4052 4053 4054 4055
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

4056
	hsw_disable_ips(intel_crtc);
4057

4058
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4059 4060 4061
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
4062 4063
	}

4064
	intel_wait_for_vblank(dev, intel_crtc->pipe);
4065 4066 4067 4068 4069 4070 4071 4072 4073
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
4074
	int count, ret;
4075 4076 4077 4078 4079 4080
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
4081
	do {
4082 4083
		intel_wait_for_vblank(dev, intel_crtc->pipe);

4084
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4085 4086
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
4087
			goto stop;
4088
		}
4089
		count = buf & DP_TEST_COUNT_MASK;
4090

4091
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4092 4093

	if (attempts == 0) {
4094 4095 4096 4097 4098 4099 4100 4101
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4102
	}
4103

4104
stop:
4105
	intel_dp_sink_crc_stop(intel_dp);
4106
	return ret;
4107 4108
}

4109 4110 4111
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4112 4113 4114
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4115 4116
}

4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4144
{
4145
	uint8_t test_result = DP_TEST_NAK;
4146 4147 4148 4149
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4150
	    connector->edid_corrupt ||
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
4166 4167 4168 4169 4170 4171 4172
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4173 4174
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4175
					&block->checksum,
D
Dan Carpenter 已提交
4176
					1))
4177 4178 4179 4180 4181 4182 4183 4184 4185
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4186 4187 4188 4189
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4190
{
4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4239 4240
}

4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4256
			if (intel_dp->active_mst_links &&
4257
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4258 4259 4260 4261 4262
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4263
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4279
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4298 4299 4300 4301 4302 4303 4304 4305
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4306
static void
C
Chris Wilson 已提交
4307
intel_dp_check_link_status(struct intel_dp *intel_dp)
4308
{
4309
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4310
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4311
	u8 sink_irq_vector;
4312
	u8 link_status[DP_LINK_STATUS_SIZE];
4313

4314 4315
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4316 4317 4318 4319 4320 4321 4322 4323
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4324
	if (!intel_encoder->base.crtc)
4325 4326
		return;

4327 4328 4329
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4330
	/* Try to read receiver status if the link appears to be up */
4331
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4332 4333 4334
		return;
	}

4335
	/* Now read the DPCD to see if it's actually running */
4336
	if (!intel_dp_get_dpcd(intel_dp)) {
4337 4338 4339
		return;
	}

4340 4341 4342 4343
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4344 4345 4346
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4347 4348

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4349
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4350 4351 4352 4353
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4354 4355 4356
	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
		(!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
4357
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4358
			      intel_encoder->base.name);
4359
		intel_dp_start_link_train(intel_dp);
4360
		intel_dp_stop_link_train(intel_dp);
4361
	}
4362 4363
}

4364
/* XXX this is probably wrong for multiple downstream ports */
4365
static enum drm_connector_status
4366
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4367
{
4368 4369 4370 4371 4372 4373 4374 4375
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4376
		return connector_status_connected;
4377 4378

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4379 4380
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4381
		uint8_t reg;
4382 4383 4384

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4385
			return connector_status_unknown;
4386

4387 4388
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4389 4390 4391
	}

	/* If no HPD, poke DDC gently */
4392
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4393
		return connector_status_connected;
4394 4395

	/* Well we tried, say unknown for unreliable port types */
4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4408 4409 4410

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4411
	return connector_status_disconnected;
4412 4413
}

4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4427 4428
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4429
{
4430
	u32 bit;
4431

4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4469 4470 4471
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4472 4473 4474
	default:
		MISSING_CASE(port->port);
		return false;
4475
	}
4476

4477
	return I915_READ(SDEISR) & bit;
4478 4479
}

4480
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4481
				       struct intel_digital_port *port)
4482
{
4483
	u32 bit;
4484

4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4521 4522
	}

4523
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4524 4525
}

4526
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4527
				       struct intel_digital_port *intel_dig_port)
4528
{
4529 4530
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4531 4532
	u32 bit;

4533 4534
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4535 4536 4537 4538 4539 4540 4541 4542 4543 4544
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4545
		MISSING_CASE(port);
4546 4547 4548 4549 4550 4551
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4552 4553 4554 4555 4556 4557 4558
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4559
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4560 4561
					 struct intel_digital_port *port)
{
4562
	if (HAS_PCH_IBX(dev_priv))
4563
		return ibx_digital_port_connected(dev_priv, port);
4564 4565
	if (HAS_PCH_SPLIT(dev_priv))
		return cpt_digital_port_connected(dev_priv, port);
4566 4567
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4568
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4569
		return vlv_digital_port_connected(dev_priv, port);
4570 4571 4572 4573
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4574
static struct edid *
4575
intel_dp_get_edid(struct intel_dp *intel_dp)
4576
{
4577
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4578

4579 4580 4581 4582
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4583 4584
			return NULL;

J
Jani Nikula 已提交
4585
		return drm_edid_duplicate(intel_connector->edid);
4586 4587 4588 4589
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4590

4591 4592 4593 4594 4595
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4596

4597 4598 4599 4600 4601 4602 4603
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4604 4605
}

4606 4607
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4608
{
4609
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4610

4611 4612
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4613

4614 4615
	intel_dp->has_audio = false;
}
4616

Z
Zhenyu Wang 已提交
4617 4618 4619 4620
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4621 4622
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4623
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4624
	enum drm_connector_status status;
4625
	enum intel_display_power_domain power_domain;
4626
	bool ret;
4627
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4628

4629
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4630
		      connector->base.id, connector->name);
4631
	intel_dp_unset_edid(intel_dp);
4632

4633 4634 4635 4636
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4637
		return connector_status_disconnected;
4638 4639
	}

4640 4641
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4642

4643 4644 4645
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4646 4647 4648
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4649
	else
4650 4651
		status = connector_status_disconnected;

4652 4653 4654 4655 4656
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4657
		goto out;
4658
	}
Z
Zhenyu Wang 已提交
4659

4660 4661
	intel_dp_probe_oui(intel_dp);

4662 4663 4664 4665 4666 4667 4668 4669 4670 4671
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4672 4673 4674 4675 4676 4677 4678 4679
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4680
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4681

4682 4683
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4684 4685
	status = connector_status_connected;

4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4700
out:
4701
	intel_display_power_put(to_i915(dev), power_domain);
4702
	return status;
4703 4704
}

4705 4706
static void
intel_dp_force(struct drm_connector *connector)
4707
{
4708
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4709
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4710
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4711
	enum intel_display_power_domain power_domain;
4712

4713 4714 4715
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4716

4717 4718
	if (connector->status != connector_status_connected)
		return;
4719

4720 4721
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4722 4723 4724

	intel_dp_set_edid(intel_dp);

4725
	intel_display_power_put(dev_priv, power_domain);
4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4742

4743
	/* if eDP has no EDID, fall back to fixed mode */
4744 4745
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4746
		struct drm_display_mode *mode;
4747 4748

		mode = drm_mode_duplicate(connector->dev,
4749
					  intel_connector->panel.fixed_mode);
4750
		if (mode) {
4751 4752 4753 4754
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4755

4756
	return 0;
4757 4758
}

4759 4760 4761 4762
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4763
	struct edid *edid;
4764

4765 4766
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4767
		has_audio = drm_detect_monitor_audio(edid);
4768

4769 4770 4771
	return has_audio;
}

4772 4773 4774 4775 4776
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4777
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4778
	struct intel_connector *intel_connector = to_intel_connector(connector);
4779 4780
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4781 4782
	int ret;

4783
	ret = drm_object_property_set_value(&connector->base, property, val);
4784 4785 4786
	if (ret)
		return ret;

4787
	if (property == dev_priv->force_audio_property) {
4788 4789 4790 4791
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4792 4793
			return 0;

4794
		intel_dp->force_audio = i;
4795

4796
		if (i == HDMI_AUDIO_AUTO)
4797 4798
			has_audio = intel_dp_detect_audio(connector);
		else
4799
			has_audio = (i == HDMI_AUDIO_ON);
4800 4801

		if (has_audio == intel_dp->has_audio)
4802 4803
			return 0;

4804
		intel_dp->has_audio = has_audio;
4805 4806 4807
		goto done;
	}

4808
	if (property == dev_priv->broadcast_rgb_property) {
4809
		bool old_auto = intel_dp->color_range_auto;
4810
		bool old_range = intel_dp->limited_color_range;
4811

4812 4813 4814 4815 4816 4817
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4818
			intel_dp->limited_color_range = false;
4819 4820 4821
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4822
			intel_dp->limited_color_range = true;
4823 4824 4825 4826
			break;
		default:
			return -EINVAL;
		}
4827 4828

		if (old_auto == intel_dp->color_range_auto &&
4829
		    old_range == intel_dp->limited_color_range)
4830 4831
			return 0;

4832 4833 4834
		goto done;
	}

4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4851 4852 4853
	return -EINVAL;

done:
4854 4855
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4856 4857 4858 4859

	return 0;
}

4860
static void
4861
intel_dp_connector_destroy(struct drm_connector *connector)
4862
{
4863
	struct intel_connector *intel_connector = to_intel_connector(connector);
4864

4865
	kfree(intel_connector->detect_edid);
4866

4867 4868 4869
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4870 4871 4872
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4873
		intel_panel_fini(&intel_connector->panel);
4874

4875
	drm_connector_cleanup(connector);
4876
	kfree(connector);
4877 4878
}

P
Paulo Zanoni 已提交
4879
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4880
{
4881 4882
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4883

4884
	intel_dp_aux_fini(intel_dp);
4885
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4886 4887
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4888 4889 4890 4891
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4892
		pps_lock(intel_dp);
4893
		edp_panel_vdd_off_sync(intel_dp);
4894 4895
		pps_unlock(intel_dp);

4896 4897 4898 4899
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4900
	}
4901
	drm_encoder_cleanup(encoder);
4902
	kfree(intel_dig_port);
4903 4904
}

4905 4906 4907 4908 4909 4910 4911
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4912 4913 4914 4915
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4916
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4917
	pps_lock(intel_dp);
4918
	edp_panel_vdd_off_sync(intel_dp);
4919
	pps_unlock(intel_dp);
4920 4921
}

4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4941
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4942 4943 4944 4945 4946
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4947 4948
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
4962
	if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
4963 4964 4965 4966 4967
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4968 4969
}

4970
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4971
	.dpms = drm_atomic_helper_connector_dpms,
4972
	.detect = intel_dp_detect,
4973
	.force = intel_dp_force,
4974
	.fill_modes = drm_helper_probe_single_connector_modes,
4975
	.set_property = intel_dp_set_property,
4976
	.atomic_get_property = intel_connector_atomic_get_property,
4977
	.destroy = intel_dp_connector_destroy,
4978
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4979
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4980 4981 4982 4983 4984
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4985
	.best_encoder = intel_best_encoder,
4986 4987 4988
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4989
	.reset = intel_dp_encoder_reset,
4990
	.destroy = intel_dp_encoder_destroy,
4991 4992
};

4993
enum irqreturn
4994 4995 4996
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4997
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4998 4999
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5000
	enum intel_display_power_domain power_domain;
5001
	enum irqreturn ret = IRQ_NONE;
5002

5003 5004
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5005
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
5006

5007 5008 5009 5010 5011 5012 5013 5014 5015
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5016
		return IRQ_HANDLED;
5017 5018
	}

5019 5020
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5021
		      long_hpd ? "long" : "short");
5022

5023
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
5024 5025
	intel_display_power_get(dev_priv, power_domain);

5026
	if (long_hpd) {
5027 5028
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
5029

5030 5031
		if (!intel_digital_port_connected(dev_priv, intel_dig_port))
			goto mst_fail;
5032 5033 5034 5035 5036 5037 5038

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

5039 5040 5041 5042
		if (!intel_dp_probe_mst(intel_dp)) {
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
			intel_dp_check_link_status(intel_dp);
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
5043
			goto mst_fail;
5044
		}
5045 5046
	} else {
		if (intel_dp->is_mst) {
5047
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
5048 5049 5050 5051
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
5052
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5053
			intel_dp_check_link_status(intel_dp);
5054
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
5055 5056
		}
	}
5057 5058 5059

	ret = IRQ_HANDLED;

5060
	goto put_power;
5061 5062 5063 5064 5065 5066 5067
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
5068 5069 5070 5071
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5072 5073
}

5074
/* check the VBT to see whether the eDP is on another port */
5075
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
5076 5077
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5078
	union child_device_config *p_child;
5079
	int i;
5080
	static const short port_mapping[] = {
5081 5082 5083 5084
		[PORT_B] = DVO_PORT_DPB,
		[PORT_C] = DVO_PORT_DPC,
		[PORT_D] = DVO_PORT_DPD,
		[PORT_E] = DVO_PORT_DPE,
5085
	};
5086

5087 5088 5089 5090 5091 5092 5093
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

5094 5095 5096
	if (port == PORT_A)
		return true;

5097
	if (!dev_priv->vbt.child_dev_num)
5098 5099
		return false;

5100 5101
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
5102

5103
		if (p_child->common.dvo_port == port_mapping[port] &&
5104 5105
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
5106 5107 5108 5109 5110
			return true;
	}
	return false;
}

5111
void
5112 5113
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5114 5115
	struct intel_connector *intel_connector = to_intel_connector(connector);

5116
	intel_attach_force_audio_property(connector);
5117
	intel_attach_broadcast_rgb_property(connector);
5118
	intel_dp->color_range_auto = true;
5119 5120 5121

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5122 5123
		drm_object_attach_property(
			&connector->base,
5124
			connector->dev->mode_config.scaling_mode_property,
5125 5126
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5127
	}
5128 5129
}

5130 5131
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5132
	intel_dp->panel_power_off_time = ktime_get_boottime();
5133 5134 5135 5136
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5137 5138
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5139
				    struct intel_dp *intel_dp)
5140 5141
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5142 5143
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5144
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5145
	i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5146

V
Ville Syrjälä 已提交
5147 5148
	lockdep_assert_held(&dev_priv->pps_mutex);

5149 5150 5151 5152
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5153 5154 5155 5156 5157 5158 5159 5160 5161 5162
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);
	} else if (HAS_PCH_SPLIT(dev)) {
5163
		pp_ctrl_reg = PCH_PP_CONTROL;
5164 5165 5166 5167
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5168 5169 5170 5171 5172 5173
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5174
	}
5175 5176 5177

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5178
	pp_ctl = ironlake_get_pp_control(intel_dp);
5179

5180 5181
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
5182 5183 5184 5185
	if (!IS_BROXTON(dev)) {
		I915_WRITE(pp_ctrl_reg, pp_ctl);
		pp_div = I915_READ(pp_div_reg);
	}
5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

5200 5201 5202 5203 5204 5205 5206 5207 5208
	if (IS_BROXTON(dev)) {
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
			cur.t11_t12 = (tmp - 1) * 1000;
		else
			cur.t11_t12 = 0;
	} else {
		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5209
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5210
	}
5211 5212 5213 5214

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5215
	vbt = dev_priv->vbt.edp_pps;
5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5234
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5235 5236 5237 5238 5239 5240 5241 5242 5243
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5244
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5245 5246 5247 5248 5249 5250 5251
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5252 5253 5254 5255 5256 5257 5258 5259 5260 5261
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5262
					      struct intel_dp *intel_dp)
5263 5264
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5265 5266
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5267
	i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
5268
	enum port port = dp_to_dig_port(intel_dp)->port;
5269
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5270

V
Ville Syrjälä 已提交
5271
	lockdep_assert_held(&dev_priv->pps_mutex);
5272

5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);

	} else if (HAS_PCH_SPLIT(dev)) {
5284 5285 5286 5287
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5288 5289 5290 5291 5292
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5293 5294
	}

5295 5296 5297 5298 5299 5300 5301 5302
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5303
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5304 5305
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5306
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5307 5308
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5309 5310 5311 5312 5313 5314 5315 5316 5317 5318
	if (IS_BROXTON(dev)) {
		pp_div = I915_READ(pp_ctrl_reg);
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5319 5320 5321

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5322
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5323
		port_sel = PANEL_PORT_SELECT_VLV(port);
5324
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5325
		if (port == PORT_A)
5326
			port_sel = PANEL_PORT_SELECT_DPA;
5327
		else
5328
			port_sel = PANEL_PORT_SELECT_DPD;
5329 5330
	}

5331 5332 5333 5334
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
5335 5336 5337 5338
	if (IS_BROXTON(dev))
		I915_WRITE(pp_ctrl_reg, pp_div);
	else
		I915_WRITE(pp_div_reg, pp_div);
5339 5340

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5341 5342
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
5343 5344
		      IS_BROXTON(dev) ?
		      (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
5345
		      I915_READ(pp_div_reg));
5346 5347
}

5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5360
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5361 5362 5363
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5364 5365
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5366
	struct intel_crtc_state *config = NULL;
5367
	struct intel_crtc *intel_crtc = NULL;
5368
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5369 5370 5371 5372 5373 5374

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5375 5376
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5377 5378 5379
		return;
	}

5380
	/*
5381 5382
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5383
	 */
5384

5385 5386
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5387
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5388 5389 5390 5391 5392 5393

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5394
	config = intel_crtc->config;
5395

5396
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5397 5398 5399 5400
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5401 5402
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5403 5404
		index = DRRS_LOW_RR;

5405
	if (index == dev_priv->drrs.refresh_rate_type) {
5406 5407 5408 5409 5410 5411 5412 5413 5414 5415
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5416
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5429
		i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5430
		u32 val;
5431

5432
		val = I915_READ(reg);
5433
		if (index > DRRS_HIGH_RR) {
5434
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5435 5436 5437
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5438
		} else {
5439
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5440 5441 5442
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5443 5444 5445 5446
		}
		I915_WRITE(reg, val);
	}

5447 5448 5449 5450 5451
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5452 5453 5454 5455 5456 5457
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5485 5486 5487 5488 5489
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5531
	/*
5532 5533
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5534 5535
	 */

5536 5537
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5538

5539 5540 5541 5542
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5543

5544 5545
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5546 5547
}

5548
/**
5549
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5550 5551 5552
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5553 5554
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5555 5556 5557
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5558 5559 5560 5561 5562 5563 5564
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5565
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5566 5567
		return;

5568
	cancel_delayed_work(&dev_priv->drrs.work);
5569

5570
	mutex_lock(&dev_priv->drrs.mutex);
5571 5572 5573 5574 5575
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5576 5577 5578
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5579 5580 5581
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5582
	/* invalidate means busy screen hence upclock */
5583
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5584 5585 5586 5587 5588 5589 5590
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	mutex_unlock(&dev_priv->drrs.mutex);
}

5591
/**
5592
 * intel_edp_drrs_flush - Restart Idleness DRRS
5593 5594 5595
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5596 5597 5598 5599
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5600 5601 5602
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5603 5604 5605 5606 5607 5608 5609
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5610
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5611 5612
		return;

5613
	cancel_delayed_work(&dev_priv->drrs.work);
5614

5615
	mutex_lock(&dev_priv->drrs.mutex);
5616 5617 5618 5619 5620
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5621 5622
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5623 5624

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5625 5626
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5627
	/* flush means busy screen hence upclock */
5628
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5629 5630 5631 5632 5633 5634 5635 5636 5637
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5638 5639 5640 5641 5642
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5693
static struct drm_display_mode *
5694 5695
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5696 5697
{
	struct drm_connector *connector = &intel_connector->base;
5698
	struct drm_device *dev = connector->dev;
5699 5700 5701
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5702 5703 5704
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5705 5706 5707 5708 5709 5710
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5711
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5712 5713 5714 5715 5716 5717 5718
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5719
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5720 5721 5722
		return NULL;
	}

5723
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5724

5725
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5726
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5727 5728 5729
	return downclock_mode;
}

5730
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5731
				     struct intel_connector *intel_connector)
5732 5733 5734
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5735 5736
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5737 5738
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5739
	struct drm_display_mode *downclock_mode = NULL;
5740 5741 5742
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5743
	enum pipe pipe = INVALID_PIPE;
5744 5745 5746 5747

	if (!is_edp(intel_dp))
		return true;

5748 5749 5750
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5751

5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5767
	pps_lock(intel_dp);
5768
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5769
	pps_unlock(intel_dp);
5770

5771
	mutex_lock(&dev->mode_config.mutex);
5772
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5791 5792
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5804
	mutex_unlock(&dev->mode_config.mutex);
5805

5806
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5807 5808
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5828 5829
	}

5830
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5831
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5832
	intel_panel_setup_backlight(connector, pipe);
5833 5834 5835 5836

	return true;
}

5837
bool
5838 5839
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5840
{
5841 5842 5843 5844
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5845
	struct drm_i915_private *dev_priv = dev->dev_private;
5846
	enum port port = intel_dig_port->port;
5847
	int type, ret;
5848

5849 5850 5851 5852 5853
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5854 5855
	intel_dp->pps_pipe = INVALID_PIPE;

5856
	/* intel_dp vfuncs */
5857 5858
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5859
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5860 5861 5862 5863 5864 5865 5866 5867
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5868 5869 5870 5871
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5872

5873 5874 5875
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5876 5877
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5878
	intel_dp->attached_connector = intel_connector;
5879

5880
	if (intel_dp_is_edp(dev, port))
5881
		type = DRM_MODE_CONNECTOR_eDP;
5882 5883
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5884

5885 5886 5887 5888 5889 5890 5891 5892
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5893
	/* eDP only on port B and/or C on vlv/chv */
5894 5895
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5896 5897
		return false;

5898 5899 5900 5901
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5902
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5903 5904 5905 5906 5907
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5908
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5909
			  edp_panel_vdd_work);
5910

5911
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5912
	drm_connector_register(connector);
5913

P
Paulo Zanoni 已提交
5914
	if (HAS_DDI(dev))
5915 5916 5917
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5918
	intel_connector->unregister = intel_dp_connector_unregister;
5919

5920
	/* Set up the hotplug pin. */
5921 5922
	switch (port) {
	case PORT_A:
5923
		intel_encoder->hpd_pin = HPD_PORT_A;
5924 5925
		break;
	case PORT_B:
5926
		intel_encoder->hpd_pin = HPD_PORT_B;
5927
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5928
			intel_encoder->hpd_pin = HPD_PORT_A;
5929 5930
		break;
	case PORT_C:
5931
		intel_encoder->hpd_pin = HPD_PORT_C;
5932 5933
		break;
	case PORT_D:
5934
		intel_encoder->hpd_pin = HPD_PORT_D;
5935
		break;
X
Xiong Zhang 已提交
5936 5937 5938
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5939
	default:
5940
		BUG();
5941 5942
	}

5943
	if (is_edp(intel_dp)) {
5944
		pps_lock(intel_dp);
5945
		intel_dp_init_panel_power_timestamps(intel_dp);
5946
		if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5947
			vlv_initial_power_sequencer_setup(intel_dp);
5948
		else
5949
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5950
		pps_unlock(intel_dp);
5951
	}
5952

5953 5954 5955
	ret = intel_dp_aux_init(intel_dp, intel_connector);
	if (ret)
		goto fail;
5956

5957
	/* init MST on ports that can support it */
5958 5959 5960 5961
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5962

5963
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5964 5965 5966
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5967
	}
5968

5969 5970
	intel_dp_add_properties(intel_dp, connector);

5971 5972 5973 5974 5975 5976 5977 5978
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5979

5980 5981
	i915_debugfs_connector_add(connector);

5982
	return true;
5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998

fail:
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
		pps_lock(intel_dp);
		edp_panel_vdd_off_sync(intel_dp);
		pps_unlock(intel_dp);
	}
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);

	return false;
5999
}
6000 6001

void
6002 6003
intel_dp_init(struct drm_device *dev,
	      i915_reg_t output_reg, enum port port)
6004
{
6005
	struct drm_i915_private *dev_priv = dev->dev_private;
6006 6007 6008 6009 6010
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6011
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6012 6013 6014
	if (!intel_dig_port)
		return;

6015
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6016 6017
	if (!intel_connector)
		goto err_connector_alloc;
6018 6019 6020 6021

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
6022
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
6023
			     DRM_MODE_ENCODER_TMDS, NULL))
S
Sudip Mukherjee 已提交
6024
		goto err_encoder_init;
6025

6026
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6027 6028
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6029
	intel_encoder->get_config = intel_dp_get_config;
6030
	intel_encoder->suspend = intel_dp_encoder_suspend;
6031
	if (IS_CHERRYVIEW(dev)) {
6032
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6033 6034
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6035
		intel_encoder->post_disable = chv_post_disable_dp;
6036
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6037
	} else if (IS_VALLEYVIEW(dev)) {
6038
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6039 6040
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6041
		intel_encoder->post_disable = vlv_post_disable_dp;
6042
	} else {
6043 6044
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6045 6046
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
6047
	}
6048

6049
	intel_dig_port->port = port;
6050
	dev_priv->dig_port_map[port] = intel_encoder;
6051
	intel_dig_port->dp.output_reg = output_reg;
6052
	intel_dig_port->max_lanes = 4;
6053

P
Paulo Zanoni 已提交
6054
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
6055 6056 6057 6058 6059 6060 6061 6062
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6063
	intel_encoder->cloneable = 0;
6064

6065
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6066
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6067

S
Sudip Mukherjee 已提交
6068 6069 6070 6071 6072 6073 6074
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

	return;

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6075
err_encoder_init:
S
Sudip Mukherjee 已提交
6076 6077 6078 6079 6080
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);

	return;
6081
}
6082 6083 6084 6085 6086 6087 6088 6089

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6090
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6109
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}